Statistics
| Branch: | Revision:

root / target-i386 / helper.c @ 3f20e1dd

History | View | Annotate | Download (96.9 kB)

1 2c0262af bellard
/*
2 2c0262af bellard
 *  i386 helpers
3 2c0262af bellard
 * 
4 2c0262af bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 2c0262af bellard
 *
6 2c0262af bellard
 * This library is free software; you can redistribute it and/or
7 2c0262af bellard
 * modify it under the terms of the GNU Lesser General Public
8 2c0262af bellard
 * License as published by the Free Software Foundation; either
9 2c0262af bellard
 * version 2 of the License, or (at your option) any later version.
10 2c0262af bellard
 *
11 2c0262af bellard
 * This library is distributed in the hope that it will be useful,
12 2c0262af bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 2c0262af bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 2c0262af bellard
 * Lesser General Public License for more details.
15 2c0262af bellard
 *
16 2c0262af bellard
 * You should have received a copy of the GNU Lesser General Public
17 2c0262af bellard
 * License along with this library; if not, write to the Free Software
18 2c0262af bellard
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 2c0262af bellard
 */
20 2c0262af bellard
#include "exec.h"
21 2c0262af bellard
22 f3f2d9be bellard
//#define DEBUG_PCALL
23 f3f2d9be bellard
24 8145122b bellard
#if 0
25 8145122b bellard
#define raise_exception_err(a, b)\
26 8145122b bellard
do {\
27 2ee73ac3 bellard
    fprintf(logfile, "raise_exception line=%d\n", __LINE__);\
28 8145122b bellard
    (raise_exception_err)(a, b);\
29 8145122b bellard
} while (0)
30 8145122b bellard
#endif
31 8145122b bellard
32 2c0262af bellard
const uint8_t parity_table[256] = {
33 2c0262af bellard
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
34 2c0262af bellard
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
35 2c0262af bellard
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
36 2c0262af bellard
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
37 2c0262af bellard
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
38 2c0262af bellard
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
39 2c0262af bellard
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
40 2c0262af bellard
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
41 2c0262af bellard
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
42 2c0262af bellard
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
43 2c0262af bellard
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
44 2c0262af bellard
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
45 2c0262af bellard
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
46 2c0262af bellard
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
47 2c0262af bellard
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
48 2c0262af bellard
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
49 2c0262af bellard
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
50 2c0262af bellard
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
51 2c0262af bellard
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
52 2c0262af bellard
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
53 2c0262af bellard
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
54 2c0262af bellard
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
55 2c0262af bellard
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
56 2c0262af bellard
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
57 2c0262af bellard
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
58 2c0262af bellard
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
59 2c0262af bellard
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
60 2c0262af bellard
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
61 2c0262af bellard
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
62 2c0262af bellard
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
63 2c0262af bellard
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
64 2c0262af bellard
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
65 2c0262af bellard
};
66 2c0262af bellard
67 2c0262af bellard
/* modulo 17 table */
68 2c0262af bellard
const uint8_t rclw_table[32] = {
69 2c0262af bellard
    0, 1, 2, 3, 4, 5, 6, 7, 
70 2c0262af bellard
    8, 9,10,11,12,13,14,15,
71 2c0262af bellard
   16, 0, 1, 2, 3, 4, 5, 6,
72 2c0262af bellard
    7, 8, 9,10,11,12,13,14,
73 2c0262af bellard
};
74 2c0262af bellard
75 2c0262af bellard
/* modulo 9 table */
76 2c0262af bellard
const uint8_t rclb_table[32] = {
77 2c0262af bellard
    0, 1, 2, 3, 4, 5, 6, 7, 
78 2c0262af bellard
    8, 0, 1, 2, 3, 4, 5, 6,
79 2c0262af bellard
    7, 8, 0, 1, 2, 3, 4, 5, 
80 2c0262af bellard
    6, 7, 8, 0, 1, 2, 3, 4,
81 2c0262af bellard
};
82 2c0262af bellard
83 2c0262af bellard
const CPU86_LDouble f15rk[7] =
84 2c0262af bellard
{
85 2c0262af bellard
    0.00000000000000000000L,
86 2c0262af bellard
    1.00000000000000000000L,
87 2c0262af bellard
    3.14159265358979323851L,  /*pi*/
88 2c0262af bellard
    0.30102999566398119523L,  /*lg2*/
89 2c0262af bellard
    0.69314718055994530943L,  /*ln2*/
90 2c0262af bellard
    1.44269504088896340739L,  /*l2e*/
91 2c0262af bellard
    3.32192809488736234781L,  /*l2t*/
92 2c0262af bellard
};
93 2c0262af bellard
    
94 2c0262af bellard
/* thread support */
95 2c0262af bellard
96 2c0262af bellard
spinlock_t global_cpu_lock = SPIN_LOCK_UNLOCKED;
97 2c0262af bellard
98 2c0262af bellard
void cpu_lock(void)
99 2c0262af bellard
{
100 2c0262af bellard
    spin_lock(&global_cpu_lock);
101 2c0262af bellard
}
102 2c0262af bellard
103 2c0262af bellard
void cpu_unlock(void)
104 2c0262af bellard
{
105 2c0262af bellard
    spin_unlock(&global_cpu_lock);
106 2c0262af bellard
}
107 2c0262af bellard
108 2c0262af bellard
void cpu_loop_exit(void)
109 2c0262af bellard
{
110 2c0262af bellard
    /* NOTE: the register at this point must be saved by hand because
111 2c0262af bellard
       longjmp restore them */
112 0d1a29f9 bellard
    regs_to_env();
113 2c0262af bellard
    longjmp(env->jmp_env, 1);
114 2c0262af bellard
}
115 2c0262af bellard
116 7e84c249 bellard
/* return non zero if error */
117 7e84c249 bellard
static inline int load_segment(uint32_t *e1_ptr, uint32_t *e2_ptr,
118 7e84c249 bellard
                               int selector)
119 7e84c249 bellard
{
120 7e84c249 bellard
    SegmentCache *dt;
121 7e84c249 bellard
    int index;
122 14ce26e7 bellard
    target_ulong ptr;
123 7e84c249 bellard
124 7e84c249 bellard
    if (selector & 0x4)
125 7e84c249 bellard
        dt = &env->ldt;
126 7e84c249 bellard
    else
127 7e84c249 bellard
        dt = &env->gdt;
128 7e84c249 bellard
    index = selector & ~7;
129 7e84c249 bellard
    if ((index + 7) > dt->limit)
130 7e84c249 bellard
        return -1;
131 7e84c249 bellard
    ptr = dt->base + index;
132 7e84c249 bellard
    *e1_ptr = ldl_kernel(ptr);
133 7e84c249 bellard
    *e2_ptr = ldl_kernel(ptr + 4);
134 7e84c249 bellard
    return 0;
135 7e84c249 bellard
}
136 7e84c249 bellard
                                     
137 7e84c249 bellard
static inline unsigned int get_seg_limit(uint32_t e1, uint32_t e2)
138 7e84c249 bellard
{
139 7e84c249 bellard
    unsigned int limit;
140 7e84c249 bellard
    limit = (e1 & 0xffff) | (e2 & 0x000f0000);
141 7e84c249 bellard
    if (e2 & DESC_G_MASK)
142 7e84c249 bellard
        limit = (limit << 12) | 0xfff;
143 7e84c249 bellard
    return limit;
144 7e84c249 bellard
}
145 7e84c249 bellard
146 14ce26e7 bellard
static inline uint32_t get_seg_base(uint32_t e1, uint32_t e2)
147 7e84c249 bellard
{
148 14ce26e7 bellard
    return ((e1 >> 16) | ((e2 & 0xff) << 16) | (e2 & 0xff000000));
149 7e84c249 bellard
}
150 7e84c249 bellard
151 7e84c249 bellard
static inline void load_seg_cache_raw_dt(SegmentCache *sc, uint32_t e1, uint32_t e2)
152 7e84c249 bellard
{
153 7e84c249 bellard
    sc->base = get_seg_base(e1, e2);
154 7e84c249 bellard
    sc->limit = get_seg_limit(e1, e2);
155 7e84c249 bellard
    sc->flags = e2;
156 7e84c249 bellard
}
157 7e84c249 bellard
158 7e84c249 bellard
/* init the segment cache in vm86 mode. */
159 7e84c249 bellard
static inline void load_seg_vm(int seg, int selector)
160 7e84c249 bellard
{
161 7e84c249 bellard
    selector &= 0xffff;
162 7e84c249 bellard
    cpu_x86_load_seg_cache(env, seg, selector, 
163 14ce26e7 bellard
                           (selector << 4), 0xffff, 0);
164 7e84c249 bellard
}
165 7e84c249 bellard
166 2c0262af bellard
static inline void get_ss_esp_from_tss(uint32_t *ss_ptr, 
167 2c0262af bellard
                                       uint32_t *esp_ptr, int dpl)
168 2c0262af bellard
{
169 2c0262af bellard
    int type, index, shift;
170 2c0262af bellard
    
171 2c0262af bellard
#if 0
172 2c0262af bellard
    {
173 2c0262af bellard
        int i;
174 2c0262af bellard
        printf("TR: base=%p limit=%x\n", env->tr.base, env->tr.limit);
175 2c0262af bellard
        for(i=0;i<env->tr.limit;i++) {
176 2c0262af bellard
            printf("%02x ", env->tr.base[i]);
177 2c0262af bellard
            if ((i & 7) == 7) printf("\n");
178 2c0262af bellard
        }
179 2c0262af bellard
        printf("\n");
180 2c0262af bellard
    }
181 2c0262af bellard
#endif
182 2c0262af bellard
183 2c0262af bellard
    if (!(env->tr.flags & DESC_P_MASK))
184 2c0262af bellard
        cpu_abort(env, "invalid tss");
185 2c0262af bellard
    type = (env->tr.flags >> DESC_TYPE_SHIFT) & 0xf;
186 2c0262af bellard
    if ((type & 7) != 1)
187 2c0262af bellard
        cpu_abort(env, "invalid tss type");
188 2c0262af bellard
    shift = type >> 3;
189 2c0262af bellard
    index = (dpl * 4 + 2) << shift;
190 2c0262af bellard
    if (index + (4 << shift) - 1 > env->tr.limit)
191 2c0262af bellard
        raise_exception_err(EXCP0A_TSS, env->tr.selector & 0xfffc);
192 2c0262af bellard
    if (shift == 0) {
193 61382a50 bellard
        *esp_ptr = lduw_kernel(env->tr.base + index);
194 61382a50 bellard
        *ss_ptr = lduw_kernel(env->tr.base + index + 2);
195 2c0262af bellard
    } else {
196 61382a50 bellard
        *esp_ptr = ldl_kernel(env->tr.base + index);
197 61382a50 bellard
        *ss_ptr = lduw_kernel(env->tr.base + index + 4);
198 2c0262af bellard
    }
199 2c0262af bellard
}
200 2c0262af bellard
201 7e84c249 bellard
/* XXX: merge with load_seg() */
202 7e84c249 bellard
static void tss_load_seg(int seg_reg, int selector)
203 7e84c249 bellard
{
204 7e84c249 bellard
    uint32_t e1, e2;
205 7e84c249 bellard
    int rpl, dpl, cpl;
206 7e84c249 bellard
207 7e84c249 bellard
    if ((selector & 0xfffc) != 0) {
208 7e84c249 bellard
        if (load_segment(&e1, &e2, selector) != 0)
209 7e84c249 bellard
            raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
210 7e84c249 bellard
        if (!(e2 & DESC_S_MASK))
211 7e84c249 bellard
            raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
212 7e84c249 bellard
        rpl = selector & 3;
213 7e84c249 bellard
        dpl = (e2 >> DESC_DPL_SHIFT) & 3;
214 7e84c249 bellard
        cpl = env->hflags & HF_CPL_MASK;
215 7e84c249 bellard
        if (seg_reg == R_CS) {
216 7e84c249 bellard
            if (!(e2 & DESC_CS_MASK))
217 7e84c249 bellard
                raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
218 7e84c249 bellard
            if (dpl != rpl)
219 7e84c249 bellard
                raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
220 7e84c249 bellard
            if ((e2 & DESC_C_MASK) && dpl > rpl)
221 7e84c249 bellard
                raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
222 7e84c249 bellard
                
223 7e84c249 bellard
        } else if (seg_reg == R_SS) {
224 7e84c249 bellard
            /* SS must be writable data */
225 7e84c249 bellard
            if ((e2 & DESC_CS_MASK) || !(e2 & DESC_W_MASK))
226 7e84c249 bellard
                raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
227 7e84c249 bellard
            if (dpl != cpl || dpl != rpl)
228 7e84c249 bellard
                raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
229 7e84c249 bellard
        } else {
230 7e84c249 bellard
            /* not readable code */
231 7e84c249 bellard
            if ((e2 & DESC_CS_MASK) && !(e2 & DESC_R_MASK))
232 7e84c249 bellard
                raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
233 7e84c249 bellard
            /* if data or non conforming code, checks the rights */
234 7e84c249 bellard
            if (((e2 >> DESC_TYPE_SHIFT) & 0xf) < 12) {
235 7e84c249 bellard
                if (dpl < cpl || dpl < rpl)
236 7e84c249 bellard
                    raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
237 7e84c249 bellard
            }
238 7e84c249 bellard
        }
239 7e84c249 bellard
        if (!(e2 & DESC_P_MASK))
240 7e84c249 bellard
            raise_exception_err(EXCP0B_NOSEG, selector & 0xfffc);
241 7e84c249 bellard
        cpu_x86_load_seg_cache(env, seg_reg, selector, 
242 7e84c249 bellard
                       get_seg_base(e1, e2),
243 7e84c249 bellard
                       get_seg_limit(e1, e2),
244 7e84c249 bellard
                       e2);
245 7e84c249 bellard
    } else {
246 7e84c249 bellard
        if (seg_reg == R_SS || seg_reg == R_CS) 
247 7e84c249 bellard
            raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
248 7e84c249 bellard
    }
249 7e84c249 bellard
}
250 7e84c249 bellard
251 7e84c249 bellard
#define SWITCH_TSS_JMP  0
252 7e84c249 bellard
#define SWITCH_TSS_IRET 1
253 7e84c249 bellard
#define SWITCH_TSS_CALL 2
254 7e84c249 bellard
255 7e84c249 bellard
/* XXX: restore CPU state in registers (PowerPC case) */
256 7e84c249 bellard
static void switch_tss(int tss_selector, 
257 883da8e2 bellard
                       uint32_t e1, uint32_t e2, int source,
258 883da8e2 bellard
                       uint32_t next_eip)
259 2c0262af bellard
{
260 7e84c249 bellard
    int tss_limit, tss_limit_max, type, old_tss_limit_max, old_type, v1, v2, i;
261 14ce26e7 bellard
    target_ulong tss_base;
262 7e84c249 bellard
    uint32_t new_regs[8], new_segs[6];
263 7e84c249 bellard
    uint32_t new_eflags, new_eip, new_cr3, new_ldt, new_trap;
264 7e84c249 bellard
    uint32_t old_eflags, eflags_mask;
265 2c0262af bellard
    SegmentCache *dt;
266 2c0262af bellard
    int index;
267 14ce26e7 bellard
    target_ulong ptr;
268 2c0262af bellard
269 7e84c249 bellard
    type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
270 dc6f57fd bellard
#ifdef DEBUG_PCALL
271 e19e89a5 bellard
    if (loglevel & CPU_LOG_PCALL)
272 dc6f57fd bellard
        fprintf(logfile, "switch_tss: sel=0x%04x type=%d src=%d\n", tss_selector, type, source);
273 dc6f57fd bellard
#endif
274 7e84c249 bellard
275 7e84c249 bellard
    /* if task gate, we read the TSS segment and we load it */
276 7e84c249 bellard
    if (type == 5) {
277 7e84c249 bellard
        if (!(e2 & DESC_P_MASK))
278 7e84c249 bellard
            raise_exception_err(EXCP0B_NOSEG, tss_selector & 0xfffc);
279 7e84c249 bellard
        tss_selector = e1 >> 16;
280 7e84c249 bellard
        if (tss_selector & 4)
281 7e84c249 bellard
            raise_exception_err(EXCP0A_TSS, tss_selector & 0xfffc);
282 7e84c249 bellard
        if (load_segment(&e1, &e2, tss_selector) != 0)
283 7e84c249 bellard
            raise_exception_err(EXCP0D_GPF, tss_selector & 0xfffc);
284 7e84c249 bellard
        if (e2 & DESC_S_MASK)
285 7e84c249 bellard
            raise_exception_err(EXCP0D_GPF, tss_selector & 0xfffc);
286 7e84c249 bellard
        type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
287 7e84c249 bellard
        if ((type & 7) != 1)
288 7e84c249 bellard
            raise_exception_err(EXCP0D_GPF, tss_selector & 0xfffc);
289 7e84c249 bellard
    }
290 7e84c249 bellard
291 7e84c249 bellard
    if (!(e2 & DESC_P_MASK))
292 7e84c249 bellard
        raise_exception_err(EXCP0B_NOSEG, tss_selector & 0xfffc);
293 7e84c249 bellard
294 7e84c249 bellard
    if (type & 8)
295 7e84c249 bellard
        tss_limit_max = 103;
296 2c0262af bellard
    else
297 7e84c249 bellard
        tss_limit_max = 43;
298 7e84c249 bellard
    tss_limit = get_seg_limit(e1, e2);
299 7e84c249 bellard
    tss_base = get_seg_base(e1, e2);
300 7e84c249 bellard
    if ((tss_selector & 4) != 0 || 
301 7e84c249 bellard
        tss_limit < tss_limit_max)
302 7e84c249 bellard
        raise_exception_err(EXCP0A_TSS, tss_selector & 0xfffc);
303 7e84c249 bellard
    old_type = (env->tr.flags >> DESC_TYPE_SHIFT) & 0xf;
304 7e84c249 bellard
    if (old_type & 8)
305 7e84c249 bellard
        old_tss_limit_max = 103;
306 7e84c249 bellard
    else
307 7e84c249 bellard
        old_tss_limit_max = 43;
308 7e84c249 bellard
309 7e84c249 bellard
    /* read all the registers from the new TSS */
310 7e84c249 bellard
    if (type & 8) {
311 7e84c249 bellard
        /* 32 bit */
312 7e84c249 bellard
        new_cr3 = ldl_kernel(tss_base + 0x1c);
313 7e84c249 bellard
        new_eip = ldl_kernel(tss_base + 0x20);
314 7e84c249 bellard
        new_eflags = ldl_kernel(tss_base + 0x24);
315 7e84c249 bellard
        for(i = 0; i < 8; i++)
316 7e84c249 bellard
            new_regs[i] = ldl_kernel(tss_base + (0x28 + i * 4));
317 7e84c249 bellard
        for(i = 0; i < 6; i++)
318 7e84c249 bellard
            new_segs[i] = lduw_kernel(tss_base + (0x48 + i * 4));
319 7e84c249 bellard
        new_ldt = lduw_kernel(tss_base + 0x60);
320 7e84c249 bellard
        new_trap = ldl_kernel(tss_base + 0x64);
321 7e84c249 bellard
    } else {
322 7e84c249 bellard
        /* 16 bit */
323 7e84c249 bellard
        new_cr3 = 0;
324 7e84c249 bellard
        new_eip = lduw_kernel(tss_base + 0x0e);
325 7e84c249 bellard
        new_eflags = lduw_kernel(tss_base + 0x10);
326 7e84c249 bellard
        for(i = 0; i < 8; i++)
327 7e84c249 bellard
            new_regs[i] = lduw_kernel(tss_base + (0x12 + i * 2)) | 0xffff0000;
328 7e84c249 bellard
        for(i = 0; i < 4; i++)
329 7e84c249 bellard
            new_segs[i] = lduw_kernel(tss_base + (0x22 + i * 4));
330 7e84c249 bellard
        new_ldt = lduw_kernel(tss_base + 0x2a);
331 7e84c249 bellard
        new_segs[R_FS] = 0;
332 7e84c249 bellard
        new_segs[R_GS] = 0;
333 7e84c249 bellard
        new_trap = 0;
334 7e84c249 bellard
    }
335 7e84c249 bellard
    
336 7e84c249 bellard
    /* NOTE: we must avoid memory exceptions during the task switch,
337 7e84c249 bellard
       so we make dummy accesses before */
338 7e84c249 bellard
    /* XXX: it can still fail in some cases, so a bigger hack is
339 7e84c249 bellard
       necessary to valid the TLB after having done the accesses */
340 7e84c249 bellard
341 7e84c249 bellard
    v1 = ldub_kernel(env->tr.base);
342 7e84c249 bellard
    v2 = ldub(env->tr.base + old_tss_limit_max);
343 7e84c249 bellard
    stb_kernel(env->tr.base, v1);
344 7e84c249 bellard
    stb_kernel(env->tr.base + old_tss_limit_max, v2);
345 7e84c249 bellard
    
346 7e84c249 bellard
    /* clear busy bit (it is restartable) */
347 7e84c249 bellard
    if (source == SWITCH_TSS_JMP || source == SWITCH_TSS_IRET) {
348 14ce26e7 bellard
        target_ulong ptr;
349 7e84c249 bellard
        uint32_t e2;
350 883da8e2 bellard
        ptr = env->gdt.base + (env->tr.selector & ~7);
351 7e84c249 bellard
        e2 = ldl_kernel(ptr + 4);
352 7e84c249 bellard
        e2 &= ~DESC_TSS_BUSY_MASK;
353 7e84c249 bellard
        stl_kernel(ptr + 4, e2);
354 7e84c249 bellard
    }
355 7e84c249 bellard
    old_eflags = compute_eflags();
356 7e84c249 bellard
    if (source == SWITCH_TSS_IRET)
357 7e84c249 bellard
        old_eflags &= ~NT_MASK;
358 7e84c249 bellard
    
359 7e84c249 bellard
    /* save the current state in the old TSS */
360 7e84c249 bellard
    if (type & 8) {
361 7e84c249 bellard
        /* 32 bit */
362 883da8e2 bellard
        stl_kernel(env->tr.base + 0x20, next_eip);
363 7e84c249 bellard
        stl_kernel(env->tr.base + 0x24, old_eflags);
364 0d1a29f9 bellard
        stl_kernel(env->tr.base + (0x28 + 0 * 4), EAX);
365 0d1a29f9 bellard
        stl_kernel(env->tr.base + (0x28 + 1 * 4), ECX);
366 0d1a29f9 bellard
        stl_kernel(env->tr.base + (0x28 + 2 * 4), EDX);
367 0d1a29f9 bellard
        stl_kernel(env->tr.base + (0x28 + 3 * 4), EBX);
368 0d1a29f9 bellard
        stl_kernel(env->tr.base + (0x28 + 4 * 4), ESP);
369 0d1a29f9 bellard
        stl_kernel(env->tr.base + (0x28 + 5 * 4), EBP);
370 0d1a29f9 bellard
        stl_kernel(env->tr.base + (0x28 + 6 * 4), ESI);
371 0d1a29f9 bellard
        stl_kernel(env->tr.base + (0x28 + 7 * 4), EDI);
372 7e84c249 bellard
        for(i = 0; i < 6; i++)
373 7e84c249 bellard
            stw_kernel(env->tr.base + (0x48 + i * 4), env->segs[i].selector);
374 7e84c249 bellard
    } else {
375 7e84c249 bellard
        /* 16 bit */
376 883da8e2 bellard
        stw_kernel(env->tr.base + 0x0e, next_eip);
377 7e84c249 bellard
        stw_kernel(env->tr.base + 0x10, old_eflags);
378 0d1a29f9 bellard
        stw_kernel(env->tr.base + (0x12 + 0 * 2), EAX);
379 0d1a29f9 bellard
        stw_kernel(env->tr.base + (0x12 + 1 * 2), ECX);
380 0d1a29f9 bellard
        stw_kernel(env->tr.base + (0x12 + 2 * 2), EDX);
381 0d1a29f9 bellard
        stw_kernel(env->tr.base + (0x12 + 3 * 2), EBX);
382 0d1a29f9 bellard
        stw_kernel(env->tr.base + (0x12 + 4 * 2), ESP);
383 0d1a29f9 bellard
        stw_kernel(env->tr.base + (0x12 + 5 * 2), EBP);
384 0d1a29f9 bellard
        stw_kernel(env->tr.base + (0x12 + 6 * 2), ESI);
385 0d1a29f9 bellard
        stw_kernel(env->tr.base + (0x12 + 7 * 2), EDI);
386 7e84c249 bellard
        for(i = 0; i < 4; i++)
387 7e84c249 bellard
            stw_kernel(env->tr.base + (0x22 + i * 4), env->segs[i].selector);
388 7e84c249 bellard
    }
389 7e84c249 bellard
    
390 7e84c249 bellard
    /* now if an exception occurs, it will occurs in the next task
391 7e84c249 bellard
       context */
392 7e84c249 bellard
393 7e84c249 bellard
    if (source == SWITCH_TSS_CALL) {
394 7e84c249 bellard
        stw_kernel(tss_base, env->tr.selector);
395 7e84c249 bellard
        new_eflags |= NT_MASK;
396 7e84c249 bellard
    }
397 7e84c249 bellard
398 7e84c249 bellard
    /* set busy bit */
399 7e84c249 bellard
    if (source == SWITCH_TSS_JMP || source == SWITCH_TSS_CALL) {
400 14ce26e7 bellard
        target_ulong ptr;
401 7e84c249 bellard
        uint32_t e2;
402 883da8e2 bellard
        ptr = env->gdt.base + (tss_selector & ~7);
403 7e84c249 bellard
        e2 = ldl_kernel(ptr + 4);
404 7e84c249 bellard
        e2 |= DESC_TSS_BUSY_MASK;
405 7e84c249 bellard
        stl_kernel(ptr + 4, e2);
406 7e84c249 bellard
    }
407 7e84c249 bellard
408 7e84c249 bellard
    /* set the new CPU state */
409 7e84c249 bellard
    /* from this point, any exception which occurs can give problems */
410 7e84c249 bellard
    env->cr[0] |= CR0_TS_MASK;
411 883da8e2 bellard
    env->hflags |= HF_TS_MASK;
412 7e84c249 bellard
    env->tr.selector = tss_selector;
413 7e84c249 bellard
    env->tr.base = tss_base;
414 7e84c249 bellard
    env->tr.limit = tss_limit;
415 7e84c249 bellard
    env->tr.flags = e2 & ~DESC_TSS_BUSY_MASK;
416 7e84c249 bellard
    
417 7e84c249 bellard
    if ((type & 8) && (env->cr[0] & CR0_PG_MASK)) {
418 1ac157da bellard
        cpu_x86_update_cr3(env, new_cr3);
419 7e84c249 bellard
    }
420 7e84c249 bellard
    
421 7e84c249 bellard
    /* load all registers without an exception, then reload them with
422 7e84c249 bellard
       possible exception */
423 7e84c249 bellard
    env->eip = new_eip;
424 4136f33c bellard
    eflags_mask = TF_MASK | AC_MASK | ID_MASK | 
425 8145122b bellard
        IF_MASK | IOPL_MASK | VM_MASK | RF_MASK | NT_MASK;
426 7e84c249 bellard
    if (!(type & 8))
427 7e84c249 bellard
        eflags_mask &= 0xffff;
428 7e84c249 bellard
    load_eflags(new_eflags, eflags_mask);
429 0d1a29f9 bellard
    /* XXX: what to do in 16 bit case ? */
430 0d1a29f9 bellard
    EAX = new_regs[0];
431 0d1a29f9 bellard
    ECX = new_regs[1];
432 0d1a29f9 bellard
    EDX = new_regs[2];
433 0d1a29f9 bellard
    EBX = new_regs[3];
434 0d1a29f9 bellard
    ESP = new_regs[4];
435 0d1a29f9 bellard
    EBP = new_regs[5];
436 0d1a29f9 bellard
    ESI = new_regs[6];
437 0d1a29f9 bellard
    EDI = new_regs[7];
438 7e84c249 bellard
    if (new_eflags & VM_MASK) {
439 7e84c249 bellard
        for(i = 0; i < 6; i++) 
440 7e84c249 bellard
            load_seg_vm(i, new_segs[i]);
441 7e84c249 bellard
        /* in vm86, CPL is always 3 */
442 7e84c249 bellard
        cpu_x86_set_cpl(env, 3);
443 7e84c249 bellard
    } else {
444 7e84c249 bellard
        /* CPL is set the RPL of CS */
445 7e84c249 bellard
        cpu_x86_set_cpl(env, new_segs[R_CS] & 3);
446 7e84c249 bellard
        /* first just selectors as the rest may trigger exceptions */
447 7e84c249 bellard
        for(i = 0; i < 6; i++)
448 14ce26e7 bellard
            cpu_x86_load_seg_cache(env, i, new_segs[i], 0, 0, 0);
449 7e84c249 bellard
    }
450 7e84c249 bellard
    
451 7e84c249 bellard
    env->ldt.selector = new_ldt & ~4;
452 14ce26e7 bellard
    env->ldt.base = 0;
453 7e84c249 bellard
    env->ldt.limit = 0;
454 7e84c249 bellard
    env->ldt.flags = 0;
455 7e84c249 bellard
456 7e84c249 bellard
    /* load the LDT */
457 7e84c249 bellard
    if (new_ldt & 4)
458 7e84c249 bellard
        raise_exception_err(EXCP0A_TSS, new_ldt & 0xfffc);
459 7e84c249 bellard
460 8145122b bellard
    if ((new_ldt & 0xfffc) != 0) {
461 8145122b bellard
        dt = &env->gdt;
462 8145122b bellard
        index = new_ldt & ~7;
463 8145122b bellard
        if ((index + 7) > dt->limit)
464 8145122b bellard
            raise_exception_err(EXCP0A_TSS, new_ldt & 0xfffc);
465 8145122b bellard
        ptr = dt->base + index;
466 8145122b bellard
        e1 = ldl_kernel(ptr);
467 8145122b bellard
        e2 = ldl_kernel(ptr + 4);
468 8145122b bellard
        if ((e2 & DESC_S_MASK) || ((e2 >> DESC_TYPE_SHIFT) & 0xf) != 2)
469 8145122b bellard
            raise_exception_err(EXCP0A_TSS, new_ldt & 0xfffc);
470 8145122b bellard
        if (!(e2 & DESC_P_MASK))
471 8145122b bellard
            raise_exception_err(EXCP0A_TSS, new_ldt & 0xfffc);
472 8145122b bellard
        load_seg_cache_raw_dt(&env->ldt, e1, e2);
473 8145122b bellard
    }
474 7e84c249 bellard
    
475 7e84c249 bellard
    /* load the segments */
476 7e84c249 bellard
    if (!(new_eflags & VM_MASK)) {
477 7e84c249 bellard
        tss_load_seg(R_CS, new_segs[R_CS]);
478 7e84c249 bellard
        tss_load_seg(R_SS, new_segs[R_SS]);
479 7e84c249 bellard
        tss_load_seg(R_ES, new_segs[R_ES]);
480 7e84c249 bellard
        tss_load_seg(R_DS, new_segs[R_DS]);
481 7e84c249 bellard
        tss_load_seg(R_FS, new_segs[R_FS]);
482 7e84c249 bellard
        tss_load_seg(R_GS, new_segs[R_GS]);
483 7e84c249 bellard
    }
484 7e84c249 bellard
    
485 7e84c249 bellard
    /* check that EIP is in the CS segment limits */
486 7e84c249 bellard
    if (new_eip > env->segs[R_CS].limit) {
487 883da8e2 bellard
        /* XXX: different exception if CALL ? */
488 7e84c249 bellard
        raise_exception_err(EXCP0D_GPF, 0);
489 7e84c249 bellard
    }
490 2c0262af bellard
}
491 7e84c249 bellard
492 7e84c249 bellard
/* check if Port I/O is allowed in TSS */
493 7e84c249 bellard
static inline void check_io(int addr, int size)
494 2c0262af bellard
{
495 7e84c249 bellard
    int io_offset, val, mask;
496 7e84c249 bellard
    
497 7e84c249 bellard
    /* TSS must be a valid 32 bit one */
498 7e84c249 bellard
    if (!(env->tr.flags & DESC_P_MASK) ||
499 7e84c249 bellard
        ((env->tr.flags >> DESC_TYPE_SHIFT) & 0xf) != 9 ||
500 7e84c249 bellard
        env->tr.limit < 103)
501 7e84c249 bellard
        goto fail;
502 7e84c249 bellard
    io_offset = lduw_kernel(env->tr.base + 0x66);
503 7e84c249 bellard
    io_offset += (addr >> 3);
504 7e84c249 bellard
    /* Note: the check needs two bytes */
505 7e84c249 bellard
    if ((io_offset + 1) > env->tr.limit)
506 7e84c249 bellard
        goto fail;
507 7e84c249 bellard
    val = lduw_kernel(env->tr.base + io_offset);
508 7e84c249 bellard
    val >>= (addr & 7);
509 7e84c249 bellard
    mask = (1 << size) - 1;
510 7e84c249 bellard
    /* all bits must be zero to allow the I/O */
511 7e84c249 bellard
    if ((val & mask) != 0) {
512 7e84c249 bellard
    fail:
513 7e84c249 bellard
        raise_exception_err(EXCP0D_GPF, 0);
514 7e84c249 bellard
    }
515 2c0262af bellard
}
516 2c0262af bellard
517 7e84c249 bellard
void check_iob_T0(void)
518 2c0262af bellard
{
519 7e84c249 bellard
    check_io(T0, 1);
520 2c0262af bellard
}
521 2c0262af bellard
522 7e84c249 bellard
void check_iow_T0(void)
523 2c0262af bellard
{
524 7e84c249 bellard
    check_io(T0, 2);
525 2c0262af bellard
}
526 2c0262af bellard
527 7e84c249 bellard
void check_iol_T0(void)
528 2c0262af bellard
{
529 7e84c249 bellard
    check_io(T0, 4);
530 7e84c249 bellard
}
531 7e84c249 bellard
532 7e84c249 bellard
void check_iob_DX(void)
533 7e84c249 bellard
{
534 7e84c249 bellard
    check_io(EDX & 0xffff, 1);
535 7e84c249 bellard
}
536 7e84c249 bellard
537 7e84c249 bellard
void check_iow_DX(void)
538 7e84c249 bellard
{
539 7e84c249 bellard
    check_io(EDX & 0xffff, 2);
540 7e84c249 bellard
}
541 7e84c249 bellard
542 7e84c249 bellard
void check_iol_DX(void)
543 7e84c249 bellard
{
544 7e84c249 bellard
    check_io(EDX & 0xffff, 4);
545 2c0262af bellard
}
546 2c0262af bellard
547 891b38e4 bellard
static inline unsigned int get_sp_mask(unsigned int e2)
548 891b38e4 bellard
{
549 891b38e4 bellard
    if (e2 & DESC_B_MASK)
550 891b38e4 bellard
        return 0xffffffff;
551 891b38e4 bellard
    else
552 891b38e4 bellard
        return 0xffff;
553 891b38e4 bellard
}
554 891b38e4 bellard
555 891b38e4 bellard
/* XXX: add a is_user flag to have proper security support */
556 891b38e4 bellard
#define PUSHW(ssp, sp, sp_mask, val)\
557 891b38e4 bellard
{\
558 891b38e4 bellard
    sp -= 2;\
559 891b38e4 bellard
    stw_kernel((ssp) + (sp & (sp_mask)), (val));\
560 891b38e4 bellard
}
561 891b38e4 bellard
562 891b38e4 bellard
#define PUSHL(ssp, sp, sp_mask, val)\
563 891b38e4 bellard
{\
564 891b38e4 bellard
    sp -= 4;\
565 891b38e4 bellard
    stl_kernel((ssp) + (sp & (sp_mask)), (val));\
566 891b38e4 bellard
}
567 891b38e4 bellard
568 891b38e4 bellard
#define POPW(ssp, sp, sp_mask, val)\
569 891b38e4 bellard
{\
570 891b38e4 bellard
    val = lduw_kernel((ssp) + (sp & (sp_mask)));\
571 891b38e4 bellard
    sp += 2;\
572 891b38e4 bellard
}
573 891b38e4 bellard
574 891b38e4 bellard
#define POPL(ssp, sp, sp_mask, val)\
575 891b38e4 bellard
{\
576 14ce26e7 bellard
    val = (uint32_t)ldl_kernel((ssp) + (sp & (sp_mask)));\
577 891b38e4 bellard
    sp += 4;\
578 891b38e4 bellard
}
579 891b38e4 bellard
580 2c0262af bellard
/* protected mode interrupt */
581 2c0262af bellard
static void do_interrupt_protected(int intno, int is_int, int error_code,
582 2c0262af bellard
                                   unsigned int next_eip, int is_hw)
583 2c0262af bellard
{
584 2c0262af bellard
    SegmentCache *dt;
585 14ce26e7 bellard
    target_ulong ptr, ssp;
586 891b38e4 bellard
    int type, dpl, selector, ss_dpl, cpl, sp_mask;
587 2c0262af bellard
    int has_error_code, new_stack, shift;
588 891b38e4 bellard
    uint32_t e1, e2, offset, ss, esp, ss_e1, ss_e2;
589 891b38e4 bellard
    uint32_t old_eip;
590 2c0262af bellard
591 7e84c249 bellard
    has_error_code = 0;
592 7e84c249 bellard
    if (!is_int && !is_hw) {
593 7e84c249 bellard
        switch(intno) {
594 7e84c249 bellard
        case 8:
595 7e84c249 bellard
        case 10:
596 7e84c249 bellard
        case 11:
597 7e84c249 bellard
        case 12:
598 7e84c249 bellard
        case 13:
599 7e84c249 bellard
        case 14:
600 7e84c249 bellard
        case 17:
601 7e84c249 bellard
            has_error_code = 1;
602 7e84c249 bellard
            break;
603 7e84c249 bellard
        }
604 7e84c249 bellard
    }
605 883da8e2 bellard
    if (is_int)
606 883da8e2 bellard
        old_eip = next_eip;
607 883da8e2 bellard
    else
608 883da8e2 bellard
        old_eip = env->eip;
609 7e84c249 bellard
610 2c0262af bellard
    dt = &env->idt;
611 2c0262af bellard
    if (intno * 8 + 7 > dt->limit)
612 2c0262af bellard
        raise_exception_err(EXCP0D_GPF, intno * 8 + 2);
613 2c0262af bellard
    ptr = dt->base + intno * 8;
614 61382a50 bellard
    e1 = ldl_kernel(ptr);
615 61382a50 bellard
    e2 = ldl_kernel(ptr + 4);
616 2c0262af bellard
    /* check gate type */
617 2c0262af bellard
    type = (e2 >> DESC_TYPE_SHIFT) & 0x1f;
618 2c0262af bellard
    switch(type) {
619 2c0262af bellard
    case 5: /* task gate */
620 7e84c249 bellard
        /* must do that check here to return the correct error code */
621 7e84c249 bellard
        if (!(e2 & DESC_P_MASK))
622 7e84c249 bellard
            raise_exception_err(EXCP0B_NOSEG, intno * 8 + 2);
623 883da8e2 bellard
        switch_tss(intno * 8, e1, e2, SWITCH_TSS_CALL, old_eip);
624 7e84c249 bellard
        if (has_error_code) {
625 3f20e1dd bellard
            int mask, type;
626 7e84c249 bellard
            /* push the error code */
627 3f20e1dd bellard
            type = (env->tr.flags >> DESC_TYPE_SHIFT) & 0xf;
628 3f20e1dd bellard
            shift = type >> 3;
629 7e84c249 bellard
            if (env->segs[R_SS].flags & DESC_B_MASK)
630 7e84c249 bellard
                mask = 0xffffffff;
631 7e84c249 bellard
            else
632 7e84c249 bellard
                mask = 0xffff;
633 0d1a29f9 bellard
            esp = (ESP - (2 << shift)) & mask;
634 7e84c249 bellard
            ssp = env->segs[R_SS].base + esp;
635 7e84c249 bellard
            if (shift)
636 7e84c249 bellard
                stl_kernel(ssp, error_code);
637 7e84c249 bellard
            else
638 7e84c249 bellard
                stw_kernel(ssp, error_code);
639 0d1a29f9 bellard
            ESP = (esp & mask) | (ESP & ~mask);
640 7e84c249 bellard
        }
641 7e84c249 bellard
        return;
642 2c0262af bellard
    case 6: /* 286 interrupt gate */
643 2c0262af bellard
    case 7: /* 286 trap gate */
644 2c0262af bellard
    case 14: /* 386 interrupt gate */
645 2c0262af bellard
    case 15: /* 386 trap gate */
646 2c0262af bellard
        break;
647 2c0262af bellard
    default:
648 2c0262af bellard
        raise_exception_err(EXCP0D_GPF, intno * 8 + 2);
649 2c0262af bellard
        break;
650 2c0262af bellard
    }
651 2c0262af bellard
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
652 2c0262af bellard
    cpl = env->hflags & HF_CPL_MASK;
653 2c0262af bellard
    /* check privledge if software int */
654 2c0262af bellard
    if (is_int && dpl < cpl)
655 2c0262af bellard
        raise_exception_err(EXCP0D_GPF, intno * 8 + 2);
656 2c0262af bellard
    /* check valid bit */
657 2c0262af bellard
    if (!(e2 & DESC_P_MASK))
658 2c0262af bellard
        raise_exception_err(EXCP0B_NOSEG, intno * 8 + 2);
659 2c0262af bellard
    selector = e1 >> 16;
660 2c0262af bellard
    offset = (e2 & 0xffff0000) | (e1 & 0x0000ffff);
661 2c0262af bellard
    if ((selector & 0xfffc) == 0)
662 2c0262af bellard
        raise_exception_err(EXCP0D_GPF, 0);
663 2c0262af bellard
664 2c0262af bellard
    if (load_segment(&e1, &e2, selector) != 0)
665 2c0262af bellard
        raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
666 2c0262af bellard
    if (!(e2 & DESC_S_MASK) || !(e2 & (DESC_CS_MASK)))
667 2c0262af bellard
        raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
668 2c0262af bellard
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
669 2c0262af bellard
    if (dpl > cpl)
670 2c0262af bellard
        raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
671 2c0262af bellard
    if (!(e2 & DESC_P_MASK))
672 2c0262af bellard
        raise_exception_err(EXCP0B_NOSEG, selector & 0xfffc);
673 2c0262af bellard
    if (!(e2 & DESC_C_MASK) && dpl < cpl) {
674 2c0262af bellard
        /* to inner priviledge */
675 2c0262af bellard
        get_ss_esp_from_tss(&ss, &esp, dpl);
676 2c0262af bellard
        if ((ss & 0xfffc) == 0)
677 2c0262af bellard
            raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
678 2c0262af bellard
        if ((ss & 3) != dpl)
679 2c0262af bellard
            raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
680 2c0262af bellard
        if (load_segment(&ss_e1, &ss_e2, ss) != 0)
681 2c0262af bellard
            raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
682 2c0262af bellard
        ss_dpl = (ss_e2 >> DESC_DPL_SHIFT) & 3;
683 2c0262af bellard
        if (ss_dpl != dpl)
684 2c0262af bellard
            raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
685 2c0262af bellard
        if (!(ss_e2 & DESC_S_MASK) ||
686 2c0262af bellard
            (ss_e2 & DESC_CS_MASK) ||
687 2c0262af bellard
            !(ss_e2 & DESC_W_MASK))
688 2c0262af bellard
            raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
689 2c0262af bellard
        if (!(ss_e2 & DESC_P_MASK))
690 2c0262af bellard
            raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
691 2c0262af bellard
        new_stack = 1;
692 891b38e4 bellard
        sp_mask = get_sp_mask(ss_e2);
693 891b38e4 bellard
        ssp = get_seg_base(ss_e1, ss_e2);
694 2c0262af bellard
    } else if ((e2 & DESC_C_MASK) || dpl == cpl) {
695 2c0262af bellard
        /* to same priviledge */
696 8e682019 bellard
        if (env->eflags & VM_MASK)
697 8e682019 bellard
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
698 2c0262af bellard
        new_stack = 0;
699 891b38e4 bellard
        sp_mask = get_sp_mask(env->segs[R_SS].flags);
700 891b38e4 bellard
        ssp = env->segs[R_SS].base;
701 891b38e4 bellard
        esp = ESP;
702 4796f5e9 bellard
        dpl = cpl;
703 2c0262af bellard
    } else {
704 2c0262af bellard
        raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
705 2c0262af bellard
        new_stack = 0; /* avoid warning */
706 891b38e4 bellard
        sp_mask = 0; /* avoid warning */
707 14ce26e7 bellard
        ssp = 0; /* avoid warning */
708 891b38e4 bellard
        esp = 0; /* avoid warning */
709 2c0262af bellard
    }
710 2c0262af bellard
711 2c0262af bellard
    shift = type >> 3;
712 891b38e4 bellard
713 891b38e4 bellard
#if 0
714 891b38e4 bellard
    /* XXX: check that enough room is available */
715 2c0262af bellard
    push_size = 6 + (new_stack << 2) + (has_error_code << 1);
716 2c0262af bellard
    if (env->eflags & VM_MASK)
717 2c0262af bellard
        push_size += 8;
718 2c0262af bellard
    push_size <<= shift;
719 891b38e4 bellard
#endif
720 2c0262af bellard
    if (shift == 1) {
721 2c0262af bellard
        if (new_stack) {
722 8e682019 bellard
            if (env->eflags & VM_MASK) {
723 8e682019 bellard
                PUSHL(ssp, esp, sp_mask, env->segs[R_GS].selector);
724 8e682019 bellard
                PUSHL(ssp, esp, sp_mask, env->segs[R_FS].selector);
725 8e682019 bellard
                PUSHL(ssp, esp, sp_mask, env->segs[R_DS].selector);
726 8e682019 bellard
                PUSHL(ssp, esp, sp_mask, env->segs[R_ES].selector);
727 8e682019 bellard
            }
728 891b38e4 bellard
            PUSHL(ssp, esp, sp_mask, env->segs[R_SS].selector);
729 891b38e4 bellard
            PUSHL(ssp, esp, sp_mask, ESP);
730 2c0262af bellard
        }
731 891b38e4 bellard
        PUSHL(ssp, esp, sp_mask, compute_eflags());
732 891b38e4 bellard
        PUSHL(ssp, esp, sp_mask, env->segs[R_CS].selector);
733 891b38e4 bellard
        PUSHL(ssp, esp, sp_mask, old_eip);
734 2c0262af bellard
        if (has_error_code) {
735 891b38e4 bellard
            PUSHL(ssp, esp, sp_mask, error_code);
736 2c0262af bellard
        }
737 2c0262af bellard
    } else {
738 2c0262af bellard
        if (new_stack) {
739 8e682019 bellard
            if (env->eflags & VM_MASK) {
740 8e682019 bellard
                PUSHW(ssp, esp, sp_mask, env->segs[R_GS].selector);
741 8e682019 bellard
                PUSHW(ssp, esp, sp_mask, env->segs[R_FS].selector);
742 8e682019 bellard
                PUSHW(ssp, esp, sp_mask, env->segs[R_DS].selector);
743 8e682019 bellard
                PUSHW(ssp, esp, sp_mask, env->segs[R_ES].selector);
744 8e682019 bellard
            }
745 891b38e4 bellard
            PUSHW(ssp, esp, sp_mask, env->segs[R_SS].selector);
746 891b38e4 bellard
            PUSHW(ssp, esp, sp_mask, ESP);
747 2c0262af bellard
        }
748 891b38e4 bellard
        PUSHW(ssp, esp, sp_mask, compute_eflags());
749 891b38e4 bellard
        PUSHW(ssp, esp, sp_mask, env->segs[R_CS].selector);
750 891b38e4 bellard
        PUSHW(ssp, esp, sp_mask, old_eip);
751 2c0262af bellard
        if (has_error_code) {
752 891b38e4 bellard
            PUSHW(ssp, esp, sp_mask, error_code);
753 2c0262af bellard
        }
754 2c0262af bellard
    }
755 2c0262af bellard
    
756 891b38e4 bellard
    if (new_stack) {
757 8e682019 bellard
        if (env->eflags & VM_MASK) {
758 14ce26e7 bellard
            cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0, 0);
759 14ce26e7 bellard
            cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0, 0);
760 14ce26e7 bellard
            cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0, 0);
761 14ce26e7 bellard
            cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0, 0);
762 8e682019 bellard
        }
763 891b38e4 bellard
        ss = (ss & ~3) | dpl;
764 891b38e4 bellard
        cpu_x86_load_seg_cache(env, R_SS, ss, 
765 891b38e4 bellard
                               ssp, get_seg_limit(ss_e1, ss_e2), ss_e2);
766 891b38e4 bellard
    }
767 891b38e4 bellard
    ESP = (ESP & ~sp_mask) | (esp & sp_mask);
768 891b38e4 bellard
769 891b38e4 bellard
    selector = (selector & ~3) | dpl;
770 891b38e4 bellard
    cpu_x86_load_seg_cache(env, R_CS, selector, 
771 891b38e4 bellard
                   get_seg_base(e1, e2),
772 891b38e4 bellard
                   get_seg_limit(e1, e2),
773 891b38e4 bellard
                   e2);
774 891b38e4 bellard
    cpu_x86_set_cpl(env, dpl);
775 891b38e4 bellard
    env->eip = offset;
776 891b38e4 bellard
777 2c0262af bellard
    /* interrupt gate clear IF mask */
778 2c0262af bellard
    if ((type & 1) == 0) {
779 2c0262af bellard
        env->eflags &= ~IF_MASK;
780 2c0262af bellard
    }
781 2c0262af bellard
    env->eflags &= ~(TF_MASK | VM_MASK | RF_MASK | NT_MASK);
782 2c0262af bellard
}
783 2c0262af bellard
784 14ce26e7 bellard
#ifdef TARGET_X86_64
785 14ce26e7 bellard
786 14ce26e7 bellard
#define PUSHQ(sp, val)\
787 14ce26e7 bellard
{\
788 14ce26e7 bellard
    sp -= 8;\
789 14ce26e7 bellard
    stq_kernel(sp, (val));\
790 14ce26e7 bellard
}
791 14ce26e7 bellard
792 14ce26e7 bellard
#define POPQ(sp, val)\
793 14ce26e7 bellard
{\
794 14ce26e7 bellard
    val = ldq_kernel(sp);\
795 14ce26e7 bellard
    sp += 8;\
796 14ce26e7 bellard
}
797 14ce26e7 bellard
798 14ce26e7 bellard
static inline target_ulong get_rsp_from_tss(int level)
799 14ce26e7 bellard
{
800 14ce26e7 bellard
    int index;
801 14ce26e7 bellard
    
802 14ce26e7 bellard
#if 0
803 14ce26e7 bellard
    printf("TR: base=" TARGET_FMT_lx " limit=%x\n", 
804 14ce26e7 bellard
           env->tr.base, env->tr.limit);
805 14ce26e7 bellard
#endif
806 14ce26e7 bellard
807 14ce26e7 bellard
    if (!(env->tr.flags & DESC_P_MASK))
808 14ce26e7 bellard
        cpu_abort(env, "invalid tss");
809 14ce26e7 bellard
    index = 8 * level + 4;
810 14ce26e7 bellard
    if ((index + 7) > env->tr.limit)
811 14ce26e7 bellard
        raise_exception_err(EXCP0A_TSS, env->tr.selector & 0xfffc);
812 14ce26e7 bellard
    return ldq_kernel(env->tr.base + index);
813 14ce26e7 bellard
}
814 14ce26e7 bellard
815 14ce26e7 bellard
/* 64 bit interrupt */
816 14ce26e7 bellard
static void do_interrupt64(int intno, int is_int, int error_code,
817 14ce26e7 bellard
                           target_ulong next_eip, int is_hw)
818 14ce26e7 bellard
{
819 14ce26e7 bellard
    SegmentCache *dt;
820 14ce26e7 bellard
    target_ulong ptr;
821 14ce26e7 bellard
    int type, dpl, selector, cpl, ist;
822 14ce26e7 bellard
    int has_error_code, new_stack;
823 14ce26e7 bellard
    uint32_t e1, e2, e3, ss;
824 14ce26e7 bellard
    target_ulong old_eip, esp, offset;
825 14ce26e7 bellard
826 14ce26e7 bellard
    has_error_code = 0;
827 14ce26e7 bellard
    if (!is_int && !is_hw) {
828 14ce26e7 bellard
        switch(intno) {
829 14ce26e7 bellard
        case 8:
830 14ce26e7 bellard
        case 10:
831 14ce26e7 bellard
        case 11:
832 14ce26e7 bellard
        case 12:
833 14ce26e7 bellard
        case 13:
834 14ce26e7 bellard
        case 14:
835 14ce26e7 bellard
        case 17:
836 14ce26e7 bellard
            has_error_code = 1;
837 14ce26e7 bellard
            break;
838 14ce26e7 bellard
        }
839 14ce26e7 bellard
    }
840 14ce26e7 bellard
    if (is_int)
841 14ce26e7 bellard
        old_eip = next_eip;
842 14ce26e7 bellard
    else
843 14ce26e7 bellard
        old_eip = env->eip;
844 14ce26e7 bellard
845 14ce26e7 bellard
    dt = &env->idt;
846 14ce26e7 bellard
    if (intno * 16 + 15 > dt->limit)
847 14ce26e7 bellard
        raise_exception_err(EXCP0D_GPF, intno * 16 + 2);
848 14ce26e7 bellard
    ptr = dt->base + intno * 16;
849 14ce26e7 bellard
    e1 = ldl_kernel(ptr);
850 14ce26e7 bellard
    e2 = ldl_kernel(ptr + 4);
851 14ce26e7 bellard
    e3 = ldl_kernel(ptr + 8);
852 14ce26e7 bellard
    /* check gate type */
853 14ce26e7 bellard
    type = (e2 >> DESC_TYPE_SHIFT) & 0x1f;
854 14ce26e7 bellard
    switch(type) {
855 14ce26e7 bellard
    case 14: /* 386 interrupt gate */
856 14ce26e7 bellard
    case 15: /* 386 trap gate */
857 14ce26e7 bellard
        break;
858 14ce26e7 bellard
    default:
859 14ce26e7 bellard
        raise_exception_err(EXCP0D_GPF, intno * 16 + 2);
860 14ce26e7 bellard
        break;
861 14ce26e7 bellard
    }
862 14ce26e7 bellard
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
863 14ce26e7 bellard
    cpl = env->hflags & HF_CPL_MASK;
864 14ce26e7 bellard
    /* check privledge if software int */
865 14ce26e7 bellard
    if (is_int && dpl < cpl)
866 14ce26e7 bellard
        raise_exception_err(EXCP0D_GPF, intno * 16 + 2);
867 14ce26e7 bellard
    /* check valid bit */
868 14ce26e7 bellard
    if (!(e2 & DESC_P_MASK))
869 14ce26e7 bellard
        raise_exception_err(EXCP0B_NOSEG, intno * 16 + 2);
870 14ce26e7 bellard
    selector = e1 >> 16;
871 14ce26e7 bellard
    offset = ((target_ulong)e3 << 32) | (e2 & 0xffff0000) | (e1 & 0x0000ffff);
872 14ce26e7 bellard
    ist = e2 & 7;
873 14ce26e7 bellard
    if ((selector & 0xfffc) == 0)
874 14ce26e7 bellard
        raise_exception_err(EXCP0D_GPF, 0);
875 14ce26e7 bellard
876 14ce26e7 bellard
    if (load_segment(&e1, &e2, selector) != 0)
877 14ce26e7 bellard
        raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
878 14ce26e7 bellard
    if (!(e2 & DESC_S_MASK) || !(e2 & (DESC_CS_MASK)))
879 14ce26e7 bellard
        raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
880 14ce26e7 bellard
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
881 14ce26e7 bellard
    if (dpl > cpl)
882 14ce26e7 bellard
        raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
883 14ce26e7 bellard
    if (!(e2 & DESC_P_MASK))
884 14ce26e7 bellard
        raise_exception_err(EXCP0B_NOSEG, selector & 0xfffc);
885 14ce26e7 bellard
    if (!(e2 & DESC_L_MASK) || (e2 & DESC_B_MASK))
886 14ce26e7 bellard
        raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
887 14ce26e7 bellard
    if ((!(e2 & DESC_C_MASK) && dpl < cpl) || ist != 0) {
888 14ce26e7 bellard
        /* to inner priviledge */
889 14ce26e7 bellard
        if (ist != 0)
890 14ce26e7 bellard
            esp = get_rsp_from_tss(ist + 3);
891 14ce26e7 bellard
        else
892 14ce26e7 bellard
            esp = get_rsp_from_tss(dpl);
893 14ce26e7 bellard
        ss = 0;
894 14ce26e7 bellard
        new_stack = 1;
895 14ce26e7 bellard
    } else if ((e2 & DESC_C_MASK) || dpl == cpl) {
896 14ce26e7 bellard
        /* to same priviledge */
897 14ce26e7 bellard
        if (env->eflags & VM_MASK)
898 14ce26e7 bellard
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
899 14ce26e7 bellard
        new_stack = 0;
900 14ce26e7 bellard
        esp = ESP & ~0xf; /* align stack */
901 14ce26e7 bellard
        dpl = cpl;
902 14ce26e7 bellard
    } else {
903 14ce26e7 bellard
        raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
904 14ce26e7 bellard
        new_stack = 0; /* avoid warning */
905 14ce26e7 bellard
        esp = 0; /* avoid warning */
906 14ce26e7 bellard
    }
907 14ce26e7 bellard
908 14ce26e7 bellard
    PUSHQ(esp, env->segs[R_SS].selector);
909 14ce26e7 bellard
    PUSHQ(esp, ESP);
910 14ce26e7 bellard
    PUSHQ(esp, compute_eflags());
911 14ce26e7 bellard
    PUSHQ(esp, env->segs[R_CS].selector);
912 14ce26e7 bellard
    PUSHQ(esp, old_eip);
913 14ce26e7 bellard
    if (has_error_code) {
914 14ce26e7 bellard
        PUSHQ(esp, error_code);
915 14ce26e7 bellard
    }
916 14ce26e7 bellard
    
917 14ce26e7 bellard
    if (new_stack) {
918 14ce26e7 bellard
        ss = 0 | dpl;
919 14ce26e7 bellard
        cpu_x86_load_seg_cache(env, R_SS, ss, 0, 0, 0);
920 14ce26e7 bellard
    }
921 14ce26e7 bellard
    ESP = esp;
922 14ce26e7 bellard
923 14ce26e7 bellard
    selector = (selector & ~3) | dpl;
924 14ce26e7 bellard
    cpu_x86_load_seg_cache(env, R_CS, selector, 
925 14ce26e7 bellard
                   get_seg_base(e1, e2),
926 14ce26e7 bellard
                   get_seg_limit(e1, e2),
927 14ce26e7 bellard
                   e2);
928 14ce26e7 bellard
    cpu_x86_set_cpl(env, dpl);
929 14ce26e7 bellard
    env->eip = offset;
930 14ce26e7 bellard
931 14ce26e7 bellard
    /* interrupt gate clear IF mask */
932 14ce26e7 bellard
    if ((type & 1) == 0) {
933 14ce26e7 bellard
        env->eflags &= ~IF_MASK;
934 14ce26e7 bellard
    }
935 14ce26e7 bellard
    env->eflags &= ~(TF_MASK | VM_MASK | RF_MASK | NT_MASK);
936 14ce26e7 bellard
}
937 f419b321 bellard
#endif
938 14ce26e7 bellard
939 06c2f506 bellard
void helper_syscall(int next_eip_addend)
940 14ce26e7 bellard
{
941 14ce26e7 bellard
    int selector;
942 14ce26e7 bellard
943 14ce26e7 bellard
    if (!(env->efer & MSR_EFER_SCE)) {
944 14ce26e7 bellard
        raise_exception_err(EXCP06_ILLOP, 0);
945 14ce26e7 bellard
    }
946 14ce26e7 bellard
    selector = (env->star >> 32) & 0xffff;
947 f419b321 bellard
#ifdef TARGET_X86_64
948 14ce26e7 bellard
    if (env->hflags & HF_LMA_MASK) {
949 06c2f506 bellard
        ECX = env->eip + next_eip_addend;
950 14ce26e7 bellard
        env->regs[11] = compute_eflags();
951 14ce26e7 bellard
952 14ce26e7 bellard
        cpu_x86_set_cpl(env, 0);
953 14ce26e7 bellard
        cpu_x86_load_seg_cache(env, R_CS, selector & 0xfffc, 
954 14ce26e7 bellard
                           0, 0xffffffff, 
955 14ce26e7 bellard
                               DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
956 14ce26e7 bellard
                               DESC_S_MASK |
957 14ce26e7 bellard
                               DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK | DESC_L_MASK);
958 14ce26e7 bellard
        cpu_x86_load_seg_cache(env, R_SS, (selector + 8) & 0xfffc, 
959 14ce26e7 bellard
                               0, 0xffffffff,
960 14ce26e7 bellard
                               DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
961 14ce26e7 bellard
                               DESC_S_MASK |
962 14ce26e7 bellard
                               DESC_W_MASK | DESC_A_MASK);
963 14ce26e7 bellard
        env->eflags &= ~env->fmask;
964 14ce26e7 bellard
        if (env->hflags & HF_CS64_MASK)
965 14ce26e7 bellard
            env->eip = env->lstar;
966 14ce26e7 bellard
        else
967 14ce26e7 bellard
            env->eip = env->cstar;
968 f419b321 bellard
    } else 
969 f419b321 bellard
#endif
970 f419b321 bellard
    {
971 06c2f506 bellard
        ECX = (uint32_t)(env->eip + next_eip_addend);
972 14ce26e7 bellard
        
973 14ce26e7 bellard
        cpu_x86_set_cpl(env, 0);
974 14ce26e7 bellard
        cpu_x86_load_seg_cache(env, R_CS, selector & 0xfffc, 
975 14ce26e7 bellard
                           0, 0xffffffff, 
976 14ce26e7 bellard
                               DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
977 14ce26e7 bellard
                               DESC_S_MASK |
978 14ce26e7 bellard
                               DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK);
979 14ce26e7 bellard
        cpu_x86_load_seg_cache(env, R_SS, (selector + 8) & 0xfffc, 
980 14ce26e7 bellard
                               0, 0xffffffff,
981 14ce26e7 bellard
                               DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
982 14ce26e7 bellard
                               DESC_S_MASK |
983 14ce26e7 bellard
                               DESC_W_MASK | DESC_A_MASK);
984 14ce26e7 bellard
        env->eflags &= ~(IF_MASK | RF_MASK | VM_MASK);
985 14ce26e7 bellard
        env->eip = (uint32_t)env->star;
986 14ce26e7 bellard
    }
987 14ce26e7 bellard
}
988 14ce26e7 bellard
989 14ce26e7 bellard
void helper_sysret(int dflag)
990 14ce26e7 bellard
{
991 14ce26e7 bellard
    int cpl, selector;
992 14ce26e7 bellard
993 f419b321 bellard
    if (!(env->efer & MSR_EFER_SCE)) {
994 f419b321 bellard
        raise_exception_err(EXCP06_ILLOP, 0);
995 f419b321 bellard
    }
996 14ce26e7 bellard
    cpl = env->hflags & HF_CPL_MASK;
997 14ce26e7 bellard
    if (!(env->cr[0] & CR0_PE_MASK) || cpl != 0) {
998 14ce26e7 bellard
        raise_exception_err(EXCP0D_GPF, 0);
999 14ce26e7 bellard
    }
1000 14ce26e7 bellard
    selector = (env->star >> 48) & 0xffff;
1001 f419b321 bellard
#ifdef TARGET_X86_64
1002 14ce26e7 bellard
    if (env->hflags & HF_LMA_MASK) {
1003 14ce26e7 bellard
        if (dflag == 2) {
1004 14ce26e7 bellard
            cpu_x86_load_seg_cache(env, R_CS, (selector + 16) | 3, 
1005 14ce26e7 bellard
                                   0, 0xffffffff, 
1006 14ce26e7 bellard
                                   DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
1007 14ce26e7 bellard
                                   DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
1008 14ce26e7 bellard
                                   DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK | 
1009 14ce26e7 bellard
                                   DESC_L_MASK);
1010 14ce26e7 bellard
            env->eip = ECX;
1011 14ce26e7 bellard
        } else {
1012 14ce26e7 bellard
            cpu_x86_load_seg_cache(env, R_CS, selector | 3, 
1013 14ce26e7 bellard
                                   0, 0xffffffff, 
1014 14ce26e7 bellard
                                   DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
1015 14ce26e7 bellard
                                   DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
1016 14ce26e7 bellard
                                   DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK);
1017 14ce26e7 bellard
            env->eip = (uint32_t)ECX;
1018 14ce26e7 bellard
        }
1019 14ce26e7 bellard
        cpu_x86_load_seg_cache(env, R_SS, selector + 8, 
1020 14ce26e7 bellard
                               0, 0xffffffff,
1021 14ce26e7 bellard
                               DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
1022 14ce26e7 bellard
                               DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
1023 14ce26e7 bellard
                               DESC_W_MASK | DESC_A_MASK);
1024 31313213 bellard
        load_eflags((uint32_t)(env->regs[11]), TF_MASK | AC_MASK | ID_MASK | 
1025 31313213 bellard
                    IF_MASK | IOPL_MASK | VM_MASK | RF_MASK | NT_MASK);
1026 14ce26e7 bellard
        cpu_x86_set_cpl(env, 3);
1027 f419b321 bellard
    } else 
1028 f419b321 bellard
#endif
1029 f419b321 bellard
    {
1030 14ce26e7 bellard
        cpu_x86_load_seg_cache(env, R_CS, selector | 3, 
1031 14ce26e7 bellard
                               0, 0xffffffff, 
1032 14ce26e7 bellard
                               DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
1033 14ce26e7 bellard
                               DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
1034 14ce26e7 bellard
                               DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK);
1035 14ce26e7 bellard
        env->eip = (uint32_t)ECX;
1036 14ce26e7 bellard
        cpu_x86_load_seg_cache(env, R_SS, selector + 8, 
1037 14ce26e7 bellard
                               0, 0xffffffff,
1038 14ce26e7 bellard
                               DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
1039 14ce26e7 bellard
                               DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
1040 14ce26e7 bellard
                               DESC_W_MASK | DESC_A_MASK);
1041 14ce26e7 bellard
        env->eflags |= IF_MASK;
1042 14ce26e7 bellard
        cpu_x86_set_cpl(env, 3);
1043 14ce26e7 bellard
    }
1044 f419b321 bellard
#ifdef USE_KQEMU
1045 f419b321 bellard
    if (kqemu_is_ok(env)) {
1046 f419b321 bellard
        if (env->hflags & HF_LMA_MASK)
1047 f419b321 bellard
            CC_OP = CC_OP_EFLAGS;
1048 f419b321 bellard
        env->exception_index = -1;
1049 f419b321 bellard
        cpu_loop_exit();
1050 f419b321 bellard
    }
1051 14ce26e7 bellard
#endif
1052 f419b321 bellard
}
1053 14ce26e7 bellard
1054 2c0262af bellard
/* real mode interrupt */
1055 2c0262af bellard
static void do_interrupt_real(int intno, int is_int, int error_code,
1056 4136f33c bellard
                              unsigned int next_eip)
1057 2c0262af bellard
{
1058 2c0262af bellard
    SegmentCache *dt;
1059 14ce26e7 bellard
    target_ulong ptr, ssp;
1060 2c0262af bellard
    int selector;
1061 2c0262af bellard
    uint32_t offset, esp;
1062 2c0262af bellard
    uint32_t old_cs, old_eip;
1063 2c0262af bellard
1064 2c0262af bellard
    /* real mode (simpler !) */
1065 2c0262af bellard
    dt = &env->idt;
1066 2c0262af bellard
    if (intno * 4 + 3 > dt->limit)
1067 2c0262af bellard
        raise_exception_err(EXCP0D_GPF, intno * 8 + 2);
1068 2c0262af bellard
    ptr = dt->base + intno * 4;
1069 61382a50 bellard
    offset = lduw_kernel(ptr);
1070 61382a50 bellard
    selector = lduw_kernel(ptr + 2);
1071 2c0262af bellard
    esp = ESP;
1072 2c0262af bellard
    ssp = env->segs[R_SS].base;
1073 2c0262af bellard
    if (is_int)
1074 2c0262af bellard
        old_eip = next_eip;
1075 2c0262af bellard
    else
1076 2c0262af bellard
        old_eip = env->eip;
1077 2c0262af bellard
    old_cs = env->segs[R_CS].selector;
1078 891b38e4 bellard
    /* XXX: use SS segment size ? */
1079 891b38e4 bellard
    PUSHW(ssp, esp, 0xffff, compute_eflags());
1080 891b38e4 bellard
    PUSHW(ssp, esp, 0xffff, old_cs);
1081 891b38e4 bellard
    PUSHW(ssp, esp, 0xffff, old_eip);
1082 2c0262af bellard
    
1083 2c0262af bellard
    /* update processor state */
1084 2c0262af bellard
    ESP = (ESP & ~0xffff) | (esp & 0xffff);
1085 2c0262af bellard
    env->eip = offset;
1086 2c0262af bellard
    env->segs[R_CS].selector = selector;
1087 14ce26e7 bellard
    env->segs[R_CS].base = (selector << 4);
1088 2c0262af bellard
    env->eflags &= ~(IF_MASK | TF_MASK | AC_MASK | RF_MASK);
1089 2c0262af bellard
}
1090 2c0262af bellard
1091 2c0262af bellard
/* fake user mode interrupt */
1092 2c0262af bellard
void do_interrupt_user(int intno, int is_int, int error_code, 
1093 14ce26e7 bellard
                       target_ulong next_eip)
1094 2c0262af bellard
{
1095 2c0262af bellard
    SegmentCache *dt;
1096 14ce26e7 bellard
    target_ulong ptr;
1097 2c0262af bellard
    int dpl, cpl;
1098 2c0262af bellard
    uint32_t e2;
1099 2c0262af bellard
1100 2c0262af bellard
    dt = &env->idt;
1101 2c0262af bellard
    ptr = dt->base + (intno * 8);
1102 61382a50 bellard
    e2 = ldl_kernel(ptr + 4);
1103 2c0262af bellard
    
1104 2c0262af bellard
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1105 2c0262af bellard
    cpl = env->hflags & HF_CPL_MASK;
1106 2c0262af bellard
    /* check privledge if software int */
1107 2c0262af bellard
    if (is_int && dpl < cpl)
1108 2c0262af bellard
        raise_exception_err(EXCP0D_GPF, intno * 8 + 2);
1109 2c0262af bellard
1110 2c0262af bellard
    /* Since we emulate only user space, we cannot do more than
1111 2c0262af bellard
       exiting the emulation with the suitable exception and error
1112 2c0262af bellard
       code */
1113 2c0262af bellard
    if (is_int)
1114 2c0262af bellard
        EIP = next_eip;
1115 2c0262af bellard
}
1116 2c0262af bellard
1117 2c0262af bellard
/*
1118 e19e89a5 bellard
 * Begin execution of an interruption. is_int is TRUE if coming from
1119 2c0262af bellard
 * the int instruction. next_eip is the EIP value AFTER the interrupt
1120 2c0262af bellard
 * instruction. It is only relevant if is_int is TRUE.  
1121 2c0262af bellard
 */
1122 2c0262af bellard
void do_interrupt(int intno, int is_int, int error_code, 
1123 14ce26e7 bellard
                  target_ulong next_eip, int is_hw)
1124 2c0262af bellard
{
1125 e19e89a5 bellard
#ifdef DEBUG_PCALL
1126 e19e89a5 bellard
    if (loglevel & (CPU_LOG_PCALL | CPU_LOG_INT)) {
1127 e19e89a5 bellard
        if ((env->cr[0] & CR0_PE_MASK)) {
1128 e19e89a5 bellard
            static int count;
1129 14ce26e7 bellard
            fprintf(logfile, "%6d: v=%02x e=%04x i=%d cpl=%d IP=%04x:" TARGET_FMT_lx " pc=" TARGET_FMT_lx " SP=%04x:" TARGET_FMT_lx,
1130 dc6f57fd bellard
                    count, intno, error_code, is_int,
1131 dc6f57fd bellard
                    env->hflags & HF_CPL_MASK,
1132 dc6f57fd bellard
                    env->segs[R_CS].selector, EIP,
1133 2ee73ac3 bellard
                    (int)env->segs[R_CS].base + EIP,
1134 8145122b bellard
                    env->segs[R_SS].selector, ESP);
1135 8145122b bellard
            if (intno == 0x0e) {
1136 14ce26e7 bellard
                fprintf(logfile, " CR2=" TARGET_FMT_lx, env->cr[2]);
1137 8145122b bellard
            } else {
1138 14ce26e7 bellard
                fprintf(logfile, " EAX=" TARGET_FMT_lx, EAX);
1139 8145122b bellard
            }
1140 e19e89a5 bellard
            fprintf(logfile, "\n");
1141 14ce26e7 bellard
#if 0
1142 06c2f506 bellard
            cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
1143 e19e89a5 bellard
            {
1144 e19e89a5 bellard
                int i;
1145 e19e89a5 bellard
                uint8_t *ptr;
1146 e19e89a5 bellard
                fprintf(logfile, "       code=");
1147 e19e89a5 bellard
                ptr = env->segs[R_CS].base + env->eip;
1148 e19e89a5 bellard
                for(i = 0; i < 16; i++) {
1149 e19e89a5 bellard
                    fprintf(logfile, " %02x", ldub(ptr + i));
1150 dc6f57fd bellard
                }
1151 e19e89a5 bellard
                fprintf(logfile, "\n");
1152 dc6f57fd bellard
            }
1153 8e682019 bellard
#endif
1154 e19e89a5 bellard
            count++;
1155 4136f33c bellard
        }
1156 4136f33c bellard
    }
1157 4136f33c bellard
#endif
1158 2c0262af bellard
    if (env->cr[0] & CR0_PE_MASK) {
1159 14ce26e7 bellard
#if TARGET_X86_64
1160 14ce26e7 bellard
        if (env->hflags & HF_LMA_MASK) {
1161 14ce26e7 bellard
            do_interrupt64(intno, is_int, error_code, next_eip, is_hw);
1162 14ce26e7 bellard
        } else
1163 14ce26e7 bellard
#endif
1164 14ce26e7 bellard
        {
1165 14ce26e7 bellard
            do_interrupt_protected(intno, is_int, error_code, next_eip, is_hw);
1166 14ce26e7 bellard
        }
1167 2c0262af bellard
    } else {
1168 2c0262af bellard
        do_interrupt_real(intno, is_int, error_code, next_eip);
1169 2c0262af bellard
    }
1170 2c0262af bellard
}
1171 2c0262af bellard
1172 2c0262af bellard
/*
1173 2c0262af bellard
 * Signal an interruption. It is executed in the main CPU loop.
1174 2c0262af bellard
 * is_int is TRUE if coming from the int instruction. next_eip is the
1175 2c0262af bellard
 * EIP value AFTER the interrupt instruction. It is only relevant if
1176 2c0262af bellard
 * is_int is TRUE.  
1177 2c0262af bellard
 */
1178 2c0262af bellard
void raise_interrupt(int intno, int is_int, int error_code, 
1179 a8ede8ba bellard
                     int next_eip_addend)
1180 2c0262af bellard
{
1181 2c0262af bellard
    env->exception_index = intno;
1182 2c0262af bellard
    env->error_code = error_code;
1183 2c0262af bellard
    env->exception_is_int = is_int;
1184 a8ede8ba bellard
    env->exception_next_eip = env->eip + next_eip_addend;
1185 2c0262af bellard
    cpu_loop_exit();
1186 2c0262af bellard
}
1187 2c0262af bellard
1188 0d1a29f9 bellard
/* same as raise_exception_err, but do not restore global registers */
1189 0d1a29f9 bellard
static void raise_exception_err_norestore(int exception_index, int error_code)
1190 0d1a29f9 bellard
{
1191 0d1a29f9 bellard
    env->exception_index = exception_index;
1192 0d1a29f9 bellard
    env->error_code = error_code;
1193 0d1a29f9 bellard
    env->exception_is_int = 0;
1194 0d1a29f9 bellard
    env->exception_next_eip = 0;
1195 0d1a29f9 bellard
    longjmp(env->jmp_env, 1);
1196 0d1a29f9 bellard
}
1197 0d1a29f9 bellard
1198 2c0262af bellard
/* shortcuts to generate exceptions */
1199 8145122b bellard
1200 8145122b bellard
void (raise_exception_err)(int exception_index, int error_code)
1201 2c0262af bellard
{
1202 2c0262af bellard
    raise_interrupt(exception_index, 0, error_code, 0);
1203 2c0262af bellard
}
1204 2c0262af bellard
1205 2c0262af bellard
void raise_exception(int exception_index)
1206 2c0262af bellard
{
1207 2c0262af bellard
    raise_interrupt(exception_index, 0, 0, 0);
1208 2c0262af bellard
}
1209 2c0262af bellard
1210 2c0262af bellard
#ifdef BUGGY_GCC_DIV64
1211 2c0262af bellard
/* gcc 2.95.4 on PowerPC does not seem to like using __udivdi3, so we
1212 2c0262af bellard
   call it from another function */
1213 45bbbb46 bellard
uint32_t div32(uint64_t *q_ptr, uint64_t num, uint32_t den)
1214 2c0262af bellard
{
1215 2c0262af bellard
    *q_ptr = num / den;
1216 2c0262af bellard
    return num % den;
1217 2c0262af bellard
}
1218 2c0262af bellard
1219 45bbbb46 bellard
int32_t idiv32(int64_t *q_ptr, int64_t num, int32_t den)
1220 2c0262af bellard
{
1221 2c0262af bellard
    *q_ptr = num / den;
1222 2c0262af bellard
    return num % den;
1223 2c0262af bellard
}
1224 2c0262af bellard
#endif
1225 2c0262af bellard
1226 14ce26e7 bellard
void helper_divl_EAX_T0(void)
1227 2c0262af bellard
{
1228 45bbbb46 bellard
    unsigned int den, r;
1229 45bbbb46 bellard
    uint64_t num, q;
1230 2c0262af bellard
    
1231 31313213 bellard
    num = ((uint32_t)EAX) | ((uint64_t)((uint32_t)EDX) << 32);
1232 2c0262af bellard
    den = T0;
1233 2c0262af bellard
    if (den == 0) {
1234 2c0262af bellard
        raise_exception(EXCP00_DIVZ);
1235 2c0262af bellard
    }
1236 2c0262af bellard
#ifdef BUGGY_GCC_DIV64
1237 14ce26e7 bellard
    r = div32(&q, num, den);
1238 2c0262af bellard
#else
1239 2c0262af bellard
    q = (num / den);
1240 2c0262af bellard
    r = (num % den);
1241 2c0262af bellard
#endif
1242 45bbbb46 bellard
    if (q > 0xffffffff)
1243 45bbbb46 bellard
        raise_exception(EXCP00_DIVZ);
1244 14ce26e7 bellard
    EAX = (uint32_t)q;
1245 14ce26e7 bellard
    EDX = (uint32_t)r;
1246 2c0262af bellard
}
1247 2c0262af bellard
1248 14ce26e7 bellard
void helper_idivl_EAX_T0(void)
1249 2c0262af bellard
{
1250 45bbbb46 bellard
    int den, r;
1251 45bbbb46 bellard
    int64_t num, q;
1252 2c0262af bellard
    
1253 31313213 bellard
    num = ((uint32_t)EAX) | ((uint64_t)((uint32_t)EDX) << 32);
1254 2c0262af bellard
    den = T0;
1255 2c0262af bellard
    if (den == 0) {
1256 2c0262af bellard
        raise_exception(EXCP00_DIVZ);
1257 2c0262af bellard
    }
1258 2c0262af bellard
#ifdef BUGGY_GCC_DIV64
1259 14ce26e7 bellard
    r = idiv32(&q, num, den);
1260 2c0262af bellard
#else
1261 2c0262af bellard
    q = (num / den);
1262 2c0262af bellard
    r = (num % den);
1263 2c0262af bellard
#endif
1264 45bbbb46 bellard
    if (q != (int32_t)q)
1265 45bbbb46 bellard
        raise_exception(EXCP00_DIVZ);
1266 14ce26e7 bellard
    EAX = (uint32_t)q;
1267 14ce26e7 bellard
    EDX = (uint32_t)r;
1268 2c0262af bellard
}
1269 2c0262af bellard
1270 2c0262af bellard
void helper_cmpxchg8b(void)
1271 2c0262af bellard
{
1272 2c0262af bellard
    uint64_t d;
1273 2c0262af bellard
    int eflags;
1274 2c0262af bellard
1275 2c0262af bellard
    eflags = cc_table[CC_OP].compute_all();
1276 14ce26e7 bellard
    d = ldq(A0);
1277 2c0262af bellard
    if (d == (((uint64_t)EDX << 32) | EAX)) {
1278 14ce26e7 bellard
        stq(A0, ((uint64_t)ECX << 32) | EBX);
1279 2c0262af bellard
        eflags |= CC_Z;
1280 2c0262af bellard
    } else {
1281 2c0262af bellard
        EDX = d >> 32;
1282 2c0262af bellard
        EAX = d;
1283 2c0262af bellard
        eflags &= ~CC_Z;
1284 2c0262af bellard
    }
1285 2c0262af bellard
    CC_SRC = eflags;
1286 2c0262af bellard
}
1287 2c0262af bellard
1288 2c0262af bellard
void helper_cpuid(void)
1289 2c0262af bellard
{
1290 f419b321 bellard
    uint32_t index;
1291 f419b321 bellard
    index = (uint32_t)EAX;
1292 f419b321 bellard
    
1293 f419b321 bellard
    /* test if maximum index reached */
1294 f419b321 bellard
    if (index & 0x80000000) {
1295 f419b321 bellard
        if (index > env->cpuid_xlevel) 
1296 f419b321 bellard
            index = env->cpuid_level;
1297 f419b321 bellard
    } else {
1298 f419b321 bellard
        if (index > env->cpuid_level) 
1299 f419b321 bellard
            index = env->cpuid_level;
1300 f419b321 bellard
    }
1301 f419b321 bellard
        
1302 f419b321 bellard
    switch(index) {
1303 8e682019 bellard
    case 0:
1304 f419b321 bellard
        EAX = env->cpuid_level;
1305 14ce26e7 bellard
        EBX = env->cpuid_vendor1;
1306 14ce26e7 bellard
        EDX = env->cpuid_vendor2;
1307 14ce26e7 bellard
        ECX = env->cpuid_vendor3;
1308 8e682019 bellard
        break;
1309 8e682019 bellard
    case 1:
1310 14ce26e7 bellard
        EAX = env->cpuid_version;
1311 1f3358c8 bellard
        EBX = 8 << 8; /* CLFLUSH size in quad words, Linux wants it. */
1312 9df217a3 bellard
        ECX = env->cpuid_ext_features;
1313 14ce26e7 bellard
        EDX = env->cpuid_features;
1314 8e682019 bellard
        break;
1315 f419b321 bellard
    case 2:
1316 8e682019 bellard
        /* cache info: needed for Pentium Pro compatibility */
1317 8e682019 bellard
        EAX = 0x410601;
1318 2c0262af bellard
        EBX = 0;
1319 2c0262af bellard
        ECX = 0;
1320 8e682019 bellard
        EDX = 0;
1321 8e682019 bellard
        break;
1322 14ce26e7 bellard
    case 0x80000000:
1323 f419b321 bellard
        EAX = env->cpuid_xlevel;
1324 14ce26e7 bellard
        EBX = env->cpuid_vendor1;
1325 14ce26e7 bellard
        EDX = env->cpuid_vendor2;
1326 14ce26e7 bellard
        ECX = env->cpuid_vendor3;
1327 14ce26e7 bellard
        break;
1328 14ce26e7 bellard
    case 0x80000001:
1329 14ce26e7 bellard
        EAX = env->cpuid_features;
1330 14ce26e7 bellard
        EBX = 0;
1331 14ce26e7 bellard
        ECX = 0;
1332 f419b321 bellard
        EDX = env->cpuid_ext2_features;
1333 f419b321 bellard
        break;
1334 f419b321 bellard
    case 0x80000002:
1335 f419b321 bellard
    case 0x80000003:
1336 f419b321 bellard
    case 0x80000004:
1337 f419b321 bellard
        EAX = env->cpuid_model[(index - 0x80000002) * 4 + 0];
1338 f419b321 bellard
        EBX = env->cpuid_model[(index - 0x80000002) * 4 + 1];
1339 f419b321 bellard
        ECX = env->cpuid_model[(index - 0x80000002) * 4 + 2];
1340 f419b321 bellard
        EDX = env->cpuid_model[(index - 0x80000002) * 4 + 3];
1341 14ce26e7 bellard
        break;
1342 8f091a59 bellard
    case 0x80000005:
1343 8f091a59 bellard
        /* cache info (L1 cache) */
1344 8f091a59 bellard
        EAX = 0x01ff01ff;
1345 8f091a59 bellard
        EBX = 0x01ff01ff;
1346 8f091a59 bellard
        ECX = 0x40020140;
1347 8f091a59 bellard
        EDX = 0x40020140;
1348 8f091a59 bellard
        break;
1349 8f091a59 bellard
    case 0x80000006:
1350 8f091a59 bellard
        /* cache info (L2 cache) */
1351 8f091a59 bellard
        EAX = 0;
1352 8f091a59 bellard
        EBX = 0x42004200;
1353 8f091a59 bellard
        ECX = 0x02008140;
1354 8f091a59 bellard
        EDX = 0;
1355 8f091a59 bellard
        break;
1356 14ce26e7 bellard
    case 0x80000008:
1357 14ce26e7 bellard
        /* virtual & phys address size in low 2 bytes. */
1358 14ce26e7 bellard
        EAX = 0x00003028;
1359 14ce26e7 bellard
        EBX = 0;
1360 14ce26e7 bellard
        ECX = 0;
1361 14ce26e7 bellard
        EDX = 0;
1362 14ce26e7 bellard
        break;
1363 f419b321 bellard
    default:
1364 f419b321 bellard
        /* reserved values: zero */
1365 f419b321 bellard
        EAX = 0;
1366 f419b321 bellard
        EBX = 0;
1367 f419b321 bellard
        ECX = 0;
1368 f419b321 bellard
        EDX = 0;
1369 f419b321 bellard
        break;
1370 2c0262af bellard
    }
1371 2c0262af bellard
}
1372 2c0262af bellard
1373 61a8c4ec bellard
void helper_enter_level(int level, int data32)
1374 61a8c4ec bellard
{
1375 14ce26e7 bellard
    target_ulong ssp;
1376 61a8c4ec bellard
    uint32_t esp_mask, esp, ebp;
1377 61a8c4ec bellard
1378 61a8c4ec bellard
    esp_mask = get_sp_mask(env->segs[R_SS].flags);
1379 61a8c4ec bellard
    ssp = env->segs[R_SS].base;
1380 61a8c4ec bellard
    ebp = EBP;
1381 61a8c4ec bellard
    esp = ESP;
1382 61a8c4ec bellard
    if (data32) {
1383 61a8c4ec bellard
        /* 32 bit */
1384 61a8c4ec bellard
        esp -= 4;
1385 61a8c4ec bellard
        while (--level) {
1386 61a8c4ec bellard
            esp -= 4;
1387 61a8c4ec bellard
            ebp -= 4;
1388 61a8c4ec bellard
            stl(ssp + (esp & esp_mask), ldl(ssp + (ebp & esp_mask)));
1389 61a8c4ec bellard
        }
1390 61a8c4ec bellard
        esp -= 4;
1391 61a8c4ec bellard
        stl(ssp + (esp & esp_mask), T1);
1392 61a8c4ec bellard
    } else {
1393 61a8c4ec bellard
        /* 16 bit */
1394 61a8c4ec bellard
        esp -= 2;
1395 61a8c4ec bellard
        while (--level) {
1396 61a8c4ec bellard
            esp -= 2;
1397 61a8c4ec bellard
            ebp -= 2;
1398 61a8c4ec bellard
            stw(ssp + (esp & esp_mask), lduw(ssp + (ebp & esp_mask)));
1399 61a8c4ec bellard
        }
1400 61a8c4ec bellard
        esp -= 2;
1401 61a8c4ec bellard
        stw(ssp + (esp & esp_mask), T1);
1402 61a8c4ec bellard
    }
1403 61a8c4ec bellard
}
1404 61a8c4ec bellard
1405 8f091a59 bellard
#ifdef TARGET_X86_64
1406 8f091a59 bellard
void helper_enter64_level(int level, int data64)
1407 8f091a59 bellard
{
1408 8f091a59 bellard
    target_ulong esp, ebp;
1409 8f091a59 bellard
    ebp = EBP;
1410 8f091a59 bellard
    esp = ESP;
1411 8f091a59 bellard
1412 8f091a59 bellard
    if (data64) {
1413 8f091a59 bellard
        /* 64 bit */
1414 8f091a59 bellard
        esp -= 8;
1415 8f091a59 bellard
        while (--level) {
1416 8f091a59 bellard
            esp -= 8;
1417 8f091a59 bellard
            ebp -= 8;
1418 8f091a59 bellard
            stq(esp, ldq(ebp));
1419 8f091a59 bellard
        }
1420 8f091a59 bellard
        esp -= 8;
1421 8f091a59 bellard
        stq(esp, T1);
1422 8f091a59 bellard
    } else {
1423 8f091a59 bellard
        /* 16 bit */
1424 8f091a59 bellard
        esp -= 2;
1425 8f091a59 bellard
        while (--level) {
1426 8f091a59 bellard
            esp -= 2;
1427 8f091a59 bellard
            ebp -= 2;
1428 8f091a59 bellard
            stw(esp, lduw(ebp));
1429 8f091a59 bellard
        }
1430 8f091a59 bellard
        esp -= 2;
1431 8f091a59 bellard
        stw(esp, T1);
1432 8f091a59 bellard
    }
1433 8f091a59 bellard
}
1434 8f091a59 bellard
#endif
1435 8f091a59 bellard
1436 2c0262af bellard
void helper_lldt_T0(void)
1437 2c0262af bellard
{
1438 2c0262af bellard
    int selector;
1439 2c0262af bellard
    SegmentCache *dt;
1440 2c0262af bellard
    uint32_t e1, e2;
1441 14ce26e7 bellard
    int index, entry_limit;
1442 14ce26e7 bellard
    target_ulong ptr;
1443 2c0262af bellard
    
1444 2c0262af bellard
    selector = T0 & 0xffff;
1445 2c0262af bellard
    if ((selector & 0xfffc) == 0) {
1446 2c0262af bellard
        /* XXX: NULL selector case: invalid LDT */
1447 14ce26e7 bellard
        env->ldt.base = 0;
1448 2c0262af bellard
        env->ldt.limit = 0;
1449 2c0262af bellard
    } else {
1450 2c0262af bellard
        if (selector & 0x4)
1451 2c0262af bellard
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1452 2c0262af bellard
        dt = &env->gdt;
1453 2c0262af bellard
        index = selector & ~7;
1454 14ce26e7 bellard
#ifdef TARGET_X86_64
1455 14ce26e7 bellard
        if (env->hflags & HF_LMA_MASK)
1456 14ce26e7 bellard
            entry_limit = 15;
1457 14ce26e7 bellard
        else
1458 14ce26e7 bellard
#endif            
1459 14ce26e7 bellard
            entry_limit = 7;
1460 14ce26e7 bellard
        if ((index + entry_limit) > dt->limit)
1461 2c0262af bellard
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1462 2c0262af bellard
        ptr = dt->base + index;
1463 61382a50 bellard
        e1 = ldl_kernel(ptr);
1464 61382a50 bellard
        e2 = ldl_kernel(ptr + 4);
1465 2c0262af bellard
        if ((e2 & DESC_S_MASK) || ((e2 >> DESC_TYPE_SHIFT) & 0xf) != 2)
1466 2c0262af bellard
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1467 2c0262af bellard
        if (!(e2 & DESC_P_MASK))
1468 2c0262af bellard
            raise_exception_err(EXCP0B_NOSEG, selector & 0xfffc);
1469 14ce26e7 bellard
#ifdef TARGET_X86_64
1470 14ce26e7 bellard
        if (env->hflags & HF_LMA_MASK) {
1471 14ce26e7 bellard
            uint32_t e3;
1472 14ce26e7 bellard
            e3 = ldl_kernel(ptr + 8);
1473 14ce26e7 bellard
            load_seg_cache_raw_dt(&env->ldt, e1, e2);
1474 14ce26e7 bellard
            env->ldt.base |= (target_ulong)e3 << 32;
1475 14ce26e7 bellard
        } else
1476 14ce26e7 bellard
#endif
1477 14ce26e7 bellard
        {
1478 14ce26e7 bellard
            load_seg_cache_raw_dt(&env->ldt, e1, e2);
1479 14ce26e7 bellard
        }
1480 2c0262af bellard
    }
1481 2c0262af bellard
    env->ldt.selector = selector;
1482 2c0262af bellard
}
1483 2c0262af bellard
1484 2c0262af bellard
void helper_ltr_T0(void)
1485 2c0262af bellard
{
1486 2c0262af bellard
    int selector;
1487 2c0262af bellard
    SegmentCache *dt;
1488 2c0262af bellard
    uint32_t e1, e2;
1489 14ce26e7 bellard
    int index, type, entry_limit;
1490 14ce26e7 bellard
    target_ulong ptr;
1491 2c0262af bellard
    
1492 2c0262af bellard
    selector = T0 & 0xffff;
1493 2c0262af bellard
    if ((selector & 0xfffc) == 0) {
1494 14ce26e7 bellard
        /* NULL selector case: invalid TR */
1495 14ce26e7 bellard
        env->tr.base = 0;
1496 2c0262af bellard
        env->tr.limit = 0;
1497 2c0262af bellard
        env->tr.flags = 0;
1498 2c0262af bellard
    } else {
1499 2c0262af bellard
        if (selector & 0x4)
1500 2c0262af bellard
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1501 2c0262af bellard
        dt = &env->gdt;
1502 2c0262af bellard
        index = selector & ~7;
1503 14ce26e7 bellard
#ifdef TARGET_X86_64
1504 14ce26e7 bellard
        if (env->hflags & HF_LMA_MASK)
1505 14ce26e7 bellard
            entry_limit = 15;
1506 14ce26e7 bellard
        else
1507 14ce26e7 bellard
#endif            
1508 14ce26e7 bellard
            entry_limit = 7;
1509 14ce26e7 bellard
        if ((index + entry_limit) > dt->limit)
1510 2c0262af bellard
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1511 2c0262af bellard
        ptr = dt->base + index;
1512 61382a50 bellard
        e1 = ldl_kernel(ptr);
1513 61382a50 bellard
        e2 = ldl_kernel(ptr + 4);
1514 2c0262af bellard
        type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
1515 2c0262af bellard
        if ((e2 & DESC_S_MASK) || 
1516 7e84c249 bellard
            (type != 1 && type != 9))
1517 2c0262af bellard
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1518 2c0262af bellard
        if (!(e2 & DESC_P_MASK))
1519 2c0262af bellard
            raise_exception_err(EXCP0B_NOSEG, selector & 0xfffc);
1520 14ce26e7 bellard
#ifdef TARGET_X86_64
1521 14ce26e7 bellard
        if (env->hflags & HF_LMA_MASK) {
1522 14ce26e7 bellard
            uint32_t e3;
1523 14ce26e7 bellard
            e3 = ldl_kernel(ptr + 8);
1524 14ce26e7 bellard
            load_seg_cache_raw_dt(&env->tr, e1, e2);
1525 14ce26e7 bellard
            env->tr.base |= (target_ulong)e3 << 32;
1526 14ce26e7 bellard
        } else 
1527 14ce26e7 bellard
#endif
1528 14ce26e7 bellard
        {
1529 14ce26e7 bellard
            load_seg_cache_raw_dt(&env->tr, e1, e2);
1530 14ce26e7 bellard
        }
1531 8e682019 bellard
        e2 |= DESC_TSS_BUSY_MASK;
1532 61382a50 bellard
        stl_kernel(ptr + 4, e2);
1533 2c0262af bellard
    }
1534 2c0262af bellard
    env->tr.selector = selector;
1535 2c0262af bellard
}
1536 2c0262af bellard
1537 3ab493de bellard
/* only works if protected mode and not VM86. seg_reg must be != R_CS */
1538 8e682019 bellard
void load_seg(int seg_reg, int selector)
1539 2c0262af bellard
{
1540 2c0262af bellard
    uint32_t e1, e2;
1541 3ab493de bellard
    int cpl, dpl, rpl;
1542 3ab493de bellard
    SegmentCache *dt;
1543 3ab493de bellard
    int index;
1544 14ce26e7 bellard
    target_ulong ptr;
1545 3ab493de bellard
1546 8e682019 bellard
    selector &= 0xffff;
1547 b359d4e7 bellard
    cpl = env->hflags & HF_CPL_MASK;
1548 2c0262af bellard
    if ((selector & 0xfffc) == 0) {
1549 2c0262af bellard
        /* null selector case */
1550 4d6b6c0a bellard
        if (seg_reg == R_SS
1551 4d6b6c0a bellard
#ifdef TARGET_X86_64
1552 b359d4e7 bellard
            && (!(env->hflags & HF_CS64_MASK) || cpl == 3)
1553 4d6b6c0a bellard
#endif
1554 4d6b6c0a bellard
            )
1555 2c0262af bellard
            raise_exception_err(EXCP0D_GPF, 0);
1556 14ce26e7 bellard
        cpu_x86_load_seg_cache(env, seg_reg, selector, 0, 0, 0);
1557 2c0262af bellard
    } else {
1558 3ab493de bellard
        
1559 3ab493de bellard
        if (selector & 0x4)
1560 3ab493de bellard
            dt = &env->ldt;
1561 3ab493de bellard
        else
1562 3ab493de bellard
            dt = &env->gdt;
1563 3ab493de bellard
        index = selector & ~7;
1564 8e682019 bellard
        if ((index + 7) > dt->limit)
1565 2c0262af bellard
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1566 3ab493de bellard
        ptr = dt->base + index;
1567 3ab493de bellard
        e1 = ldl_kernel(ptr);
1568 3ab493de bellard
        e2 = ldl_kernel(ptr + 4);
1569 14ce26e7 bellard
        
1570 8e682019 bellard
        if (!(e2 & DESC_S_MASK))
1571 2c0262af bellard
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1572 3ab493de bellard
        rpl = selector & 3;
1573 3ab493de bellard
        dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1574 2c0262af bellard
        if (seg_reg == R_SS) {
1575 3ab493de bellard
            /* must be writable segment */
1576 8e682019 bellard
            if ((e2 & DESC_CS_MASK) || !(e2 & DESC_W_MASK))
1577 2c0262af bellard
                raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1578 8e682019 bellard
            if (rpl != cpl || dpl != cpl)
1579 3ab493de bellard
                raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1580 2c0262af bellard
        } else {
1581 3ab493de bellard
            /* must be readable segment */
1582 8e682019 bellard
            if ((e2 & (DESC_CS_MASK | DESC_R_MASK)) == DESC_CS_MASK)
1583 2c0262af bellard
                raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1584 3ab493de bellard
            
1585 3ab493de bellard
            if (!(e2 & DESC_CS_MASK) || !(e2 & DESC_C_MASK)) {
1586 3ab493de bellard
                /* if not conforming code, test rights */
1587 8e682019 bellard
                if (dpl < cpl || dpl < rpl)
1588 3ab493de bellard
                    raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1589 3ab493de bellard
            }
1590 2c0262af bellard
        }
1591 2c0262af bellard
1592 2c0262af bellard
        if (!(e2 & DESC_P_MASK)) {
1593 2c0262af bellard
            if (seg_reg == R_SS)
1594 2c0262af bellard
                raise_exception_err(EXCP0C_STACK, selector & 0xfffc);
1595 2c0262af bellard
            else
1596 2c0262af bellard
                raise_exception_err(EXCP0B_NOSEG, selector & 0xfffc);
1597 2c0262af bellard
        }
1598 3ab493de bellard
1599 3ab493de bellard
        /* set the access bit if not already set */
1600 3ab493de bellard
        if (!(e2 & DESC_A_MASK)) {
1601 3ab493de bellard
            e2 |= DESC_A_MASK;
1602 3ab493de bellard
            stl_kernel(ptr + 4, e2);
1603 3ab493de bellard
        }
1604 3ab493de bellard
1605 2c0262af bellard
        cpu_x86_load_seg_cache(env, seg_reg, selector, 
1606 2c0262af bellard
                       get_seg_base(e1, e2),
1607 2c0262af bellard
                       get_seg_limit(e1, e2),
1608 2c0262af bellard
                       e2);
1609 2c0262af bellard
#if 0
1610 2c0262af bellard
        fprintf(logfile, "load_seg: sel=0x%04x base=0x%08lx limit=0x%08lx flags=%08x\n", 
1611 2c0262af bellard
                selector, (unsigned long)sc->base, sc->limit, sc->flags);
1612 2c0262af bellard
#endif
1613 2c0262af bellard
    }
1614 2c0262af bellard
}
1615 2c0262af bellard
1616 2c0262af bellard
/* protected mode jump */
1617 f419b321 bellard
void helper_ljmp_protected_T0_T1(int next_eip_addend)
1618 2c0262af bellard
{
1619 14ce26e7 bellard
    int new_cs, gate_cs, type;
1620 2c0262af bellard
    uint32_t e1, e2, cpl, dpl, rpl, limit;
1621 f419b321 bellard
    target_ulong new_eip, next_eip;
1622 14ce26e7 bellard
    
1623 2c0262af bellard
    new_cs = T0;
1624 2c0262af bellard
    new_eip = T1;
1625 2c0262af bellard
    if ((new_cs & 0xfffc) == 0)
1626 2c0262af bellard
        raise_exception_err(EXCP0D_GPF, 0);
1627 2c0262af bellard
    if (load_segment(&e1, &e2, new_cs) != 0)
1628 2c0262af bellard
        raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1629 2c0262af bellard
    cpl = env->hflags & HF_CPL_MASK;
1630 2c0262af bellard
    if (e2 & DESC_S_MASK) {
1631 2c0262af bellard
        if (!(e2 & DESC_CS_MASK))
1632 2c0262af bellard
            raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1633 2c0262af bellard
        dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1634 7e84c249 bellard
        if (e2 & DESC_C_MASK) {
1635 2c0262af bellard
            /* conforming code segment */
1636 2c0262af bellard
            if (dpl > cpl)
1637 2c0262af bellard
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1638 2c0262af bellard
        } else {
1639 2c0262af bellard
            /* non conforming code segment */
1640 2c0262af bellard
            rpl = new_cs & 3;
1641 2c0262af bellard
            if (rpl > cpl)
1642 2c0262af bellard
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1643 2c0262af bellard
            if (dpl != cpl)
1644 2c0262af bellard
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1645 2c0262af bellard
        }
1646 2c0262af bellard
        if (!(e2 & DESC_P_MASK))
1647 2c0262af bellard
            raise_exception_err(EXCP0B_NOSEG, new_cs & 0xfffc);
1648 2c0262af bellard
        limit = get_seg_limit(e1, e2);
1649 ca954f6d bellard
        if (new_eip > limit && 
1650 ca954f6d bellard
            !(env->hflags & HF_LMA_MASK) && !(e2 & DESC_L_MASK))
1651 2c0262af bellard
            raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1652 2c0262af bellard
        cpu_x86_load_seg_cache(env, R_CS, (new_cs & 0xfffc) | cpl,
1653 2c0262af bellard
                       get_seg_base(e1, e2), limit, e2);
1654 2c0262af bellard
        EIP = new_eip;
1655 2c0262af bellard
    } else {
1656 7e84c249 bellard
        /* jump to call or task gate */
1657 7e84c249 bellard
        dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1658 7e84c249 bellard
        rpl = new_cs & 3;
1659 7e84c249 bellard
        cpl = env->hflags & HF_CPL_MASK;
1660 7e84c249 bellard
        type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
1661 7e84c249 bellard
        switch(type) {
1662 7e84c249 bellard
        case 1: /* 286 TSS */
1663 7e84c249 bellard
        case 9: /* 386 TSS */
1664 7e84c249 bellard
        case 5: /* task gate */
1665 7e84c249 bellard
            if (dpl < cpl || dpl < rpl)
1666 7e84c249 bellard
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1667 f419b321 bellard
            next_eip = env->eip + next_eip_addend;
1668 08cea4ee bellard
            switch_tss(new_cs, e1, e2, SWITCH_TSS_JMP, next_eip);
1669 7e84c249 bellard
            break;
1670 7e84c249 bellard
        case 4: /* 286 call gate */
1671 7e84c249 bellard
        case 12: /* 386 call gate */
1672 7e84c249 bellard
            if ((dpl < cpl) || (dpl < rpl))
1673 7e84c249 bellard
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1674 7e84c249 bellard
            if (!(e2 & DESC_P_MASK))
1675 7e84c249 bellard
                raise_exception_err(EXCP0B_NOSEG, new_cs & 0xfffc);
1676 7e84c249 bellard
            gate_cs = e1 >> 16;
1677 516633dc bellard
            new_eip = (e1 & 0xffff);
1678 516633dc bellard
            if (type == 12)
1679 516633dc bellard
                new_eip |= (e2 & 0xffff0000);
1680 7e84c249 bellard
            if (load_segment(&e1, &e2, gate_cs) != 0)
1681 7e84c249 bellard
                raise_exception_err(EXCP0D_GPF, gate_cs & 0xfffc);
1682 7e84c249 bellard
            dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1683 7e84c249 bellard
            /* must be code segment */
1684 7e84c249 bellard
            if (((e2 & (DESC_S_MASK | DESC_CS_MASK)) != 
1685 7e84c249 bellard
                 (DESC_S_MASK | DESC_CS_MASK)))
1686 7e84c249 bellard
                raise_exception_err(EXCP0D_GPF, gate_cs & 0xfffc);
1687 14ce26e7 bellard
            if (((e2 & DESC_C_MASK) && (dpl > cpl)) || 
1688 7e84c249 bellard
                (!(e2 & DESC_C_MASK) && (dpl != cpl)))
1689 7e84c249 bellard
                raise_exception_err(EXCP0D_GPF, gate_cs & 0xfffc);
1690 7e84c249 bellard
            if (!(e2 & DESC_P_MASK))
1691 7e84c249 bellard
                raise_exception_err(EXCP0D_GPF, gate_cs & 0xfffc);
1692 7e84c249 bellard
            limit = get_seg_limit(e1, e2);
1693 7e84c249 bellard
            if (new_eip > limit)
1694 7e84c249 bellard
                raise_exception_err(EXCP0D_GPF, 0);
1695 7e84c249 bellard
            cpu_x86_load_seg_cache(env, R_CS, (gate_cs & 0xfffc) | cpl,
1696 7e84c249 bellard
                                   get_seg_base(e1, e2), limit, e2);
1697 7e84c249 bellard
            EIP = new_eip;
1698 7e84c249 bellard
            break;
1699 7e84c249 bellard
        default:
1700 7e84c249 bellard
            raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1701 7e84c249 bellard
            break;
1702 7e84c249 bellard
        }
1703 2c0262af bellard
    }
1704 2c0262af bellard
}
1705 2c0262af bellard
1706 2c0262af bellard
/* real mode call */
1707 2c0262af bellard
void helper_lcall_real_T0_T1(int shift, int next_eip)
1708 2c0262af bellard
{
1709 2c0262af bellard
    int new_cs, new_eip;
1710 2c0262af bellard
    uint32_t esp, esp_mask;
1711 14ce26e7 bellard
    target_ulong ssp;
1712 2c0262af bellard
1713 2c0262af bellard
    new_cs = T0;
1714 2c0262af bellard
    new_eip = T1;
1715 2c0262af bellard
    esp = ESP;
1716 891b38e4 bellard
    esp_mask = get_sp_mask(env->segs[R_SS].flags);
1717 2c0262af bellard
    ssp = env->segs[R_SS].base;
1718 2c0262af bellard
    if (shift) {
1719 891b38e4 bellard
        PUSHL(ssp, esp, esp_mask, env->segs[R_CS].selector);
1720 891b38e4 bellard
        PUSHL(ssp, esp, esp_mask, next_eip);
1721 2c0262af bellard
    } else {
1722 891b38e4 bellard
        PUSHW(ssp, esp, esp_mask, env->segs[R_CS].selector);
1723 891b38e4 bellard
        PUSHW(ssp, esp, esp_mask, next_eip);
1724 2c0262af bellard
    }
1725 2c0262af bellard
1726 891b38e4 bellard
    ESP = (ESP & ~esp_mask) | (esp & esp_mask);
1727 2c0262af bellard
    env->eip = new_eip;
1728 2c0262af bellard
    env->segs[R_CS].selector = new_cs;
1729 14ce26e7 bellard
    env->segs[R_CS].base = (new_cs << 4);
1730 2c0262af bellard
}
1731 2c0262af bellard
1732 2c0262af bellard
/* protected mode call */
1733 f419b321 bellard
void helper_lcall_protected_T0_T1(int shift, int next_eip_addend)
1734 2c0262af bellard
{
1735 891b38e4 bellard
    int new_cs, new_eip, new_stack, i;
1736 2c0262af bellard
    uint32_t e1, e2, cpl, dpl, rpl, selector, offset, param_count;
1737 891b38e4 bellard
    uint32_t ss, ss_e1, ss_e2, sp, type, ss_dpl, sp_mask;
1738 891b38e4 bellard
    uint32_t val, limit, old_sp_mask;
1739 f419b321 bellard
    target_ulong ssp, old_ssp, next_eip;
1740 2c0262af bellard
    
1741 2c0262af bellard
    new_cs = T0;
1742 2c0262af bellard
    new_eip = T1;
1743 f419b321 bellard
    next_eip = env->eip + next_eip_addend;
1744 f3f2d9be bellard
#ifdef DEBUG_PCALL
1745 e19e89a5 bellard
    if (loglevel & CPU_LOG_PCALL) {
1746 e19e89a5 bellard
        fprintf(logfile, "lcall %04x:%08x s=%d\n",
1747 e19e89a5 bellard
                new_cs, new_eip, shift);
1748 7fe48483 bellard
        cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
1749 f3f2d9be bellard
    }
1750 f3f2d9be bellard
#endif
1751 2c0262af bellard
    if ((new_cs & 0xfffc) == 0)
1752 2c0262af bellard
        raise_exception_err(EXCP0D_GPF, 0);
1753 2c0262af bellard
    if (load_segment(&e1, &e2, new_cs) != 0)
1754 2c0262af bellard
        raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1755 2c0262af bellard
    cpl = env->hflags & HF_CPL_MASK;
1756 f3f2d9be bellard
#ifdef DEBUG_PCALL
1757 e19e89a5 bellard
    if (loglevel & CPU_LOG_PCALL) {
1758 f3f2d9be bellard
        fprintf(logfile, "desc=%08x:%08x\n", e1, e2);
1759 f3f2d9be bellard
    }
1760 f3f2d9be bellard
#endif
1761 2c0262af bellard
    if (e2 & DESC_S_MASK) {
1762 2c0262af bellard
        if (!(e2 & DESC_CS_MASK))
1763 2c0262af bellard
            raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1764 2c0262af bellard
        dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1765 7e84c249 bellard
        if (e2 & DESC_C_MASK) {
1766 2c0262af bellard
            /* conforming code segment */
1767 2c0262af bellard
            if (dpl > cpl)
1768 2c0262af bellard
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1769 2c0262af bellard
        } else {
1770 2c0262af bellard
            /* non conforming code segment */
1771 2c0262af bellard
            rpl = new_cs & 3;
1772 2c0262af bellard
            if (rpl > cpl)
1773 2c0262af bellard
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1774 2c0262af bellard
            if (dpl != cpl)
1775 2c0262af bellard
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1776 2c0262af bellard
        }
1777 2c0262af bellard
        if (!(e2 & DESC_P_MASK))
1778 2c0262af bellard
            raise_exception_err(EXCP0B_NOSEG, new_cs & 0xfffc);
1779 2c0262af bellard
1780 f419b321 bellard
#ifdef TARGET_X86_64
1781 f419b321 bellard
        /* XXX: check 16/32 bit cases in long mode */
1782 f419b321 bellard
        if (shift == 2) {
1783 f419b321 bellard
            target_ulong rsp;
1784 f419b321 bellard
            /* 64 bit case */
1785 f419b321 bellard
            rsp = ESP;
1786 f419b321 bellard
            PUSHQ(rsp, env->segs[R_CS].selector);
1787 f419b321 bellard
            PUSHQ(rsp, next_eip);
1788 f419b321 bellard
            /* from this point, not restartable */
1789 f419b321 bellard
            ESP = rsp;
1790 f419b321 bellard
            cpu_x86_load_seg_cache(env, R_CS, (new_cs & 0xfffc) | cpl,
1791 f419b321 bellard
                                   get_seg_base(e1, e2), 
1792 f419b321 bellard
                                   get_seg_limit(e1, e2), e2);
1793 f419b321 bellard
            EIP = new_eip;
1794 f419b321 bellard
        } else 
1795 f419b321 bellard
#endif
1796 f419b321 bellard
        {
1797 f419b321 bellard
            sp = ESP;
1798 f419b321 bellard
            sp_mask = get_sp_mask(env->segs[R_SS].flags);
1799 f419b321 bellard
            ssp = env->segs[R_SS].base;
1800 f419b321 bellard
            if (shift) {
1801 f419b321 bellard
                PUSHL(ssp, sp, sp_mask, env->segs[R_CS].selector);
1802 f419b321 bellard
                PUSHL(ssp, sp, sp_mask, next_eip);
1803 f419b321 bellard
            } else {
1804 f419b321 bellard
                PUSHW(ssp, sp, sp_mask, env->segs[R_CS].selector);
1805 f419b321 bellard
                PUSHW(ssp, sp, sp_mask, next_eip);
1806 f419b321 bellard
            }
1807 f419b321 bellard
            
1808 f419b321 bellard
            limit = get_seg_limit(e1, e2);
1809 f419b321 bellard
            if (new_eip > limit)
1810 f419b321 bellard
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1811 f419b321 bellard
            /* from this point, not restartable */
1812 f419b321 bellard
            ESP = (ESP & ~sp_mask) | (sp & sp_mask);
1813 f419b321 bellard
            cpu_x86_load_seg_cache(env, R_CS, (new_cs & 0xfffc) | cpl,
1814 f419b321 bellard
                                   get_seg_base(e1, e2), limit, e2);
1815 f419b321 bellard
            EIP = new_eip;
1816 2c0262af bellard
        }
1817 2c0262af bellard
    } else {
1818 2c0262af bellard
        /* check gate type */
1819 2c0262af bellard
        type = (e2 >> DESC_TYPE_SHIFT) & 0x1f;
1820 7e84c249 bellard
        dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1821 7e84c249 bellard
        rpl = new_cs & 3;
1822 2c0262af bellard
        switch(type) {
1823 2c0262af bellard
        case 1: /* available 286 TSS */
1824 2c0262af bellard
        case 9: /* available 386 TSS */
1825 2c0262af bellard
        case 5: /* task gate */
1826 7e84c249 bellard
            if (dpl < cpl || dpl < rpl)
1827 7e84c249 bellard
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1828 883da8e2 bellard
            switch_tss(new_cs, e1, e2, SWITCH_TSS_CALL, next_eip);
1829 8145122b bellard
            return;
1830 2c0262af bellard
        case 4: /* 286 call gate */
1831 2c0262af bellard
        case 12: /* 386 call gate */
1832 2c0262af bellard
            break;
1833 2c0262af bellard
        default:
1834 2c0262af bellard
            raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1835 2c0262af bellard
            break;
1836 2c0262af bellard
        }
1837 2c0262af bellard
        shift = type >> 3;
1838 2c0262af bellard
1839 2c0262af bellard
        if (dpl < cpl || dpl < rpl)
1840 2c0262af bellard
            raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1841 2c0262af bellard
        /* check valid bit */
1842 2c0262af bellard
        if (!(e2 & DESC_P_MASK))
1843 2c0262af bellard
            raise_exception_err(EXCP0B_NOSEG,  new_cs & 0xfffc);
1844 2c0262af bellard
        selector = e1 >> 16;
1845 2c0262af bellard
        offset = (e2 & 0xffff0000) | (e1 & 0x0000ffff);
1846 f3f2d9be bellard
        param_count = e2 & 0x1f;
1847 2c0262af bellard
        if ((selector & 0xfffc) == 0)
1848 2c0262af bellard
            raise_exception_err(EXCP0D_GPF, 0);
1849 2c0262af bellard
1850 2c0262af bellard
        if (load_segment(&e1, &e2, selector) != 0)
1851 2c0262af bellard
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1852 2c0262af bellard
        if (!(e2 & DESC_S_MASK) || !(e2 & (DESC_CS_MASK)))
1853 2c0262af bellard
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1854 2c0262af bellard
        dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1855 2c0262af bellard
        if (dpl > cpl)
1856 2c0262af bellard
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1857 2c0262af bellard
        if (!(e2 & DESC_P_MASK))
1858 2c0262af bellard
            raise_exception_err(EXCP0B_NOSEG, selector & 0xfffc);
1859 2c0262af bellard
1860 2c0262af bellard
        if (!(e2 & DESC_C_MASK) && dpl < cpl) {
1861 2c0262af bellard
            /* to inner priviledge */
1862 2c0262af bellard
            get_ss_esp_from_tss(&ss, &sp, dpl);
1863 f3f2d9be bellard
#ifdef DEBUG_PCALL
1864 e19e89a5 bellard
            if (loglevel & CPU_LOG_PCALL)
1865 14ce26e7 bellard
                fprintf(logfile, "new ss:esp=%04x:%08x param_count=%d ESP=" TARGET_FMT_lx "\n", 
1866 f3f2d9be bellard
                        ss, sp, param_count, ESP);
1867 f3f2d9be bellard
#endif
1868 2c0262af bellard
            if ((ss & 0xfffc) == 0)
1869 2c0262af bellard
                raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
1870 2c0262af bellard
            if ((ss & 3) != dpl)
1871 2c0262af bellard
                raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
1872 2c0262af bellard
            if (load_segment(&ss_e1, &ss_e2, ss) != 0)
1873 2c0262af bellard
                raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
1874 2c0262af bellard
            ss_dpl = (ss_e2 >> DESC_DPL_SHIFT) & 3;
1875 2c0262af bellard
            if (ss_dpl != dpl)
1876 2c0262af bellard
                raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
1877 2c0262af bellard
            if (!(ss_e2 & DESC_S_MASK) ||
1878 2c0262af bellard
                (ss_e2 & DESC_CS_MASK) ||
1879 2c0262af bellard
                !(ss_e2 & DESC_W_MASK))
1880 2c0262af bellard
                raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
1881 2c0262af bellard
            if (!(ss_e2 & DESC_P_MASK))
1882 2c0262af bellard
                raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
1883 2c0262af bellard
            
1884 891b38e4 bellard
            //            push_size = ((param_count * 2) + 8) << shift;
1885 2c0262af bellard
1886 891b38e4 bellard
            old_sp_mask = get_sp_mask(env->segs[R_SS].flags);
1887 891b38e4 bellard
            old_ssp = env->segs[R_SS].base;
1888 2c0262af bellard
            
1889 891b38e4 bellard
            sp_mask = get_sp_mask(ss_e2);
1890 891b38e4 bellard
            ssp = get_seg_base(ss_e1, ss_e2);
1891 2c0262af bellard
            if (shift) {
1892 891b38e4 bellard
                PUSHL(ssp, sp, sp_mask, env->segs[R_SS].selector);
1893 891b38e4 bellard
                PUSHL(ssp, sp, sp_mask, ESP);
1894 891b38e4 bellard
                for(i = param_count - 1; i >= 0; i--) {
1895 891b38e4 bellard
                    val = ldl_kernel(old_ssp + ((ESP + i * 4) & old_sp_mask));
1896 891b38e4 bellard
                    PUSHL(ssp, sp, sp_mask, val);
1897 2c0262af bellard
                }
1898 2c0262af bellard
            } else {
1899 891b38e4 bellard
                PUSHW(ssp, sp, sp_mask, env->segs[R_SS].selector);
1900 891b38e4 bellard
                PUSHW(ssp, sp, sp_mask, ESP);
1901 891b38e4 bellard
                for(i = param_count - 1; i >= 0; i--) {
1902 891b38e4 bellard
                    val = lduw_kernel(old_ssp + ((ESP + i * 2) & old_sp_mask));
1903 891b38e4 bellard
                    PUSHW(ssp, sp, sp_mask, val);
1904 2c0262af bellard
                }
1905 2c0262af bellard
            }
1906 891b38e4 bellard
            new_stack = 1;
1907 2c0262af bellard
        } else {
1908 2c0262af bellard
            /* to same priviledge */
1909 891b38e4 bellard
            sp = ESP;
1910 891b38e4 bellard
            sp_mask = get_sp_mask(env->segs[R_SS].flags);
1911 891b38e4 bellard
            ssp = env->segs[R_SS].base;
1912 891b38e4 bellard
            //            push_size = (4 << shift);
1913 891b38e4 bellard
            new_stack = 0;
1914 2c0262af bellard
        }
1915 2c0262af bellard
1916 2c0262af bellard
        if (shift) {
1917 891b38e4 bellard
            PUSHL(ssp, sp, sp_mask, env->segs[R_CS].selector);
1918 891b38e4 bellard
            PUSHL(ssp, sp, sp_mask, next_eip);
1919 2c0262af bellard
        } else {
1920 891b38e4 bellard
            PUSHW(ssp, sp, sp_mask, env->segs[R_CS].selector);
1921 891b38e4 bellard
            PUSHW(ssp, sp, sp_mask, next_eip);
1922 891b38e4 bellard
        }
1923 891b38e4 bellard
1924 891b38e4 bellard
        /* from this point, not restartable */
1925 891b38e4 bellard
1926 891b38e4 bellard
        if (new_stack) {
1927 891b38e4 bellard
            ss = (ss & ~3) | dpl;
1928 891b38e4 bellard
            cpu_x86_load_seg_cache(env, R_SS, ss, 
1929 891b38e4 bellard
                                   ssp,
1930 891b38e4 bellard
                                   get_seg_limit(ss_e1, ss_e2),
1931 891b38e4 bellard
                                   ss_e2);
1932 2c0262af bellard
        }
1933 2c0262af bellard
1934 2c0262af bellard
        selector = (selector & ~3) | dpl;
1935 2c0262af bellard
        cpu_x86_load_seg_cache(env, R_CS, selector, 
1936 2c0262af bellard
                       get_seg_base(e1, e2),
1937 2c0262af bellard
                       get_seg_limit(e1, e2),
1938 2c0262af bellard
                       e2);
1939 2c0262af bellard
        cpu_x86_set_cpl(env, dpl);
1940 891b38e4 bellard
        ESP = (ESP & ~sp_mask) | (sp & sp_mask);
1941 2c0262af bellard
        EIP = offset;
1942 2c0262af bellard
    }
1943 9df217a3 bellard
#ifdef USE_KQEMU
1944 9df217a3 bellard
    if (kqemu_is_ok(env)) {
1945 9df217a3 bellard
        env->exception_index = -1;
1946 9df217a3 bellard
        cpu_loop_exit();
1947 9df217a3 bellard
    }
1948 9df217a3 bellard
#endif
1949 2c0262af bellard
}
1950 2c0262af bellard
1951 7e84c249 bellard
/* real and vm86 mode iret */
1952 2c0262af bellard
void helper_iret_real(int shift)
1953 2c0262af bellard
{
1954 891b38e4 bellard
    uint32_t sp, new_cs, new_eip, new_eflags, sp_mask;
1955 14ce26e7 bellard
    target_ulong ssp;
1956 2c0262af bellard
    int eflags_mask;
1957 7e84c249 bellard
1958 891b38e4 bellard
    sp_mask = 0xffff; /* XXXX: use SS segment size ? */
1959 891b38e4 bellard
    sp = ESP;
1960 891b38e4 bellard
    ssp = env->segs[R_SS].base;
1961 2c0262af bellard
    if (shift == 1) {
1962 2c0262af bellard
        /* 32 bits */
1963 891b38e4 bellard
        POPL(ssp, sp, sp_mask, new_eip);
1964 891b38e4 bellard
        POPL(ssp, sp, sp_mask, new_cs);
1965 891b38e4 bellard
        new_cs &= 0xffff;
1966 891b38e4 bellard
        POPL(ssp, sp, sp_mask, new_eflags);
1967 2c0262af bellard
    } else {
1968 2c0262af bellard
        /* 16 bits */
1969 891b38e4 bellard
        POPW(ssp, sp, sp_mask, new_eip);
1970 891b38e4 bellard
        POPW(ssp, sp, sp_mask, new_cs);
1971 891b38e4 bellard
        POPW(ssp, sp, sp_mask, new_eflags);
1972 2c0262af bellard
    }
1973 4136f33c bellard
    ESP = (ESP & ~sp_mask) | (sp & sp_mask);
1974 2c0262af bellard
    load_seg_vm(R_CS, new_cs);
1975 2c0262af bellard
    env->eip = new_eip;
1976 7e84c249 bellard
    if (env->eflags & VM_MASK)
1977 8145122b bellard
        eflags_mask = TF_MASK | AC_MASK | ID_MASK | IF_MASK | RF_MASK | NT_MASK;
1978 7e84c249 bellard
    else
1979 8145122b bellard
        eflags_mask = TF_MASK | AC_MASK | ID_MASK | IF_MASK | IOPL_MASK | RF_MASK | NT_MASK;
1980 2c0262af bellard
    if (shift == 0)
1981 2c0262af bellard
        eflags_mask &= 0xffff;
1982 2c0262af bellard
    load_eflags(new_eflags, eflags_mask);
1983 2c0262af bellard
}
1984 2c0262af bellard
1985 8e682019 bellard
static inline void validate_seg(int seg_reg, int cpl)
1986 8e682019 bellard
{
1987 8e682019 bellard
    int dpl;
1988 8e682019 bellard
    uint32_t e2;
1989 8e682019 bellard
    
1990 8e682019 bellard
    e2 = env->segs[seg_reg].flags;
1991 8e682019 bellard
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1992 8e682019 bellard
    if (!(e2 & DESC_CS_MASK) || !(e2 & DESC_C_MASK)) {
1993 8e682019 bellard
        /* data or non conforming code segment */
1994 8e682019 bellard
        if (dpl < cpl) {
1995 14ce26e7 bellard
            cpu_x86_load_seg_cache(env, seg_reg, 0, 0, 0, 0);
1996 8e682019 bellard
        }
1997 8e682019 bellard
    }
1998 8e682019 bellard
}
1999 8e682019 bellard
2000 2c0262af bellard
/* protected mode iret */
2001 2c0262af bellard
static inline void helper_ret_protected(int shift, int is_iret, int addend)
2002 2c0262af bellard
{
2003 14ce26e7 bellard
    uint32_t new_cs, new_eflags, new_ss;
2004 2c0262af bellard
    uint32_t new_es, new_ds, new_fs, new_gs;
2005 2c0262af bellard
    uint32_t e1, e2, ss_e1, ss_e2;
2006 4136f33c bellard
    int cpl, dpl, rpl, eflags_mask, iopl;
2007 14ce26e7 bellard
    target_ulong ssp, sp, new_eip, new_esp, sp_mask;
2008 2c0262af bellard
    
2009 14ce26e7 bellard
#ifdef TARGET_X86_64
2010 14ce26e7 bellard
    if (shift == 2)
2011 14ce26e7 bellard
        sp_mask = -1;
2012 14ce26e7 bellard
    else
2013 14ce26e7 bellard
#endif
2014 14ce26e7 bellard
        sp_mask = get_sp_mask(env->segs[R_SS].flags);
2015 2c0262af bellard
    sp = ESP;
2016 891b38e4 bellard
    ssp = env->segs[R_SS].base;
2017 354ff226 bellard
    new_eflags = 0; /* avoid warning */
2018 14ce26e7 bellard
#ifdef TARGET_X86_64
2019 14ce26e7 bellard
    if (shift == 2) {
2020 14ce26e7 bellard
        POPQ(sp, new_eip);
2021 14ce26e7 bellard
        POPQ(sp, new_cs);
2022 14ce26e7 bellard
        new_cs &= 0xffff;
2023 14ce26e7 bellard
        if (is_iret) {
2024 14ce26e7 bellard
            POPQ(sp, new_eflags);
2025 14ce26e7 bellard
        }
2026 14ce26e7 bellard
    } else
2027 14ce26e7 bellard
#endif
2028 2c0262af bellard
    if (shift == 1) {
2029 2c0262af bellard
        /* 32 bits */
2030 891b38e4 bellard
        POPL(ssp, sp, sp_mask, new_eip);
2031 891b38e4 bellard
        POPL(ssp, sp, sp_mask, new_cs);
2032 891b38e4 bellard
        new_cs &= 0xffff;
2033 891b38e4 bellard
        if (is_iret) {
2034 891b38e4 bellard
            POPL(ssp, sp, sp_mask, new_eflags);
2035 891b38e4 bellard
            if (new_eflags & VM_MASK)
2036 891b38e4 bellard
                goto return_to_vm86;
2037 891b38e4 bellard
        }
2038 2c0262af bellard
    } else {
2039 2c0262af bellard
        /* 16 bits */
2040 891b38e4 bellard
        POPW(ssp, sp, sp_mask, new_eip);
2041 891b38e4 bellard
        POPW(ssp, sp, sp_mask, new_cs);
2042 2c0262af bellard
        if (is_iret)
2043 891b38e4 bellard
            POPW(ssp, sp, sp_mask, new_eflags);
2044 2c0262af bellard
    }
2045 891b38e4 bellard
#ifdef DEBUG_PCALL
2046 e19e89a5 bellard
    if (loglevel & CPU_LOG_PCALL) {
2047 14ce26e7 bellard
        fprintf(logfile, "lret new %04x:" TARGET_FMT_lx " s=%d addend=0x%x\n",
2048 e19e89a5 bellard
                new_cs, new_eip, shift, addend);
2049 7fe48483 bellard
        cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
2050 891b38e4 bellard
    }
2051 891b38e4 bellard
#endif
2052 2c0262af bellard
    if ((new_cs & 0xfffc) == 0)
2053 2c0262af bellard
        raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
2054 2c0262af bellard
    if (load_segment(&e1, &e2, new_cs) != 0)
2055 2c0262af bellard
        raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
2056 2c0262af bellard
    if (!(e2 & DESC_S_MASK) ||
2057 2c0262af bellard
        !(e2 & DESC_CS_MASK))
2058 2c0262af bellard
        raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
2059 2c0262af bellard
    cpl = env->hflags & HF_CPL_MASK;
2060 2c0262af bellard
    rpl = new_cs & 3; 
2061 2c0262af bellard
    if (rpl < cpl)
2062 2c0262af bellard
        raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
2063 2c0262af bellard
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
2064 7e84c249 bellard
    if (e2 & DESC_C_MASK) {
2065 2c0262af bellard
        if (dpl > rpl)
2066 2c0262af bellard
            raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
2067 2c0262af bellard
    } else {
2068 2c0262af bellard
        if (dpl != rpl)
2069 2c0262af bellard
            raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
2070 2c0262af bellard
    }
2071 2c0262af bellard
    if (!(e2 & DESC_P_MASK))
2072 2c0262af bellard
        raise_exception_err(EXCP0B_NOSEG, new_cs & 0xfffc);
2073 2c0262af bellard
    
2074 891b38e4 bellard
    sp += addend;
2075 ca954f6d bellard
    if (rpl == cpl && (!(env->hflags & HF_CS64_MASK) || 
2076 ca954f6d bellard
                       ((env->hflags & HF_CS64_MASK) && !is_iret))) {
2077 2c0262af bellard
        /* return to same priledge level */
2078 2c0262af bellard
        cpu_x86_load_seg_cache(env, R_CS, new_cs, 
2079 2c0262af bellard
                       get_seg_base(e1, e2),
2080 2c0262af bellard
                       get_seg_limit(e1, e2),
2081 2c0262af bellard
                       e2);
2082 2c0262af bellard
    } else {
2083 2c0262af bellard
        /* return to different priviledge level */
2084 14ce26e7 bellard
#ifdef TARGET_X86_64
2085 14ce26e7 bellard
        if (shift == 2) {
2086 14ce26e7 bellard
            POPQ(sp, new_esp);
2087 14ce26e7 bellard
            POPQ(sp, new_ss);
2088 14ce26e7 bellard
            new_ss &= 0xffff;
2089 14ce26e7 bellard
        } else
2090 14ce26e7 bellard
#endif
2091 2c0262af bellard
        if (shift == 1) {
2092 2c0262af bellard
            /* 32 bits */
2093 891b38e4 bellard
            POPL(ssp, sp, sp_mask, new_esp);
2094 891b38e4 bellard
            POPL(ssp, sp, sp_mask, new_ss);
2095 891b38e4 bellard
            new_ss &= 0xffff;
2096 2c0262af bellard
        } else {
2097 2c0262af bellard
            /* 16 bits */
2098 891b38e4 bellard
            POPW(ssp, sp, sp_mask, new_esp);
2099 891b38e4 bellard
            POPW(ssp, sp, sp_mask, new_ss);
2100 2c0262af bellard
        }
2101 e19e89a5 bellard
#ifdef DEBUG_PCALL
2102 e19e89a5 bellard
        if (loglevel & CPU_LOG_PCALL) {
2103 14ce26e7 bellard
            fprintf(logfile, "new ss:esp=%04x:" TARGET_FMT_lx "\n",
2104 e19e89a5 bellard
                    new_ss, new_esp);
2105 e19e89a5 bellard
        }
2106 e19e89a5 bellard
#endif
2107 b359d4e7 bellard
        if ((new_ss & 0xfffc) == 0) {
2108 b359d4e7 bellard
#ifdef TARGET_X86_64
2109 b359d4e7 bellard
            /* NULL ss is allowed in long mode if cpl != 3*/
2110 b359d4e7 bellard
            if ((env->hflags & HF_LMA_MASK) && rpl != 3) {
2111 b359d4e7 bellard
                cpu_x86_load_seg_cache(env, R_SS, new_ss, 
2112 b359d4e7 bellard
                                       0, 0xffffffff,
2113 b359d4e7 bellard
                                       DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
2114 b359d4e7 bellard
                                       DESC_S_MASK | (rpl << DESC_DPL_SHIFT) |
2115 b359d4e7 bellard
                                       DESC_W_MASK | DESC_A_MASK);
2116 b359d4e7 bellard
            } else 
2117 b359d4e7 bellard
#endif
2118 b359d4e7 bellard
            {
2119 b359d4e7 bellard
                raise_exception_err(EXCP0D_GPF, 0);
2120 b359d4e7 bellard
            }
2121 14ce26e7 bellard
        } else {
2122 14ce26e7 bellard
            if ((new_ss & 3) != rpl)
2123 14ce26e7 bellard
                raise_exception_err(EXCP0D_GPF, new_ss & 0xfffc);
2124 14ce26e7 bellard
            if (load_segment(&ss_e1, &ss_e2, new_ss) != 0)
2125 14ce26e7 bellard
                raise_exception_err(EXCP0D_GPF, new_ss & 0xfffc);
2126 14ce26e7 bellard
            if (!(ss_e2 & DESC_S_MASK) ||
2127 14ce26e7 bellard
                (ss_e2 & DESC_CS_MASK) ||
2128 14ce26e7 bellard
                !(ss_e2 & DESC_W_MASK))
2129 14ce26e7 bellard
                raise_exception_err(EXCP0D_GPF, new_ss & 0xfffc);
2130 14ce26e7 bellard
            dpl = (ss_e2 >> DESC_DPL_SHIFT) & 3;
2131 14ce26e7 bellard
            if (dpl != rpl)
2132 14ce26e7 bellard
                raise_exception_err(EXCP0D_GPF, new_ss & 0xfffc);
2133 14ce26e7 bellard
            if (!(ss_e2 & DESC_P_MASK))
2134 14ce26e7 bellard
                raise_exception_err(EXCP0B_NOSEG, new_ss & 0xfffc);
2135 14ce26e7 bellard
            cpu_x86_load_seg_cache(env, R_SS, new_ss, 
2136 14ce26e7 bellard
                                   get_seg_base(ss_e1, ss_e2),
2137 14ce26e7 bellard
                                   get_seg_limit(ss_e1, ss_e2),
2138 14ce26e7 bellard
                                   ss_e2);
2139 14ce26e7 bellard
        }
2140 2c0262af bellard
2141 2c0262af bellard
        cpu_x86_load_seg_cache(env, R_CS, new_cs, 
2142 2c0262af bellard
                       get_seg_base(e1, e2),
2143 2c0262af bellard
                       get_seg_limit(e1, e2),
2144 2c0262af bellard
                       e2);
2145 2c0262af bellard
        cpu_x86_set_cpl(env, rpl);
2146 891b38e4 bellard
        sp = new_esp;
2147 14ce26e7 bellard
#ifdef TARGET_X86_64
2148 2c8e0301 bellard
        if (env->hflags & HF_CS64_MASK)
2149 14ce26e7 bellard
            sp_mask = -1;
2150 14ce26e7 bellard
        else
2151 14ce26e7 bellard
#endif
2152 14ce26e7 bellard
            sp_mask = get_sp_mask(ss_e2);
2153 8e682019 bellard
2154 8e682019 bellard
        /* validate data segments */
2155 8e682019 bellard
        validate_seg(R_ES, cpl);
2156 8e682019 bellard
        validate_seg(R_DS, cpl);
2157 8e682019 bellard
        validate_seg(R_FS, cpl);
2158 8e682019 bellard
        validate_seg(R_GS, cpl);
2159 4afa6482 bellard
2160 4afa6482 bellard
        sp += addend;
2161 2c0262af bellard
    }
2162 891b38e4 bellard
    ESP = (ESP & ~sp_mask) | (sp & sp_mask);
2163 2c0262af bellard
    env->eip = new_eip;
2164 2c0262af bellard
    if (is_iret) {
2165 4136f33c bellard
        /* NOTE: 'cpl' is the _old_ CPL */
2166 8145122b bellard
        eflags_mask = TF_MASK | AC_MASK | ID_MASK | RF_MASK | NT_MASK;
2167 2c0262af bellard
        if (cpl == 0)
2168 4136f33c bellard
            eflags_mask |= IOPL_MASK;
2169 4136f33c bellard
        iopl = (env->eflags >> IOPL_SHIFT) & 3;
2170 4136f33c bellard
        if (cpl <= iopl)
2171 4136f33c bellard
            eflags_mask |= IF_MASK;
2172 2c0262af bellard
        if (shift == 0)
2173 2c0262af bellard
            eflags_mask &= 0xffff;
2174 2c0262af bellard
        load_eflags(new_eflags, eflags_mask);
2175 2c0262af bellard
    }
2176 2c0262af bellard
    return;
2177 2c0262af bellard
2178 2c0262af bellard
 return_to_vm86:
2179 891b38e4 bellard
    POPL(ssp, sp, sp_mask, new_esp);
2180 891b38e4 bellard
    POPL(ssp, sp, sp_mask, new_ss);
2181 891b38e4 bellard
    POPL(ssp, sp, sp_mask, new_es);
2182 891b38e4 bellard
    POPL(ssp, sp, sp_mask, new_ds);
2183 891b38e4 bellard
    POPL(ssp, sp, sp_mask, new_fs);
2184 891b38e4 bellard
    POPL(ssp, sp, sp_mask, new_gs);
2185 2c0262af bellard
    
2186 2c0262af bellard
    /* modify processor state */
2187 4136f33c bellard
    load_eflags(new_eflags, TF_MASK | AC_MASK | ID_MASK | 
2188 8145122b bellard
                IF_MASK | IOPL_MASK | VM_MASK | NT_MASK | VIF_MASK | VIP_MASK);
2189 891b38e4 bellard
    load_seg_vm(R_CS, new_cs & 0xffff);
2190 2c0262af bellard
    cpu_x86_set_cpl(env, 3);
2191 891b38e4 bellard
    load_seg_vm(R_SS, new_ss & 0xffff);
2192 891b38e4 bellard
    load_seg_vm(R_ES, new_es & 0xffff);
2193 891b38e4 bellard
    load_seg_vm(R_DS, new_ds & 0xffff);
2194 891b38e4 bellard
    load_seg_vm(R_FS, new_fs & 0xffff);
2195 891b38e4 bellard
    load_seg_vm(R_GS, new_gs & 0xffff);
2196 2c0262af bellard
2197 fd836909 bellard
    env->eip = new_eip & 0xffff;
2198 2c0262af bellard
    ESP = new_esp;
2199 2c0262af bellard
}
2200 2c0262af bellard
2201 08cea4ee bellard
void helper_iret_protected(int shift, int next_eip)
2202 2c0262af bellard
{
2203 7e84c249 bellard
    int tss_selector, type;
2204 7e84c249 bellard
    uint32_t e1, e2;
2205 7e84c249 bellard
    
2206 7e84c249 bellard
    /* specific case for TSS */
2207 7e84c249 bellard
    if (env->eflags & NT_MASK) {
2208 14ce26e7 bellard
#ifdef TARGET_X86_64
2209 14ce26e7 bellard
        if (env->hflags & HF_LMA_MASK)
2210 14ce26e7 bellard
            raise_exception_err(EXCP0D_GPF, 0);
2211 14ce26e7 bellard
#endif
2212 7e84c249 bellard
        tss_selector = lduw_kernel(env->tr.base + 0);
2213 7e84c249 bellard
        if (tss_selector & 4)
2214 7e84c249 bellard
            raise_exception_err(EXCP0A_TSS, tss_selector & 0xfffc);
2215 7e84c249 bellard
        if (load_segment(&e1, &e2, tss_selector) != 0)
2216 7e84c249 bellard
            raise_exception_err(EXCP0A_TSS, tss_selector & 0xfffc);
2217 7e84c249 bellard
        type = (e2 >> DESC_TYPE_SHIFT) & 0x17;
2218 7e84c249 bellard
        /* NOTE: we check both segment and busy TSS */
2219 7e84c249 bellard
        if (type != 3)
2220 7e84c249 bellard
            raise_exception_err(EXCP0A_TSS, tss_selector & 0xfffc);
2221 08cea4ee bellard
        switch_tss(tss_selector, e1, e2, SWITCH_TSS_IRET, next_eip);
2222 7e84c249 bellard
    } else {
2223 7e84c249 bellard
        helper_ret_protected(shift, 1, 0);
2224 7e84c249 bellard
    }
2225 9df217a3 bellard
#ifdef USE_KQEMU
2226 9df217a3 bellard
    if (kqemu_is_ok(env)) {
2227 9df217a3 bellard
        CC_OP = CC_OP_EFLAGS;
2228 9df217a3 bellard
        env->exception_index = -1;
2229 9df217a3 bellard
        cpu_loop_exit();
2230 9df217a3 bellard
    }
2231 9df217a3 bellard
#endif
2232 2c0262af bellard
}
2233 2c0262af bellard
2234 2c0262af bellard
void helper_lret_protected(int shift, int addend)
2235 2c0262af bellard
{
2236 2c0262af bellard
    helper_ret_protected(shift, 0, addend);
2237 9df217a3 bellard
#ifdef USE_KQEMU
2238 9df217a3 bellard
    if (kqemu_is_ok(env)) {
2239 9df217a3 bellard
        env->exception_index = -1;
2240 9df217a3 bellard
        cpu_loop_exit();
2241 9df217a3 bellard
    }
2242 9df217a3 bellard
#endif
2243 2c0262af bellard
}
2244 2c0262af bellard
2245 023fe10d bellard
void helper_sysenter(void)
2246 023fe10d bellard
{
2247 023fe10d bellard
    if (env->sysenter_cs == 0) {
2248 023fe10d bellard
        raise_exception_err(EXCP0D_GPF, 0);
2249 023fe10d bellard
    }
2250 023fe10d bellard
    env->eflags &= ~(VM_MASK | IF_MASK | RF_MASK);
2251 023fe10d bellard
    cpu_x86_set_cpl(env, 0);
2252 023fe10d bellard
    cpu_x86_load_seg_cache(env, R_CS, env->sysenter_cs & 0xfffc, 
2253 14ce26e7 bellard
                           0, 0xffffffff, 
2254 023fe10d bellard
                           DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
2255 023fe10d bellard
                           DESC_S_MASK |
2256 023fe10d bellard
                           DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK);
2257 023fe10d bellard
    cpu_x86_load_seg_cache(env, R_SS, (env->sysenter_cs + 8) & 0xfffc, 
2258 14ce26e7 bellard
                           0, 0xffffffff,
2259 023fe10d bellard
                           DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
2260 023fe10d bellard
                           DESC_S_MASK |
2261 023fe10d bellard
                           DESC_W_MASK | DESC_A_MASK);
2262 023fe10d bellard
    ESP = env->sysenter_esp;
2263 023fe10d bellard
    EIP = env->sysenter_eip;
2264 023fe10d bellard
}
2265 023fe10d bellard
2266 023fe10d bellard
void helper_sysexit(void)
2267 023fe10d bellard
{
2268 023fe10d bellard
    int cpl;
2269 023fe10d bellard
2270 023fe10d bellard
    cpl = env->hflags & HF_CPL_MASK;
2271 023fe10d bellard
    if (env->sysenter_cs == 0 || cpl != 0) {
2272 023fe10d bellard
        raise_exception_err(EXCP0D_GPF, 0);
2273 023fe10d bellard
    }
2274 023fe10d bellard
    cpu_x86_set_cpl(env, 3);
2275 023fe10d bellard
    cpu_x86_load_seg_cache(env, R_CS, ((env->sysenter_cs + 16) & 0xfffc) | 3, 
2276 14ce26e7 bellard
                           0, 0xffffffff, 
2277 023fe10d bellard
                           DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
2278 023fe10d bellard
                           DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
2279 023fe10d bellard
                           DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK);
2280 023fe10d bellard
    cpu_x86_load_seg_cache(env, R_SS, ((env->sysenter_cs + 24) & 0xfffc) | 3, 
2281 14ce26e7 bellard
                           0, 0xffffffff,
2282 023fe10d bellard
                           DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
2283 023fe10d bellard
                           DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
2284 023fe10d bellard
                           DESC_W_MASK | DESC_A_MASK);
2285 023fe10d bellard
    ESP = ECX;
2286 023fe10d bellard
    EIP = EDX;
2287 9df217a3 bellard
#ifdef USE_KQEMU
2288 9df217a3 bellard
    if (kqemu_is_ok(env)) {
2289 9df217a3 bellard
        env->exception_index = -1;
2290 9df217a3 bellard
        cpu_loop_exit();
2291 9df217a3 bellard
    }
2292 9df217a3 bellard
#endif
2293 023fe10d bellard
}
2294 023fe10d bellard
2295 2c0262af bellard
void helper_movl_crN_T0(int reg)
2296 2c0262af bellard
{
2297 4d6b6c0a bellard
#if !defined(CONFIG_USER_ONLY) 
2298 2c0262af bellard
    switch(reg) {
2299 2c0262af bellard
    case 0:
2300 1ac157da bellard
        cpu_x86_update_cr0(env, T0);
2301 2c0262af bellard
        break;
2302 2c0262af bellard
    case 3:
2303 1ac157da bellard
        cpu_x86_update_cr3(env, T0);
2304 1ac157da bellard
        break;
2305 1ac157da bellard
    case 4:
2306 1ac157da bellard
        cpu_x86_update_cr4(env, T0);
2307 1ac157da bellard
        break;
2308 4d6b6c0a bellard
    case 8:
2309 4d6b6c0a bellard
        cpu_set_apic_tpr(env, T0);
2310 4d6b6c0a bellard
        break;
2311 1ac157da bellard
    default:
2312 1ac157da bellard
        env->cr[reg] = T0;
2313 2c0262af bellard
        break;
2314 2c0262af bellard
    }
2315 4d6b6c0a bellard
#endif
2316 2c0262af bellard
}
2317 2c0262af bellard
2318 2c0262af bellard
/* XXX: do more */
2319 2c0262af bellard
void helper_movl_drN_T0(int reg)
2320 2c0262af bellard
{
2321 2c0262af bellard
    env->dr[reg] = T0;
2322 2c0262af bellard
}
2323 2c0262af bellard
2324 8f091a59 bellard
void helper_invlpg(target_ulong addr)
2325 2c0262af bellard
{
2326 2c0262af bellard
    cpu_x86_flush_tlb(env, addr);
2327 2c0262af bellard
}
2328 2c0262af bellard
2329 2c0262af bellard
void helper_rdtsc(void)
2330 2c0262af bellard
{
2331 2c0262af bellard
    uint64_t val;
2332 ecada8a2 bellard
2333 ecada8a2 bellard
    if ((env->cr[4] & CR4_TSD_MASK) && ((env->hflags & HF_CPL_MASK) != 0)) {
2334 ecada8a2 bellard
        raise_exception(EXCP0D_GPF);
2335 ecada8a2 bellard
    }
2336 28ab0e2e bellard
    val = cpu_get_tsc(env);
2337 14ce26e7 bellard
    EAX = (uint32_t)(val);
2338 14ce26e7 bellard
    EDX = (uint32_t)(val >> 32);
2339 14ce26e7 bellard
}
2340 14ce26e7 bellard
2341 14ce26e7 bellard
#if defined(CONFIG_USER_ONLY) 
2342 14ce26e7 bellard
void helper_wrmsr(void)
2343 14ce26e7 bellard
{
2344 2c0262af bellard
}
2345 2c0262af bellard
2346 14ce26e7 bellard
void helper_rdmsr(void)
2347 14ce26e7 bellard
{
2348 14ce26e7 bellard
}
2349 14ce26e7 bellard
#else
2350 2c0262af bellard
void helper_wrmsr(void)
2351 2c0262af bellard
{
2352 14ce26e7 bellard
    uint64_t val;
2353 14ce26e7 bellard
2354 14ce26e7 bellard
    val = ((uint32_t)EAX) | ((uint64_t)((uint32_t)EDX) << 32);
2355 14ce26e7 bellard
2356 14ce26e7 bellard
    switch((uint32_t)ECX) {
2357 2c0262af bellard
    case MSR_IA32_SYSENTER_CS:
2358 14ce26e7 bellard
        env->sysenter_cs = val & 0xffff;
2359 2c0262af bellard
        break;
2360 2c0262af bellard
    case MSR_IA32_SYSENTER_ESP:
2361 14ce26e7 bellard
        env->sysenter_esp = val;
2362 2c0262af bellard
        break;
2363 2c0262af bellard
    case MSR_IA32_SYSENTER_EIP:
2364 14ce26e7 bellard
        env->sysenter_eip = val;
2365 14ce26e7 bellard
        break;
2366 14ce26e7 bellard
    case MSR_IA32_APICBASE:
2367 14ce26e7 bellard
        cpu_set_apic_base(env, val);
2368 14ce26e7 bellard
        break;
2369 14ce26e7 bellard
    case MSR_EFER:
2370 f419b321 bellard
        {
2371 f419b321 bellard
            uint64_t update_mask;
2372 f419b321 bellard
            update_mask = 0;
2373 f419b321 bellard
            if (env->cpuid_ext2_features & CPUID_EXT2_SYSCALL)
2374 f419b321 bellard
                update_mask |= MSR_EFER_SCE;
2375 f419b321 bellard
            if (env->cpuid_ext2_features & CPUID_EXT2_LM)
2376 f419b321 bellard
                update_mask |= MSR_EFER_LME;
2377 f419b321 bellard
            if (env->cpuid_ext2_features & CPUID_EXT2_FFXSR)
2378 f419b321 bellard
                update_mask |= MSR_EFER_FFXSR;
2379 f419b321 bellard
            if (env->cpuid_ext2_features & CPUID_EXT2_NX)
2380 f419b321 bellard
                update_mask |= MSR_EFER_NXE;
2381 f419b321 bellard
            env->efer = (env->efer & ~update_mask) | 
2382 f419b321 bellard
            (val & update_mask);
2383 f419b321 bellard
        }
2384 2c0262af bellard
        break;
2385 14ce26e7 bellard
    case MSR_STAR:
2386 14ce26e7 bellard
        env->star = val;
2387 14ce26e7 bellard
        break;
2388 8f091a59 bellard
    case MSR_PAT:
2389 8f091a59 bellard
        env->pat = val;
2390 8f091a59 bellard
        break;
2391 f419b321 bellard
#ifdef TARGET_X86_64
2392 14ce26e7 bellard
    case MSR_LSTAR:
2393 14ce26e7 bellard
        env->lstar = val;
2394 14ce26e7 bellard
        break;
2395 14ce26e7 bellard
    case MSR_CSTAR:
2396 14ce26e7 bellard
        env->cstar = val;
2397 14ce26e7 bellard
        break;
2398 14ce26e7 bellard
    case MSR_FMASK:
2399 14ce26e7 bellard
        env->fmask = val;
2400 14ce26e7 bellard
        break;
2401 14ce26e7 bellard
    case MSR_FSBASE:
2402 14ce26e7 bellard
        env->segs[R_FS].base = val;
2403 14ce26e7 bellard
        break;
2404 14ce26e7 bellard
    case MSR_GSBASE:
2405 14ce26e7 bellard
        env->segs[R_GS].base = val;
2406 14ce26e7 bellard
        break;
2407 14ce26e7 bellard
    case MSR_KERNELGSBASE:
2408 14ce26e7 bellard
        env->kernelgsbase = val;
2409 14ce26e7 bellard
        break;
2410 14ce26e7 bellard
#endif
2411 2c0262af bellard
    default:
2412 2c0262af bellard
        /* XXX: exception ? */
2413 2c0262af bellard
        break; 
2414 2c0262af bellard
    }
2415 2c0262af bellard
}
2416 2c0262af bellard
2417 2c0262af bellard
void helper_rdmsr(void)
2418 2c0262af bellard
{
2419 14ce26e7 bellard
    uint64_t val;
2420 14ce26e7 bellard
    switch((uint32_t)ECX) {
2421 2c0262af bellard
    case MSR_IA32_SYSENTER_CS:
2422 14ce26e7 bellard
        val = env->sysenter_cs;
2423 2c0262af bellard
        break;
2424 2c0262af bellard
    case MSR_IA32_SYSENTER_ESP:
2425 14ce26e7 bellard
        val = env->sysenter_esp;
2426 2c0262af bellard
        break;
2427 2c0262af bellard
    case MSR_IA32_SYSENTER_EIP:
2428 14ce26e7 bellard
        val = env->sysenter_eip;
2429 14ce26e7 bellard
        break;
2430 14ce26e7 bellard
    case MSR_IA32_APICBASE:
2431 14ce26e7 bellard
        val = cpu_get_apic_base(env);
2432 14ce26e7 bellard
        break;
2433 14ce26e7 bellard
    case MSR_EFER:
2434 14ce26e7 bellard
        val = env->efer;
2435 14ce26e7 bellard
        break;
2436 14ce26e7 bellard
    case MSR_STAR:
2437 14ce26e7 bellard
        val = env->star;
2438 14ce26e7 bellard
        break;
2439 8f091a59 bellard
    case MSR_PAT:
2440 8f091a59 bellard
        val = env->pat;
2441 8f091a59 bellard
        break;
2442 f419b321 bellard
#ifdef TARGET_X86_64
2443 14ce26e7 bellard
    case MSR_LSTAR:
2444 14ce26e7 bellard
        val = env->lstar;
2445 14ce26e7 bellard
        break;
2446 14ce26e7 bellard
    case MSR_CSTAR:
2447 14ce26e7 bellard
        val = env->cstar;
2448 14ce26e7 bellard
        break;
2449 14ce26e7 bellard
    case MSR_FMASK:
2450 14ce26e7 bellard
        val = env->fmask;
2451 14ce26e7 bellard
        break;
2452 14ce26e7 bellard
    case MSR_FSBASE:
2453 14ce26e7 bellard
        val = env->segs[R_FS].base;
2454 14ce26e7 bellard
        break;
2455 14ce26e7 bellard
    case MSR_GSBASE:
2456 14ce26e7 bellard
        val = env->segs[R_GS].base;
2457 2c0262af bellard
        break;
2458 14ce26e7 bellard
    case MSR_KERNELGSBASE:
2459 14ce26e7 bellard
        val = env->kernelgsbase;
2460 14ce26e7 bellard
        break;
2461 14ce26e7 bellard
#endif
2462 2c0262af bellard
    default:
2463 2c0262af bellard
        /* XXX: exception ? */
2464 14ce26e7 bellard
        val = 0;
2465 2c0262af bellard
        break; 
2466 2c0262af bellard
    }
2467 14ce26e7 bellard
    EAX = (uint32_t)(val);
2468 14ce26e7 bellard
    EDX = (uint32_t)(val >> 32);
2469 2c0262af bellard
}
2470 14ce26e7 bellard
#endif
2471 2c0262af bellard
2472 2c0262af bellard
void helper_lsl(void)
2473 2c0262af bellard
{
2474 2c0262af bellard
    unsigned int selector, limit;
2475 5516d670 bellard
    uint32_t e1, e2, eflags;
2476 3ab493de bellard
    int rpl, dpl, cpl, type;
2477 2c0262af bellard
2478 5516d670 bellard
    eflags = cc_table[CC_OP].compute_all();
2479 2c0262af bellard
    selector = T0 & 0xffff;
2480 2c0262af bellard
    if (load_segment(&e1, &e2, selector) != 0)
2481 5516d670 bellard
        goto fail;
2482 3ab493de bellard
    rpl = selector & 3;
2483 3ab493de bellard
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
2484 3ab493de bellard
    cpl = env->hflags & HF_CPL_MASK;
2485 3ab493de bellard
    if (e2 & DESC_S_MASK) {
2486 3ab493de bellard
        if ((e2 & DESC_CS_MASK) && (e2 & DESC_C_MASK)) {
2487 3ab493de bellard
            /* conforming */
2488 3ab493de bellard
        } else {
2489 3ab493de bellard
            if (dpl < cpl || dpl < rpl)
2490 5516d670 bellard
                goto fail;
2491 3ab493de bellard
        }
2492 3ab493de bellard
    } else {
2493 3ab493de bellard
        type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
2494 3ab493de bellard
        switch(type) {
2495 3ab493de bellard
        case 1:
2496 3ab493de bellard
        case 2:
2497 3ab493de bellard
        case 3:
2498 3ab493de bellard
        case 9:
2499 3ab493de bellard
        case 11:
2500 3ab493de bellard
            break;
2501 3ab493de bellard
        default:
2502 5516d670 bellard
            goto fail;
2503 3ab493de bellard
        }
2504 5516d670 bellard
        if (dpl < cpl || dpl < rpl) {
2505 5516d670 bellard
        fail:
2506 5516d670 bellard
            CC_SRC = eflags & ~CC_Z;
2507 3ab493de bellard
            return;
2508 5516d670 bellard
        }
2509 3ab493de bellard
    }
2510 3ab493de bellard
    limit = get_seg_limit(e1, e2);
2511 2c0262af bellard
    T1 = limit;
2512 5516d670 bellard
    CC_SRC = eflags | CC_Z;
2513 2c0262af bellard
}
2514 2c0262af bellard
2515 2c0262af bellard
void helper_lar(void)
2516 2c0262af bellard
{
2517 2c0262af bellard
    unsigned int selector;
2518 5516d670 bellard
    uint32_t e1, e2, eflags;
2519 3ab493de bellard
    int rpl, dpl, cpl, type;
2520 2c0262af bellard
2521 5516d670 bellard
    eflags = cc_table[CC_OP].compute_all();
2522 2c0262af bellard
    selector = T0 & 0xffff;
2523 3ab493de bellard
    if ((selector & 0xfffc) == 0)
2524 5516d670 bellard
        goto fail;
2525 2c0262af bellard
    if (load_segment(&e1, &e2, selector) != 0)
2526 5516d670 bellard
        goto fail;
2527 3ab493de bellard
    rpl = selector & 3;
2528 3ab493de bellard
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
2529 3ab493de bellard
    cpl = env->hflags & HF_CPL_MASK;
2530 3ab493de bellard
    if (e2 & DESC_S_MASK) {
2531 3ab493de bellard
        if ((e2 & DESC_CS_MASK) && (e2 & DESC_C_MASK)) {
2532 3ab493de bellard
            /* conforming */
2533 3ab493de bellard
        } else {
2534 3ab493de bellard
            if (dpl < cpl || dpl < rpl)
2535 5516d670 bellard
                goto fail;
2536 3ab493de bellard
        }
2537 3ab493de bellard
    } else {
2538 3ab493de bellard
        type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
2539 3ab493de bellard
        switch(type) {
2540 3ab493de bellard
        case 1:
2541 3ab493de bellard
        case 2:
2542 3ab493de bellard
        case 3:
2543 3ab493de bellard
        case 4:
2544 3ab493de bellard
        case 5:
2545 3ab493de bellard
        case 9:
2546 3ab493de bellard
        case 11:
2547 3ab493de bellard
        case 12:
2548 3ab493de bellard
            break;
2549 3ab493de bellard
        default:
2550 5516d670 bellard
            goto fail;
2551 3ab493de bellard
        }
2552 5516d670 bellard
        if (dpl < cpl || dpl < rpl) {
2553 5516d670 bellard
        fail:
2554 5516d670 bellard
            CC_SRC = eflags & ~CC_Z;
2555 3ab493de bellard
            return;
2556 5516d670 bellard
        }
2557 3ab493de bellard
    }
2558 2c0262af bellard
    T1 = e2 & 0x00f0ff00;
2559 5516d670 bellard
    CC_SRC = eflags | CC_Z;
2560 2c0262af bellard
}
2561 2c0262af bellard
2562 3ab493de bellard
void helper_verr(void)
2563 3ab493de bellard
{
2564 3ab493de bellard
    unsigned int selector;
2565 5516d670 bellard
    uint32_t e1, e2, eflags;
2566 3ab493de bellard
    int rpl, dpl, cpl;
2567 3ab493de bellard
2568 5516d670 bellard
    eflags = cc_table[CC_OP].compute_all();
2569 3ab493de bellard
    selector = T0 & 0xffff;
2570 3ab493de bellard
    if ((selector & 0xfffc) == 0)
2571 5516d670 bellard
        goto fail;
2572 3ab493de bellard
    if (load_segment(&e1, &e2, selector) != 0)
2573 5516d670 bellard
        goto fail;
2574 3ab493de bellard
    if (!(e2 & DESC_S_MASK))
2575 5516d670 bellard
        goto fail;
2576 3ab493de bellard
    rpl = selector & 3;
2577 3ab493de bellard
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
2578 3ab493de bellard
    cpl = env->hflags & HF_CPL_MASK;
2579 3ab493de bellard
    if (e2 & DESC_CS_MASK) {
2580 3ab493de bellard
        if (!(e2 & DESC_R_MASK))
2581 5516d670 bellard
            goto fail;
2582 3ab493de bellard
        if (!(e2 & DESC_C_MASK)) {
2583 3ab493de bellard
            if (dpl < cpl || dpl < rpl)
2584 5516d670 bellard
                goto fail;
2585 3ab493de bellard
        }
2586 3ab493de bellard
    } else {
2587 5516d670 bellard
        if (dpl < cpl || dpl < rpl) {
2588 5516d670 bellard
        fail:
2589 5516d670 bellard
            CC_SRC = eflags & ~CC_Z;
2590 3ab493de bellard
            return;
2591 5516d670 bellard
        }
2592 3ab493de bellard
    }
2593 5516d670 bellard
    CC_SRC = eflags | CC_Z;
2594 3ab493de bellard
}
2595 3ab493de bellard
2596 3ab493de bellard
void helper_verw(void)
2597 3ab493de bellard
{
2598 3ab493de bellard
    unsigned int selector;
2599 5516d670 bellard
    uint32_t e1, e2, eflags;
2600 3ab493de bellard
    int rpl, dpl, cpl;
2601 3ab493de bellard
2602 5516d670 bellard
    eflags = cc_table[CC_OP].compute_all();
2603 3ab493de bellard
    selector = T0 & 0xffff;
2604 3ab493de bellard
    if ((selector & 0xfffc) == 0)
2605 5516d670 bellard
        goto fail;
2606 3ab493de bellard
    if (load_segment(&e1, &e2, selector) != 0)
2607 5516d670 bellard
        goto fail;
2608 3ab493de bellard
    if (!(e2 & DESC_S_MASK))
2609 5516d670 bellard
        goto fail;
2610 3ab493de bellard
    rpl = selector & 3;
2611 3ab493de bellard
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
2612 3ab493de bellard
    cpl = env->hflags & HF_CPL_MASK;
2613 3ab493de bellard
    if (e2 & DESC_CS_MASK) {
2614 5516d670 bellard
        goto fail;
2615 3ab493de bellard
    } else {
2616 3ab493de bellard
        if (dpl < cpl || dpl < rpl)
2617 5516d670 bellard
            goto fail;
2618 5516d670 bellard
        if (!(e2 & DESC_W_MASK)) {
2619 5516d670 bellard
        fail:
2620 5516d670 bellard
            CC_SRC = eflags & ~CC_Z;
2621 3ab493de bellard
            return;
2622 5516d670 bellard
        }
2623 3ab493de bellard
    }
2624 5516d670 bellard
    CC_SRC = eflags | CC_Z;
2625 3ab493de bellard
}
2626 3ab493de bellard
2627 2c0262af bellard
/* FPU helpers */
2628 2c0262af bellard
2629 2c0262af bellard
void helper_fldt_ST0_A0(void)
2630 2c0262af bellard
{
2631 2c0262af bellard
    int new_fpstt;
2632 2c0262af bellard
    new_fpstt = (env->fpstt - 1) & 7;
2633 664e0f19 bellard
    env->fpregs[new_fpstt].d = helper_fldt(A0);
2634 2c0262af bellard
    env->fpstt = new_fpstt;
2635 2c0262af bellard
    env->fptags[new_fpstt] = 0; /* validate stack entry */
2636 2c0262af bellard
}
2637 2c0262af bellard
2638 2c0262af bellard
void helper_fstt_ST0_A0(void)
2639 2c0262af bellard
{
2640 14ce26e7 bellard
    helper_fstt(ST0, A0);
2641 2c0262af bellard
}
2642 2c0262af bellard
2643 2ee73ac3 bellard
void fpu_set_exception(int mask)
2644 2ee73ac3 bellard
{
2645 2ee73ac3 bellard
    env->fpus |= mask;
2646 2ee73ac3 bellard
    if (env->fpus & (~env->fpuc & FPUC_EM))
2647 2ee73ac3 bellard
        env->fpus |= FPUS_SE | FPUS_B;
2648 2ee73ac3 bellard
}
2649 2ee73ac3 bellard
2650 2ee73ac3 bellard
CPU86_LDouble helper_fdiv(CPU86_LDouble a, CPU86_LDouble b)
2651 2ee73ac3 bellard
{
2652 2ee73ac3 bellard
    if (b == 0.0) 
2653 2ee73ac3 bellard
        fpu_set_exception(FPUS_ZE);
2654 2ee73ac3 bellard
    return a / b;
2655 2ee73ac3 bellard
}
2656 2ee73ac3 bellard
2657 2ee73ac3 bellard
void fpu_raise_exception(void)
2658 2ee73ac3 bellard
{
2659 2ee73ac3 bellard
    if (env->cr[0] & CR0_NE_MASK) {
2660 2ee73ac3 bellard
        raise_exception(EXCP10_COPR);
2661 2ee73ac3 bellard
    } 
2662 2ee73ac3 bellard
#if !defined(CONFIG_USER_ONLY) 
2663 2ee73ac3 bellard
    else {
2664 2ee73ac3 bellard
        cpu_set_ferr(env);
2665 2ee73ac3 bellard
    }
2666 2ee73ac3 bellard
#endif
2667 2ee73ac3 bellard
}
2668 2ee73ac3 bellard
2669 2c0262af bellard
/* BCD ops */
2670 2c0262af bellard
2671 2c0262af bellard
void helper_fbld_ST0_A0(void)
2672 2c0262af bellard
{
2673 2c0262af bellard
    CPU86_LDouble tmp;
2674 2c0262af bellard
    uint64_t val;
2675 2c0262af bellard
    unsigned int v;
2676 2c0262af bellard
    int i;
2677 2c0262af bellard
2678 2c0262af bellard
    val = 0;
2679 2c0262af bellard
    for(i = 8; i >= 0; i--) {
2680 14ce26e7 bellard
        v = ldub(A0 + i);
2681 2c0262af bellard
        val = (val * 100) + ((v >> 4) * 10) + (v & 0xf);
2682 2c0262af bellard
    }
2683 2c0262af bellard
    tmp = val;
2684 14ce26e7 bellard
    if (ldub(A0 + 9) & 0x80)
2685 2c0262af bellard
        tmp = -tmp;
2686 2c0262af bellard
    fpush();
2687 2c0262af bellard
    ST0 = tmp;
2688 2c0262af bellard
}
2689 2c0262af bellard
2690 2c0262af bellard
void helper_fbst_ST0_A0(void)
2691 2c0262af bellard
{
2692 2c0262af bellard
    int v;
2693 14ce26e7 bellard
    target_ulong mem_ref, mem_end;
2694 2c0262af bellard
    int64_t val;
2695 2c0262af bellard
2696 7a0e1f41 bellard
    val = floatx_to_int64(ST0, &env->fp_status);
2697 14ce26e7 bellard
    mem_ref = A0;
2698 2c0262af bellard
    mem_end = mem_ref + 9;
2699 2c0262af bellard
    if (val < 0) {
2700 2c0262af bellard
        stb(mem_end, 0x80);
2701 2c0262af bellard
        val = -val;
2702 2c0262af bellard
    } else {
2703 2c0262af bellard
        stb(mem_end, 0x00);
2704 2c0262af bellard
    }
2705 2c0262af bellard
    while (mem_ref < mem_end) {
2706 2c0262af bellard
        if (val == 0)
2707 2c0262af bellard
            break;
2708 2c0262af bellard
        v = val % 100;
2709 2c0262af bellard
        val = val / 100;
2710 2c0262af bellard
        v = ((v / 10) << 4) | (v % 10);
2711 2c0262af bellard
        stb(mem_ref++, v);
2712 2c0262af bellard
    }
2713 2c0262af bellard
    while (mem_ref < mem_end) {
2714 2c0262af bellard
        stb(mem_ref++, 0);
2715 2c0262af bellard
    }
2716 2c0262af bellard
}
2717 2c0262af bellard
2718 2c0262af bellard
void helper_f2xm1(void)
2719 2c0262af bellard
{
2720 2c0262af bellard
    ST0 = pow(2.0,ST0) - 1.0;
2721 2c0262af bellard
}
2722 2c0262af bellard
2723 2c0262af bellard
void helper_fyl2x(void)
2724 2c0262af bellard
{
2725 2c0262af bellard
    CPU86_LDouble fptemp;
2726 2c0262af bellard
    
2727 2c0262af bellard
    fptemp = ST0;
2728 2c0262af bellard
    if (fptemp>0.0){
2729 2c0262af bellard
        fptemp = log(fptemp)/log(2.0);         /* log2(ST) */
2730 2c0262af bellard
        ST1 *= fptemp;
2731 2c0262af bellard
        fpop();
2732 2c0262af bellard
    } else { 
2733 2c0262af bellard
        env->fpus &= (~0x4700);
2734 2c0262af bellard
        env->fpus |= 0x400;
2735 2c0262af bellard
    }
2736 2c0262af bellard
}
2737 2c0262af bellard
2738 2c0262af bellard
void helper_fptan(void)
2739 2c0262af bellard
{
2740 2c0262af bellard
    CPU86_LDouble fptemp;
2741 2c0262af bellard
2742 2c0262af bellard
    fptemp = ST0;
2743 2c0262af bellard
    if((fptemp > MAXTAN)||(fptemp < -MAXTAN)) {
2744 2c0262af bellard
        env->fpus |= 0x400;
2745 2c0262af bellard
    } else {
2746 2c0262af bellard
        ST0 = tan(fptemp);
2747 2c0262af bellard
        fpush();
2748 2c0262af bellard
        ST0 = 1.0;
2749 2c0262af bellard
        env->fpus &= (~0x400);  /* C2 <-- 0 */
2750 2c0262af bellard
        /* the above code is for  |arg| < 2**52 only */
2751 2c0262af bellard
    }
2752 2c0262af bellard
}
2753 2c0262af bellard
2754 2c0262af bellard
void helper_fpatan(void)
2755 2c0262af bellard
{
2756 2c0262af bellard
    CPU86_LDouble fptemp, fpsrcop;
2757 2c0262af bellard
2758 2c0262af bellard
    fpsrcop = ST1;
2759 2c0262af bellard
    fptemp = ST0;
2760 2c0262af bellard
    ST1 = atan2(fpsrcop,fptemp);
2761 2c0262af bellard
    fpop();
2762 2c0262af bellard
}
2763 2c0262af bellard
2764 2c0262af bellard
void helper_fxtract(void)
2765 2c0262af bellard
{
2766 2c0262af bellard
    CPU86_LDoubleU temp;
2767 2c0262af bellard
    unsigned int expdif;
2768 2c0262af bellard
2769 2c0262af bellard
    temp.d = ST0;
2770 2c0262af bellard
    expdif = EXPD(temp) - EXPBIAS;
2771 2c0262af bellard
    /*DP exponent bias*/
2772 2c0262af bellard
    ST0 = expdif;
2773 2c0262af bellard
    fpush();
2774 2c0262af bellard
    BIASEXPONENT(temp);
2775 2c0262af bellard
    ST0 = temp.d;
2776 2c0262af bellard
}
2777 2c0262af bellard
2778 2c0262af bellard
void helper_fprem1(void)
2779 2c0262af bellard
{
2780 2c0262af bellard
    CPU86_LDouble dblq, fpsrcop, fptemp;
2781 2c0262af bellard
    CPU86_LDoubleU fpsrcop1, fptemp1;
2782 2c0262af bellard
    int expdif;
2783 2c0262af bellard
    int q;
2784 2c0262af bellard
2785 2c0262af bellard
    fpsrcop = ST0;
2786 2c0262af bellard
    fptemp = ST1;
2787 2c0262af bellard
    fpsrcop1.d = fpsrcop;
2788 2c0262af bellard
    fptemp1.d = fptemp;
2789 2c0262af bellard
    expdif = EXPD(fpsrcop1) - EXPD(fptemp1);
2790 2c0262af bellard
    if (expdif < 53) {
2791 2c0262af bellard
        dblq = fpsrcop / fptemp;
2792 2c0262af bellard
        dblq = (dblq < 0.0)? ceil(dblq): floor(dblq);
2793 2c0262af bellard
        ST0 = fpsrcop - fptemp*dblq;
2794 2c0262af bellard
        q = (int)dblq; /* cutting off top bits is assumed here */
2795 2c0262af bellard
        env->fpus &= (~0x4700); /* (C3,C2,C1,C0) <-- 0000 */
2796 2c0262af bellard
                                /* (C0,C1,C3) <-- (q2,q1,q0) */
2797 2c0262af bellard
        env->fpus |= (q&0x4) << 6; /* (C0) <-- q2 */
2798 2c0262af bellard
        env->fpus |= (q&0x2) << 8; /* (C1) <-- q1 */
2799 2c0262af bellard
        env->fpus |= (q&0x1) << 14; /* (C3) <-- q0 */
2800 2c0262af bellard
    } else {
2801 2c0262af bellard
        env->fpus |= 0x400;  /* C2 <-- 1 */
2802 2c0262af bellard
        fptemp = pow(2.0, expdif-50);
2803 2c0262af bellard
        fpsrcop = (ST0 / ST1) / fptemp;
2804 2c0262af bellard
        /* fpsrcop = integer obtained by rounding to the nearest */
2805 2c0262af bellard
        fpsrcop = (fpsrcop-floor(fpsrcop) < ceil(fpsrcop)-fpsrcop)?
2806 2c0262af bellard
            floor(fpsrcop): ceil(fpsrcop);
2807 2c0262af bellard
        ST0 -= (ST1 * fpsrcop * fptemp);
2808 2c0262af bellard
    }
2809 2c0262af bellard
}
2810 2c0262af bellard
2811 2c0262af bellard
void helper_fprem(void)
2812 2c0262af bellard
{
2813 2c0262af bellard
    CPU86_LDouble dblq, fpsrcop, fptemp;
2814 2c0262af bellard
    CPU86_LDoubleU fpsrcop1, fptemp1;
2815 2c0262af bellard
    int expdif;
2816 2c0262af bellard
    int q;
2817 2c0262af bellard
    
2818 2c0262af bellard
    fpsrcop = ST0;
2819 2c0262af bellard
    fptemp = ST1;
2820 2c0262af bellard
    fpsrcop1.d = fpsrcop;
2821 2c0262af bellard
    fptemp1.d = fptemp;
2822 2c0262af bellard
    expdif = EXPD(fpsrcop1) - EXPD(fptemp1);
2823 2c0262af bellard
    if ( expdif < 53 ) {
2824 2c0262af bellard
        dblq = fpsrcop / fptemp;
2825 2c0262af bellard
        dblq = (dblq < 0.0)? ceil(dblq): floor(dblq);
2826 2c0262af bellard
        ST0 = fpsrcop - fptemp*dblq;
2827 2c0262af bellard
        q = (int)dblq; /* cutting off top bits is assumed here */
2828 2c0262af bellard
        env->fpus &= (~0x4700); /* (C3,C2,C1,C0) <-- 0000 */
2829 2c0262af bellard
                                /* (C0,C1,C3) <-- (q2,q1,q0) */
2830 2c0262af bellard
        env->fpus |= (q&0x4) << 6; /* (C0) <-- q2 */
2831 2c0262af bellard
        env->fpus |= (q&0x2) << 8; /* (C1) <-- q1 */
2832 2c0262af bellard
        env->fpus |= (q&0x1) << 14; /* (C3) <-- q0 */
2833 2c0262af bellard
    } else {
2834 2c0262af bellard
        env->fpus |= 0x400;  /* C2 <-- 1 */
2835 2c0262af bellard
        fptemp = pow(2.0, expdif-50);
2836 2c0262af bellard
        fpsrcop = (ST0 / ST1) / fptemp;
2837 2c0262af bellard
        /* fpsrcop = integer obtained by chopping */
2838 2c0262af bellard
        fpsrcop = (fpsrcop < 0.0)?
2839 2c0262af bellard
            -(floor(fabs(fpsrcop))): floor(fpsrcop);
2840 2c0262af bellard
        ST0 -= (ST1 * fpsrcop * fptemp);
2841 2c0262af bellard
    }
2842 2c0262af bellard
}
2843 2c0262af bellard
2844 2c0262af bellard
void helper_fyl2xp1(void)
2845 2c0262af bellard
{
2846 2c0262af bellard
    CPU86_LDouble fptemp;
2847 2c0262af bellard
2848 2c0262af bellard
    fptemp = ST0;
2849 2c0262af bellard
    if ((fptemp+1.0)>0.0) {
2850 2c0262af bellard
        fptemp = log(fptemp+1.0) / log(2.0); /* log2(ST+1.0) */
2851 2c0262af bellard
        ST1 *= fptemp;
2852 2c0262af bellard
        fpop();
2853 2c0262af bellard
    } else { 
2854 2c0262af bellard
        env->fpus &= (~0x4700);
2855 2c0262af bellard
        env->fpus |= 0x400;
2856 2c0262af bellard
    }
2857 2c0262af bellard
}
2858 2c0262af bellard
2859 2c0262af bellard
void helper_fsqrt(void)
2860 2c0262af bellard
{
2861 2c0262af bellard
    CPU86_LDouble fptemp;
2862 2c0262af bellard
2863 2c0262af bellard
    fptemp = ST0;
2864 2c0262af bellard
    if (fptemp<0.0) { 
2865 2c0262af bellard
        env->fpus &= (~0x4700);  /* (C3,C2,C1,C0) <-- 0000 */
2866 2c0262af bellard
        env->fpus |= 0x400;
2867 2c0262af bellard
    }
2868 2c0262af bellard
    ST0 = sqrt(fptemp);
2869 2c0262af bellard
}
2870 2c0262af bellard
2871 2c0262af bellard
void helper_fsincos(void)
2872 2c0262af bellard
{
2873 2c0262af bellard
    CPU86_LDouble fptemp;
2874 2c0262af bellard
2875 2c0262af bellard
    fptemp = ST0;
2876 2c0262af bellard
    if ((fptemp > MAXTAN)||(fptemp < -MAXTAN)) {
2877 2c0262af bellard
        env->fpus |= 0x400;
2878 2c0262af bellard
    } else {
2879 2c0262af bellard
        ST0 = sin(fptemp);
2880 2c0262af bellard
        fpush();
2881 2c0262af bellard
        ST0 = cos(fptemp);
2882 2c0262af bellard
        env->fpus &= (~0x400);  /* C2 <-- 0 */
2883 2c0262af bellard
        /* the above code is for  |arg| < 2**63 only */
2884 2c0262af bellard
    }
2885 2c0262af bellard
}
2886 2c0262af bellard
2887 2c0262af bellard
void helper_frndint(void)
2888 2c0262af bellard
{
2889 7a0e1f41 bellard
    ST0 = floatx_round_to_int(ST0, &env->fp_status);
2890 2c0262af bellard
}
2891 2c0262af bellard
2892 2c0262af bellard
void helper_fscale(void)
2893 2c0262af bellard
{
2894 57e4c06e bellard
    ST0 = ldexp (ST0, (int)(ST1)); 
2895 2c0262af bellard
}
2896 2c0262af bellard
2897 2c0262af bellard
void helper_fsin(void)
2898 2c0262af bellard
{
2899 2c0262af bellard
    CPU86_LDouble fptemp;
2900 2c0262af bellard
2901 2c0262af bellard
    fptemp = ST0;
2902 2c0262af bellard
    if ((fptemp > MAXTAN)||(fptemp < -MAXTAN)) {
2903 2c0262af bellard
        env->fpus |= 0x400;
2904 2c0262af bellard
    } else {
2905 2c0262af bellard
        ST0 = sin(fptemp);
2906 2c0262af bellard
        env->fpus &= (~0x400);  /* C2 <-- 0 */
2907 2c0262af bellard
        /* the above code is for  |arg| < 2**53 only */
2908 2c0262af bellard
    }
2909 2c0262af bellard
}
2910 2c0262af bellard
2911 2c0262af bellard
void helper_fcos(void)
2912 2c0262af bellard
{
2913 2c0262af bellard
    CPU86_LDouble fptemp;
2914 2c0262af bellard
2915 2c0262af bellard
    fptemp = ST0;
2916 2c0262af bellard
    if((fptemp > MAXTAN)||(fptemp < -MAXTAN)) {
2917 2c0262af bellard
        env->fpus |= 0x400;
2918 2c0262af bellard
    } else {
2919 2c0262af bellard
        ST0 = cos(fptemp);
2920 2c0262af bellard
        env->fpus &= (~0x400);  /* C2 <-- 0 */
2921 2c0262af bellard
        /* the above code is for  |arg5 < 2**63 only */
2922 2c0262af bellard
    }
2923 2c0262af bellard
}
2924 2c0262af bellard
2925 2c0262af bellard
void helper_fxam_ST0(void)
2926 2c0262af bellard
{
2927 2c0262af bellard
    CPU86_LDoubleU temp;
2928 2c0262af bellard
    int expdif;
2929 2c0262af bellard
2930 2c0262af bellard
    temp.d = ST0;
2931 2c0262af bellard
2932 2c0262af bellard
    env->fpus &= (~0x4700);  /* (C3,C2,C1,C0) <-- 0000 */
2933 2c0262af bellard
    if (SIGND(temp))
2934 2c0262af bellard
        env->fpus |= 0x200; /* C1 <-- 1 */
2935 2c0262af bellard
2936 2c0262af bellard
    expdif = EXPD(temp);
2937 2c0262af bellard
    if (expdif == MAXEXPD) {
2938 2c0262af bellard
        if (MANTD(temp) == 0)
2939 2c0262af bellard
            env->fpus |=  0x500 /*Infinity*/;
2940 2c0262af bellard
        else
2941 2c0262af bellard
            env->fpus |=  0x100 /*NaN*/;
2942 2c0262af bellard
    } else if (expdif == 0) {
2943 2c0262af bellard
        if (MANTD(temp) == 0)
2944 2c0262af bellard
            env->fpus |=  0x4000 /*Zero*/;
2945 2c0262af bellard
        else
2946 2c0262af bellard
            env->fpus |= 0x4400 /*Denormal*/;
2947 2c0262af bellard
    } else {
2948 2c0262af bellard
        env->fpus |= 0x400;
2949 2c0262af bellard
    }
2950 2c0262af bellard
}
2951 2c0262af bellard
2952 14ce26e7 bellard
void helper_fstenv(target_ulong ptr, int data32)
2953 2c0262af bellard
{
2954 2c0262af bellard
    int fpus, fptag, exp, i;
2955 2c0262af bellard
    uint64_t mant;
2956 2c0262af bellard
    CPU86_LDoubleU tmp;
2957 2c0262af bellard
2958 2c0262af bellard
    fpus = (env->fpus & ~0x3800) | (env->fpstt & 0x7) << 11;
2959 2c0262af bellard
    fptag = 0;
2960 2c0262af bellard
    for (i=7; i>=0; i--) {
2961 2c0262af bellard
        fptag <<= 2;
2962 2c0262af bellard
        if (env->fptags[i]) {
2963 2c0262af bellard
            fptag |= 3;
2964 2c0262af bellard
        } else {
2965 664e0f19 bellard
            tmp.d = env->fpregs[i].d;
2966 2c0262af bellard
            exp = EXPD(tmp);
2967 2c0262af bellard
            mant = MANTD(tmp);
2968 2c0262af bellard
            if (exp == 0 && mant == 0) {
2969 2c0262af bellard
                /* zero */
2970 2c0262af bellard
                fptag |= 1;
2971 2c0262af bellard
            } else if (exp == 0 || exp == MAXEXPD
2972 2c0262af bellard
#ifdef USE_X86LDOUBLE
2973 2c0262af bellard
                       || (mant & (1LL << 63)) == 0
2974 2c0262af bellard
#endif
2975 2c0262af bellard
                       ) {
2976 2c0262af bellard
                /* NaNs, infinity, denormal */
2977 2c0262af bellard
                fptag |= 2;
2978 2c0262af bellard
            }
2979 2c0262af bellard
        }
2980 2c0262af bellard
    }
2981 2c0262af bellard
    if (data32) {
2982 2c0262af bellard
        /* 32 bit */
2983 2c0262af bellard
        stl(ptr, env->fpuc);
2984 2c0262af bellard
        stl(ptr + 4, fpus);
2985 2c0262af bellard
        stl(ptr + 8, fptag);
2986 2edcdce3 bellard
        stl(ptr + 12, 0); /* fpip */
2987 2edcdce3 bellard
        stl(ptr + 16, 0); /* fpcs */
2988 2edcdce3 bellard
        stl(ptr + 20, 0); /* fpoo */
2989 2edcdce3 bellard
        stl(ptr + 24, 0); /* fpos */
2990 2c0262af bellard
    } else {
2991 2c0262af bellard
        /* 16 bit */
2992 2c0262af bellard
        stw(ptr, env->fpuc);
2993 2c0262af bellard
        stw(ptr + 2, fpus);
2994 2c0262af bellard
        stw(ptr + 4, fptag);
2995 2c0262af bellard
        stw(ptr + 6, 0);
2996 2c0262af bellard
        stw(ptr + 8, 0);
2997 2c0262af bellard
        stw(ptr + 10, 0);
2998 2c0262af bellard
        stw(ptr + 12, 0);
2999 2c0262af bellard
    }
3000 2c0262af bellard
}
3001 2c0262af bellard
3002 14ce26e7 bellard
void helper_fldenv(target_ulong ptr, int data32)
3003 2c0262af bellard
{
3004 2c0262af bellard
    int i, fpus, fptag;
3005 2c0262af bellard
3006 2c0262af bellard
    if (data32) {
3007 2c0262af bellard
        env->fpuc = lduw(ptr);
3008 2c0262af bellard
        fpus = lduw(ptr + 4);
3009 2c0262af bellard
        fptag = lduw(ptr + 8);
3010 2c0262af bellard
    }
3011 2c0262af bellard
    else {
3012 2c0262af bellard
        env->fpuc = lduw(ptr);
3013 2c0262af bellard
        fpus = lduw(ptr + 2);
3014 2c0262af bellard
        fptag = lduw(ptr + 4);
3015 2c0262af bellard
    }
3016 2c0262af bellard
    env->fpstt = (fpus >> 11) & 7;
3017 2c0262af bellard
    env->fpus = fpus & ~0x3800;
3018 2edcdce3 bellard
    for(i = 0;i < 8; i++) {
3019 2c0262af bellard
        env->fptags[i] = ((fptag & 3) == 3);
3020 2c0262af bellard
        fptag >>= 2;
3021 2c0262af bellard
    }
3022 2c0262af bellard
}
3023 2c0262af bellard
3024 14ce26e7 bellard
void helper_fsave(target_ulong ptr, int data32)
3025 2c0262af bellard
{
3026 2c0262af bellard
    CPU86_LDouble tmp;
3027 2c0262af bellard
    int i;
3028 2c0262af bellard
3029 2c0262af bellard
    helper_fstenv(ptr, data32);
3030 2c0262af bellard
3031 2c0262af bellard
    ptr += (14 << data32);
3032 2c0262af bellard
    for(i = 0;i < 8; i++) {
3033 2c0262af bellard
        tmp = ST(i);
3034 2c0262af bellard
        helper_fstt(tmp, ptr);
3035 2c0262af bellard
        ptr += 10;
3036 2c0262af bellard
    }
3037 2c0262af bellard
3038 2c0262af bellard
    /* fninit */
3039 2c0262af bellard
    env->fpus = 0;
3040 2c0262af bellard
    env->fpstt = 0;
3041 2c0262af bellard
    env->fpuc = 0x37f;
3042 2c0262af bellard
    env->fptags[0] = 1;
3043 2c0262af bellard
    env->fptags[1] = 1;
3044 2c0262af bellard
    env->fptags[2] = 1;
3045 2c0262af bellard
    env->fptags[3] = 1;
3046 2c0262af bellard
    env->fptags[4] = 1;
3047 2c0262af bellard
    env->fptags[5] = 1;
3048 2c0262af bellard
    env->fptags[6] = 1;
3049 2c0262af bellard
    env->fptags[7] = 1;
3050 2c0262af bellard
}
3051 2c0262af bellard
3052 14ce26e7 bellard
void helper_frstor(target_ulong ptr, int data32)
3053 2c0262af bellard
{
3054 2c0262af bellard
    CPU86_LDouble tmp;
3055 2c0262af bellard
    int i;
3056 2c0262af bellard
3057 2c0262af bellard
    helper_fldenv(ptr, data32);
3058 2c0262af bellard
    ptr += (14 << data32);
3059 2c0262af bellard
3060 2c0262af bellard
    for(i = 0;i < 8; i++) {
3061 2c0262af bellard
        tmp = helper_fldt(ptr);
3062 2c0262af bellard
        ST(i) = tmp;
3063 2c0262af bellard
        ptr += 10;
3064 2c0262af bellard
    }
3065 2c0262af bellard
}
3066 2c0262af bellard
3067 14ce26e7 bellard
void helper_fxsave(target_ulong ptr, int data64)
3068 14ce26e7 bellard
{
3069 14ce26e7 bellard
    int fpus, fptag, i, nb_xmm_regs;
3070 14ce26e7 bellard
    CPU86_LDouble tmp;
3071 14ce26e7 bellard
    target_ulong addr;
3072 14ce26e7 bellard
3073 14ce26e7 bellard
    fpus = (env->fpus & ~0x3800) | (env->fpstt & 0x7) << 11;
3074 14ce26e7 bellard
    fptag = 0;
3075 14ce26e7 bellard
    for(i = 0; i < 8; i++) {
3076 d3c61721 bellard
        fptag |= (env->fptags[i] << i);
3077 14ce26e7 bellard
    }
3078 14ce26e7 bellard
    stw(ptr, env->fpuc);
3079 14ce26e7 bellard
    stw(ptr + 2, fpus);
3080 d3c61721 bellard
    stw(ptr + 4, fptag ^ 0xff);
3081 14ce26e7 bellard
3082 14ce26e7 bellard
    addr = ptr + 0x20;
3083 14ce26e7 bellard
    for(i = 0;i < 8; i++) {
3084 14ce26e7 bellard
        tmp = ST(i);
3085 14ce26e7 bellard
        helper_fstt(tmp, addr);
3086 14ce26e7 bellard
        addr += 16;
3087 14ce26e7 bellard
    }
3088 14ce26e7 bellard
    
3089 14ce26e7 bellard
    if (env->cr[4] & CR4_OSFXSR_MASK) {
3090 a8ede8ba bellard
        /* XXX: finish it */
3091 664e0f19 bellard
        stl(ptr + 0x18, env->mxcsr); /* mxcsr */
3092 d3c61721 bellard
        stl(ptr + 0x1c, 0x0000ffff); /* mxcsr_mask */
3093 14ce26e7 bellard
        nb_xmm_regs = 8 << data64;
3094 14ce26e7 bellard
        addr = ptr + 0xa0;
3095 14ce26e7 bellard
        for(i = 0; i < nb_xmm_regs; i++) {
3096 a8ede8ba bellard
            stq(addr, env->xmm_regs[i].XMM_Q(0));
3097 a8ede8ba bellard
            stq(addr + 8, env->xmm_regs[i].XMM_Q(1));
3098 14ce26e7 bellard
            addr += 16;
3099 14ce26e7 bellard
        }
3100 14ce26e7 bellard
    }
3101 14ce26e7 bellard
}
3102 14ce26e7 bellard
3103 14ce26e7 bellard
void helper_fxrstor(target_ulong ptr, int data64)
3104 14ce26e7 bellard
{
3105 14ce26e7 bellard
    int i, fpus, fptag, nb_xmm_regs;
3106 14ce26e7 bellard
    CPU86_LDouble tmp;
3107 14ce26e7 bellard
    target_ulong addr;
3108 14ce26e7 bellard
3109 14ce26e7 bellard
    env->fpuc = lduw(ptr);
3110 14ce26e7 bellard
    fpus = lduw(ptr + 2);
3111 d3c61721 bellard
    fptag = lduw(ptr + 4);
3112 14ce26e7 bellard
    env->fpstt = (fpus >> 11) & 7;
3113 14ce26e7 bellard
    env->fpus = fpus & ~0x3800;
3114 14ce26e7 bellard
    fptag ^= 0xff;
3115 14ce26e7 bellard
    for(i = 0;i < 8; i++) {
3116 d3c61721 bellard
        env->fptags[i] = ((fptag >> i) & 1);
3117 14ce26e7 bellard
    }
3118 14ce26e7 bellard
3119 14ce26e7 bellard
    addr = ptr + 0x20;
3120 14ce26e7 bellard
    for(i = 0;i < 8; i++) {
3121 14ce26e7 bellard
        tmp = helper_fldt(addr);
3122 14ce26e7 bellard
        ST(i) = tmp;
3123 14ce26e7 bellard
        addr += 16;
3124 14ce26e7 bellard
    }
3125 14ce26e7 bellard
3126 14ce26e7 bellard
    if (env->cr[4] & CR4_OSFXSR_MASK) {
3127 31313213 bellard
        /* XXX: finish it */
3128 664e0f19 bellard
        env->mxcsr = ldl(ptr + 0x18);
3129 14ce26e7 bellard
        //ldl(ptr + 0x1c);
3130 14ce26e7 bellard
        nb_xmm_regs = 8 << data64;
3131 14ce26e7 bellard
        addr = ptr + 0xa0;
3132 14ce26e7 bellard
        for(i = 0; i < nb_xmm_regs; i++) {
3133 a8ede8ba bellard
            env->xmm_regs[i].XMM_Q(0) = ldq(addr);
3134 a8ede8ba bellard
            env->xmm_regs[i].XMM_Q(1) = ldq(addr + 8);
3135 14ce26e7 bellard
            addr += 16;
3136 14ce26e7 bellard
        }
3137 14ce26e7 bellard
    }
3138 14ce26e7 bellard
}
3139 1f1af9fd bellard
3140 1f1af9fd bellard
#ifndef USE_X86LDOUBLE
3141 1f1af9fd bellard
3142 1f1af9fd bellard
void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f)
3143 1f1af9fd bellard
{
3144 1f1af9fd bellard
    CPU86_LDoubleU temp;
3145 1f1af9fd bellard
    int e;
3146 1f1af9fd bellard
3147 1f1af9fd bellard
    temp.d = f;
3148 1f1af9fd bellard
    /* mantissa */
3149 1f1af9fd bellard
    *pmant = (MANTD(temp) << 11) | (1LL << 63);
3150 1f1af9fd bellard
    /* exponent + sign */
3151 1f1af9fd bellard
    e = EXPD(temp) - EXPBIAS + 16383;
3152 1f1af9fd bellard
    e |= SIGND(temp) >> 16;
3153 1f1af9fd bellard
    *pexp = e;
3154 1f1af9fd bellard
}
3155 1f1af9fd bellard
3156 1f1af9fd bellard
CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper)
3157 1f1af9fd bellard
{
3158 1f1af9fd bellard
    CPU86_LDoubleU temp;
3159 1f1af9fd bellard
    int e;
3160 1f1af9fd bellard
    uint64_t ll;
3161 1f1af9fd bellard
3162 1f1af9fd bellard
    /* XXX: handle overflow ? */
3163 1f1af9fd bellard
    e = (upper & 0x7fff) - 16383 + EXPBIAS; /* exponent */
3164 1f1af9fd bellard
    e |= (upper >> 4) & 0x800; /* sign */
3165 1f1af9fd bellard
    ll = (mant >> 11) & ((1LL << 52) - 1);
3166 1f1af9fd bellard
#ifdef __arm__
3167 1f1af9fd bellard
    temp.l.upper = (e << 20) | (ll >> 32);
3168 1f1af9fd bellard
    temp.l.lower = ll;
3169 1f1af9fd bellard
#else
3170 1f1af9fd bellard
    temp.ll = ll | ((uint64_t)e << 52);
3171 1f1af9fd bellard
#endif
3172 1f1af9fd bellard
    return temp.d;
3173 1f1af9fd bellard
}
3174 1f1af9fd bellard
3175 1f1af9fd bellard
#else
3176 1f1af9fd bellard
3177 1f1af9fd bellard
void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f)
3178 1f1af9fd bellard
{
3179 1f1af9fd bellard
    CPU86_LDoubleU temp;
3180 1f1af9fd bellard
3181 1f1af9fd bellard
    temp.d = f;
3182 1f1af9fd bellard
    *pmant = temp.l.lower;
3183 1f1af9fd bellard
    *pexp = temp.l.upper;
3184 1f1af9fd bellard
}
3185 1f1af9fd bellard
3186 1f1af9fd bellard
CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper)
3187 1f1af9fd bellard
{
3188 1f1af9fd bellard
    CPU86_LDoubleU temp;
3189 1f1af9fd bellard
3190 1f1af9fd bellard
    temp.l.upper = upper;
3191 1f1af9fd bellard
    temp.l.lower = mant;
3192 1f1af9fd bellard
    return temp.d;
3193 1f1af9fd bellard
}
3194 1f1af9fd bellard
#endif
3195 1f1af9fd bellard
3196 14ce26e7 bellard
#ifdef TARGET_X86_64
3197 14ce26e7 bellard
3198 14ce26e7 bellard
//#define DEBUG_MULDIV
3199 14ce26e7 bellard
3200 14ce26e7 bellard
static void add128(uint64_t *plow, uint64_t *phigh, uint64_t a, uint64_t b)
3201 14ce26e7 bellard
{
3202 14ce26e7 bellard
    *plow += a;
3203 14ce26e7 bellard
    /* carry test */
3204 14ce26e7 bellard
    if (*plow < a)
3205 14ce26e7 bellard
        (*phigh)++;
3206 14ce26e7 bellard
    *phigh += b;
3207 14ce26e7 bellard
}
3208 14ce26e7 bellard
3209 14ce26e7 bellard
static void neg128(uint64_t *plow, uint64_t *phigh)
3210 14ce26e7 bellard
{
3211 14ce26e7 bellard
    *plow = ~ *plow;
3212 14ce26e7 bellard
    *phigh = ~ *phigh;
3213 14ce26e7 bellard
    add128(plow, phigh, 1, 0);
3214 14ce26e7 bellard
}
3215 14ce26e7 bellard
3216 14ce26e7 bellard
static void mul64(uint64_t *plow, uint64_t *phigh, uint64_t a, uint64_t b)
3217 14ce26e7 bellard
{
3218 14ce26e7 bellard
    uint32_t a0, a1, b0, b1;
3219 14ce26e7 bellard
    uint64_t v;
3220 14ce26e7 bellard
3221 14ce26e7 bellard
    a0 = a;
3222 14ce26e7 bellard
    a1 = a >> 32;
3223 14ce26e7 bellard
3224 14ce26e7 bellard
    b0 = b;
3225 14ce26e7 bellard
    b1 = b >> 32;
3226 14ce26e7 bellard
    
3227 14ce26e7 bellard
    v = (uint64_t)a0 * (uint64_t)b0;
3228 14ce26e7 bellard
    *plow = v;
3229 14ce26e7 bellard
    *phigh = 0;
3230 14ce26e7 bellard
3231 14ce26e7 bellard
    v = (uint64_t)a0 * (uint64_t)b1;
3232 14ce26e7 bellard
    add128(plow, phigh, v << 32, v >> 32);
3233 14ce26e7 bellard
    
3234 14ce26e7 bellard
    v = (uint64_t)a1 * (uint64_t)b0;
3235 14ce26e7 bellard
    add128(plow, phigh, v << 32, v >> 32);
3236 14ce26e7 bellard
    
3237 14ce26e7 bellard
    v = (uint64_t)a1 * (uint64_t)b1;
3238 14ce26e7 bellard
    *phigh += v;
3239 14ce26e7 bellard
#ifdef DEBUG_MULDIV
3240 14ce26e7 bellard
    printf("mul: 0x%016llx * 0x%016llx = 0x%016llx%016llx\n",
3241 14ce26e7 bellard
           a, b, *phigh, *plow);
3242 14ce26e7 bellard
#endif
3243 14ce26e7 bellard
}
3244 14ce26e7 bellard
3245 14ce26e7 bellard
static void imul64(uint64_t *plow, uint64_t *phigh, int64_t a, int64_t b)
3246 14ce26e7 bellard
{
3247 14ce26e7 bellard
    int sa, sb;
3248 14ce26e7 bellard
    sa = (a < 0);
3249 14ce26e7 bellard
    if (sa)
3250 14ce26e7 bellard
        a = -a;
3251 14ce26e7 bellard
    sb = (b < 0);
3252 14ce26e7 bellard
    if (sb)
3253 14ce26e7 bellard
        b = -b;
3254 14ce26e7 bellard
    mul64(plow, phigh, a, b);
3255 14ce26e7 bellard
    if (sa ^ sb) {
3256 14ce26e7 bellard
        neg128(plow, phigh);
3257 14ce26e7 bellard
    }
3258 14ce26e7 bellard
}
3259 14ce26e7 bellard
3260 45bbbb46 bellard
/* return TRUE if overflow */
3261 45bbbb46 bellard
static int div64(uint64_t *plow, uint64_t *phigh, uint64_t b)
3262 14ce26e7 bellard
{
3263 14ce26e7 bellard
    uint64_t q, r, a1, a0;
3264 14ce26e7 bellard
    int i, qb;
3265 14ce26e7 bellard
3266 14ce26e7 bellard
    a0 = *plow;
3267 14ce26e7 bellard
    a1 = *phigh;
3268 14ce26e7 bellard
    if (a1 == 0) {
3269 14ce26e7 bellard
        q = a0 / b;
3270 14ce26e7 bellard
        r = a0 % b;
3271 14ce26e7 bellard
        *plow = q;
3272 14ce26e7 bellard
        *phigh = r;
3273 14ce26e7 bellard
    } else {
3274 45bbbb46 bellard
        if (a1 >= b)
3275 45bbbb46 bellard
            return 1;
3276 14ce26e7 bellard
        /* XXX: use a better algorithm */
3277 14ce26e7 bellard
        for(i = 0; i < 64; i++) {
3278 a8ede8ba bellard
            a1 = (a1 << 1) | (a0 >> 63);
3279 14ce26e7 bellard
            if (a1 >= b) {
3280 14ce26e7 bellard
                a1 -= b;
3281 14ce26e7 bellard
                qb = 1;
3282 14ce26e7 bellard
            } else {
3283 14ce26e7 bellard
                qb = 0;
3284 14ce26e7 bellard
            }
3285 14ce26e7 bellard
            a0 = (a0 << 1) | qb;
3286 14ce26e7 bellard
        }
3287 a8ede8ba bellard
#if defined(DEBUG_MULDIV)
3288 14ce26e7 bellard
        printf("div: 0x%016llx%016llx / 0x%016llx: q=0x%016llx r=0x%016llx\n",
3289 14ce26e7 bellard
               *phigh, *plow, b, a0, a1);
3290 14ce26e7 bellard
#endif
3291 14ce26e7 bellard
        *plow = a0;
3292 14ce26e7 bellard
        *phigh = a1;
3293 14ce26e7 bellard
    }
3294 45bbbb46 bellard
    return 0;
3295 14ce26e7 bellard
}
3296 14ce26e7 bellard
3297 45bbbb46 bellard
/* return TRUE if overflow */
3298 45bbbb46 bellard
static int idiv64(uint64_t *plow, uint64_t *phigh, int64_t b)
3299 14ce26e7 bellard
{
3300 14ce26e7 bellard
    int sa, sb;
3301 14ce26e7 bellard
    sa = ((int64_t)*phigh < 0);
3302 14ce26e7 bellard
    if (sa)
3303 14ce26e7 bellard
        neg128(plow, phigh);
3304 14ce26e7 bellard
    sb = (b < 0);
3305 14ce26e7 bellard
    if (sb)
3306 14ce26e7 bellard
        b = -b;
3307 45bbbb46 bellard
    if (div64(plow, phigh, b) != 0)
3308 45bbbb46 bellard
        return 1;
3309 45bbbb46 bellard
    if (sa ^ sb) {
3310 45bbbb46 bellard
        if (*plow > (1ULL << 63))
3311 45bbbb46 bellard
            return 1;
3312 14ce26e7 bellard
        *plow = - *plow;
3313 45bbbb46 bellard
    } else {
3314 45bbbb46 bellard
        if (*plow >= (1ULL << 63))
3315 45bbbb46 bellard
            return 1;
3316 45bbbb46 bellard
    }
3317 31313213 bellard
    if (sa)
3318 14ce26e7 bellard
        *phigh = - *phigh;
3319 45bbbb46 bellard
    return 0;
3320 14ce26e7 bellard
}
3321 14ce26e7 bellard
3322 14ce26e7 bellard
void helper_mulq_EAX_T0(void)
3323 14ce26e7 bellard
{
3324 14ce26e7 bellard
    uint64_t r0, r1;
3325 14ce26e7 bellard
3326 14ce26e7 bellard
    mul64(&r0, &r1, EAX, T0);
3327 14ce26e7 bellard
    EAX = r0;
3328 14ce26e7 bellard
    EDX = r1;
3329 14ce26e7 bellard
    CC_DST = r0;
3330 14ce26e7 bellard
    CC_SRC = r1;
3331 14ce26e7 bellard
}
3332 14ce26e7 bellard
3333 14ce26e7 bellard
void helper_imulq_EAX_T0(void)
3334 14ce26e7 bellard
{
3335 14ce26e7 bellard
    uint64_t r0, r1;
3336 14ce26e7 bellard
3337 14ce26e7 bellard
    imul64(&r0, &r1, EAX, T0);
3338 14ce26e7 bellard
    EAX = r0;
3339 14ce26e7 bellard
    EDX = r1;
3340 14ce26e7 bellard
    CC_DST = r0;
3341 a8ede8ba bellard
    CC_SRC = ((int64_t)r1 != ((int64_t)r0 >> 63));
3342 14ce26e7 bellard
}
3343 14ce26e7 bellard
3344 14ce26e7 bellard
void helper_imulq_T0_T1(void)
3345 14ce26e7 bellard
{
3346 14ce26e7 bellard
    uint64_t r0, r1;
3347 14ce26e7 bellard
3348 14ce26e7 bellard
    imul64(&r0, &r1, T0, T1);
3349 14ce26e7 bellard
    T0 = r0;
3350 14ce26e7 bellard
    CC_DST = r0;
3351 14ce26e7 bellard
    CC_SRC = ((int64_t)r1 != ((int64_t)r0 >> 63));
3352 14ce26e7 bellard
}
3353 14ce26e7 bellard
3354 14ce26e7 bellard
void helper_divq_EAX_T0(void)
3355 14ce26e7 bellard
{
3356 14ce26e7 bellard
    uint64_t r0, r1;
3357 14ce26e7 bellard
    if (T0 == 0) {
3358 14ce26e7 bellard
        raise_exception(EXCP00_DIVZ);
3359 14ce26e7 bellard
    }
3360 14ce26e7 bellard
    r0 = EAX;
3361 14ce26e7 bellard
    r1 = EDX;
3362 45bbbb46 bellard
    if (div64(&r0, &r1, T0))
3363 45bbbb46 bellard
        raise_exception(EXCP00_DIVZ);
3364 14ce26e7 bellard
    EAX = r0;
3365 14ce26e7 bellard
    EDX = r1;
3366 14ce26e7 bellard
}
3367 14ce26e7 bellard
3368 14ce26e7 bellard
void helper_idivq_EAX_T0(void)
3369 14ce26e7 bellard
{
3370 14ce26e7 bellard
    uint64_t r0, r1;
3371 14ce26e7 bellard
    if (T0 == 0) {
3372 14ce26e7 bellard
        raise_exception(EXCP00_DIVZ);
3373 14ce26e7 bellard
    }
3374 14ce26e7 bellard
    r0 = EAX;
3375 14ce26e7 bellard
    r1 = EDX;
3376 45bbbb46 bellard
    if (idiv64(&r0, &r1, T0))
3377 45bbbb46 bellard
        raise_exception(EXCP00_DIVZ);
3378 14ce26e7 bellard
    EAX = r0;
3379 14ce26e7 bellard
    EDX = r1;
3380 14ce26e7 bellard
}
3381 14ce26e7 bellard
3382 14ce26e7 bellard
#endif
3383 14ce26e7 bellard
3384 664e0f19 bellard
float approx_rsqrt(float a)
3385 664e0f19 bellard
{
3386 664e0f19 bellard
    return 1.0 / sqrt(a);
3387 664e0f19 bellard
}
3388 664e0f19 bellard
3389 664e0f19 bellard
float approx_rcp(float a)
3390 664e0f19 bellard
{
3391 664e0f19 bellard
    return 1.0 / a;
3392 664e0f19 bellard
}
3393 664e0f19 bellard
3394 7a0e1f41 bellard
void update_fp_status(void)
3395 4d6b6c0a bellard
{
3396 7a0e1f41 bellard
    int rnd_type;
3397 4d6b6c0a bellard
3398 7a0e1f41 bellard
    /* set rounding mode */
3399 7a0e1f41 bellard
    switch(env->fpuc & RC_MASK) {
3400 7a0e1f41 bellard
    default:
3401 7a0e1f41 bellard
    case RC_NEAR:
3402 7a0e1f41 bellard
        rnd_type = float_round_nearest_even;
3403 7a0e1f41 bellard
        break;
3404 7a0e1f41 bellard
    case RC_DOWN:
3405 7a0e1f41 bellard
        rnd_type = float_round_down;
3406 7a0e1f41 bellard
        break;
3407 7a0e1f41 bellard
    case RC_UP:
3408 7a0e1f41 bellard
        rnd_type = float_round_up;
3409 7a0e1f41 bellard
        break;
3410 7a0e1f41 bellard
    case RC_CHOP:
3411 7a0e1f41 bellard
        rnd_type = float_round_to_zero;
3412 7a0e1f41 bellard
        break;
3413 7a0e1f41 bellard
    }
3414 7a0e1f41 bellard
    set_float_rounding_mode(rnd_type, &env->fp_status);
3415 7a0e1f41 bellard
#ifdef FLOATX80
3416 7a0e1f41 bellard
    switch((env->fpuc >> 8) & 3) {
3417 7a0e1f41 bellard
    case 0:
3418 7a0e1f41 bellard
        rnd_type = 32;
3419 7a0e1f41 bellard
        break;
3420 7a0e1f41 bellard
    case 2:
3421 7a0e1f41 bellard
        rnd_type = 64;
3422 7a0e1f41 bellard
        break;
3423 7a0e1f41 bellard
    case 3:
3424 7a0e1f41 bellard
    default:
3425 7a0e1f41 bellard
        rnd_type = 80;
3426 7a0e1f41 bellard
        break;
3427 7a0e1f41 bellard
    }
3428 7a0e1f41 bellard
    set_floatx80_rounding_precision(rnd_type, &env->fp_status);
3429 4d6b6c0a bellard
#endif
3430 7a0e1f41 bellard
}
3431 664e0f19 bellard
3432 61382a50 bellard
#if !defined(CONFIG_USER_ONLY) 
3433 61382a50 bellard
3434 61382a50 bellard
#define MMUSUFFIX _mmu
3435 61382a50 bellard
#define GETPC() (__builtin_return_address(0))
3436 61382a50 bellard
3437 2c0262af bellard
#define SHIFT 0
3438 2c0262af bellard
#include "softmmu_template.h"
3439 2c0262af bellard
3440 2c0262af bellard
#define SHIFT 1
3441 2c0262af bellard
#include "softmmu_template.h"
3442 2c0262af bellard
3443 2c0262af bellard
#define SHIFT 2
3444 2c0262af bellard
#include "softmmu_template.h"
3445 2c0262af bellard
3446 2c0262af bellard
#define SHIFT 3
3447 2c0262af bellard
#include "softmmu_template.h"
3448 2c0262af bellard
3449 61382a50 bellard
#endif
3450 61382a50 bellard
3451 61382a50 bellard
/* try to fill the TLB and return an exception if error. If retaddr is
3452 61382a50 bellard
   NULL, it means that the function was called in C code (i.e. not
3453 61382a50 bellard
   from generated code or from helper.c) */
3454 61382a50 bellard
/* XXX: fix it to restore all registers */
3455 14ce26e7 bellard
void tlb_fill(target_ulong addr, int is_write, int is_user, void *retaddr)
3456 2c0262af bellard
{
3457 2c0262af bellard
    TranslationBlock *tb;
3458 2c0262af bellard
    int ret;
3459 2c0262af bellard
    unsigned long pc;
3460 61382a50 bellard
    CPUX86State *saved_env;
3461 61382a50 bellard
3462 61382a50 bellard
    /* XXX: hack to restore env in all cases, even if not called from
3463 61382a50 bellard
       generated code */
3464 61382a50 bellard
    saved_env = env;
3465 61382a50 bellard
    env = cpu_single_env;
3466 61382a50 bellard
3467 61382a50 bellard
    ret = cpu_x86_handle_mmu_fault(env, addr, is_write, is_user, 1);
3468 2c0262af bellard
    if (ret) {
3469 61382a50 bellard
        if (retaddr) {
3470 61382a50 bellard
            /* now we have a real cpu fault */
3471 61382a50 bellard
            pc = (unsigned long)retaddr;
3472 61382a50 bellard
            tb = tb_find_pc(pc);
3473 61382a50 bellard
            if (tb) {
3474 61382a50 bellard
                /* the PC is inside the translated code. It means that we have
3475 61382a50 bellard
                   a virtual CPU fault */
3476 58fe2f10 bellard
                cpu_restore_state(tb, env, pc, NULL);
3477 61382a50 bellard
            }
3478 2c0262af bellard
        }
3479 0d1a29f9 bellard
        if (retaddr)
3480 0d1a29f9 bellard
            raise_exception_err(EXCP0E_PAGE, env->error_code);
3481 0d1a29f9 bellard
        else
3482 0d1a29f9 bellard
            raise_exception_err_norestore(EXCP0E_PAGE, env->error_code);
3483 2c0262af bellard
    }
3484 61382a50 bellard
    env = saved_env;
3485 2c0262af bellard
}