Statistics
| Branch: | Revision:

root / target-alpha / cpu.h @ 4491e0f3

History | View | Annotate | Download (14.7 kB)

1 4c9649a9 j_mayer
/*
2 4c9649a9 j_mayer
 *  Alpha emulation cpu definitions for qemu.
3 5fafdf24 ths
 *
4 4c9649a9 j_mayer
 *  Copyright (c) 2007 Jocelyn Mayer
5 4c9649a9 j_mayer
 *
6 4c9649a9 j_mayer
 * This library is free software; you can redistribute it and/or
7 4c9649a9 j_mayer
 * modify it under the terms of the GNU Lesser General Public
8 4c9649a9 j_mayer
 * License as published by the Free Software Foundation; either
9 4c9649a9 j_mayer
 * version 2 of the License, or (at your option) any later version.
10 4c9649a9 j_mayer
 *
11 4c9649a9 j_mayer
 * This library is distributed in the hope that it will be useful,
12 4c9649a9 j_mayer
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 4c9649a9 j_mayer
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 4c9649a9 j_mayer
 * Lesser General Public License for more details.
15 4c9649a9 j_mayer
 *
16 4c9649a9 j_mayer
 * You should have received a copy of the GNU Lesser General Public
17 8167ee88 Blue Swirl
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 4c9649a9 j_mayer
 */
19 4c9649a9 j_mayer
20 4c9649a9 j_mayer
#if !defined (__CPU_ALPHA_H__)
21 4c9649a9 j_mayer
#define __CPU_ALPHA_H__
22 4c9649a9 j_mayer
23 4c9649a9 j_mayer
#include "config.h"
24 4c9649a9 j_mayer
25 4c9649a9 j_mayer
#define TARGET_LONG_BITS 64
26 4c9649a9 j_mayer
27 c2764719 pbrook
#define CPUState struct CPUAlphaState
28 c2764719 pbrook
29 4c9649a9 j_mayer
#include "cpu-defs.h"
30 4c9649a9 j_mayer
31 4c9649a9 j_mayer
#include <setjmp.h>
32 4c9649a9 j_mayer
33 4c9649a9 j_mayer
#include "softfloat.h"
34 4c9649a9 j_mayer
35 4c9649a9 j_mayer
#define TARGET_HAS_ICE 1
36 4c9649a9 j_mayer
37 f071b4d3 j_mayer
#define ELF_MACHINE     EM_ALPHA
38 4c9649a9 j_mayer
39 4c9649a9 j_mayer
#define ICACHE_LINE_SIZE 32
40 4c9649a9 j_mayer
#define DCACHE_LINE_SIZE 32
41 4c9649a9 j_mayer
42 b09d9d46 aurel32
#define TARGET_PAGE_BITS 13
43 4c9649a9 j_mayer
44 4c9649a9 j_mayer
#define VA_BITS 43
45 4c9649a9 j_mayer
46 4c9649a9 j_mayer
/* Alpha major type */
47 4c9649a9 j_mayer
enum {
48 4c9649a9 j_mayer
    ALPHA_EV3  = 1,
49 4c9649a9 j_mayer
    ALPHA_EV4  = 2,
50 4c9649a9 j_mayer
    ALPHA_SIM  = 3,
51 4c9649a9 j_mayer
    ALPHA_LCA  = 4,
52 4c9649a9 j_mayer
    ALPHA_EV5  = 5, /* 21164 */
53 4c9649a9 j_mayer
    ALPHA_EV45 = 6, /* 21064A */
54 4c9649a9 j_mayer
    ALPHA_EV56 = 7, /* 21164A */
55 4c9649a9 j_mayer
};
56 4c9649a9 j_mayer
57 4c9649a9 j_mayer
/* EV4 minor type */
58 4c9649a9 j_mayer
enum {
59 4c9649a9 j_mayer
    ALPHA_EV4_2 = 0,
60 4c9649a9 j_mayer
    ALPHA_EV4_3 = 1,
61 4c9649a9 j_mayer
};
62 4c9649a9 j_mayer
63 4c9649a9 j_mayer
/* LCA minor type */
64 4c9649a9 j_mayer
enum {
65 4c9649a9 j_mayer
    ALPHA_LCA_1 = 1, /* 21066 */
66 4c9649a9 j_mayer
    ALPHA_LCA_2 = 2, /* 20166 */
67 4c9649a9 j_mayer
    ALPHA_LCA_3 = 3, /* 21068 */
68 4c9649a9 j_mayer
    ALPHA_LCA_4 = 4, /* 21068 */
69 4c9649a9 j_mayer
    ALPHA_LCA_5 = 5, /* 21066A */
70 4c9649a9 j_mayer
    ALPHA_LCA_6 = 6, /* 21068A */
71 4c9649a9 j_mayer
};
72 4c9649a9 j_mayer
73 4c9649a9 j_mayer
/* EV5 minor type */
74 4c9649a9 j_mayer
enum {
75 4c9649a9 j_mayer
    ALPHA_EV5_1 = 1, /* Rev BA, CA */
76 4c9649a9 j_mayer
    ALPHA_EV5_2 = 2, /* Rev DA, EA */
77 4c9649a9 j_mayer
    ALPHA_EV5_3 = 3, /* Pass 3 */
78 4c9649a9 j_mayer
    ALPHA_EV5_4 = 4, /* Pass 3.2 */
79 4c9649a9 j_mayer
    ALPHA_EV5_5 = 5, /* Pass 4 */
80 4c9649a9 j_mayer
};
81 4c9649a9 j_mayer
82 4c9649a9 j_mayer
/* EV45 minor type */
83 4c9649a9 j_mayer
enum {
84 4c9649a9 j_mayer
    ALPHA_EV45_1 = 1, /* Pass 1 */
85 4c9649a9 j_mayer
    ALPHA_EV45_2 = 2, /* Pass 1.1 */
86 4c9649a9 j_mayer
    ALPHA_EV45_3 = 3, /* Pass 2 */
87 4c9649a9 j_mayer
};
88 4c9649a9 j_mayer
89 4c9649a9 j_mayer
/* EV56 minor type */
90 4c9649a9 j_mayer
enum {
91 4c9649a9 j_mayer
    ALPHA_EV56_1 = 1, /* Pass 1 */
92 4c9649a9 j_mayer
    ALPHA_EV56_2 = 2, /* Pass 2 */
93 4c9649a9 j_mayer
};
94 4c9649a9 j_mayer
95 4c9649a9 j_mayer
enum {
96 4c9649a9 j_mayer
    IMPLVER_2106x = 0, /* EV4, EV45 & LCA45 */
97 4c9649a9 j_mayer
    IMPLVER_21164 = 1, /* EV5, EV56 & PCA45 */
98 4c9649a9 j_mayer
    IMPLVER_21264 = 2, /* EV6, EV67 & EV68x */
99 4c9649a9 j_mayer
    IMPLVER_21364 = 3, /* EV7 & EV79 */
100 4c9649a9 j_mayer
};
101 4c9649a9 j_mayer
102 4c9649a9 j_mayer
enum {
103 4c9649a9 j_mayer
    AMASK_BWX      = 0x00000001,
104 4c9649a9 j_mayer
    AMASK_FIX      = 0x00000002,
105 4c9649a9 j_mayer
    AMASK_CIX      = 0x00000004,
106 4c9649a9 j_mayer
    AMASK_MVI      = 0x00000100,
107 4c9649a9 j_mayer
    AMASK_TRAP     = 0x00000200,
108 4c9649a9 j_mayer
    AMASK_PREFETCH = 0x00001000,
109 4c9649a9 j_mayer
};
110 4c9649a9 j_mayer
111 4c9649a9 j_mayer
enum {
112 4c9649a9 j_mayer
    VAX_ROUND_NORMAL = 0,
113 4c9649a9 j_mayer
    VAX_ROUND_CHOPPED,
114 4c9649a9 j_mayer
};
115 4c9649a9 j_mayer
116 4c9649a9 j_mayer
enum {
117 4c9649a9 j_mayer
    IEEE_ROUND_NORMAL = 0,
118 4c9649a9 j_mayer
    IEEE_ROUND_DYNAMIC,
119 4c9649a9 j_mayer
    IEEE_ROUND_PLUS,
120 4c9649a9 j_mayer
    IEEE_ROUND_MINUS,
121 4c9649a9 j_mayer
    IEEE_ROUND_CHOPPED,
122 4c9649a9 j_mayer
};
123 4c9649a9 j_mayer
124 4c9649a9 j_mayer
/* IEEE floating-point operations encoding */
125 4c9649a9 j_mayer
/* Trap mode */
126 4c9649a9 j_mayer
enum {
127 4c9649a9 j_mayer
    FP_TRAP_I   = 0x0,
128 4c9649a9 j_mayer
    FP_TRAP_U   = 0x1,
129 4c9649a9 j_mayer
    FP_TRAP_S  = 0x4,
130 4c9649a9 j_mayer
    FP_TRAP_SU  = 0x5,
131 4c9649a9 j_mayer
    FP_TRAP_SUI = 0x7,
132 4c9649a9 j_mayer
};
133 4c9649a9 j_mayer
134 4c9649a9 j_mayer
/* Rounding mode */
135 4c9649a9 j_mayer
enum {
136 4c9649a9 j_mayer
    FP_ROUND_CHOPPED = 0x0,
137 4c9649a9 j_mayer
    FP_ROUND_MINUS   = 0x1,
138 4c9649a9 j_mayer
    FP_ROUND_NORMAL  = 0x2,
139 4c9649a9 j_mayer
    FP_ROUND_DYNAMIC = 0x3,
140 4c9649a9 j_mayer
};
141 4c9649a9 j_mayer
142 ba0e276d Richard Henderson
/* FPCR bits */
143 ba0e276d Richard Henderson
#define FPCR_SUM                (1ULL << 63)
144 ba0e276d Richard Henderson
#define FPCR_INED                (1ULL << 62)
145 ba0e276d Richard Henderson
#define FPCR_UNFD                (1ULL << 61)
146 ba0e276d Richard Henderson
#define FPCR_UNDZ                (1ULL << 60)
147 ba0e276d Richard Henderson
#define FPCR_DYN_SHIFT                58
148 8443effb Richard Henderson
#define FPCR_DYN_CHOPPED        (0ULL << FPCR_DYN_SHIFT)
149 8443effb Richard Henderson
#define FPCR_DYN_MINUS                (1ULL << FPCR_DYN_SHIFT)
150 8443effb Richard Henderson
#define FPCR_DYN_NORMAL                (2ULL << FPCR_DYN_SHIFT)
151 8443effb Richard Henderson
#define FPCR_DYN_PLUS                (3ULL << FPCR_DYN_SHIFT)
152 ba0e276d Richard Henderson
#define FPCR_DYN_MASK                (3ULL << FPCR_DYN_SHIFT)
153 ba0e276d Richard Henderson
#define FPCR_IOV                (1ULL << 57)
154 ba0e276d Richard Henderson
#define FPCR_INE                (1ULL << 56)
155 ba0e276d Richard Henderson
#define FPCR_UNF                (1ULL << 55)
156 ba0e276d Richard Henderson
#define FPCR_OVF                (1ULL << 54)
157 ba0e276d Richard Henderson
#define FPCR_DZE                (1ULL << 53)
158 ba0e276d Richard Henderson
#define FPCR_INV                (1ULL << 52)
159 ba0e276d Richard Henderson
#define FPCR_OVFD                (1ULL << 51)
160 ba0e276d Richard Henderson
#define FPCR_DZED                (1ULL << 50)
161 ba0e276d Richard Henderson
#define FPCR_INVD                (1ULL << 49)
162 ba0e276d Richard Henderson
#define FPCR_DNZ                (1ULL << 48)
163 ba0e276d Richard Henderson
#define FPCR_DNOD                (1ULL << 47)
164 ba0e276d Richard Henderson
#define FPCR_STATUS_MASK        (FPCR_IOV | FPCR_INE | FPCR_UNF \
165 ba0e276d Richard Henderson
                                 | FPCR_OVF | FPCR_DZE | FPCR_INV)
166 ba0e276d Richard Henderson
167 ba0e276d Richard Henderson
/* The silly software trap enables implemented by the kernel emulation.
168 ba0e276d Richard Henderson
   These are more or less architecturally required, since the real hardware
169 ba0e276d Richard Henderson
   has read-as-zero bits in the FPCR when the features aren't implemented.
170 ba0e276d Richard Henderson
   For the purposes of QEMU, we pretend the FPCR can hold everything.  */
171 ba0e276d Richard Henderson
#define SWCR_TRAP_ENABLE_INV        (1ULL << 1)
172 ba0e276d Richard Henderson
#define SWCR_TRAP_ENABLE_DZE        (1ULL << 2)
173 ba0e276d Richard Henderson
#define SWCR_TRAP_ENABLE_OVF        (1ULL << 3)
174 ba0e276d Richard Henderson
#define SWCR_TRAP_ENABLE_UNF        (1ULL << 4)
175 ba0e276d Richard Henderson
#define SWCR_TRAP_ENABLE_INE        (1ULL << 5)
176 ba0e276d Richard Henderson
#define SWCR_TRAP_ENABLE_DNO        (1ULL << 6)
177 ba0e276d Richard Henderson
#define SWCR_TRAP_ENABLE_MASK        ((1ULL << 7) - (1ULL << 1))
178 ba0e276d Richard Henderson
179 ba0e276d Richard Henderson
#define SWCR_MAP_DMZ                (1ULL << 12)
180 ba0e276d Richard Henderson
#define SWCR_MAP_UMZ                (1ULL << 13)
181 ba0e276d Richard Henderson
#define SWCR_MAP_MASK                (SWCR_MAP_DMZ | SWCR_MAP_UMZ)
182 ba0e276d Richard Henderson
183 ba0e276d Richard Henderson
#define SWCR_STATUS_INV                (1ULL << 17)
184 ba0e276d Richard Henderson
#define SWCR_STATUS_DZE                (1ULL << 18)
185 ba0e276d Richard Henderson
#define SWCR_STATUS_OVF                (1ULL << 19)
186 ba0e276d Richard Henderson
#define SWCR_STATUS_UNF                (1ULL << 20)
187 ba0e276d Richard Henderson
#define SWCR_STATUS_INE                (1ULL << 21)
188 ba0e276d Richard Henderson
#define SWCR_STATUS_DNO                (1ULL << 22)
189 ba0e276d Richard Henderson
#define SWCR_STATUS_MASK        ((1ULL << 23) - (1ULL << 17))
190 ba0e276d Richard Henderson
191 ba0e276d Richard Henderson
#define SWCR_MASK  (SWCR_TRAP_ENABLE_MASK | SWCR_MAP_MASK | SWCR_STATUS_MASK)
192 ba0e276d Richard Henderson
193 4c9649a9 j_mayer
/* Internal processor registers */
194 4c9649a9 j_mayer
/* XXX: TOFIX: most of those registers are implementation dependant */
195 4c9649a9 j_mayer
enum {
196 dad081ee Richard Henderson
#if defined(CONFIG_USER_ONLY)
197 dad081ee Richard Henderson
    IPR_EXC_ADDR,
198 dad081ee Richard Henderson
    IPR_EXC_SUM,
199 dad081ee Richard Henderson
    IPR_EXC_MASK,
200 dad081ee Richard Henderson
#else
201 4c9649a9 j_mayer
    /* Ebox IPRs */
202 f8cc8534 aurel32
    IPR_CC           = 0xC0,            /* 21264 */
203 f8cc8534 aurel32
    IPR_CC_CTL       = 0xC1,            /* 21264 */
204 f8cc8534 aurel32
#define IPR_CC_CTL_ENA_SHIFT 32
205 f8cc8534 aurel32
#define IPR_CC_CTL_COUNTER_MASK 0xfffffff0UL
206 f8cc8534 aurel32
    IPR_VA           = 0xC2,            /* 21264 */
207 f8cc8534 aurel32
    IPR_VA_CTL       = 0xC4,            /* 21264 */
208 f8cc8534 aurel32
#define IPR_VA_CTL_VA_48_SHIFT 1
209 f8cc8534 aurel32
#define IPR_VA_CTL_VPTB_SHIFT 30
210 f8cc8534 aurel32
    IPR_VA_FORM      = 0xC3,            /* 21264 */
211 4c9649a9 j_mayer
    /* Ibox IPRs */
212 f8cc8534 aurel32
    IPR_ITB_TAG      = 0x00,            /* 21264 */
213 f8cc8534 aurel32
    IPR_ITB_PTE      = 0x01,            /* 21264 */
214 f8cc8534 aurel32
    IPR_ITB_IAP      = 0x02,
215 f8cc8534 aurel32
    IPR_ITB_IA       = 0x03,            /* 21264 */
216 2642cdb3 aurel32
    IPR_ITB_IS       = 0x04,            /* 21264 */
217 4c9649a9 j_mayer
    IPR_PMPC         = 0x05,
218 f8cc8534 aurel32
    IPR_EXC_ADDR     = 0x06,            /* 21264 */
219 f8cc8534 aurel32
    IPR_IVA_FORM     = 0x07,            /* 21264 */
220 f8cc8534 aurel32
    IPR_CM           = 0x09,            /* 21264 */
221 f8cc8534 aurel32
#define IPR_CM_SHIFT 3
222 f8cc8534 aurel32
#define IPR_CM_MASK (3ULL << IPR_CM_SHIFT)      /* 21264 */
223 f8cc8534 aurel32
    IPR_IER          = 0x0A,            /* 21264 */
224 f8cc8534 aurel32
#define IPR_IER_MASK 0x0000007fffffe000ULL
225 f8cc8534 aurel32
    IPR_IER_CM       = 0x0B,            /* 21264: = CM | IER */
226 f8cc8534 aurel32
    IPR_SIRR         = 0x0C,            /* 21264 */
227 f8cc8534 aurel32
#define IPR_SIRR_SHIFT 14
228 f8cc8534 aurel32
#define IPR_SIRR_MASK 0x7fff
229 f8cc8534 aurel32
    IPR_ISUM         = 0x0D,            /* 21264 */
230 f8cc8534 aurel32
    IPR_HW_INT_CLR   = 0x0E,            /* 21264 */
231 4c9649a9 j_mayer
    IPR_EXC_SUM      = 0x0F,
232 4c9649a9 j_mayer
    IPR_PAL_BASE     = 0x10,
233 4c9649a9 j_mayer
    IPR_I_CTL        = 0x11,
234 f8cc8534 aurel32
#define IPR_I_CTL_CHIP_ID_SHIFT 24      /* 21264 */
235 f8cc8534 aurel32
#define IPR_I_CTL_BIST_FAIL (1 << 23)   /* 21264 */
236 f8cc8534 aurel32
#define IPR_I_CTL_IC_EN_SHIFT 2         /* 21264 */
237 f8cc8534 aurel32
#define IPR_I_CTL_SDE1_SHIFT 7          /* 21264 */
238 f8cc8534 aurel32
#define IPR_I_CTL_HWE_SHIFT 12          /* 21264 */
239 f8cc8534 aurel32
#define IPR_I_CTL_VA_48_SHIFT 15        /* 21264 */
240 f8cc8534 aurel32
#define IPR_I_CTL_SPE_SHIFT 3           /* 21264 */
241 f8cc8534 aurel32
#define IPR_I_CTL_CALL_PAL_R23_SHIFT 20 /* 21264 */
242 f8cc8534 aurel32
    IPR_I_STAT       = 0x16,            /* 21264 */
243 f8cc8534 aurel32
    IPR_IC_FLUSH     = 0x13,            /* 21264 */
244 f8cc8534 aurel32
    IPR_IC_FLUSH_ASM = 0x12,            /* 21264 */
245 4c9649a9 j_mayer
    IPR_CLR_MAP      = 0x15,
246 4c9649a9 j_mayer
    IPR_SLEEP        = 0x17,
247 4c9649a9 j_mayer
    IPR_PCTX         = 0x40,
248 f8cc8534 aurel32
    IPR_PCTX_ASN       = 0x01,  /* field */
249 f8cc8534 aurel32
#define IPR_PCTX_ASN_SHIFT 39
250 f8cc8534 aurel32
    IPR_PCTX_ASTER     = 0x02,  /* field */
251 f8cc8534 aurel32
#define IPR_PCTX_ASTER_SHIFT 5
252 f8cc8534 aurel32
    IPR_PCTX_ASTRR     = 0x04,  /* field */
253 f8cc8534 aurel32
#define IPR_PCTX_ASTRR_SHIFT 9
254 f8cc8534 aurel32
    IPR_PCTX_PPCE      = 0x08,  /* field */
255 f8cc8534 aurel32
#define IPR_PCTX_PPCE_SHIFT 1
256 f8cc8534 aurel32
    IPR_PCTX_FPE       = 0x10,  /* field */
257 f8cc8534 aurel32
#define IPR_PCTX_FPE_SHIFT 2
258 f8cc8534 aurel32
    IPR_PCTX_ALL       = 0x5f,  /* all fields */
259 f8cc8534 aurel32
    IPR_PCTR_CTL     = 0x14,            /* 21264 */
260 4c9649a9 j_mayer
    /* Mbox IPRs */
261 f8cc8534 aurel32
    IPR_DTB_TAG0     = 0x20,            /* 21264 */
262 f8cc8534 aurel32
    IPR_DTB_TAG1     = 0xA0,            /* 21264 */
263 f8cc8534 aurel32
    IPR_DTB_PTE0     = 0x21,            /* 21264 */
264 f8cc8534 aurel32
    IPR_DTB_PTE1     = 0xA1,            /* 21264 */
265 4c9649a9 j_mayer
    IPR_DTB_ALTMODE  = 0xA6,
266 f8cc8534 aurel32
    IPR_DTB_ALTMODE0 = 0x26,            /* 21264 */
267 f8cc8534 aurel32
#define IPR_DTB_ALTMODE_MASK 3
268 4c9649a9 j_mayer
    IPR_DTB_IAP      = 0xA2,
269 f8cc8534 aurel32
    IPR_DTB_IA       = 0xA3,            /* 21264 */
270 4c9649a9 j_mayer
    IPR_DTB_IS0      = 0x24,
271 4c9649a9 j_mayer
    IPR_DTB_IS1      = 0xA4,
272 f8cc8534 aurel32
    IPR_DTB_ASN0     = 0x25,            /* 21264 */
273 f8cc8534 aurel32
    IPR_DTB_ASN1     = 0xA5,            /* 21264 */
274 f8cc8534 aurel32
#define IPR_DTB_ASN_SHIFT 56
275 f8cc8534 aurel32
    IPR_MM_STAT      = 0x27,            /* 21264 */
276 f8cc8534 aurel32
    IPR_M_CTL        = 0x28,            /* 21264 */
277 f8cc8534 aurel32
#define IPR_M_CTL_SPE_SHIFT 1
278 f8cc8534 aurel32
#define IPR_M_CTL_SPE_MASK 7
279 2642cdb3 aurel32
    IPR_DC_CTL       = 0x29,            /* 21264 */
280 f8cc8534 aurel32
    IPR_DC_STAT      = 0x2A,            /* 21264 */
281 4c9649a9 j_mayer
    /* Cbox IPRs */
282 4c9649a9 j_mayer
    IPR_C_DATA       = 0x2B,
283 4c9649a9 j_mayer
    IPR_C_SHIFT      = 0x2C,
284 4c9649a9 j_mayer
285 4c9649a9 j_mayer
    IPR_ASN,
286 4c9649a9 j_mayer
    IPR_ASTEN,
287 4c9649a9 j_mayer
    IPR_ASTSR,
288 4c9649a9 j_mayer
    IPR_DATFX,
289 4c9649a9 j_mayer
    IPR_ESP,
290 4c9649a9 j_mayer
    IPR_FEN,
291 4c9649a9 j_mayer
    IPR_IPIR,
292 4c9649a9 j_mayer
    IPR_IPL,
293 4c9649a9 j_mayer
    IPR_KSP,
294 4c9649a9 j_mayer
    IPR_MCES,
295 4c9649a9 j_mayer
    IPR_PERFMON,
296 4c9649a9 j_mayer
    IPR_PCBB,
297 4c9649a9 j_mayer
    IPR_PRBR,
298 4c9649a9 j_mayer
    IPR_PTBR,
299 4c9649a9 j_mayer
    IPR_SCBB,
300 4c9649a9 j_mayer
    IPR_SISR,
301 4c9649a9 j_mayer
    IPR_SSP,
302 4c9649a9 j_mayer
    IPR_SYSPTBR,
303 4c9649a9 j_mayer
    IPR_TBCHK,
304 4c9649a9 j_mayer
    IPR_TBIA,
305 4c9649a9 j_mayer
    IPR_TBIAP,
306 4c9649a9 j_mayer
    IPR_TBIS,
307 4c9649a9 j_mayer
    IPR_TBISD,
308 4c9649a9 j_mayer
    IPR_TBISI,
309 4c9649a9 j_mayer
    IPR_USP,
310 4c9649a9 j_mayer
    IPR_VIRBND,
311 4c9649a9 j_mayer
    IPR_VPTB,
312 4c9649a9 j_mayer
    IPR_WHAMI,
313 4c9649a9 j_mayer
    IPR_ALT_MODE,
314 dad081ee Richard Henderson
#endif
315 4c9649a9 j_mayer
    IPR_LAST,
316 4c9649a9 j_mayer
};
317 4c9649a9 j_mayer
318 4c9649a9 j_mayer
typedef struct CPUAlphaState CPUAlphaState;
319 4c9649a9 j_mayer
320 c227f099 Anthony Liguori
typedef struct pal_handler_t pal_handler_t;
321 c227f099 Anthony Liguori
struct pal_handler_t {
322 4c9649a9 j_mayer
    /* Reset */
323 4c9649a9 j_mayer
    void (*reset)(CPUAlphaState *env);
324 4c9649a9 j_mayer
    /* Uncorrectable hardware error */
325 4c9649a9 j_mayer
    void (*machine_check)(CPUAlphaState *env);
326 4c9649a9 j_mayer
    /* Arithmetic exception */
327 4c9649a9 j_mayer
    void (*arithmetic)(CPUAlphaState *env);
328 4c9649a9 j_mayer
    /* Interrupt / correctable hardware error */
329 4c9649a9 j_mayer
    void (*interrupt)(CPUAlphaState *env);
330 4c9649a9 j_mayer
    /* Data fault */
331 4c9649a9 j_mayer
    void (*dfault)(CPUAlphaState *env);
332 4c9649a9 j_mayer
    /* DTB miss pal */
333 4c9649a9 j_mayer
    void (*dtb_miss_pal)(CPUAlphaState *env);
334 4c9649a9 j_mayer
    /* DTB miss native */
335 4c9649a9 j_mayer
    void (*dtb_miss_native)(CPUAlphaState *env);
336 4c9649a9 j_mayer
    /* Unaligned access */
337 4c9649a9 j_mayer
    void (*unalign)(CPUAlphaState *env);
338 4c9649a9 j_mayer
    /* ITB miss */
339 4c9649a9 j_mayer
    void (*itb_miss)(CPUAlphaState *env);
340 4c9649a9 j_mayer
    /* Instruction stream access violation */
341 4c9649a9 j_mayer
    void (*itb_acv)(CPUAlphaState *env);
342 4c9649a9 j_mayer
    /* Reserved or privileged opcode */
343 4c9649a9 j_mayer
    void (*opcdec)(CPUAlphaState *env);
344 4c9649a9 j_mayer
    /* Floating point exception */
345 4c9649a9 j_mayer
    void (*fen)(CPUAlphaState *env);
346 4c9649a9 j_mayer
    /* Call pal instruction */
347 4c9649a9 j_mayer
    void (*call_pal)(CPUAlphaState *env, uint32_t palcode);
348 4c9649a9 j_mayer
};
349 4c9649a9 j_mayer
350 6ebbf390 j_mayer
#define NB_MMU_MODES 4
351 6ebbf390 j_mayer
352 4c9649a9 j_mayer
struct CPUAlphaState {
353 4c9649a9 j_mayer
    uint64_t ir[31];
354 8443effb Richard Henderson
    float64 fir[31];
355 4c9649a9 j_mayer
    uint64_t pc;
356 4c9649a9 j_mayer
    uint64_t lock;
357 4c9649a9 j_mayer
    uint32_t pcc[2];
358 4c9649a9 j_mayer
    uint64_t ipr[IPR_LAST];
359 4c9649a9 j_mayer
    uint64_t ps;
360 4c9649a9 j_mayer
    uint64_t unique;
361 8443effb Richard Henderson
    float_status fp_status;
362 8443effb Richard Henderson
    /* The following fields make up the FPCR, but in FP_STATUS format.  */
363 8443effb Richard Henderson
    uint8_t fpcr_exc_status;
364 8443effb Richard Henderson
    uint8_t fpcr_exc_mask;
365 8443effb Richard Henderson
    uint8_t fpcr_dyn_round;
366 8443effb Richard Henderson
    uint8_t fpcr_flush_to_zero;
367 8443effb Richard Henderson
    uint8_t fpcr_dnz;
368 8443effb Richard Henderson
    uint8_t fpcr_dnod;
369 8443effb Richard Henderson
    uint8_t fpcr_undz;
370 8443effb Richard Henderson
371 8443effb Richard Henderson
    /* Used for HW_LD / HW_ST */
372 8443effb Richard Henderson
    uint8_t saved_mode;
373 8443effb Richard Henderson
    /* For RC and RS */
374 8443effb Richard Henderson
    uint8_t intr_flag;
375 4c9649a9 j_mayer
376 bf9525e9 j_mayer
#if TARGET_LONG_BITS > HOST_LONG_BITS
377 bf9525e9 j_mayer
    /* temporary fixed-point registers
378 bf9525e9 j_mayer
     * used to emulate 64 bits target on 32 bits hosts
379 5fafdf24 ths
     */
380 04acd307 aurel32
    target_ulong t0, t1;
381 bf9525e9 j_mayer
#endif
382 4c9649a9 j_mayer
383 4c9649a9 j_mayer
    /* Those resources are used only in Qemu core */
384 4c9649a9 j_mayer
    CPU_COMMON
385 4c9649a9 j_mayer
386 4c9649a9 j_mayer
    uint32_t hflags;
387 4c9649a9 j_mayer
388 4c9649a9 j_mayer
    int error_code;
389 4c9649a9 j_mayer
390 4c9649a9 j_mayer
    uint32_t features;
391 4c9649a9 j_mayer
    uint32_t amask;
392 4c9649a9 j_mayer
    int implver;
393 c227f099 Anthony Liguori
    pal_handler_t *pal_handler;
394 4c9649a9 j_mayer
};
395 4c9649a9 j_mayer
396 9467d44c ths
#define cpu_init cpu_alpha_init
397 9467d44c ths
#define cpu_exec cpu_alpha_exec
398 9467d44c ths
#define cpu_gen_code cpu_alpha_gen_code
399 9467d44c ths
#define cpu_signal_handler cpu_alpha_signal_handler
400 9467d44c ths
401 6ebbf390 j_mayer
/* MMU modes definitions */
402 6ebbf390 j_mayer
#define MMU_MODE0_SUFFIX _kernel
403 6ebbf390 j_mayer
#define MMU_MODE1_SUFFIX _executive
404 6ebbf390 j_mayer
#define MMU_MODE2_SUFFIX _supervisor
405 6ebbf390 j_mayer
#define MMU_MODE3_SUFFIX _user
406 6ebbf390 j_mayer
#define MMU_USER_IDX 3
407 6ebbf390 j_mayer
static inline int cpu_mmu_index (CPUState *env)
408 6ebbf390 j_mayer
{
409 6ebbf390 j_mayer
    return (env->ps >> 3) & 3;
410 6ebbf390 j_mayer
}
411 6ebbf390 j_mayer
412 6e68e076 pbrook
#if defined(CONFIG_USER_ONLY)
413 6e68e076 pbrook
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
414 6e68e076 pbrook
{
415 f8ed7070 pbrook
    if (newsp)
416 6e68e076 pbrook
        env->ir[30] = newsp;
417 6e68e076 pbrook
    /* FIXME: Zero syscall return value.  */
418 6e68e076 pbrook
}
419 6e68e076 pbrook
#endif
420 6e68e076 pbrook
421 4c9649a9 j_mayer
#include "cpu-all.h"
422 622ed360 aliguori
#include "exec-all.h"
423 4c9649a9 j_mayer
424 4c9649a9 j_mayer
enum {
425 4c9649a9 j_mayer
    FEATURE_ASN    = 0x00000001,
426 4c9649a9 j_mayer
    FEATURE_SPS    = 0x00000002,
427 4c9649a9 j_mayer
    FEATURE_VIRBND = 0x00000004,
428 4c9649a9 j_mayer
    FEATURE_TBCHK  = 0x00000008,
429 4c9649a9 j_mayer
};
430 4c9649a9 j_mayer
431 4c9649a9 j_mayer
enum {
432 4c9649a9 j_mayer
    EXCP_RESET            = 0x0000,
433 4c9649a9 j_mayer
    EXCP_MCHK             = 0x0020,
434 4c9649a9 j_mayer
    EXCP_ARITH            = 0x0060,
435 4c9649a9 j_mayer
    EXCP_HW_INTERRUPT     = 0x00E0,
436 4c9649a9 j_mayer
    EXCP_DFAULT           = 0x01E0,
437 4c9649a9 j_mayer
    EXCP_DTB_MISS_PAL     = 0x09E0,
438 4c9649a9 j_mayer
    EXCP_ITB_MISS         = 0x03E0,
439 4c9649a9 j_mayer
    EXCP_ITB_ACV          = 0x07E0,
440 4c9649a9 j_mayer
    EXCP_DTB_MISS_NATIVE  = 0x08E0,
441 4c9649a9 j_mayer
    EXCP_UNALIGN          = 0x11E0,
442 4c9649a9 j_mayer
    EXCP_OPCDEC           = 0x13E0,
443 4c9649a9 j_mayer
    EXCP_FEN              = 0x17E0,
444 4c9649a9 j_mayer
    EXCP_CALL_PAL         = 0x2000,
445 4c9649a9 j_mayer
    EXCP_CALL_PALP        = 0x3000,
446 4c9649a9 j_mayer
    EXCP_CALL_PALE        = 0x4000,
447 4c9649a9 j_mayer
    /* Pseudo exception for console */
448 4c9649a9 j_mayer
    EXCP_CONSOLE_DISPATCH = 0x4001,
449 4c9649a9 j_mayer
    EXCP_CONSOLE_FIXUP    = 0x4002,
450 4c9649a9 j_mayer
};
451 4c9649a9 j_mayer
452 4c9649a9 j_mayer
/* Arithmetic exception */
453 866be65d Richard Henderson
#define EXC_M_IOV       (1<<16)         /* Integer Overflow */
454 866be65d Richard Henderson
#define EXC_M_INE       (1<<15)         /* Inexact result */
455 866be65d Richard Henderson
#define EXC_M_UNF       (1<<14)         /* Underflow */
456 866be65d Richard Henderson
#define EXC_M_FOV       (1<<13)         /* Overflow */
457 866be65d Richard Henderson
#define EXC_M_DZE       (1<<12)         /* Division by zero */
458 866be65d Richard Henderson
#define EXC_M_INV       (1<<11)         /* Invalid operation */
459 866be65d Richard Henderson
#define EXC_M_SWC       (1<<10)         /* Software completion */
460 4c9649a9 j_mayer
461 4c9649a9 j_mayer
enum {
462 4c9649a9 j_mayer
    IR_V0   = 0,
463 4c9649a9 j_mayer
    IR_T0   = 1,
464 4c9649a9 j_mayer
    IR_T1   = 2,
465 4c9649a9 j_mayer
    IR_T2   = 3,
466 4c9649a9 j_mayer
    IR_T3   = 4,
467 4c9649a9 j_mayer
    IR_T4   = 5,
468 4c9649a9 j_mayer
    IR_T5   = 6,
469 4c9649a9 j_mayer
    IR_T6   = 7,
470 4c9649a9 j_mayer
    IR_T7   = 8,
471 4c9649a9 j_mayer
    IR_S0   = 9,
472 4c9649a9 j_mayer
    IR_S1   = 10,
473 4c9649a9 j_mayer
    IR_S2   = 11,
474 4c9649a9 j_mayer
    IR_S3   = 12,
475 4c9649a9 j_mayer
    IR_S4   = 13,
476 4c9649a9 j_mayer
    IR_S5   = 14,
477 4c9649a9 j_mayer
    IR_S6   = 15,
478 4c9649a9 j_mayer
#define IR_FP IR_S6
479 4c9649a9 j_mayer
    IR_A0   = 16,
480 4c9649a9 j_mayer
    IR_A1   = 17,
481 4c9649a9 j_mayer
    IR_A2   = 18,
482 4c9649a9 j_mayer
    IR_A3   = 19,
483 4c9649a9 j_mayer
    IR_A4   = 20,
484 4c9649a9 j_mayer
    IR_A5   = 21,
485 4c9649a9 j_mayer
    IR_T8   = 22,
486 4c9649a9 j_mayer
    IR_T9   = 23,
487 4c9649a9 j_mayer
    IR_T10  = 24,
488 4c9649a9 j_mayer
    IR_T11  = 25,
489 4c9649a9 j_mayer
    IR_RA   = 26,
490 4c9649a9 j_mayer
    IR_T12  = 27,
491 4c9649a9 j_mayer
#define IR_PV IR_T12
492 4c9649a9 j_mayer
    IR_AT   = 28,
493 4c9649a9 j_mayer
    IR_GP   = 29,
494 4c9649a9 j_mayer
    IR_SP   = 30,
495 4c9649a9 j_mayer
    IR_ZERO = 31,
496 4c9649a9 j_mayer
};
497 4c9649a9 j_mayer
498 aaed909a bellard
CPUAlphaState * cpu_alpha_init (const char *cpu_model);
499 e96efcfc j_mayer
int cpu_alpha_exec(CPUAlphaState *s);
500 e96efcfc j_mayer
/* you can call this signal handler from your SIGBUS and SIGSEGV
501 e96efcfc j_mayer
   signal handlers to inform the virtual CPU of exceptions. non zero
502 e96efcfc j_mayer
   is returned if the signal was handled by the virtual CPU.  */
503 5fafdf24 ths
int cpu_alpha_signal_handler(int host_signum, void *pinfo,
504 e96efcfc j_mayer
                             void *puc);
505 95870356 aurel32
int cpu_alpha_handle_mmu_fault (CPUState *env, uint64_t address, int rw,
506 95870356 aurel32
                                int mmu_idx, int is_softmmu);
507 0b5c1ce8 Nathan Froyd
#define cpu_handle_mmu_fault cpu_alpha_handle_mmu_fault
508 95870356 aurel32
void do_interrupt (CPUState *env);
509 95870356 aurel32
510 ba0e276d Richard Henderson
uint64_t cpu_alpha_load_fpcr (CPUState *env);
511 ba0e276d Richard Henderson
void cpu_alpha_store_fpcr (CPUState *env, uint64_t val);
512 4c9649a9 j_mayer
int cpu_alpha_mfpr (CPUState *env, int iprn, uint64_t *valp);
513 4c9649a9 j_mayer
int cpu_alpha_mtpr (CPUState *env, int iprn, uint64_t val, uint64_t *oldvalp);
514 7c9bde45 aurel32
#if !defined (CONFIG_USER_ONLY)
515 6049f4f8 Richard Henderson
void pal_init (CPUState *env);
516 7c9bde45 aurel32
void call_pal (CPUState *env);
517 7c9bde45 aurel32
#endif
518 4c9649a9 j_mayer
519 622ed360 aliguori
static inline void cpu_pc_from_tb(CPUState *env, TranslationBlock *tb)
520 622ed360 aliguori
{
521 622ed360 aliguori
    env->pc = tb->pc;
522 622ed360 aliguori
}
523 2e70f6ef pbrook
524 6b917547 aliguori
static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
525 6b917547 aliguori
                                        target_ulong *cs_base, int *flags)
526 6b917547 aliguori
{
527 6b917547 aliguori
    *pc = env->pc;
528 6b917547 aliguori
    *cs_base = 0;
529 6b917547 aliguori
    *flags = env->ps;
530 6b917547 aliguori
}
531 6b917547 aliguori
532 4c9649a9 j_mayer
#endif /* !defined (__CPU_ALPHA_H__) */