Statistics
| Branch: | Revision:

root / hw / versatile_pci.c @ 452efba6

History | View | Annotate | Download (4.5 kB)

1 5fafdf24 ths
/*
2 502a5395 pbrook
 * ARM Versatile/PB PCI host controller
3 502a5395 pbrook
 *
4 0027b06d Paul Brook
 * Copyright (c) 2006-2009 CodeSourcery.
5 502a5395 pbrook
 * Written by Paul Brook
6 502a5395 pbrook
 *
7 502a5395 pbrook
 * This code is licenced under the LGPL.
8 502a5395 pbrook
 */
9 502a5395 pbrook
10 0027b06d Paul Brook
#include "sysbus.h"
11 87ecb68b pbrook
#include "pci.h"
12 b6243d99 Isaku Yamahata
#include "pci_host.h"
13 0027b06d Paul Brook
14 0027b06d Paul Brook
typedef struct {
15 0027b06d Paul Brook
    SysBusDevice busdev;
16 0027b06d Paul Brook
    qemu_irq irq[4];
17 0027b06d Paul Brook
    int realview;
18 0027b06d Paul Brook
    int mem_config;
19 0027b06d Paul Brook
} PCIVPBState;
20 502a5395 pbrook
21 c227f099 Anthony Liguori
static inline uint32_t vpb_pci_config_addr(target_phys_addr_t addr)
22 502a5395 pbrook
{
23 80b3ada7 pbrook
    return addr & 0xffffff;
24 502a5395 pbrook
}
25 502a5395 pbrook
26 c227f099 Anthony Liguori
static void pci_vpb_config_writeb (void *opaque, target_phys_addr_t addr,
27 502a5395 pbrook
                                   uint32_t val)
28 502a5395 pbrook
{
29 502a5395 pbrook
    pci_data_write(opaque, vpb_pci_config_addr (addr), val, 1);
30 502a5395 pbrook
}
31 502a5395 pbrook
32 c227f099 Anthony Liguori
static void pci_vpb_config_writew (void *opaque, target_phys_addr_t addr,
33 502a5395 pbrook
                                   uint32_t val)
34 502a5395 pbrook
{
35 502a5395 pbrook
#ifdef TARGET_WORDS_BIGENDIAN
36 502a5395 pbrook
    val = bswap16(val);
37 502a5395 pbrook
#endif
38 502a5395 pbrook
    pci_data_write(opaque, vpb_pci_config_addr (addr), val, 2);
39 502a5395 pbrook
}
40 502a5395 pbrook
41 c227f099 Anthony Liguori
static void pci_vpb_config_writel (void *opaque, target_phys_addr_t addr,
42 502a5395 pbrook
                                   uint32_t val)
43 502a5395 pbrook
{
44 502a5395 pbrook
#ifdef TARGET_WORDS_BIGENDIAN
45 502a5395 pbrook
    val = bswap32(val);
46 502a5395 pbrook
#endif
47 502a5395 pbrook
    pci_data_write(opaque, vpb_pci_config_addr (addr), val, 4);
48 502a5395 pbrook
}
49 502a5395 pbrook
50 c227f099 Anthony Liguori
static uint32_t pci_vpb_config_readb (void *opaque, target_phys_addr_t addr)
51 502a5395 pbrook
{
52 502a5395 pbrook
    uint32_t val;
53 502a5395 pbrook
    val = pci_data_read(opaque, vpb_pci_config_addr (addr), 1);
54 502a5395 pbrook
    return val;
55 502a5395 pbrook
}
56 502a5395 pbrook
57 c227f099 Anthony Liguori
static uint32_t pci_vpb_config_readw (void *opaque, target_phys_addr_t addr)
58 502a5395 pbrook
{
59 502a5395 pbrook
    uint32_t val;
60 502a5395 pbrook
    val = pci_data_read(opaque, vpb_pci_config_addr (addr), 2);
61 502a5395 pbrook
#ifdef TARGET_WORDS_BIGENDIAN
62 502a5395 pbrook
    val = bswap16(val);
63 502a5395 pbrook
#endif
64 502a5395 pbrook
    return val;
65 502a5395 pbrook
}
66 502a5395 pbrook
67 c227f099 Anthony Liguori
static uint32_t pci_vpb_config_readl (void *opaque, target_phys_addr_t addr)
68 502a5395 pbrook
{
69 502a5395 pbrook
    uint32_t val;
70 502a5395 pbrook
    val = pci_data_read(opaque, vpb_pci_config_addr (addr), 4);
71 502a5395 pbrook
#ifdef TARGET_WORDS_BIGENDIAN
72 502a5395 pbrook
    val = bswap32(val);
73 502a5395 pbrook
#endif
74 502a5395 pbrook
    return val;
75 502a5395 pbrook
}
76 502a5395 pbrook
77 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const pci_vpb_config_write[] = {
78 502a5395 pbrook
    &pci_vpb_config_writeb,
79 502a5395 pbrook
    &pci_vpb_config_writew,
80 502a5395 pbrook
    &pci_vpb_config_writel,
81 502a5395 pbrook
};
82 502a5395 pbrook
83 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const pci_vpb_config_read[] = {
84 502a5395 pbrook
    &pci_vpb_config_readb,
85 502a5395 pbrook
    &pci_vpb_config_readw,
86 502a5395 pbrook
    &pci_vpb_config_readl,
87 502a5395 pbrook
};
88 502a5395 pbrook
89 d2b59317 pbrook
static int pci_vpb_map_irq(PCIDevice *d, int irq_num)
90 d2b59317 pbrook
{
91 d2b59317 pbrook
    return irq_num;
92 d2b59317 pbrook
}
93 d2b59317 pbrook
94 5d4e84c8 Juan Quintela
static void pci_vpb_set_irq(void *opaque, int irq_num, int level)
95 502a5395 pbrook
{
96 5d4e84c8 Juan Quintela
    qemu_irq *pic = opaque;
97 5d4e84c8 Juan Quintela
98 97aff481 Paul Brook
    qemu_set_irq(pic[irq_num], level);
99 502a5395 pbrook
}
100 502a5395 pbrook
101 c227f099 Anthony Liguori
static void pci_vpb_map(SysBusDevice *dev, target_phys_addr_t base)
102 502a5395 pbrook
{
103 0027b06d Paul Brook
    PCIVPBState *s = (PCIVPBState *)dev;
104 0027b06d Paul Brook
    /* Selfconfig area.  */
105 0027b06d Paul Brook
    cpu_register_physical_memory(base + 0x01000000, 0x1000000, s->mem_config);
106 0027b06d Paul Brook
    /* Normal config area.  */
107 0027b06d Paul Brook
    cpu_register_physical_memory(base + 0x02000000, 0x1000000, s->mem_config);
108 0027b06d Paul Brook
109 0027b06d Paul Brook
    if (s->realview) {
110 0027b06d Paul Brook
        /* IO memory area.  */
111 0027b06d Paul Brook
        isa_mmio_init(base + 0x03000000, 0x00100000);
112 0027b06d Paul Brook
    }
113 0027b06d Paul Brook
}
114 0027b06d Paul Brook
115 81a322d4 Gerd Hoffmann
static int pci_vpb_init(SysBusDevice *dev)
116 0027b06d Paul Brook
{
117 0027b06d Paul Brook
    PCIVPBState *s = FROM_SYSBUS(PCIVPBState, dev);
118 0027b06d Paul Brook
    PCIBus *bus;
119 97aff481 Paul Brook
    int i;
120 e69954b9 pbrook
121 97aff481 Paul Brook
    for (i = 0; i < 4; i++) {
122 0027b06d Paul Brook
        sysbus_init_irq(dev, &s->irq[i]);
123 e69954b9 pbrook
    }
124 02e2da45 Paul Brook
    bus = pci_register_bus(&dev->qdev, "pci",
125 02e2da45 Paul Brook
                           pci_vpb_set_irq, pci_vpb_map_irq, s->irq,
126 0027b06d Paul Brook
                           11 << 3, 4);
127 0027b06d Paul Brook
128 502a5395 pbrook
    /* ??? Register memory space.  */
129 502a5395 pbrook
130 1eed09cb Avi Kivity
    s->mem_config = cpu_register_io_memory(pci_vpb_config_read,
131 0027b06d Paul Brook
                                           pci_vpb_config_write, bus);
132 0027b06d Paul Brook
    sysbus_init_mmio_cb(dev, 0x04000000, pci_vpb_map);
133 e69954b9 pbrook
134 0027b06d Paul Brook
    pci_create_simple(bus, -1, "versatile_pci_host");
135 81a322d4 Gerd Hoffmann
    return 0;
136 0027b06d Paul Brook
}
137 e69954b9 pbrook
138 81a322d4 Gerd Hoffmann
static int pci_realview_init(SysBusDevice *dev)
139 0027b06d Paul Brook
{
140 0027b06d Paul Brook
    PCIVPBState *s = FROM_SYSBUS(PCIVPBState, dev);
141 0027b06d Paul Brook
    s->realview = 1;
142 81a322d4 Gerd Hoffmann
    return pci_vpb_init(dev);
143 0027b06d Paul Brook
}
144 502a5395 pbrook
145 81a322d4 Gerd Hoffmann
static int versatile_pci_host_init(PCIDevice *d)
146 0027b06d Paul Brook
{
147 deb54399 aliguori
    pci_config_set_vendor_id(d->config, PCI_VENDOR_ID_XILINX);
148 e69954b9 pbrook
    /* Both boards have the same device ID.  Oh well.  */
149 a770dc7e aliguori
    pci_config_set_device_id(d->config, PCI_DEVICE_ID_XILINX_XC2VP30);
150 502a5395 pbrook
    d->config[0x04] = 0x00;
151 502a5395 pbrook
    d->config[0x05] = 0x00;
152 502a5395 pbrook
    d->config[0x06] = 0x20;
153 502a5395 pbrook
    d->config[0x07] = 0x02;
154 502a5395 pbrook
    d->config[0x08] = 0x00; // revision
155 502a5395 pbrook
    d->config[0x09] = 0x00; // programming i/f
156 173a543b blueswir1
    pci_config_set_class(d->config, PCI_CLASS_PROCESSOR_CO);
157 502a5395 pbrook
    d->config[0x0D] = 0x10; // latency_timer
158 81a322d4 Gerd Hoffmann
    return 0;
159 0027b06d Paul Brook
}
160 502a5395 pbrook
161 0aab0d3a Gerd Hoffmann
static PCIDeviceInfo versatile_pci_host_info = {
162 0aab0d3a Gerd Hoffmann
    .qdev.name = "versatile_pci_host",
163 0aab0d3a Gerd Hoffmann
    .qdev.size = sizeof(PCIDevice),
164 0aab0d3a Gerd Hoffmann
    .init      = versatile_pci_host_init,
165 0aab0d3a Gerd Hoffmann
};
166 0aab0d3a Gerd Hoffmann
167 0027b06d Paul Brook
static void versatile_pci_register_devices(void)
168 0027b06d Paul Brook
{
169 0027b06d Paul Brook
    sysbus_register_dev("versatile_pci", sizeof(PCIVPBState), pci_vpb_init);
170 0027b06d Paul Brook
    sysbus_register_dev("realview_pci", sizeof(PCIVPBState),
171 0027b06d Paul Brook
                        pci_realview_init);
172 0aab0d3a Gerd Hoffmann
    pci_qdev_register(&versatile_pci_host_info);
173 502a5395 pbrook
}
174 0027b06d Paul Brook
175 0027b06d Paul Brook
device_init(versatile_pci_register_devices)