Statistics
| Branch: | Revision:

root / hw / cirrus_vga.c @ 47e699dc

History | View | Annotate | Download (97.4 kB)

1 e6e5ad80 bellard
/*
2 aeb3c85f bellard
 * QEMU Cirrus CLGD 54xx VGA Emulator.
3 5fafdf24 ths
 *
4 e6e5ad80 bellard
 * Copyright (c) 2004 Fabrice Bellard
5 aeb3c85f bellard
 * Copyright (c) 2004 Makoto Suzuki (suzu)
6 5fafdf24 ths
 *
7 e6e5ad80 bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 e6e5ad80 bellard
 * of this software and associated documentation files (the "Software"), to deal
9 e6e5ad80 bellard
 * in the Software without restriction, including without limitation the rights
10 e6e5ad80 bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 e6e5ad80 bellard
 * copies of the Software, and to permit persons to whom the Software is
12 e6e5ad80 bellard
 * furnished to do so, subject to the following conditions:
13 e6e5ad80 bellard
 *
14 e6e5ad80 bellard
 * The above copyright notice and this permission notice shall be included in
15 e6e5ad80 bellard
 * all copies or substantial portions of the Software.
16 e6e5ad80 bellard
 *
17 e6e5ad80 bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 e6e5ad80 bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 e6e5ad80 bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 e6e5ad80 bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 e6e5ad80 bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 e6e5ad80 bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 e6e5ad80 bellard
 * THE SOFTWARE.
24 e6e5ad80 bellard
 */
25 aeb3c85f bellard
/*
26 aeb3c85f bellard
 * Reference: Finn Thogersons' VGADOC4b
27 aeb3c85f bellard
 *   available at http://home.worldonline.dk/~finth/
28 aeb3c85f bellard
 */
29 87ecb68b pbrook
#include "hw.h"
30 87ecb68b pbrook
#include "pc.h"
31 87ecb68b pbrook
#include "pci.h"
32 87ecb68b pbrook
#include "console.h"
33 e6e5ad80 bellard
#include "vga_int.h"
34 e6e5ad80 bellard
35 a5082316 bellard
/*
36 a5082316 bellard
 * TODO:
37 ad81218e bellard
 *    - destination write mask support not complete (bits 5..7)
38 a5082316 bellard
 *    - optimize linear mappings
39 a5082316 bellard
 *    - optimize bitblt functions
40 a5082316 bellard
 */
41 a5082316 bellard
42 e36f36e1 bellard
//#define DEBUG_CIRRUS
43 a21ae81d bellard
//#define DEBUG_BITBLT
44 e36f36e1 bellard
45 e6e5ad80 bellard
/***************************************
46 e6e5ad80 bellard
 *
47 e6e5ad80 bellard
 *  definitions
48 e6e5ad80 bellard
 *
49 e6e5ad80 bellard
 ***************************************/
50 e6e5ad80 bellard
51 e6e5ad80 bellard
#define qemu_MIN(a,b) ((a) < (b) ? (a) : (b))
52 e6e5ad80 bellard
53 e6e5ad80 bellard
// ID
54 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5422  (0x23<<2)
55 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5426  (0x24<<2)
56 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5424  (0x25<<2)
57 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5428  (0x26<<2)
58 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5430  (0x28<<2)
59 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5434  (0x2A<<2)
60 a21ae81d bellard
#define CIRRUS_ID_CLGD5436  (0x2B<<2)
61 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5446  (0x2E<<2)
62 e6e5ad80 bellard
63 e6e5ad80 bellard
// sequencer 0x07
64 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_VGA            0x00
65 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_SVGA           0x01
66 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_MASK           0x0e
67 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_8              0x00
68 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_16_DOUBLEVCLK  0x02
69 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_24             0x04
70 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_16             0x06
71 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_32             0x08
72 e6e5ad80 bellard
#define CIRRUS_SR7_ISAADDR_MASK       0xe0
73 e6e5ad80 bellard
74 e6e5ad80 bellard
// sequencer 0x0f
75 e6e5ad80 bellard
#define CIRRUS_MEMSIZE_512k        0x08
76 e6e5ad80 bellard
#define CIRRUS_MEMSIZE_1M          0x10
77 e6e5ad80 bellard
#define CIRRUS_MEMSIZE_2M          0x18
78 e6e5ad80 bellard
#define CIRRUS_MEMFLAGS_BANKSWITCH 0x80        // bank switching is enabled.
79 e6e5ad80 bellard
80 e6e5ad80 bellard
// sequencer 0x12
81 e6e5ad80 bellard
#define CIRRUS_CURSOR_SHOW         0x01
82 e6e5ad80 bellard
#define CIRRUS_CURSOR_HIDDENPEL    0x02
83 e6e5ad80 bellard
#define CIRRUS_CURSOR_LARGE        0x04        // 64x64 if set, 32x32 if clear
84 e6e5ad80 bellard
85 e6e5ad80 bellard
// sequencer 0x17
86 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_VLBFAST   0x10
87 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_PCI       0x20
88 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_VLBSLOW   0x30
89 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_ISA       0x38
90 e6e5ad80 bellard
#define CIRRUS_MMIO_ENABLE       0x04
91 e6e5ad80 bellard
#define CIRRUS_MMIO_USE_PCIADDR  0x40        // 0xb8000 if cleared.
92 e6e5ad80 bellard
#define CIRRUS_MEMSIZEEXT_DOUBLE 0x80
93 e6e5ad80 bellard
94 e6e5ad80 bellard
// control 0x0b
95 e6e5ad80 bellard
#define CIRRUS_BANKING_DUAL             0x01
96 e6e5ad80 bellard
#define CIRRUS_BANKING_GRANULARITY_16K  0x20        // set:16k, clear:4k
97 e6e5ad80 bellard
98 e6e5ad80 bellard
// control 0x30
99 e6e5ad80 bellard
#define CIRRUS_BLTMODE_BACKWARDS        0x01
100 e6e5ad80 bellard
#define CIRRUS_BLTMODE_MEMSYSDEST       0x02
101 e6e5ad80 bellard
#define CIRRUS_BLTMODE_MEMSYSSRC        0x04
102 e6e5ad80 bellard
#define CIRRUS_BLTMODE_TRANSPARENTCOMP  0x08
103 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PATTERNCOPY      0x40
104 e6e5ad80 bellard
#define CIRRUS_BLTMODE_COLOREXPAND      0x80
105 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTHMASK   0x30
106 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH8      0x00
107 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH16     0x10
108 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH24     0x20
109 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH32     0x30
110 e6e5ad80 bellard
111 e6e5ad80 bellard
// control 0x31
112 e6e5ad80 bellard
#define CIRRUS_BLT_BUSY                 0x01
113 e6e5ad80 bellard
#define CIRRUS_BLT_START                0x02
114 e6e5ad80 bellard
#define CIRRUS_BLT_RESET                0x04
115 e6e5ad80 bellard
#define CIRRUS_BLT_FIFOUSED             0x10
116 a5082316 bellard
#define CIRRUS_BLT_AUTOSTART            0x80
117 e6e5ad80 bellard
118 e6e5ad80 bellard
// control 0x32
119 e6e5ad80 bellard
#define CIRRUS_ROP_0                    0x00
120 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_AND_DST          0x05
121 e6e5ad80 bellard
#define CIRRUS_ROP_NOP                  0x06
122 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_AND_NOTDST       0x09
123 e6e5ad80 bellard
#define CIRRUS_ROP_NOTDST               0x0b
124 e6e5ad80 bellard
#define CIRRUS_ROP_SRC                  0x0d
125 e6e5ad80 bellard
#define CIRRUS_ROP_1                    0x0e
126 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_AND_DST       0x50
127 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_XOR_DST          0x59
128 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_OR_DST           0x6d
129 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_OR_NOTDST     0x90
130 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_NOTXOR_DST       0x95
131 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_OR_NOTDST        0xad
132 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC               0xd0
133 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_OR_DST        0xd6
134 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_AND_NOTDST    0xda
135 e6e5ad80 bellard
136 a5082316 bellard
#define CIRRUS_ROP_NOP_INDEX 2
137 a5082316 bellard
#define CIRRUS_ROP_SRC_INDEX 5
138 a5082316 bellard
139 a21ae81d bellard
// control 0x33
140 a5082316 bellard
#define CIRRUS_BLTMODEEXT_SOLIDFILL        0x04
141 4c8732d7 bellard
#define CIRRUS_BLTMODEEXT_COLOREXPINV      0x02
142 a5082316 bellard
#define CIRRUS_BLTMODEEXT_DWORDGRANULARITY 0x01
143 a21ae81d bellard
144 e6e5ad80 bellard
// memory-mapped IO
145 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTBGCOLOR        0x00        // dword
146 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTFGCOLOR        0x04        // dword
147 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTWIDTH          0x08        // word
148 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTHEIGHT         0x0a        // word
149 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTDESTPITCH      0x0c        // word
150 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTSRCPITCH       0x0e        // word
151 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTDESTADDR       0x10        // dword
152 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTSRCADDR        0x14        // dword
153 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTWRITEMASK      0x17        // byte
154 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTMODE           0x18        // byte
155 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTROP            0x1a        // byte
156 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTMODEEXT        0x1b        // byte
157 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTTRANSPARENTCOLOR 0x1c        // word?
158 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK 0x20        // word?
159 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_START_X 0x24        // word
160 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_START_Y 0x26        // word
161 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_END_X  0x28        // word
162 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_END_Y  0x2a        // word
163 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_INC 0x2c        // byte
164 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ROLLOVER 0x2d        // byte
165 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_MASK 0x2e        // byte
166 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ACCUM 0x2f        // byte
167 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_K1      0x30        // word
168 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_K3      0x32        // word
169 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_ERROR   0x34        // word
170 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_DELTA_MAJOR 0x36        // word
171 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_DIRECTION 0x38        // byte
172 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEDRAW_MODE     0x39        // byte
173 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTSTATUS         0x40        // byte
174 e6e5ad80 bellard
175 e6e5ad80 bellard
// PCI 0x00: vendor, 0x02: device
176 e6e5ad80 bellard
#define PCI_VENDOR_CIRRUS             0x1013
177 e6e5ad80 bellard
#define PCI_DEVICE_CLGD5462           0x00d0
178 e6e5ad80 bellard
#define PCI_DEVICE_CLGD5465           0x00d6
179 a21ae81d bellard
180 e6e5ad80 bellard
// PCI 0x04: command(word), 0x06(word): status
181 e6e5ad80 bellard
#define PCI_COMMAND_IOACCESS                0x0001
182 e6e5ad80 bellard
#define PCI_COMMAND_MEMACCESS               0x0002
183 e6e5ad80 bellard
#define PCI_COMMAND_BUSMASTER               0x0004
184 e6e5ad80 bellard
#define PCI_COMMAND_SPECIALCYCLE            0x0008
185 e6e5ad80 bellard
#define PCI_COMMAND_MEMWRITEINVALID         0x0010
186 e6e5ad80 bellard
#define PCI_COMMAND_PALETTESNOOPING         0x0020
187 e6e5ad80 bellard
#define PCI_COMMAND_PARITYDETECTION         0x0040
188 e6e5ad80 bellard
#define PCI_COMMAND_ADDRESSDATASTEPPING     0x0080
189 e6e5ad80 bellard
#define PCI_COMMAND_SERR                    0x0100
190 e6e5ad80 bellard
#define PCI_COMMAND_BACKTOBACKTRANS         0x0200
191 e6e5ad80 bellard
// PCI 0x08, 0xff000000 (0x09-0x0b:class,0x08:rev)
192 e6e5ad80 bellard
#define PCI_CLASS_BASE_DISPLAY        0x03
193 e6e5ad80 bellard
// PCI 0x08, 0x00ff0000
194 e6e5ad80 bellard
#define PCI_CLASS_SUB_VGA             0x00
195 e6e5ad80 bellard
// PCI 0x0c, 0x00ff0000 (0x0c:cacheline,0x0d:latency,0x0e:headertype,0x0f:Built-in self test)
196 e6e5ad80 bellard
#define PCI_CLASS_HEADERTYPE_00h  0x00
197 e6e5ad80 bellard
// 0x10-0x3f (headertype 00h)
198 e6e5ad80 bellard
// PCI 0x10,0x14,0x18,0x1c,0x20,0x24: base address mapping registers
199 e6e5ad80 bellard
//   0x10: MEMBASE, 0x14: IOBASE(hard-coded in XFree86 3.x)
200 e6e5ad80 bellard
#define PCI_MAP_MEM                 0x0
201 e6e5ad80 bellard
#define PCI_MAP_IO                  0x1
202 e6e5ad80 bellard
#define PCI_MAP_MEM_ADDR_MASK       (~0xf)
203 e6e5ad80 bellard
#define PCI_MAP_IO_ADDR_MASK        (~0x3)
204 e6e5ad80 bellard
#define PCI_MAP_MEMFLAGS_32BIT      0x0
205 e6e5ad80 bellard
#define PCI_MAP_MEMFLAGS_32BIT_1M   0x1
206 e6e5ad80 bellard
#define PCI_MAP_MEMFLAGS_64BIT      0x4
207 e6e5ad80 bellard
#define PCI_MAP_MEMFLAGS_CACHEABLE  0x8
208 e6e5ad80 bellard
// PCI 0x28: cardbus CIS pointer
209 e6e5ad80 bellard
// PCI 0x2c: subsystem vendor id, 0x2e: subsystem id
210 e6e5ad80 bellard
// PCI 0x30: expansion ROM base address
211 e6e5ad80 bellard
#define PCI_ROMBIOS_ENABLED         0x1
212 e6e5ad80 bellard
// PCI 0x34: 0xffffff00=reserved, 0x000000ff=capabilities pointer
213 e6e5ad80 bellard
// PCI 0x38: reserved
214 e6e5ad80 bellard
// PCI 0x3c: 0x3c=int-line, 0x3d=int-pin, 0x3e=min-gnt, 0x3f=maax-lat
215 e6e5ad80 bellard
216 a21ae81d bellard
#define CIRRUS_PNPMMIO_SIZE         0x1000
217 e6e5ad80 bellard
218 e6e5ad80 bellard
219 e6e5ad80 bellard
/* I/O and memory hook */
220 e6e5ad80 bellard
#define CIRRUS_HOOK_NOT_HANDLED 0
221 e6e5ad80 bellard
#define CIRRUS_HOOK_HANDLED 1
222 e6e5ad80 bellard
223 b2eb849d aurel32
#define BLTUNSAFE(s) \
224 b2eb849d aurel32
    ( \
225 b2eb849d aurel32
        ( /* check dst is within bounds */ \
226 b2eb849d aurel32
            (s)->cirrus_blt_height * (s)->cirrus_blt_dstpitch \
227 b2eb849d aurel32
                + ((s)->cirrus_blt_dstaddr & (s)->cirrus_addr_mask) > \
228 b2eb849d aurel32
                    (s)->vram_size \
229 b2eb849d aurel32
        ) || \
230 b2eb849d aurel32
        ( /* check src is within bounds */ \
231 b2eb849d aurel32
            (s)->cirrus_blt_height * (s)->cirrus_blt_srcpitch \
232 b2eb849d aurel32
                + ((s)->cirrus_blt_srcaddr & (s)->cirrus_addr_mask) > \
233 b2eb849d aurel32
                    (s)->vram_size \
234 b2eb849d aurel32
        ) \
235 b2eb849d aurel32
    )
236 b2eb849d aurel32
237 a5082316 bellard
struct CirrusVGAState;
238 a5082316 bellard
typedef void (*cirrus_bitblt_rop_t) (struct CirrusVGAState *s,
239 a5082316 bellard
                                     uint8_t * dst, const uint8_t * src,
240 e6e5ad80 bellard
                                     int dstpitch, int srcpitch,
241 e6e5ad80 bellard
                                     int bltwidth, int bltheight);
242 a5082316 bellard
typedef void (*cirrus_fill_t)(struct CirrusVGAState *s,
243 a5082316 bellard
                              uint8_t *dst, int dst_pitch, int width, int height);
244 e6e5ad80 bellard
245 e6e5ad80 bellard
typedef struct CirrusVGAState {
246 4e3e9d0b bellard
    VGA_STATE_COMMON
247 e6e5ad80 bellard
248 e6e5ad80 bellard
    int cirrus_linear_io_addr;
249 a5082316 bellard
    int cirrus_linear_bitblt_io_addr;
250 e6e5ad80 bellard
    int cirrus_mmio_io_addr;
251 e6e5ad80 bellard
    uint32_t cirrus_addr_mask;
252 78e127ef bellard
    uint32_t linear_mmio_mask;
253 e6e5ad80 bellard
    uint8_t cirrus_shadow_gr0;
254 e6e5ad80 bellard
    uint8_t cirrus_shadow_gr1;
255 e6e5ad80 bellard
    uint8_t cirrus_hidden_dac_lockindex;
256 e6e5ad80 bellard
    uint8_t cirrus_hidden_dac_data;
257 e6e5ad80 bellard
    uint32_t cirrus_bank_base[2];
258 e6e5ad80 bellard
    uint32_t cirrus_bank_limit[2];
259 e6e5ad80 bellard
    uint8_t cirrus_hidden_palette[48];
260 a5082316 bellard
    uint32_t hw_cursor_x;
261 a5082316 bellard
    uint32_t hw_cursor_y;
262 e6e5ad80 bellard
    int cirrus_blt_pixelwidth;
263 e6e5ad80 bellard
    int cirrus_blt_width;
264 e6e5ad80 bellard
    int cirrus_blt_height;
265 e6e5ad80 bellard
    int cirrus_blt_dstpitch;
266 e6e5ad80 bellard
    int cirrus_blt_srcpitch;
267 a5082316 bellard
    uint32_t cirrus_blt_fgcol;
268 a5082316 bellard
    uint32_t cirrus_blt_bgcol;
269 e6e5ad80 bellard
    uint32_t cirrus_blt_dstaddr;
270 e6e5ad80 bellard
    uint32_t cirrus_blt_srcaddr;
271 e6e5ad80 bellard
    uint8_t cirrus_blt_mode;
272 a5082316 bellard
    uint8_t cirrus_blt_modeext;
273 e6e5ad80 bellard
    cirrus_bitblt_rop_t cirrus_rop;
274 a5082316 bellard
#define CIRRUS_BLTBUFSIZE (2048 * 4) /* one line width */
275 e6e5ad80 bellard
    uint8_t cirrus_bltbuf[CIRRUS_BLTBUFSIZE];
276 e6e5ad80 bellard
    uint8_t *cirrus_srcptr;
277 e6e5ad80 bellard
    uint8_t *cirrus_srcptr_end;
278 e6e5ad80 bellard
    uint32_t cirrus_srccounter;
279 a5082316 bellard
    /* hwcursor display state */
280 a5082316 bellard
    int last_hw_cursor_size;
281 a5082316 bellard
    int last_hw_cursor_x;
282 a5082316 bellard
    int last_hw_cursor_y;
283 a5082316 bellard
    int last_hw_cursor_y_start;
284 a5082316 bellard
    int last_hw_cursor_y_end;
285 78e127ef bellard
    int real_vram_size; /* XXX: suppress that */
286 8926b517 bellard
    CPUWriteMemoryFunc **cirrus_linear_write;
287 e6e5ad80 bellard
} CirrusVGAState;
288 e6e5ad80 bellard
289 e6e5ad80 bellard
typedef struct PCICirrusVGAState {
290 e6e5ad80 bellard
    PCIDevice dev;
291 e6e5ad80 bellard
    CirrusVGAState cirrus_vga;
292 e6e5ad80 bellard
} PCICirrusVGAState;
293 e6e5ad80 bellard
294 a5082316 bellard
static uint8_t rop_to_index[256];
295 3b46e624 ths
296 e6e5ad80 bellard
/***************************************
297 e6e5ad80 bellard
 *
298 e6e5ad80 bellard
 *  prototypes.
299 e6e5ad80 bellard
 *
300 e6e5ad80 bellard
 ***************************************/
301 e6e5ad80 bellard
302 e6e5ad80 bellard
303 8926b517 bellard
static void cirrus_bitblt_reset(CirrusVGAState *s);
304 8926b517 bellard
static void cirrus_update_memory_access(CirrusVGAState *s);
305 e6e5ad80 bellard
306 e6e5ad80 bellard
/***************************************
307 e6e5ad80 bellard
 *
308 e6e5ad80 bellard
 *  raster operations
309 e6e5ad80 bellard
 *
310 e6e5ad80 bellard
 ***************************************/
311 e6e5ad80 bellard
312 a5082316 bellard
static void cirrus_bitblt_rop_nop(CirrusVGAState *s,
313 a5082316 bellard
                                  uint8_t *dst,const uint8_t *src,
314 a5082316 bellard
                                  int dstpitch,int srcpitch,
315 a5082316 bellard
                                  int bltwidth,int bltheight)
316 a5082316 bellard
{
317 e6e5ad80 bellard
}
318 e6e5ad80 bellard
319 a5082316 bellard
static void cirrus_bitblt_fill_nop(CirrusVGAState *s,
320 a5082316 bellard
                                   uint8_t *dst,
321 a5082316 bellard
                                   int dstpitch, int bltwidth,int bltheight)
322 e6e5ad80 bellard
{
323 a5082316 bellard
}
324 e6e5ad80 bellard
325 a5082316 bellard
#define ROP_NAME 0
326 a5082316 bellard
#define ROP_OP(d, s) d = 0
327 a5082316 bellard
#include "cirrus_vga_rop.h"
328 e6e5ad80 bellard
329 a5082316 bellard
#define ROP_NAME src_and_dst
330 a5082316 bellard
#define ROP_OP(d, s) d = (s) & (d)
331 a5082316 bellard
#include "cirrus_vga_rop.h"
332 e6e5ad80 bellard
333 a5082316 bellard
#define ROP_NAME src_and_notdst
334 a5082316 bellard
#define ROP_OP(d, s) d = (s) & (~(d))
335 a5082316 bellard
#include "cirrus_vga_rop.h"
336 e6e5ad80 bellard
337 a5082316 bellard
#define ROP_NAME notdst
338 a5082316 bellard
#define ROP_OP(d, s) d = ~(d)
339 a5082316 bellard
#include "cirrus_vga_rop.h"
340 e6e5ad80 bellard
341 a5082316 bellard
#define ROP_NAME src
342 a5082316 bellard
#define ROP_OP(d, s) d = s
343 a5082316 bellard
#include "cirrus_vga_rop.h"
344 e6e5ad80 bellard
345 a5082316 bellard
#define ROP_NAME 1
346 4c8732d7 bellard
#define ROP_OP(d, s) d = ~0
347 a5082316 bellard
#include "cirrus_vga_rop.h"
348 a5082316 bellard
349 a5082316 bellard
#define ROP_NAME notsrc_and_dst
350 a5082316 bellard
#define ROP_OP(d, s) d = (~(s)) & (d)
351 a5082316 bellard
#include "cirrus_vga_rop.h"
352 a5082316 bellard
353 a5082316 bellard
#define ROP_NAME src_xor_dst
354 a5082316 bellard
#define ROP_OP(d, s) d = (s) ^ (d)
355 a5082316 bellard
#include "cirrus_vga_rop.h"
356 a5082316 bellard
357 a5082316 bellard
#define ROP_NAME src_or_dst
358 a5082316 bellard
#define ROP_OP(d, s) d = (s) | (d)
359 a5082316 bellard
#include "cirrus_vga_rop.h"
360 a5082316 bellard
361 a5082316 bellard
#define ROP_NAME notsrc_or_notdst
362 a5082316 bellard
#define ROP_OP(d, s) d = (~(s)) | (~(d))
363 a5082316 bellard
#include "cirrus_vga_rop.h"
364 a5082316 bellard
365 a5082316 bellard
#define ROP_NAME src_notxor_dst
366 a5082316 bellard
#define ROP_OP(d, s) d = ~((s) ^ (d))
367 a5082316 bellard
#include "cirrus_vga_rop.h"
368 e6e5ad80 bellard
369 a5082316 bellard
#define ROP_NAME src_or_notdst
370 a5082316 bellard
#define ROP_OP(d, s) d = (s) | (~(d))
371 a5082316 bellard
#include "cirrus_vga_rop.h"
372 a5082316 bellard
373 a5082316 bellard
#define ROP_NAME notsrc
374 a5082316 bellard
#define ROP_OP(d, s) d = (~(s))
375 a5082316 bellard
#include "cirrus_vga_rop.h"
376 a5082316 bellard
377 a5082316 bellard
#define ROP_NAME notsrc_or_dst
378 a5082316 bellard
#define ROP_OP(d, s) d = (~(s)) | (d)
379 a5082316 bellard
#include "cirrus_vga_rop.h"
380 a5082316 bellard
381 a5082316 bellard
#define ROP_NAME notsrc_and_notdst
382 a5082316 bellard
#define ROP_OP(d, s) d = (~(s)) & (~(d))
383 a5082316 bellard
#include "cirrus_vga_rop.h"
384 a5082316 bellard
385 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_fwd_rop[16] = {
386 a5082316 bellard
    cirrus_bitblt_rop_fwd_0,
387 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_and_dst,
388 a5082316 bellard
    cirrus_bitblt_rop_nop,
389 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_and_notdst,
390 a5082316 bellard
    cirrus_bitblt_rop_fwd_notdst,
391 a5082316 bellard
    cirrus_bitblt_rop_fwd_src,
392 a5082316 bellard
    cirrus_bitblt_rop_fwd_1,
393 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_and_dst,
394 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_xor_dst,
395 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_or_dst,
396 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_or_notdst,
397 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_notxor_dst,
398 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_or_notdst,
399 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc,
400 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_or_dst,
401 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_and_notdst,
402 a5082316 bellard
};
403 a5082316 bellard
404 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_bkwd_rop[16] = {
405 a5082316 bellard
    cirrus_bitblt_rop_bkwd_0,
406 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_and_dst,
407 a5082316 bellard
    cirrus_bitblt_rop_nop,
408 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_and_notdst,
409 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notdst,
410 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src,
411 a5082316 bellard
    cirrus_bitblt_rop_bkwd_1,
412 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_and_dst,
413 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_xor_dst,
414 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_or_dst,
415 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_or_notdst,
416 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_notxor_dst,
417 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_or_notdst,
418 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc,
419 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_or_dst,
420 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_and_notdst,
421 a5082316 bellard
};
422 96cf2df8 ths
423 96cf2df8 ths
#define TRANSP_ROP(name) {\
424 96cf2df8 ths
    name ## _8,\
425 96cf2df8 ths
    name ## _16,\
426 96cf2df8 ths
        }
427 96cf2df8 ths
#define TRANSP_NOP(func) {\
428 96cf2df8 ths
    func,\
429 96cf2df8 ths
    func,\
430 96cf2df8 ths
        }
431 96cf2df8 ths
432 96cf2df8 ths
static const cirrus_bitblt_rop_t cirrus_fwd_transp_rop[16][2] = {
433 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_0),
434 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_dst),
435 96cf2df8 ths
    TRANSP_NOP(cirrus_bitblt_rop_nop),
436 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_notdst),
437 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notdst),
438 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src),
439 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_1),
440 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_dst),
441 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_xor_dst),
442 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_dst),
443 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_notdst),
444 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_notxor_dst),
445 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_notdst),
446 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc),
447 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_dst),
448 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_notdst),
449 96cf2df8 ths
};
450 96cf2df8 ths
451 96cf2df8 ths
static const cirrus_bitblt_rop_t cirrus_bkwd_transp_rop[16][2] = {
452 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_0),
453 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_dst),
454 96cf2df8 ths
    TRANSP_NOP(cirrus_bitblt_rop_nop),
455 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_notdst),
456 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notdst),
457 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src),
458 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_1),
459 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_dst),
460 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_xor_dst),
461 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_dst),
462 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_notdst),
463 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_notxor_dst),
464 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_notdst),
465 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc),
466 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_dst),
467 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_notdst),
468 96cf2df8 ths
};
469 96cf2df8 ths
470 a5082316 bellard
#define ROP2(name) {\
471 a5082316 bellard
    name ## _8,\
472 a5082316 bellard
    name ## _16,\
473 a5082316 bellard
    name ## _24,\
474 a5082316 bellard
    name ## _32,\
475 a5082316 bellard
        }
476 a5082316 bellard
477 a5082316 bellard
#define ROP_NOP2(func) {\
478 a5082316 bellard
    func,\
479 a5082316 bellard
    func,\
480 a5082316 bellard
    func,\
481 a5082316 bellard
    func,\
482 a5082316 bellard
        }
483 a5082316 bellard
484 e69390ce bellard
static const cirrus_bitblt_rop_t cirrus_patternfill[16][4] = {
485 e69390ce bellard
    ROP2(cirrus_patternfill_0),
486 e69390ce bellard
    ROP2(cirrus_patternfill_src_and_dst),
487 e69390ce bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
488 e69390ce bellard
    ROP2(cirrus_patternfill_src_and_notdst),
489 e69390ce bellard
    ROP2(cirrus_patternfill_notdst),
490 e69390ce bellard
    ROP2(cirrus_patternfill_src),
491 e69390ce bellard
    ROP2(cirrus_patternfill_1),
492 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_and_dst),
493 e69390ce bellard
    ROP2(cirrus_patternfill_src_xor_dst),
494 e69390ce bellard
    ROP2(cirrus_patternfill_src_or_dst),
495 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_or_notdst),
496 e69390ce bellard
    ROP2(cirrus_patternfill_src_notxor_dst),
497 e69390ce bellard
    ROP2(cirrus_patternfill_src_or_notdst),
498 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc),
499 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_or_dst),
500 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_and_notdst),
501 e69390ce bellard
};
502 e69390ce bellard
503 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand_transp[16][4] = {
504 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_0),
505 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_and_dst),
506 a5082316 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
507 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_and_notdst),
508 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notdst),
509 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src),
510 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_1),
511 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_and_dst),
512 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_xor_dst),
513 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_or_dst),
514 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_or_notdst),
515 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_notxor_dst),
516 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_or_notdst),
517 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc),
518 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_or_dst),
519 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_and_notdst),
520 a5082316 bellard
};
521 a5082316 bellard
522 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand[16][4] = {
523 a5082316 bellard
    ROP2(cirrus_colorexpand_0),
524 a5082316 bellard
    ROP2(cirrus_colorexpand_src_and_dst),
525 a5082316 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
526 a5082316 bellard
    ROP2(cirrus_colorexpand_src_and_notdst),
527 a5082316 bellard
    ROP2(cirrus_colorexpand_notdst),
528 a5082316 bellard
    ROP2(cirrus_colorexpand_src),
529 a5082316 bellard
    ROP2(cirrus_colorexpand_1),
530 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_and_dst),
531 a5082316 bellard
    ROP2(cirrus_colorexpand_src_xor_dst),
532 a5082316 bellard
    ROP2(cirrus_colorexpand_src_or_dst),
533 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_or_notdst),
534 a5082316 bellard
    ROP2(cirrus_colorexpand_src_notxor_dst),
535 a5082316 bellard
    ROP2(cirrus_colorexpand_src_or_notdst),
536 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc),
537 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_or_dst),
538 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_and_notdst),
539 a5082316 bellard
};
540 a5082316 bellard
541 b30d4608 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern_transp[16][4] = {
542 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_0),
543 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_and_dst),
544 b30d4608 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
545 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_and_notdst),
546 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notdst),
547 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src),
548 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_1),
549 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_dst),
550 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_xor_dst),
551 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_or_dst),
552 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_notdst),
553 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_notxor_dst),
554 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_or_notdst),
555 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc),
556 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_dst),
557 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_notdst),
558 b30d4608 bellard
};
559 b30d4608 bellard
560 b30d4608 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern[16][4] = {
561 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_0),
562 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_and_dst),
563 b30d4608 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
564 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_and_notdst),
565 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notdst),
566 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src),
567 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_1),
568 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc_and_dst),
569 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_xor_dst),
570 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_or_dst),
571 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc_or_notdst),
572 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_notxor_dst),
573 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_or_notdst),
574 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc),
575 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc_or_dst),
576 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc_and_notdst),
577 b30d4608 bellard
};
578 b30d4608 bellard
579 a5082316 bellard
static const cirrus_fill_t cirrus_fill[16][4] = {
580 a5082316 bellard
    ROP2(cirrus_fill_0),
581 a5082316 bellard
    ROP2(cirrus_fill_src_and_dst),
582 a5082316 bellard
    ROP_NOP2(cirrus_bitblt_fill_nop),
583 a5082316 bellard
    ROP2(cirrus_fill_src_and_notdst),
584 a5082316 bellard
    ROP2(cirrus_fill_notdst),
585 a5082316 bellard
    ROP2(cirrus_fill_src),
586 a5082316 bellard
    ROP2(cirrus_fill_1),
587 a5082316 bellard
    ROP2(cirrus_fill_notsrc_and_dst),
588 a5082316 bellard
    ROP2(cirrus_fill_src_xor_dst),
589 a5082316 bellard
    ROP2(cirrus_fill_src_or_dst),
590 a5082316 bellard
    ROP2(cirrus_fill_notsrc_or_notdst),
591 a5082316 bellard
    ROP2(cirrus_fill_src_notxor_dst),
592 a5082316 bellard
    ROP2(cirrus_fill_src_or_notdst),
593 a5082316 bellard
    ROP2(cirrus_fill_notsrc),
594 a5082316 bellard
    ROP2(cirrus_fill_notsrc_or_dst),
595 a5082316 bellard
    ROP2(cirrus_fill_notsrc_and_notdst),
596 a5082316 bellard
};
597 a5082316 bellard
598 a5082316 bellard
static inline void cirrus_bitblt_fgcol(CirrusVGAState *s)
599 e6e5ad80 bellard
{
600 a5082316 bellard
    unsigned int color;
601 a5082316 bellard
    switch (s->cirrus_blt_pixelwidth) {
602 a5082316 bellard
    case 1:
603 a5082316 bellard
        s->cirrus_blt_fgcol = s->cirrus_shadow_gr1;
604 a5082316 bellard
        break;
605 a5082316 bellard
    case 2:
606 a5082316 bellard
        color = s->cirrus_shadow_gr1 | (s->gr[0x11] << 8);
607 a5082316 bellard
        s->cirrus_blt_fgcol = le16_to_cpu(color);
608 a5082316 bellard
        break;
609 a5082316 bellard
    case 3:
610 5fafdf24 ths
        s->cirrus_blt_fgcol = s->cirrus_shadow_gr1 |
611 a5082316 bellard
            (s->gr[0x11] << 8) | (s->gr[0x13] << 16);
612 a5082316 bellard
        break;
613 a5082316 bellard
    default:
614 a5082316 bellard
    case 4:
615 a5082316 bellard
        color = s->cirrus_shadow_gr1 | (s->gr[0x11] << 8) |
616 a5082316 bellard
            (s->gr[0x13] << 16) | (s->gr[0x15] << 24);
617 a5082316 bellard
        s->cirrus_blt_fgcol = le32_to_cpu(color);
618 a5082316 bellard
        break;
619 e6e5ad80 bellard
    }
620 e6e5ad80 bellard
}
621 e6e5ad80 bellard
622 a5082316 bellard
static inline void cirrus_bitblt_bgcol(CirrusVGAState *s)
623 e6e5ad80 bellard
{
624 a5082316 bellard
    unsigned int color;
625 e6e5ad80 bellard
    switch (s->cirrus_blt_pixelwidth) {
626 e6e5ad80 bellard
    case 1:
627 a5082316 bellard
        s->cirrus_blt_bgcol = s->cirrus_shadow_gr0;
628 a5082316 bellard
        break;
629 e6e5ad80 bellard
    case 2:
630 a5082316 bellard
        color = s->cirrus_shadow_gr0 | (s->gr[0x10] << 8);
631 a5082316 bellard
        s->cirrus_blt_bgcol = le16_to_cpu(color);
632 a5082316 bellard
        break;
633 e6e5ad80 bellard
    case 3:
634 5fafdf24 ths
        s->cirrus_blt_bgcol = s->cirrus_shadow_gr0 |
635 a5082316 bellard
            (s->gr[0x10] << 8) | (s->gr[0x12] << 16);
636 a5082316 bellard
        break;
637 e6e5ad80 bellard
    default:
638 a5082316 bellard
    case 4:
639 a5082316 bellard
        color = s->cirrus_shadow_gr0 | (s->gr[0x10] << 8) |
640 a5082316 bellard
            (s->gr[0x12] << 16) | (s->gr[0x14] << 24);
641 a5082316 bellard
        s->cirrus_blt_bgcol = le32_to_cpu(color);
642 a5082316 bellard
        break;
643 e6e5ad80 bellard
    }
644 e6e5ad80 bellard
}
645 e6e5ad80 bellard
646 e6e5ad80 bellard
static void cirrus_invalidate_region(CirrusVGAState * s, int off_begin,
647 e6e5ad80 bellard
                                     int off_pitch, int bytesperline,
648 e6e5ad80 bellard
                                     int lines)
649 e6e5ad80 bellard
{
650 e6e5ad80 bellard
    int y;
651 e6e5ad80 bellard
    int off_cur;
652 e6e5ad80 bellard
    int off_cur_end;
653 e6e5ad80 bellard
654 e6e5ad80 bellard
    for (y = 0; y < lines; y++) {
655 e6e5ad80 bellard
        off_cur = off_begin;
656 b2eb849d aurel32
        off_cur_end = (off_cur + bytesperline) & s->cirrus_addr_mask;
657 e6e5ad80 bellard
        off_cur &= TARGET_PAGE_MASK;
658 e6e5ad80 bellard
        while (off_cur < off_cur_end) {
659 e6e5ad80 bellard
            cpu_physical_memory_set_dirty(s->vram_offset + off_cur);
660 e6e5ad80 bellard
            off_cur += TARGET_PAGE_SIZE;
661 e6e5ad80 bellard
        }
662 e6e5ad80 bellard
        off_begin += off_pitch;
663 e6e5ad80 bellard
    }
664 e6e5ad80 bellard
}
665 e6e5ad80 bellard
666 e6e5ad80 bellard
static int cirrus_bitblt_common_patterncopy(CirrusVGAState * s,
667 e6e5ad80 bellard
                                            const uint8_t * src)
668 e6e5ad80 bellard
{
669 e6e5ad80 bellard
    uint8_t *dst;
670 e6e5ad80 bellard
671 b2eb849d aurel32
    dst = s->vram_ptr + (s->cirrus_blt_dstaddr & s->cirrus_addr_mask);
672 b2eb849d aurel32
673 b2eb849d aurel32
    if (BLTUNSAFE(s))
674 b2eb849d aurel32
        return 0;
675 b2eb849d aurel32
676 e69390ce bellard
    (*s->cirrus_rop) (s, dst, src,
677 5fafdf24 ths
                      s->cirrus_blt_dstpitch, 0,
678 e69390ce bellard
                      s->cirrus_blt_width, s->cirrus_blt_height);
679 e6e5ad80 bellard
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
680 e69390ce bellard
                             s->cirrus_blt_dstpitch, s->cirrus_blt_width,
681 e69390ce bellard
                             s->cirrus_blt_height);
682 e6e5ad80 bellard
    return 1;
683 e6e5ad80 bellard
}
684 e6e5ad80 bellard
685 a21ae81d bellard
/* fill */
686 a21ae81d bellard
687 a5082316 bellard
static int cirrus_bitblt_solidfill(CirrusVGAState *s, int blt_rop)
688 a21ae81d bellard
{
689 a5082316 bellard
    cirrus_fill_t rop_func;
690 a21ae81d bellard
691 b2eb849d aurel32
    if (BLTUNSAFE(s))
692 b2eb849d aurel32
        return 0;
693 a5082316 bellard
    rop_func = cirrus_fill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
694 b2eb849d aurel32
    rop_func(s, s->vram_ptr + (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
695 a5082316 bellard
             s->cirrus_blt_dstpitch,
696 a5082316 bellard
             s->cirrus_blt_width, s->cirrus_blt_height);
697 a21ae81d bellard
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
698 a21ae81d bellard
                             s->cirrus_blt_dstpitch, s->cirrus_blt_width,
699 a21ae81d bellard
                             s->cirrus_blt_height);
700 a21ae81d bellard
    cirrus_bitblt_reset(s);
701 a21ae81d bellard
    return 1;
702 a21ae81d bellard
}
703 a21ae81d bellard
704 e6e5ad80 bellard
/***************************************
705 e6e5ad80 bellard
 *
706 e6e5ad80 bellard
 *  bitblt (video-to-video)
707 e6e5ad80 bellard
 *
708 e6e5ad80 bellard
 ***************************************/
709 e6e5ad80 bellard
710 e6e5ad80 bellard
static int cirrus_bitblt_videotovideo_patterncopy(CirrusVGAState * s)
711 e6e5ad80 bellard
{
712 e6e5ad80 bellard
    return cirrus_bitblt_common_patterncopy(s,
713 b2eb849d aurel32
                                            s->vram_ptr + ((s->cirrus_blt_srcaddr & ~7) &
714 b2eb849d aurel32
                                            s->cirrus_addr_mask));
715 e6e5ad80 bellard
}
716 e6e5ad80 bellard
717 24236869 bellard
static void cirrus_do_copy(CirrusVGAState *s, int dst, int src, int w, int h)
718 e6e5ad80 bellard
{
719 24236869 bellard
    int sx, sy;
720 24236869 bellard
    int dx, dy;
721 24236869 bellard
    int width, height;
722 24236869 bellard
    int depth;
723 24236869 bellard
    int notify = 0;
724 24236869 bellard
725 24236869 bellard
    depth = s->get_bpp((VGAState *)s) / 8;
726 24236869 bellard
    s->get_resolution((VGAState *)s, &width, &height);
727 24236869 bellard
728 24236869 bellard
    /* extra x, y */
729 24236869 bellard
    sx = (src % (width * depth)) / depth;
730 24236869 bellard
    sy = (src / (width * depth));
731 24236869 bellard
    dx = (dst % (width *depth)) / depth;
732 24236869 bellard
    dy = (dst / (width * depth));
733 24236869 bellard
734 24236869 bellard
    /* normalize width */
735 24236869 bellard
    w /= depth;
736 24236869 bellard
737 24236869 bellard
    /* if we're doing a backward copy, we have to adjust
738 24236869 bellard
       our x/y to be the upper left corner (instead of the lower
739 24236869 bellard
       right corner) */
740 24236869 bellard
    if (s->cirrus_blt_dstpitch < 0) {
741 24236869 bellard
        sx -= (s->cirrus_blt_width / depth) - 1;
742 24236869 bellard
        dx -= (s->cirrus_blt_width / depth) - 1;
743 24236869 bellard
        sy -= s->cirrus_blt_height - 1;
744 24236869 bellard
        dy -= s->cirrus_blt_height - 1;
745 24236869 bellard
    }
746 24236869 bellard
747 24236869 bellard
    /* are we in the visible portion of memory? */
748 24236869 bellard
    if (sx >= 0 && sy >= 0 && dx >= 0 && dy >= 0 &&
749 24236869 bellard
        (sx + w) <= width && (sy + h) <= height &&
750 24236869 bellard
        (dx + w) <= width && (dy + h) <= height) {
751 24236869 bellard
        notify = 1;
752 24236869 bellard
    }
753 24236869 bellard
754 24236869 bellard
    /* make to sure only copy if it's a plain copy ROP */
755 24236869 bellard
    if (*s->cirrus_rop != cirrus_bitblt_rop_fwd_src &&
756 24236869 bellard
        *s->cirrus_rop != cirrus_bitblt_rop_bkwd_src)
757 24236869 bellard
        notify = 0;
758 24236869 bellard
759 24236869 bellard
    /* we have to flush all pending changes so that the copy
760 24236869 bellard
       is generated at the appropriate moment in time */
761 24236869 bellard
    if (notify)
762 24236869 bellard
        vga_hw_update();
763 24236869 bellard
764 b2eb849d aurel32
    (*s->cirrus_rop) (s, s->vram_ptr +
765 b2eb849d aurel32
                      (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
766 b2eb849d aurel32
                      s->vram_ptr +
767 b2eb849d aurel32
                      (s->cirrus_blt_srcaddr & s->cirrus_addr_mask),
768 e6e5ad80 bellard
                      s->cirrus_blt_dstpitch, s->cirrus_blt_srcpitch,
769 e6e5ad80 bellard
                      s->cirrus_blt_width, s->cirrus_blt_height);
770 24236869 bellard
771 24236869 bellard
    if (notify)
772 38334f76 balrog
        qemu_console_copy(s->console,
773 38334f76 balrog
                          sx, sy, dx, dy,
774 38334f76 balrog
                          s->cirrus_blt_width / depth,
775 38334f76 balrog
                          s->cirrus_blt_height);
776 24236869 bellard
777 24236869 bellard
    /* we don't have to notify the display that this portion has
778 38334f76 balrog
       changed since qemu_console_copy implies this */
779 24236869 bellard
780 24236869 bellard
    if (!notify)
781 24236869 bellard
        cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
782 24236869 bellard
                                 s->cirrus_blt_dstpitch, s->cirrus_blt_width,
783 24236869 bellard
                                 s->cirrus_blt_height);
784 24236869 bellard
}
785 24236869 bellard
786 24236869 bellard
static int cirrus_bitblt_videotovideo_copy(CirrusVGAState * s)
787 24236869 bellard
{
788 24236869 bellard
    if (s->ds->dpy_copy) {
789 24236869 bellard
        cirrus_do_copy(s, s->cirrus_blt_dstaddr - s->start_addr,
790 24236869 bellard
                       s->cirrus_blt_srcaddr - s->start_addr,
791 24236869 bellard
                       s->cirrus_blt_width, s->cirrus_blt_height);
792 24236869 bellard
    } else {
793 b2eb849d aurel32
794 b2eb849d aurel32
    if (BLTUNSAFE(s))
795 b2eb849d aurel32
        return 0;
796 b2eb849d aurel32
797 b2eb849d aurel32
        (*s->cirrus_rop) (s, s->vram_ptr +
798 b2eb849d aurel32
                (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
799 b2eb849d aurel32
                          s->vram_ptr +
800 b2eb849d aurel32
                (s->cirrus_blt_srcaddr & s->cirrus_addr_mask),
801 24236869 bellard
                          s->cirrus_blt_dstpitch, s->cirrus_blt_srcpitch,
802 24236869 bellard
                          s->cirrus_blt_width, s->cirrus_blt_height);
803 24236869 bellard
804 24236869 bellard
        cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
805 24236869 bellard
                                 s->cirrus_blt_dstpitch, s->cirrus_blt_width,
806 24236869 bellard
                                 s->cirrus_blt_height);
807 24236869 bellard
    }
808 24236869 bellard
809 e6e5ad80 bellard
    return 1;
810 e6e5ad80 bellard
}
811 e6e5ad80 bellard
812 e6e5ad80 bellard
/***************************************
813 e6e5ad80 bellard
 *
814 e6e5ad80 bellard
 *  bitblt (cpu-to-video)
815 e6e5ad80 bellard
 *
816 e6e5ad80 bellard
 ***************************************/
817 e6e5ad80 bellard
818 e6e5ad80 bellard
static void cirrus_bitblt_cputovideo_next(CirrusVGAState * s)
819 e6e5ad80 bellard
{
820 e6e5ad80 bellard
    int copy_count;
821 a5082316 bellard
    uint8_t *end_ptr;
822 3b46e624 ths
823 e6e5ad80 bellard
    if (s->cirrus_srccounter > 0) {
824 a5082316 bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
825 a5082316 bellard
            cirrus_bitblt_common_patterncopy(s, s->cirrus_bltbuf);
826 a5082316 bellard
        the_end:
827 a5082316 bellard
            s->cirrus_srccounter = 0;
828 a5082316 bellard
            cirrus_bitblt_reset(s);
829 a5082316 bellard
        } else {
830 a5082316 bellard
            /* at least one scan line */
831 a5082316 bellard
            do {
832 b2eb849d aurel32
                (*s->cirrus_rop)(s, s->vram_ptr +
833 b2eb849d aurel32
                                 (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
834 b2eb849d aurel32
                                  s->cirrus_bltbuf, 0, 0, s->cirrus_blt_width, 1);
835 a5082316 bellard
                cirrus_invalidate_region(s, s->cirrus_blt_dstaddr, 0,
836 a5082316 bellard
                                         s->cirrus_blt_width, 1);
837 a5082316 bellard
                s->cirrus_blt_dstaddr += s->cirrus_blt_dstpitch;
838 a5082316 bellard
                s->cirrus_srccounter -= s->cirrus_blt_srcpitch;
839 a5082316 bellard
                if (s->cirrus_srccounter <= 0)
840 a5082316 bellard
                    goto the_end;
841 a5082316 bellard
                /* more bytes than needed can be transfered because of
842 a5082316 bellard
                   word alignment, so we keep them for the next line */
843 a5082316 bellard
                /* XXX: keep alignment to speed up transfer */
844 a5082316 bellard
                end_ptr = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
845 a5082316 bellard
                copy_count = s->cirrus_srcptr_end - end_ptr;
846 a5082316 bellard
                memmove(s->cirrus_bltbuf, end_ptr, copy_count);
847 a5082316 bellard
                s->cirrus_srcptr = s->cirrus_bltbuf + copy_count;
848 a5082316 bellard
                s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
849 a5082316 bellard
            } while (s->cirrus_srcptr >= s->cirrus_srcptr_end);
850 a5082316 bellard
        }
851 e6e5ad80 bellard
    }
852 e6e5ad80 bellard
}
853 e6e5ad80 bellard
854 e6e5ad80 bellard
/***************************************
855 e6e5ad80 bellard
 *
856 e6e5ad80 bellard
 *  bitblt wrapper
857 e6e5ad80 bellard
 *
858 e6e5ad80 bellard
 ***************************************/
859 e6e5ad80 bellard
860 e6e5ad80 bellard
static void cirrus_bitblt_reset(CirrusVGAState * s)
861 e6e5ad80 bellard
{
862 e6e5ad80 bellard
    s->gr[0x31] &=
863 e6e5ad80 bellard
        ~(CIRRUS_BLT_START | CIRRUS_BLT_BUSY | CIRRUS_BLT_FIFOUSED);
864 e6e5ad80 bellard
    s->cirrus_srcptr = &s->cirrus_bltbuf[0];
865 e6e5ad80 bellard
    s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];
866 e6e5ad80 bellard
    s->cirrus_srccounter = 0;
867 8926b517 bellard
    cirrus_update_memory_access(s);
868 e6e5ad80 bellard
}
869 e6e5ad80 bellard
870 e6e5ad80 bellard
static int cirrus_bitblt_cputovideo(CirrusVGAState * s)
871 e6e5ad80 bellard
{
872 a5082316 bellard
    int w;
873 a5082316 bellard
874 e6e5ad80 bellard
    s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_MEMSYSSRC;
875 e6e5ad80 bellard
    s->cirrus_srcptr = &s->cirrus_bltbuf[0];
876 e6e5ad80 bellard
    s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];
877 e6e5ad80 bellard
878 e6e5ad80 bellard
    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
879 e6e5ad80 bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
880 a5082316 bellard
            s->cirrus_blt_srcpitch = 8;
881 e6e5ad80 bellard
        } else {
882 b30d4608 bellard
            /* XXX: check for 24 bpp */
883 a5082316 bellard
            s->cirrus_blt_srcpitch = 8 * 8 * s->cirrus_blt_pixelwidth;
884 e6e5ad80 bellard
        }
885 a5082316 bellard
        s->cirrus_srccounter = s->cirrus_blt_srcpitch;
886 e6e5ad80 bellard
    } else {
887 e6e5ad80 bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
888 a5082316 bellard
            w = s->cirrus_blt_width / s->cirrus_blt_pixelwidth;
889 5fafdf24 ths
            if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_DWORDGRANULARITY)
890 a5082316 bellard
                s->cirrus_blt_srcpitch = ((w + 31) >> 5);
891 a5082316 bellard
            else
892 a5082316 bellard
                s->cirrus_blt_srcpitch = ((w + 7) >> 3);
893 e6e5ad80 bellard
        } else {
894 c9c0eae8 bellard
            /* always align input size to 32 bits */
895 c9c0eae8 bellard
            s->cirrus_blt_srcpitch = (s->cirrus_blt_width + 3) & ~3;
896 e6e5ad80 bellard
        }
897 a5082316 bellard
        s->cirrus_srccounter = s->cirrus_blt_srcpitch * s->cirrus_blt_height;
898 e6e5ad80 bellard
    }
899 a5082316 bellard
    s->cirrus_srcptr = s->cirrus_bltbuf;
900 a5082316 bellard
    s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
901 8926b517 bellard
    cirrus_update_memory_access(s);
902 e6e5ad80 bellard
    return 1;
903 e6e5ad80 bellard
}
904 e6e5ad80 bellard
905 e6e5ad80 bellard
static int cirrus_bitblt_videotocpu(CirrusVGAState * s)
906 e6e5ad80 bellard
{
907 e6e5ad80 bellard
    /* XXX */
908 a5082316 bellard
#ifdef DEBUG_BITBLT
909 e6e5ad80 bellard
    printf("cirrus: bitblt (video to cpu) is not implemented yet\n");
910 e6e5ad80 bellard
#endif
911 e6e5ad80 bellard
    return 0;
912 e6e5ad80 bellard
}
913 e6e5ad80 bellard
914 e6e5ad80 bellard
static int cirrus_bitblt_videotovideo(CirrusVGAState * s)
915 e6e5ad80 bellard
{
916 e6e5ad80 bellard
    int ret;
917 e6e5ad80 bellard
918 e6e5ad80 bellard
    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
919 e6e5ad80 bellard
        ret = cirrus_bitblt_videotovideo_patterncopy(s);
920 e6e5ad80 bellard
    } else {
921 e6e5ad80 bellard
        ret = cirrus_bitblt_videotovideo_copy(s);
922 e6e5ad80 bellard
    }
923 e6e5ad80 bellard
    if (ret)
924 e6e5ad80 bellard
        cirrus_bitblt_reset(s);
925 e6e5ad80 bellard
    return ret;
926 e6e5ad80 bellard
}
927 e6e5ad80 bellard
928 e6e5ad80 bellard
static void cirrus_bitblt_start(CirrusVGAState * s)
929 e6e5ad80 bellard
{
930 e6e5ad80 bellard
    uint8_t blt_rop;
931 e6e5ad80 bellard
932 a5082316 bellard
    s->gr[0x31] |= CIRRUS_BLT_BUSY;
933 a5082316 bellard
934 e6e5ad80 bellard
    s->cirrus_blt_width = (s->gr[0x20] | (s->gr[0x21] << 8)) + 1;
935 e6e5ad80 bellard
    s->cirrus_blt_height = (s->gr[0x22] | (s->gr[0x23] << 8)) + 1;
936 e6e5ad80 bellard
    s->cirrus_blt_dstpitch = (s->gr[0x24] | (s->gr[0x25] << 8));
937 e6e5ad80 bellard
    s->cirrus_blt_srcpitch = (s->gr[0x26] | (s->gr[0x27] << 8));
938 e6e5ad80 bellard
    s->cirrus_blt_dstaddr =
939 e6e5ad80 bellard
        (s->gr[0x28] | (s->gr[0x29] << 8) | (s->gr[0x2a] << 16));
940 e6e5ad80 bellard
    s->cirrus_blt_srcaddr =
941 e6e5ad80 bellard
        (s->gr[0x2c] | (s->gr[0x2d] << 8) | (s->gr[0x2e] << 16));
942 e6e5ad80 bellard
    s->cirrus_blt_mode = s->gr[0x30];
943 a5082316 bellard
    s->cirrus_blt_modeext = s->gr[0x33];
944 e6e5ad80 bellard
    blt_rop = s->gr[0x32];
945 e6e5ad80 bellard
946 a21ae81d bellard
#ifdef DEBUG_BITBLT
947 0b74ed78 bellard
    printf("rop=0x%02x mode=0x%02x modeext=0x%02x w=%d h=%d dpitch=%d spitch=%d daddr=0x%08x saddr=0x%08x writemask=0x%02x\n",
948 5fafdf24 ths
           blt_rop,
949 a21ae81d bellard
           s->cirrus_blt_mode,
950 a5082316 bellard
           s->cirrus_blt_modeext,
951 a21ae81d bellard
           s->cirrus_blt_width,
952 a21ae81d bellard
           s->cirrus_blt_height,
953 a21ae81d bellard
           s->cirrus_blt_dstpitch,
954 a21ae81d bellard
           s->cirrus_blt_srcpitch,
955 a21ae81d bellard
           s->cirrus_blt_dstaddr,
956 a5082316 bellard
           s->cirrus_blt_srcaddr,
957 e3a4e4b6 bellard
           s->gr[0x2f]);
958 a21ae81d bellard
#endif
959 a21ae81d bellard
960 e6e5ad80 bellard
    switch (s->cirrus_blt_mode & CIRRUS_BLTMODE_PIXELWIDTHMASK) {
961 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH8:
962 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 1;
963 e6e5ad80 bellard
        break;
964 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH16:
965 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 2;
966 e6e5ad80 bellard
        break;
967 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH24:
968 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 3;
969 e6e5ad80 bellard
        break;
970 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH32:
971 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 4;
972 e6e5ad80 bellard
        break;
973 e6e5ad80 bellard
    default:
974 a5082316 bellard
#ifdef DEBUG_BITBLT
975 e6e5ad80 bellard
        printf("cirrus: bitblt - pixel width is unknown\n");
976 e6e5ad80 bellard
#endif
977 e6e5ad80 bellard
        goto bitblt_ignore;
978 e6e5ad80 bellard
    }
979 e6e5ad80 bellard
    s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_PIXELWIDTHMASK;
980 e6e5ad80 bellard
981 e6e5ad80 bellard
    if ((s->
982 e6e5ad80 bellard
         cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSSRC |
983 e6e5ad80 bellard
                            CIRRUS_BLTMODE_MEMSYSDEST))
984 e6e5ad80 bellard
        == (CIRRUS_BLTMODE_MEMSYSSRC | CIRRUS_BLTMODE_MEMSYSDEST)) {
985 a5082316 bellard
#ifdef DEBUG_BITBLT
986 e6e5ad80 bellard
        printf("cirrus: bitblt - memory-to-memory copy is requested\n");
987 e6e5ad80 bellard
#endif
988 e6e5ad80 bellard
        goto bitblt_ignore;
989 e6e5ad80 bellard
    }
990 e6e5ad80 bellard
991 a5082316 bellard
    if ((s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_SOLIDFILL) &&
992 5fafdf24 ths
        (s->cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSDEST |
993 a21ae81d bellard
                               CIRRUS_BLTMODE_TRANSPARENTCOMP |
994 5fafdf24 ths
                               CIRRUS_BLTMODE_PATTERNCOPY |
995 5fafdf24 ths
                               CIRRUS_BLTMODE_COLOREXPAND)) ==
996 a21ae81d bellard
         (CIRRUS_BLTMODE_PATTERNCOPY | CIRRUS_BLTMODE_COLOREXPAND)) {
997 a5082316 bellard
        cirrus_bitblt_fgcol(s);
998 a5082316 bellard
        cirrus_bitblt_solidfill(s, blt_rop);
999 e6e5ad80 bellard
    } else {
1000 5fafdf24 ths
        if ((s->cirrus_blt_mode & (CIRRUS_BLTMODE_COLOREXPAND |
1001 5fafdf24 ths
                                   CIRRUS_BLTMODE_PATTERNCOPY)) ==
1002 a5082316 bellard
            CIRRUS_BLTMODE_COLOREXPAND) {
1003 a5082316 bellard
1004 a5082316 bellard
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
1005 b30d4608 bellard
                if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
1006 4c8732d7 bellard
                    cirrus_bitblt_bgcol(s);
1007 b30d4608 bellard
                else
1008 4c8732d7 bellard
                    cirrus_bitblt_fgcol(s);
1009 b30d4608 bellard
                s->cirrus_rop = cirrus_colorexpand_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
1010 a5082316 bellard
            } else {
1011 a5082316 bellard
                cirrus_bitblt_fgcol(s);
1012 a5082316 bellard
                cirrus_bitblt_bgcol(s);
1013 a5082316 bellard
                s->cirrus_rop = cirrus_colorexpand[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
1014 a5082316 bellard
            }
1015 e69390ce bellard
        } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
1016 b30d4608 bellard
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
1017 b30d4608 bellard
                if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
1018 b30d4608 bellard
                    if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
1019 b30d4608 bellard
                        cirrus_bitblt_bgcol(s);
1020 b30d4608 bellard
                    else
1021 b30d4608 bellard
                        cirrus_bitblt_fgcol(s);
1022 b30d4608 bellard
                    s->cirrus_rop = cirrus_colorexpand_pattern_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
1023 b30d4608 bellard
                } else {
1024 b30d4608 bellard
                    cirrus_bitblt_fgcol(s);
1025 b30d4608 bellard
                    cirrus_bitblt_bgcol(s);
1026 b30d4608 bellard
                    s->cirrus_rop = cirrus_colorexpand_pattern[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
1027 b30d4608 bellard
                }
1028 b30d4608 bellard
            } else {
1029 b30d4608 bellard
                s->cirrus_rop = cirrus_patternfill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
1030 b30d4608 bellard
            }
1031 a21ae81d bellard
        } else {
1032 96cf2df8 ths
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
1033 96cf2df8 ths
                if (s->cirrus_blt_pixelwidth > 2) {
1034 96cf2df8 ths
                    printf("src transparent without colorexpand must be 8bpp or 16bpp\n");
1035 96cf2df8 ths
                    goto bitblt_ignore;
1036 96cf2df8 ths
                }
1037 96cf2df8 ths
                if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
1038 96cf2df8 ths
                    s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch;
1039 96cf2df8 ths
                    s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch;
1040 96cf2df8 ths
                    s->cirrus_rop = cirrus_bkwd_transp_rop[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
1041 96cf2df8 ths
                } else {
1042 96cf2df8 ths
                    s->cirrus_rop = cirrus_fwd_transp_rop[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
1043 96cf2df8 ths
                }
1044 96cf2df8 ths
            } else {
1045 96cf2df8 ths
                if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
1046 96cf2df8 ths
                    s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch;
1047 96cf2df8 ths
                    s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch;
1048 96cf2df8 ths
                    s->cirrus_rop = cirrus_bkwd_rop[rop_to_index[blt_rop]];
1049 96cf2df8 ths
                } else {
1050 96cf2df8 ths
                    s->cirrus_rop = cirrus_fwd_rop[rop_to_index[blt_rop]];
1051 96cf2df8 ths
                }
1052 96cf2df8 ths
            }
1053 96cf2df8 ths
        }
1054 a21ae81d bellard
        // setup bitblt engine.
1055 a21ae81d bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSSRC) {
1056 a21ae81d bellard
            if (!cirrus_bitblt_cputovideo(s))
1057 a21ae81d bellard
                goto bitblt_ignore;
1058 a21ae81d bellard
        } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSDEST) {
1059 a21ae81d bellard
            if (!cirrus_bitblt_videotocpu(s))
1060 a21ae81d bellard
                goto bitblt_ignore;
1061 a21ae81d bellard
        } else {
1062 a21ae81d bellard
            if (!cirrus_bitblt_videotovideo(s))
1063 a21ae81d bellard
                goto bitblt_ignore;
1064 a21ae81d bellard
        }
1065 e6e5ad80 bellard
    }
1066 e6e5ad80 bellard
    return;
1067 e6e5ad80 bellard
  bitblt_ignore:;
1068 e6e5ad80 bellard
    cirrus_bitblt_reset(s);
1069 e6e5ad80 bellard
}
1070 e6e5ad80 bellard
1071 e6e5ad80 bellard
static void cirrus_write_bitblt(CirrusVGAState * s, unsigned reg_value)
1072 e6e5ad80 bellard
{
1073 e6e5ad80 bellard
    unsigned old_value;
1074 e6e5ad80 bellard
1075 e6e5ad80 bellard
    old_value = s->gr[0x31];
1076 e6e5ad80 bellard
    s->gr[0x31] = reg_value;
1077 e6e5ad80 bellard
1078 e6e5ad80 bellard
    if (((old_value & CIRRUS_BLT_RESET) != 0) &&
1079 e6e5ad80 bellard
        ((reg_value & CIRRUS_BLT_RESET) == 0)) {
1080 e6e5ad80 bellard
        cirrus_bitblt_reset(s);
1081 e6e5ad80 bellard
    } else if (((old_value & CIRRUS_BLT_START) == 0) &&
1082 e6e5ad80 bellard
               ((reg_value & CIRRUS_BLT_START) != 0)) {
1083 e6e5ad80 bellard
        cirrus_bitblt_start(s);
1084 e6e5ad80 bellard
    }
1085 e6e5ad80 bellard
}
1086 e6e5ad80 bellard
1087 e6e5ad80 bellard
1088 e6e5ad80 bellard
/***************************************
1089 e6e5ad80 bellard
 *
1090 e6e5ad80 bellard
 *  basic parameters
1091 e6e5ad80 bellard
 *
1092 e6e5ad80 bellard
 ***************************************/
1093 e6e5ad80 bellard
1094 5fafdf24 ths
static void cirrus_get_offsets(VGAState *s1,
1095 83acc96b bellard
                               uint32_t *pline_offset,
1096 83acc96b bellard
                               uint32_t *pstart_addr,
1097 83acc96b bellard
                               uint32_t *pline_compare)
1098 e6e5ad80 bellard
{
1099 e6e5ad80 bellard
    CirrusVGAState * s = (CirrusVGAState *)s1;
1100 83acc96b bellard
    uint32_t start_addr, line_offset, line_compare;
1101 e6e5ad80 bellard
1102 e6e5ad80 bellard
    line_offset = s->cr[0x13]
1103 e36f36e1 bellard
        | ((s->cr[0x1b] & 0x10) << 4);
1104 e6e5ad80 bellard
    line_offset <<= 3;
1105 e6e5ad80 bellard
    *pline_offset = line_offset;
1106 e6e5ad80 bellard
1107 e6e5ad80 bellard
    start_addr = (s->cr[0x0c] << 8)
1108 e6e5ad80 bellard
        | s->cr[0x0d]
1109 e6e5ad80 bellard
        | ((s->cr[0x1b] & 0x01) << 16)
1110 e6e5ad80 bellard
        | ((s->cr[0x1b] & 0x0c) << 15)
1111 e6e5ad80 bellard
        | ((s->cr[0x1d] & 0x80) << 12);
1112 e6e5ad80 bellard
    *pstart_addr = start_addr;
1113 83acc96b bellard
1114 5fafdf24 ths
    line_compare = s->cr[0x18] |
1115 83acc96b bellard
        ((s->cr[0x07] & 0x10) << 4) |
1116 83acc96b bellard
        ((s->cr[0x09] & 0x40) << 3);
1117 83acc96b bellard
    *pline_compare = line_compare;
1118 e6e5ad80 bellard
}
1119 e6e5ad80 bellard
1120 e6e5ad80 bellard
static uint32_t cirrus_get_bpp16_depth(CirrusVGAState * s)
1121 e6e5ad80 bellard
{
1122 e6e5ad80 bellard
    uint32_t ret = 16;
1123 e6e5ad80 bellard
1124 e6e5ad80 bellard
    switch (s->cirrus_hidden_dac_data & 0xf) {
1125 e6e5ad80 bellard
    case 0:
1126 e6e5ad80 bellard
        ret = 15;
1127 e6e5ad80 bellard
        break;                        /* Sierra HiColor */
1128 e6e5ad80 bellard
    case 1:
1129 e6e5ad80 bellard
        ret = 16;
1130 e6e5ad80 bellard
        break;                        /* XGA HiColor */
1131 e6e5ad80 bellard
    default:
1132 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1133 e6e5ad80 bellard
        printf("cirrus: invalid DAC value %x in 16bpp\n",
1134 e6e5ad80 bellard
               (s->cirrus_hidden_dac_data & 0xf));
1135 e6e5ad80 bellard
#endif
1136 e6e5ad80 bellard
        ret = 15;                /* XXX */
1137 e6e5ad80 bellard
        break;
1138 e6e5ad80 bellard
    }
1139 e6e5ad80 bellard
    return ret;
1140 e6e5ad80 bellard
}
1141 e6e5ad80 bellard
1142 e6e5ad80 bellard
static int cirrus_get_bpp(VGAState *s1)
1143 e6e5ad80 bellard
{
1144 e6e5ad80 bellard
    CirrusVGAState * s = (CirrusVGAState *)s1;
1145 e6e5ad80 bellard
    uint32_t ret = 8;
1146 e6e5ad80 bellard
1147 e6e5ad80 bellard
    if ((s->sr[0x07] & 0x01) != 0) {
1148 e6e5ad80 bellard
        /* Cirrus SVGA */
1149 e6e5ad80 bellard
        switch (s->sr[0x07] & CIRRUS_SR7_BPP_MASK) {
1150 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_8:
1151 e6e5ad80 bellard
            ret = 8;
1152 e6e5ad80 bellard
            break;
1153 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_16_DOUBLEVCLK:
1154 e6e5ad80 bellard
            ret = cirrus_get_bpp16_depth(s);
1155 e6e5ad80 bellard
            break;
1156 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_24:
1157 e6e5ad80 bellard
            ret = 24;
1158 e6e5ad80 bellard
            break;
1159 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_16:
1160 e6e5ad80 bellard
            ret = cirrus_get_bpp16_depth(s);
1161 e6e5ad80 bellard
            break;
1162 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_32:
1163 e6e5ad80 bellard
            ret = 32;
1164 e6e5ad80 bellard
            break;
1165 e6e5ad80 bellard
        default:
1166 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1167 e6e5ad80 bellard
            printf("cirrus: unknown bpp - sr7=%x\n", s->sr[0x7]);
1168 e6e5ad80 bellard
#endif
1169 e6e5ad80 bellard
            ret = 8;
1170 e6e5ad80 bellard
            break;
1171 e6e5ad80 bellard
        }
1172 e6e5ad80 bellard
    } else {
1173 e6e5ad80 bellard
        /* VGA */
1174 aeb3c85f bellard
        ret = 0;
1175 e6e5ad80 bellard
    }
1176 e6e5ad80 bellard
1177 e6e5ad80 bellard
    return ret;
1178 e6e5ad80 bellard
}
1179 e6e5ad80 bellard
1180 78e127ef bellard
static void cirrus_get_resolution(VGAState *s, int *pwidth, int *pheight)
1181 78e127ef bellard
{
1182 78e127ef bellard
    int width, height;
1183 3b46e624 ths
1184 78e127ef bellard
    width = (s->cr[0x01] + 1) * 8;
1185 5fafdf24 ths
    height = s->cr[0x12] |
1186 5fafdf24 ths
        ((s->cr[0x07] & 0x02) << 7) |
1187 78e127ef bellard
        ((s->cr[0x07] & 0x40) << 3);
1188 78e127ef bellard
    height = (height + 1);
1189 78e127ef bellard
    /* interlace support */
1190 78e127ef bellard
    if (s->cr[0x1a] & 0x01)
1191 78e127ef bellard
        height = height * 2;
1192 78e127ef bellard
    *pwidth = width;
1193 78e127ef bellard
    *pheight = height;
1194 78e127ef bellard
}
1195 78e127ef bellard
1196 e6e5ad80 bellard
/***************************************
1197 e6e5ad80 bellard
 *
1198 e6e5ad80 bellard
 * bank memory
1199 e6e5ad80 bellard
 *
1200 e6e5ad80 bellard
 ***************************************/
1201 e6e5ad80 bellard
1202 e6e5ad80 bellard
static void cirrus_update_bank_ptr(CirrusVGAState * s, unsigned bank_index)
1203 e6e5ad80 bellard
{
1204 e6e5ad80 bellard
    unsigned offset;
1205 e6e5ad80 bellard
    unsigned limit;
1206 e6e5ad80 bellard
1207 e6e5ad80 bellard
    if ((s->gr[0x0b] & 0x01) != 0)        /* dual bank */
1208 e6e5ad80 bellard
        offset = s->gr[0x09 + bank_index];
1209 e6e5ad80 bellard
    else                        /* single bank */
1210 e6e5ad80 bellard
        offset = s->gr[0x09];
1211 e6e5ad80 bellard
1212 e6e5ad80 bellard
    if ((s->gr[0x0b] & 0x20) != 0)
1213 e6e5ad80 bellard
        offset <<= 14;
1214 e6e5ad80 bellard
    else
1215 e6e5ad80 bellard
        offset <<= 12;
1216 e6e5ad80 bellard
1217 e3a4e4b6 bellard
    if (s->real_vram_size <= offset)
1218 e6e5ad80 bellard
        limit = 0;
1219 e6e5ad80 bellard
    else
1220 e3a4e4b6 bellard
        limit = s->real_vram_size - offset;
1221 e6e5ad80 bellard
1222 e6e5ad80 bellard
    if (((s->gr[0x0b] & 0x01) == 0) && (bank_index != 0)) {
1223 e6e5ad80 bellard
        if (limit > 0x8000) {
1224 e6e5ad80 bellard
            offset += 0x8000;
1225 e6e5ad80 bellard
            limit -= 0x8000;
1226 e6e5ad80 bellard
        } else {
1227 e6e5ad80 bellard
            limit = 0;
1228 e6e5ad80 bellard
        }
1229 e6e5ad80 bellard
    }
1230 e6e5ad80 bellard
1231 e6e5ad80 bellard
    if (limit > 0) {
1232 e6e5ad80 bellard
        s->cirrus_bank_base[bank_index] = offset;
1233 e6e5ad80 bellard
        s->cirrus_bank_limit[bank_index] = limit;
1234 e6e5ad80 bellard
    } else {
1235 e6e5ad80 bellard
        s->cirrus_bank_base[bank_index] = 0;
1236 e6e5ad80 bellard
        s->cirrus_bank_limit[bank_index] = 0;
1237 e6e5ad80 bellard
    }
1238 e6e5ad80 bellard
}
1239 e6e5ad80 bellard
1240 e6e5ad80 bellard
/***************************************
1241 e6e5ad80 bellard
 *
1242 e6e5ad80 bellard
 *  I/O access between 0x3c4-0x3c5
1243 e6e5ad80 bellard
 *
1244 e6e5ad80 bellard
 ***************************************/
1245 e6e5ad80 bellard
1246 e6e5ad80 bellard
static int
1247 e6e5ad80 bellard
cirrus_hook_read_sr(CirrusVGAState * s, unsigned reg_index, int *reg_value)
1248 e6e5ad80 bellard
{
1249 e6e5ad80 bellard
    switch (reg_index) {
1250 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1251 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1252 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1253 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1254 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1255 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1256 e6e5ad80 bellard
    case 0x06:                        // Unlock Cirrus extensions
1257 e6e5ad80 bellard
        *reg_value = s->sr[reg_index];
1258 e6e5ad80 bellard
        break;
1259 e6e5ad80 bellard
    case 0x10:
1260 e6e5ad80 bellard
    case 0x30:
1261 e6e5ad80 bellard
    case 0x50:
1262 e6e5ad80 bellard
    case 0x70:                        // Graphics Cursor X
1263 e6e5ad80 bellard
    case 0x90:
1264 e6e5ad80 bellard
    case 0xb0:
1265 e6e5ad80 bellard
    case 0xd0:
1266 e6e5ad80 bellard
    case 0xf0:                        // Graphics Cursor X
1267 aeb3c85f bellard
        *reg_value = s->sr[0x10];
1268 aeb3c85f bellard
        break;
1269 e6e5ad80 bellard
    case 0x11:
1270 e6e5ad80 bellard
    case 0x31:
1271 e6e5ad80 bellard
    case 0x51:
1272 e6e5ad80 bellard
    case 0x71:                        // Graphics Cursor Y
1273 e6e5ad80 bellard
    case 0x91:
1274 e6e5ad80 bellard
    case 0xb1:
1275 e6e5ad80 bellard
    case 0xd1:
1276 a5082316 bellard
    case 0xf1:                        // Graphics Cursor Y
1277 aeb3c85f bellard
        *reg_value = s->sr[0x11];
1278 aeb3c85f bellard
        break;
1279 aeb3c85f bellard
    case 0x05:                        // ???
1280 aeb3c85f bellard
    case 0x07:                        // Extended Sequencer Mode
1281 aeb3c85f bellard
    case 0x08:                        // EEPROM Control
1282 aeb3c85f bellard
    case 0x09:                        // Scratch Register 0
1283 aeb3c85f bellard
    case 0x0a:                        // Scratch Register 1
1284 aeb3c85f bellard
    case 0x0b:                        // VCLK 0
1285 aeb3c85f bellard
    case 0x0c:                        // VCLK 1
1286 aeb3c85f bellard
    case 0x0d:                        // VCLK 2
1287 aeb3c85f bellard
    case 0x0e:                        // VCLK 3
1288 aeb3c85f bellard
    case 0x0f:                        // DRAM Control
1289 e6e5ad80 bellard
    case 0x12:                        // Graphics Cursor Attribute
1290 e6e5ad80 bellard
    case 0x13:                        // Graphics Cursor Pattern Address
1291 e6e5ad80 bellard
    case 0x14:                        // Scratch Register 2
1292 e6e5ad80 bellard
    case 0x15:                        // Scratch Register 3
1293 e6e5ad80 bellard
    case 0x16:                        // Performance Tuning Register
1294 e6e5ad80 bellard
    case 0x17:                        // Configuration Readback and Extended Control
1295 e6e5ad80 bellard
    case 0x18:                        // Signature Generator Control
1296 e6e5ad80 bellard
    case 0x19:                        // Signal Generator Result
1297 e6e5ad80 bellard
    case 0x1a:                        // Signal Generator Result
1298 e6e5ad80 bellard
    case 0x1b:                        // VCLK 0 Denominator & Post
1299 e6e5ad80 bellard
    case 0x1c:                        // VCLK 1 Denominator & Post
1300 e6e5ad80 bellard
    case 0x1d:                        // VCLK 2 Denominator & Post
1301 e6e5ad80 bellard
    case 0x1e:                        // VCLK 3 Denominator & Post
1302 e6e5ad80 bellard
    case 0x1f:                        // BIOS Write Enable and MCLK select
1303 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1304 e6e5ad80 bellard
        printf("cirrus: handled inport sr_index %02x\n", reg_index);
1305 e6e5ad80 bellard
#endif
1306 e6e5ad80 bellard
        *reg_value = s->sr[reg_index];
1307 e6e5ad80 bellard
        break;
1308 e6e5ad80 bellard
    default:
1309 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1310 e6e5ad80 bellard
        printf("cirrus: inport sr_index %02x\n", reg_index);
1311 e6e5ad80 bellard
#endif
1312 e6e5ad80 bellard
        *reg_value = 0xff;
1313 e6e5ad80 bellard
        break;
1314 e6e5ad80 bellard
    }
1315 e6e5ad80 bellard
1316 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1317 e6e5ad80 bellard
}
1318 e6e5ad80 bellard
1319 e6e5ad80 bellard
static int
1320 e6e5ad80 bellard
cirrus_hook_write_sr(CirrusVGAState * s, unsigned reg_index, int reg_value)
1321 e6e5ad80 bellard
{
1322 e6e5ad80 bellard
    switch (reg_index) {
1323 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1324 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1325 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1326 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1327 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1328 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1329 e6e5ad80 bellard
    case 0x06:                        // Unlock Cirrus extensions
1330 e6e5ad80 bellard
        reg_value &= 0x17;
1331 e6e5ad80 bellard
        if (reg_value == 0x12) {
1332 e6e5ad80 bellard
            s->sr[reg_index] = 0x12;
1333 e6e5ad80 bellard
        } else {
1334 e6e5ad80 bellard
            s->sr[reg_index] = 0x0f;
1335 e6e5ad80 bellard
        }
1336 e6e5ad80 bellard
        break;
1337 e6e5ad80 bellard
    case 0x10:
1338 e6e5ad80 bellard
    case 0x30:
1339 e6e5ad80 bellard
    case 0x50:
1340 e6e5ad80 bellard
    case 0x70:                        // Graphics Cursor X
1341 e6e5ad80 bellard
    case 0x90:
1342 e6e5ad80 bellard
    case 0xb0:
1343 e6e5ad80 bellard
    case 0xd0:
1344 e6e5ad80 bellard
    case 0xf0:                        // Graphics Cursor X
1345 e6e5ad80 bellard
        s->sr[0x10] = reg_value;
1346 a5082316 bellard
        s->hw_cursor_x = (reg_value << 3) | (reg_index >> 5);
1347 e6e5ad80 bellard
        break;
1348 e6e5ad80 bellard
    case 0x11:
1349 e6e5ad80 bellard
    case 0x31:
1350 e6e5ad80 bellard
    case 0x51:
1351 e6e5ad80 bellard
    case 0x71:                        // Graphics Cursor Y
1352 e6e5ad80 bellard
    case 0x91:
1353 e6e5ad80 bellard
    case 0xb1:
1354 e6e5ad80 bellard
    case 0xd1:
1355 e6e5ad80 bellard
    case 0xf1:                        // Graphics Cursor Y
1356 e6e5ad80 bellard
        s->sr[0x11] = reg_value;
1357 a5082316 bellard
        s->hw_cursor_y = (reg_value << 3) | (reg_index >> 5);
1358 e6e5ad80 bellard
        break;
1359 e6e5ad80 bellard
    case 0x07:                        // Extended Sequencer Mode
1360 e6e5ad80 bellard
    case 0x08:                        // EEPROM Control
1361 e6e5ad80 bellard
    case 0x09:                        // Scratch Register 0
1362 e6e5ad80 bellard
    case 0x0a:                        // Scratch Register 1
1363 e6e5ad80 bellard
    case 0x0b:                        // VCLK 0
1364 e6e5ad80 bellard
    case 0x0c:                        // VCLK 1
1365 e6e5ad80 bellard
    case 0x0d:                        // VCLK 2
1366 e6e5ad80 bellard
    case 0x0e:                        // VCLK 3
1367 e6e5ad80 bellard
    case 0x0f:                        // DRAM Control
1368 e6e5ad80 bellard
    case 0x12:                        // Graphics Cursor Attribute
1369 e6e5ad80 bellard
    case 0x13:                        // Graphics Cursor Pattern Address
1370 e6e5ad80 bellard
    case 0x14:                        // Scratch Register 2
1371 e6e5ad80 bellard
    case 0x15:                        // Scratch Register 3
1372 e6e5ad80 bellard
    case 0x16:                        // Performance Tuning Register
1373 e6e5ad80 bellard
    case 0x18:                        // Signature Generator Control
1374 e6e5ad80 bellard
    case 0x19:                        // Signature Generator Result
1375 e6e5ad80 bellard
    case 0x1a:                        // Signature Generator Result
1376 e6e5ad80 bellard
    case 0x1b:                        // VCLK 0 Denominator & Post
1377 e6e5ad80 bellard
    case 0x1c:                        // VCLK 1 Denominator & Post
1378 e6e5ad80 bellard
    case 0x1d:                        // VCLK 2 Denominator & Post
1379 e6e5ad80 bellard
    case 0x1e:                        // VCLK 3 Denominator & Post
1380 e6e5ad80 bellard
    case 0x1f:                        // BIOS Write Enable and MCLK select
1381 e6e5ad80 bellard
        s->sr[reg_index] = reg_value;
1382 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1383 e6e5ad80 bellard
        printf("cirrus: handled outport sr_index %02x, sr_value %02x\n",
1384 e6e5ad80 bellard
               reg_index, reg_value);
1385 e6e5ad80 bellard
#endif
1386 e6e5ad80 bellard
        break;
1387 8926b517 bellard
    case 0x17:                        // Configuration Readback and Extended Control
1388 e3a4e4b6 bellard
        s->sr[reg_index] = (s->sr[reg_index] & 0x38) | (reg_value & 0xc7);
1389 8926b517 bellard
        cirrus_update_memory_access(s);
1390 8926b517 bellard
        break;
1391 e6e5ad80 bellard
    default:
1392 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1393 e6e5ad80 bellard
        printf("cirrus: outport sr_index %02x, sr_value %02x\n", reg_index,
1394 e6e5ad80 bellard
               reg_value);
1395 e6e5ad80 bellard
#endif
1396 e6e5ad80 bellard
        break;
1397 e6e5ad80 bellard
    }
1398 e6e5ad80 bellard
1399 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1400 e6e5ad80 bellard
}
1401 e6e5ad80 bellard
1402 e6e5ad80 bellard
/***************************************
1403 e6e5ad80 bellard
 *
1404 e6e5ad80 bellard
 *  I/O access at 0x3c6
1405 e6e5ad80 bellard
 *
1406 e6e5ad80 bellard
 ***************************************/
1407 e6e5ad80 bellard
1408 e6e5ad80 bellard
static void cirrus_read_hidden_dac(CirrusVGAState * s, int *reg_value)
1409 e6e5ad80 bellard
{
1410 e6e5ad80 bellard
    *reg_value = 0xff;
1411 a21ae81d bellard
    if (++s->cirrus_hidden_dac_lockindex == 5) {
1412 a21ae81d bellard
        *reg_value = s->cirrus_hidden_dac_data;
1413 a21ae81d bellard
        s->cirrus_hidden_dac_lockindex = 0;
1414 e6e5ad80 bellard
    }
1415 e6e5ad80 bellard
}
1416 e6e5ad80 bellard
1417 e6e5ad80 bellard
static void cirrus_write_hidden_dac(CirrusVGAState * s, int reg_value)
1418 e6e5ad80 bellard
{
1419 e6e5ad80 bellard
    if (s->cirrus_hidden_dac_lockindex == 4) {
1420 e6e5ad80 bellard
        s->cirrus_hidden_dac_data = reg_value;
1421 a21ae81d bellard
#if defined(DEBUG_CIRRUS)
1422 e6e5ad80 bellard
        printf("cirrus: outport hidden DAC, value %02x\n", reg_value);
1423 e6e5ad80 bellard
#endif
1424 e6e5ad80 bellard
    }
1425 e6e5ad80 bellard
    s->cirrus_hidden_dac_lockindex = 0;
1426 e6e5ad80 bellard
}
1427 e6e5ad80 bellard
1428 e6e5ad80 bellard
/***************************************
1429 e6e5ad80 bellard
 *
1430 e6e5ad80 bellard
 *  I/O access at 0x3c9
1431 e6e5ad80 bellard
 *
1432 e6e5ad80 bellard
 ***************************************/
1433 e6e5ad80 bellard
1434 e6e5ad80 bellard
static int cirrus_hook_read_palette(CirrusVGAState * s, int *reg_value)
1435 e6e5ad80 bellard
{
1436 e6e5ad80 bellard
    if (!(s->sr[0x12] & CIRRUS_CURSOR_HIDDENPEL))
1437 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1438 a5082316 bellard
    *reg_value =
1439 a5082316 bellard
        s->cirrus_hidden_palette[(s->dac_read_index & 0x0f) * 3 +
1440 a5082316 bellard
                                 s->dac_sub_index];
1441 e6e5ad80 bellard
    if (++s->dac_sub_index == 3) {
1442 e6e5ad80 bellard
        s->dac_sub_index = 0;
1443 e6e5ad80 bellard
        s->dac_read_index++;
1444 e6e5ad80 bellard
    }
1445 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1446 e6e5ad80 bellard
}
1447 e6e5ad80 bellard
1448 e6e5ad80 bellard
static int cirrus_hook_write_palette(CirrusVGAState * s, int reg_value)
1449 e6e5ad80 bellard
{
1450 e6e5ad80 bellard
    if (!(s->sr[0x12] & CIRRUS_CURSOR_HIDDENPEL))
1451 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1452 e6e5ad80 bellard
    s->dac_cache[s->dac_sub_index] = reg_value;
1453 e6e5ad80 bellard
    if (++s->dac_sub_index == 3) {
1454 a5082316 bellard
        memcpy(&s->cirrus_hidden_palette[(s->dac_write_index & 0x0f) * 3],
1455 a5082316 bellard
               s->dac_cache, 3);
1456 a5082316 bellard
        /* XXX update cursor */
1457 e6e5ad80 bellard
        s->dac_sub_index = 0;
1458 e6e5ad80 bellard
        s->dac_write_index++;
1459 e6e5ad80 bellard
    }
1460 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1461 e6e5ad80 bellard
}
1462 e6e5ad80 bellard
1463 e6e5ad80 bellard
/***************************************
1464 e6e5ad80 bellard
 *
1465 e6e5ad80 bellard
 *  I/O access between 0x3ce-0x3cf
1466 e6e5ad80 bellard
 *
1467 e6e5ad80 bellard
 ***************************************/
1468 e6e5ad80 bellard
1469 e6e5ad80 bellard
static int
1470 e6e5ad80 bellard
cirrus_hook_read_gr(CirrusVGAState * s, unsigned reg_index, int *reg_value)
1471 e6e5ad80 bellard
{
1472 e6e5ad80 bellard
    switch (reg_index) {
1473 aeb3c85f bellard
    case 0x00: // Standard VGA, BGCOLOR 0x000000ff
1474 aeb3c85f bellard
      *reg_value = s->cirrus_shadow_gr0;
1475 aeb3c85f bellard
      return CIRRUS_HOOK_HANDLED;
1476 aeb3c85f bellard
    case 0x01: // Standard VGA, FGCOLOR 0x000000ff
1477 aeb3c85f bellard
      *reg_value = s->cirrus_shadow_gr1;
1478 aeb3c85f bellard
      return CIRRUS_HOOK_HANDLED;
1479 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1480 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1481 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1482 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1483 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1484 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1485 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1486 e6e5ad80 bellard
    case 0x05:                        // Standard VGA, Cirrus extended mode
1487 e6e5ad80 bellard
    default:
1488 e6e5ad80 bellard
        break;
1489 e6e5ad80 bellard
    }
1490 e6e5ad80 bellard
1491 e6e5ad80 bellard
    if (reg_index < 0x3a) {
1492 e6e5ad80 bellard
        *reg_value = s->gr[reg_index];
1493 e6e5ad80 bellard
    } else {
1494 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1495 e6e5ad80 bellard
        printf("cirrus: inport gr_index %02x\n", reg_index);
1496 e6e5ad80 bellard
#endif
1497 e6e5ad80 bellard
        *reg_value = 0xff;
1498 e6e5ad80 bellard
    }
1499 e6e5ad80 bellard
1500 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1501 e6e5ad80 bellard
}
1502 e6e5ad80 bellard
1503 e6e5ad80 bellard
static int
1504 e6e5ad80 bellard
cirrus_hook_write_gr(CirrusVGAState * s, unsigned reg_index, int reg_value)
1505 e6e5ad80 bellard
{
1506 a5082316 bellard
#if defined(DEBUG_BITBLT) && 0
1507 a5082316 bellard
    printf("gr%02x: %02x\n", reg_index, reg_value);
1508 a5082316 bellard
#endif
1509 e6e5ad80 bellard
    switch (reg_index) {
1510 e6e5ad80 bellard
    case 0x00:                        // Standard VGA, BGCOLOR 0x000000ff
1511 aeb3c85f bellard
        s->cirrus_shadow_gr0 = reg_value;
1512 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1513 e6e5ad80 bellard
    case 0x01:                        // Standard VGA, FGCOLOR 0x000000ff
1514 aeb3c85f bellard
        s->cirrus_shadow_gr1 = reg_value;
1515 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1516 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1517 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1518 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1519 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1520 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1521 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1522 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1523 e6e5ad80 bellard
    case 0x05:                        // Standard VGA, Cirrus extended mode
1524 e6e5ad80 bellard
        s->gr[reg_index] = reg_value & 0x7f;
1525 8926b517 bellard
        cirrus_update_memory_access(s);
1526 e6e5ad80 bellard
        break;
1527 e6e5ad80 bellard
    case 0x09:                        // bank offset #0
1528 e6e5ad80 bellard
    case 0x0A:                        // bank offset #1
1529 8926b517 bellard
        s->gr[reg_index] = reg_value;
1530 8926b517 bellard
        cirrus_update_bank_ptr(s, 0);
1531 8926b517 bellard
        cirrus_update_bank_ptr(s, 1);
1532 8926b517 bellard
        break;
1533 e6e5ad80 bellard
    case 0x0B:
1534 e6e5ad80 bellard
        s->gr[reg_index] = reg_value;
1535 e6e5ad80 bellard
        cirrus_update_bank_ptr(s, 0);
1536 e6e5ad80 bellard
        cirrus_update_bank_ptr(s, 1);
1537 8926b517 bellard
        cirrus_update_memory_access(s);
1538 e6e5ad80 bellard
        break;
1539 e6e5ad80 bellard
    case 0x10:                        // BGCOLOR 0x0000ff00
1540 e6e5ad80 bellard
    case 0x11:                        // FGCOLOR 0x0000ff00
1541 e6e5ad80 bellard
    case 0x12:                        // BGCOLOR 0x00ff0000
1542 e6e5ad80 bellard
    case 0x13:                        // FGCOLOR 0x00ff0000
1543 e6e5ad80 bellard
    case 0x14:                        // BGCOLOR 0xff000000
1544 e6e5ad80 bellard
    case 0x15:                        // FGCOLOR 0xff000000
1545 e6e5ad80 bellard
    case 0x20:                        // BLT WIDTH 0x0000ff
1546 e6e5ad80 bellard
    case 0x22:                        // BLT HEIGHT 0x0000ff
1547 e6e5ad80 bellard
    case 0x24:                        // BLT DEST PITCH 0x0000ff
1548 e6e5ad80 bellard
    case 0x26:                        // BLT SRC PITCH 0x0000ff
1549 e6e5ad80 bellard
    case 0x28:                        // BLT DEST ADDR 0x0000ff
1550 e6e5ad80 bellard
    case 0x29:                        // BLT DEST ADDR 0x00ff00
1551 e6e5ad80 bellard
    case 0x2c:                        // BLT SRC ADDR 0x0000ff
1552 e6e5ad80 bellard
    case 0x2d:                        // BLT SRC ADDR 0x00ff00
1553 a5082316 bellard
    case 0x2f:                  // BLT WRITEMASK
1554 e6e5ad80 bellard
    case 0x30:                        // BLT MODE
1555 e6e5ad80 bellard
    case 0x32:                        // RASTER OP
1556 a21ae81d bellard
    case 0x33:                        // BLT MODEEXT
1557 e6e5ad80 bellard
    case 0x34:                        // BLT TRANSPARENT COLOR 0x00ff
1558 e6e5ad80 bellard
    case 0x35:                        // BLT TRANSPARENT COLOR 0xff00
1559 e6e5ad80 bellard
    case 0x38:                        // BLT TRANSPARENT COLOR MASK 0x00ff
1560 e6e5ad80 bellard
    case 0x39:                        // BLT TRANSPARENT COLOR MASK 0xff00
1561 e6e5ad80 bellard
        s->gr[reg_index] = reg_value;
1562 e6e5ad80 bellard
        break;
1563 e6e5ad80 bellard
    case 0x21:                        // BLT WIDTH 0x001f00
1564 e6e5ad80 bellard
    case 0x23:                        // BLT HEIGHT 0x001f00
1565 e6e5ad80 bellard
    case 0x25:                        // BLT DEST PITCH 0x001f00
1566 e6e5ad80 bellard
    case 0x27:                        // BLT SRC PITCH 0x001f00
1567 e6e5ad80 bellard
        s->gr[reg_index] = reg_value & 0x1f;
1568 e6e5ad80 bellard
        break;
1569 e6e5ad80 bellard
    case 0x2a:                        // BLT DEST ADDR 0x3f0000
1570 a5082316 bellard
        s->gr[reg_index] = reg_value & 0x3f;
1571 a5082316 bellard
        /* if auto start mode, starts bit blt now */
1572 a5082316 bellard
        if (s->gr[0x31] & CIRRUS_BLT_AUTOSTART) {
1573 a5082316 bellard
            cirrus_bitblt_start(s);
1574 a5082316 bellard
        }
1575 a5082316 bellard
        break;
1576 e6e5ad80 bellard
    case 0x2e:                        // BLT SRC ADDR 0x3f0000
1577 e6e5ad80 bellard
        s->gr[reg_index] = reg_value & 0x3f;
1578 e6e5ad80 bellard
        break;
1579 e6e5ad80 bellard
    case 0x31:                        // BLT STATUS/START
1580 e6e5ad80 bellard
        cirrus_write_bitblt(s, reg_value);
1581 e6e5ad80 bellard
        break;
1582 e6e5ad80 bellard
    default:
1583 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1584 e6e5ad80 bellard
        printf("cirrus: outport gr_index %02x, gr_value %02x\n", reg_index,
1585 e6e5ad80 bellard
               reg_value);
1586 e6e5ad80 bellard
#endif
1587 e6e5ad80 bellard
        break;
1588 e6e5ad80 bellard
    }
1589 e6e5ad80 bellard
1590 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1591 e6e5ad80 bellard
}
1592 e6e5ad80 bellard
1593 e6e5ad80 bellard
/***************************************
1594 e6e5ad80 bellard
 *
1595 e6e5ad80 bellard
 *  I/O access between 0x3d4-0x3d5
1596 e6e5ad80 bellard
 *
1597 e6e5ad80 bellard
 ***************************************/
1598 e6e5ad80 bellard
1599 e6e5ad80 bellard
static int
1600 e6e5ad80 bellard
cirrus_hook_read_cr(CirrusVGAState * s, unsigned reg_index, int *reg_value)
1601 e6e5ad80 bellard
{
1602 e6e5ad80 bellard
    switch (reg_index) {
1603 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1604 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1605 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1606 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1607 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1608 e6e5ad80 bellard
    case 0x05:                        // Standard VGA
1609 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1610 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1611 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1612 e6e5ad80 bellard
    case 0x09:                        // Standard VGA
1613 e6e5ad80 bellard
    case 0x0a:                        // Standard VGA
1614 e6e5ad80 bellard
    case 0x0b:                        // Standard VGA
1615 e6e5ad80 bellard
    case 0x0c:                        // Standard VGA
1616 e6e5ad80 bellard
    case 0x0d:                        // Standard VGA
1617 e6e5ad80 bellard
    case 0x0e:                        // Standard VGA
1618 e6e5ad80 bellard
    case 0x0f:                        // Standard VGA
1619 e6e5ad80 bellard
    case 0x10:                        // Standard VGA
1620 e6e5ad80 bellard
    case 0x11:                        // Standard VGA
1621 e6e5ad80 bellard
    case 0x12:                        // Standard VGA
1622 e6e5ad80 bellard
    case 0x13:                        // Standard VGA
1623 e6e5ad80 bellard
    case 0x14:                        // Standard VGA
1624 e6e5ad80 bellard
    case 0x15:                        // Standard VGA
1625 e6e5ad80 bellard
    case 0x16:                        // Standard VGA
1626 e6e5ad80 bellard
    case 0x17:                        // Standard VGA
1627 e6e5ad80 bellard
    case 0x18:                        // Standard VGA
1628 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1629 ca896ef3 aurel32
    case 0x24:                        // Attribute Controller Toggle Readback (R)
1630 ca896ef3 aurel32
        *reg_value = (s->ar_flip_flop << 7);
1631 ca896ef3 aurel32
        break;
1632 e6e5ad80 bellard
    case 0x19:                        // Interlace End
1633 e6e5ad80 bellard
    case 0x1a:                        // Miscellaneous Control
1634 e6e5ad80 bellard
    case 0x1b:                        // Extended Display Control
1635 e6e5ad80 bellard
    case 0x1c:                        // Sync Adjust and Genlock
1636 e6e5ad80 bellard
    case 0x1d:                        // Overlay Extended Control
1637 e6e5ad80 bellard
    case 0x22:                        // Graphics Data Latches Readback (R)
1638 e6e5ad80 bellard
    case 0x25:                        // Part Status
1639 e6e5ad80 bellard
    case 0x27:                        // Part ID (R)
1640 e6e5ad80 bellard
        *reg_value = s->cr[reg_index];
1641 e6e5ad80 bellard
        break;
1642 e6e5ad80 bellard
    case 0x26:                        // Attribute Controller Index Readback (R)
1643 e6e5ad80 bellard
        *reg_value = s->ar_index & 0x3f;
1644 e6e5ad80 bellard
        break;
1645 e6e5ad80 bellard
    default:
1646 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1647 e6e5ad80 bellard
        printf("cirrus: inport cr_index %02x\n", reg_index);
1648 e6e5ad80 bellard
        *reg_value = 0xff;
1649 e6e5ad80 bellard
#endif
1650 e6e5ad80 bellard
        break;
1651 e6e5ad80 bellard
    }
1652 e6e5ad80 bellard
1653 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1654 e6e5ad80 bellard
}
1655 e6e5ad80 bellard
1656 e6e5ad80 bellard
static int
1657 e6e5ad80 bellard
cirrus_hook_write_cr(CirrusVGAState * s, unsigned reg_index, int reg_value)
1658 e6e5ad80 bellard
{
1659 e6e5ad80 bellard
    switch (reg_index) {
1660 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1661 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1662 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1663 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1664 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1665 e6e5ad80 bellard
    case 0x05:                        // Standard VGA
1666 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1667 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1668 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1669 e6e5ad80 bellard
    case 0x09:                        // Standard VGA
1670 e6e5ad80 bellard
    case 0x0a:                        // Standard VGA
1671 e6e5ad80 bellard
    case 0x0b:                        // Standard VGA
1672 e6e5ad80 bellard
    case 0x0c:                        // Standard VGA
1673 e6e5ad80 bellard
    case 0x0d:                        // Standard VGA
1674 e6e5ad80 bellard
    case 0x0e:                        // Standard VGA
1675 e6e5ad80 bellard
    case 0x0f:                        // Standard VGA
1676 e6e5ad80 bellard
    case 0x10:                        // Standard VGA
1677 e6e5ad80 bellard
    case 0x11:                        // Standard VGA
1678 e6e5ad80 bellard
    case 0x12:                        // Standard VGA
1679 e6e5ad80 bellard
    case 0x13:                        // Standard VGA
1680 e6e5ad80 bellard
    case 0x14:                        // Standard VGA
1681 e6e5ad80 bellard
    case 0x15:                        // Standard VGA
1682 e6e5ad80 bellard
    case 0x16:                        // Standard VGA
1683 e6e5ad80 bellard
    case 0x17:                        // Standard VGA
1684 e6e5ad80 bellard
    case 0x18:                        // Standard VGA
1685 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1686 e6e5ad80 bellard
    case 0x19:                        // Interlace End
1687 e6e5ad80 bellard
    case 0x1a:                        // Miscellaneous Control
1688 e6e5ad80 bellard
    case 0x1b:                        // Extended Display Control
1689 e6e5ad80 bellard
    case 0x1c:                        // Sync Adjust and Genlock
1690 ae184e4a bellard
    case 0x1d:                        // Overlay Extended Control
1691 e6e5ad80 bellard
        s->cr[reg_index] = reg_value;
1692 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1693 e6e5ad80 bellard
        printf("cirrus: handled outport cr_index %02x, cr_value %02x\n",
1694 e6e5ad80 bellard
               reg_index, reg_value);
1695 e6e5ad80 bellard
#endif
1696 e6e5ad80 bellard
        break;
1697 e6e5ad80 bellard
    case 0x22:                        // Graphics Data Latches Readback (R)
1698 e6e5ad80 bellard
    case 0x24:                        // Attribute Controller Toggle Readback (R)
1699 e6e5ad80 bellard
    case 0x26:                        // Attribute Controller Index Readback (R)
1700 e6e5ad80 bellard
    case 0x27:                        // Part ID (R)
1701 e6e5ad80 bellard
        break;
1702 e6e5ad80 bellard
    case 0x25:                        // Part Status
1703 e6e5ad80 bellard
    default:
1704 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1705 e6e5ad80 bellard
        printf("cirrus: outport cr_index %02x, cr_value %02x\n", reg_index,
1706 e6e5ad80 bellard
               reg_value);
1707 e6e5ad80 bellard
#endif
1708 e6e5ad80 bellard
        break;
1709 e6e5ad80 bellard
    }
1710 e6e5ad80 bellard
1711 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1712 e6e5ad80 bellard
}
1713 e6e5ad80 bellard
1714 e6e5ad80 bellard
/***************************************
1715 e6e5ad80 bellard
 *
1716 e6e5ad80 bellard
 *  memory-mapped I/O (bitblt)
1717 e6e5ad80 bellard
 *
1718 e6e5ad80 bellard
 ***************************************/
1719 e6e5ad80 bellard
1720 e6e5ad80 bellard
static uint8_t cirrus_mmio_blt_read(CirrusVGAState * s, unsigned address)
1721 e6e5ad80 bellard
{
1722 e6e5ad80 bellard
    int value = 0xff;
1723 e6e5ad80 bellard
1724 e6e5ad80 bellard
    switch (address) {
1725 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1726 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x00, &value);
1727 e6e5ad80 bellard
        break;
1728 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1729 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x10, &value);
1730 e6e5ad80 bellard
        break;
1731 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1732 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x12, &value);
1733 e6e5ad80 bellard
        break;
1734 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1735 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x14, &value);
1736 e6e5ad80 bellard
        break;
1737 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1738 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x01, &value);
1739 e6e5ad80 bellard
        break;
1740 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1741 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x11, &value);
1742 e6e5ad80 bellard
        break;
1743 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1744 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x13, &value);
1745 e6e5ad80 bellard
        break;
1746 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1747 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x15, &value);
1748 e6e5ad80 bellard
        break;
1749 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 0):
1750 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x20, &value);
1751 e6e5ad80 bellard
        break;
1752 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 1):
1753 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x21, &value);
1754 e6e5ad80 bellard
        break;
1755 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 0):
1756 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x22, &value);
1757 e6e5ad80 bellard
        break;
1758 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 1):
1759 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x23, &value);
1760 e6e5ad80 bellard
        break;
1761 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1762 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x24, &value);
1763 e6e5ad80 bellard
        break;
1764 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1765 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x25, &value);
1766 e6e5ad80 bellard
        break;
1767 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1768 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x26, &value);
1769 e6e5ad80 bellard
        break;
1770 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1771 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x27, &value);
1772 e6e5ad80 bellard
        break;
1773 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 0):
1774 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x28, &value);
1775 e6e5ad80 bellard
        break;
1776 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 1):
1777 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x29, &value);
1778 e6e5ad80 bellard
        break;
1779 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 2):
1780 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x2a, &value);
1781 e6e5ad80 bellard
        break;
1782 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 0):
1783 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x2c, &value);
1784 e6e5ad80 bellard
        break;
1785 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 1):
1786 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x2d, &value);
1787 e6e5ad80 bellard
        break;
1788 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 2):
1789 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x2e, &value);
1790 e6e5ad80 bellard
        break;
1791 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTWRITEMASK:
1792 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x2f, &value);
1793 e6e5ad80 bellard
        break;
1794 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTMODE:
1795 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x30, &value);
1796 e6e5ad80 bellard
        break;
1797 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTROP:
1798 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x32, &value);
1799 e6e5ad80 bellard
        break;
1800 a21ae81d bellard
    case CIRRUS_MMIO_BLTMODEEXT:
1801 a21ae81d bellard
        cirrus_hook_read_gr(s, 0x33, &value);
1802 a21ae81d bellard
        break;
1803 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1804 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x34, &value);
1805 e6e5ad80 bellard
        break;
1806 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1807 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x35, &value);
1808 e6e5ad80 bellard
        break;
1809 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1810 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x38, &value);
1811 e6e5ad80 bellard
        break;
1812 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1813 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x39, &value);
1814 e6e5ad80 bellard
        break;
1815 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTSTATUS:
1816 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x31, &value);
1817 e6e5ad80 bellard
        break;
1818 e6e5ad80 bellard
    default:
1819 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1820 e6e5ad80 bellard
        printf("cirrus: mmio read - address 0x%04x\n", address);
1821 e6e5ad80 bellard
#endif
1822 e6e5ad80 bellard
        break;
1823 e6e5ad80 bellard
    }
1824 e6e5ad80 bellard
1825 e6e5ad80 bellard
    return (uint8_t) value;
1826 e6e5ad80 bellard
}
1827 e6e5ad80 bellard
1828 e6e5ad80 bellard
static void cirrus_mmio_blt_write(CirrusVGAState * s, unsigned address,
1829 e6e5ad80 bellard
                                  uint8_t value)
1830 e6e5ad80 bellard
{
1831 e6e5ad80 bellard
    switch (address) {
1832 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1833 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x00, value);
1834 e6e5ad80 bellard
        break;
1835 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1836 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x10, value);
1837 e6e5ad80 bellard
        break;
1838 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1839 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x12, value);
1840 e6e5ad80 bellard
        break;
1841 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1842 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x14, value);
1843 e6e5ad80 bellard
        break;
1844 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1845 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x01, value);
1846 e6e5ad80 bellard
        break;
1847 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1848 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x11, value);
1849 e6e5ad80 bellard
        break;
1850 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1851 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x13, value);
1852 e6e5ad80 bellard
        break;
1853 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1854 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x15, value);
1855 e6e5ad80 bellard
        break;
1856 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 0):
1857 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x20, value);
1858 e6e5ad80 bellard
        break;
1859 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 1):
1860 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x21, value);
1861 e6e5ad80 bellard
        break;
1862 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 0):
1863 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x22, value);
1864 e6e5ad80 bellard
        break;
1865 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 1):
1866 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x23, value);
1867 e6e5ad80 bellard
        break;
1868 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1869 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x24, value);
1870 e6e5ad80 bellard
        break;
1871 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1872 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x25, value);
1873 e6e5ad80 bellard
        break;
1874 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1875 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x26, value);
1876 e6e5ad80 bellard
        break;
1877 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1878 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x27, value);
1879 e6e5ad80 bellard
        break;
1880 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 0):
1881 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x28, value);
1882 e6e5ad80 bellard
        break;
1883 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 1):
1884 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x29, value);
1885 e6e5ad80 bellard
        break;
1886 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 2):
1887 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x2a, value);
1888 e6e5ad80 bellard
        break;
1889 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 3):
1890 e6e5ad80 bellard
        /* ignored */
1891 e6e5ad80 bellard
        break;
1892 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 0):
1893 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x2c, value);
1894 e6e5ad80 bellard
        break;
1895 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 1):
1896 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x2d, value);
1897 e6e5ad80 bellard
        break;
1898 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 2):
1899 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x2e, value);
1900 e6e5ad80 bellard
        break;
1901 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTWRITEMASK:
1902 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x2f, value);
1903 e6e5ad80 bellard
        break;
1904 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTMODE:
1905 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x30, value);
1906 e6e5ad80 bellard
        break;
1907 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTROP:
1908 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x32, value);
1909 e6e5ad80 bellard
        break;
1910 a21ae81d bellard
    case CIRRUS_MMIO_BLTMODEEXT:
1911 a21ae81d bellard
        cirrus_hook_write_gr(s, 0x33, value);
1912 a21ae81d bellard
        break;
1913 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1914 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x34, value);
1915 e6e5ad80 bellard
        break;
1916 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1917 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x35, value);
1918 e6e5ad80 bellard
        break;
1919 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1920 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x38, value);
1921 e6e5ad80 bellard
        break;
1922 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1923 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x39, value);
1924 e6e5ad80 bellard
        break;
1925 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTSTATUS:
1926 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x31, value);
1927 e6e5ad80 bellard
        break;
1928 e6e5ad80 bellard
    default:
1929 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1930 e6e5ad80 bellard
        printf("cirrus: mmio write - addr 0x%04x val 0x%02x (ignored)\n",
1931 e6e5ad80 bellard
               address, value);
1932 e6e5ad80 bellard
#endif
1933 e6e5ad80 bellard
        break;
1934 e6e5ad80 bellard
    }
1935 e6e5ad80 bellard
}
1936 e6e5ad80 bellard
1937 e6e5ad80 bellard
/***************************************
1938 e6e5ad80 bellard
 *
1939 e6e5ad80 bellard
 *  write mode 4/5
1940 e6e5ad80 bellard
 *
1941 e6e5ad80 bellard
 * assume TARGET_PAGE_SIZE >= 16
1942 e6e5ad80 bellard
 *
1943 e6e5ad80 bellard
 ***************************************/
1944 e6e5ad80 bellard
1945 e6e5ad80 bellard
static void cirrus_mem_writeb_mode4and5_8bpp(CirrusVGAState * s,
1946 e6e5ad80 bellard
                                             unsigned mode,
1947 e6e5ad80 bellard
                                             unsigned offset,
1948 e6e5ad80 bellard
                                             uint32_t mem_value)
1949 e6e5ad80 bellard
{
1950 e6e5ad80 bellard
    int x;
1951 e6e5ad80 bellard
    unsigned val = mem_value;
1952 e6e5ad80 bellard
    uint8_t *dst;
1953 e6e5ad80 bellard
1954 b2eb849d aurel32
    dst = s->vram_ptr + (offset &= s->cirrus_addr_mask);
1955 e6e5ad80 bellard
    for (x = 0; x < 8; x++) {
1956 e6e5ad80 bellard
        if (val & 0x80) {
1957 0b74ed78 bellard
            *dst = s->cirrus_shadow_gr1;
1958 e6e5ad80 bellard
        } else if (mode == 5) {
1959 0b74ed78 bellard
            *dst = s->cirrus_shadow_gr0;
1960 e6e5ad80 bellard
        }
1961 e6e5ad80 bellard
        val <<= 1;
1962 0b74ed78 bellard
        dst++;
1963 e6e5ad80 bellard
    }
1964 e6e5ad80 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + offset);
1965 e6e5ad80 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + offset + 7);
1966 e6e5ad80 bellard
}
1967 e6e5ad80 bellard
1968 e6e5ad80 bellard
static void cirrus_mem_writeb_mode4and5_16bpp(CirrusVGAState * s,
1969 e6e5ad80 bellard
                                              unsigned mode,
1970 e6e5ad80 bellard
                                              unsigned offset,
1971 e6e5ad80 bellard
                                              uint32_t mem_value)
1972 e6e5ad80 bellard
{
1973 e6e5ad80 bellard
    int x;
1974 e6e5ad80 bellard
    unsigned val = mem_value;
1975 e6e5ad80 bellard
    uint8_t *dst;
1976 e6e5ad80 bellard
1977 b2eb849d aurel32
    dst = s->vram_ptr + (offset &= s->cirrus_addr_mask);
1978 e6e5ad80 bellard
    for (x = 0; x < 8; x++) {
1979 e6e5ad80 bellard
        if (val & 0x80) {
1980 0b74ed78 bellard
            *dst = s->cirrus_shadow_gr1;
1981 0b74ed78 bellard
            *(dst + 1) = s->gr[0x11];
1982 e6e5ad80 bellard
        } else if (mode == 5) {
1983 0b74ed78 bellard
            *dst = s->cirrus_shadow_gr0;
1984 0b74ed78 bellard
            *(dst + 1) = s->gr[0x10];
1985 e6e5ad80 bellard
        }
1986 e6e5ad80 bellard
        val <<= 1;
1987 0b74ed78 bellard
        dst += 2;
1988 e6e5ad80 bellard
    }
1989 e6e5ad80 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + offset);
1990 e6e5ad80 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + offset + 15);
1991 e6e5ad80 bellard
}
1992 e6e5ad80 bellard
1993 e6e5ad80 bellard
/***************************************
1994 e6e5ad80 bellard
 *
1995 e6e5ad80 bellard
 *  memory access between 0xa0000-0xbffff
1996 e6e5ad80 bellard
 *
1997 e6e5ad80 bellard
 ***************************************/
1998 e6e5ad80 bellard
1999 e6e5ad80 bellard
static uint32_t cirrus_vga_mem_readb(void *opaque, target_phys_addr_t addr)
2000 e6e5ad80 bellard
{
2001 e6e5ad80 bellard
    CirrusVGAState *s = opaque;
2002 e6e5ad80 bellard
    unsigned bank_index;
2003 e6e5ad80 bellard
    unsigned bank_offset;
2004 e6e5ad80 bellard
    uint32_t val;
2005 e6e5ad80 bellard
2006 e6e5ad80 bellard
    if ((s->sr[0x07] & 0x01) == 0) {
2007 e6e5ad80 bellard
        return vga_mem_readb(s, addr);
2008 e6e5ad80 bellard
    }
2009 e6e5ad80 bellard
2010 aeb3c85f bellard
    addr &= 0x1ffff;
2011 aeb3c85f bellard
2012 e6e5ad80 bellard
    if (addr < 0x10000) {
2013 e6e5ad80 bellard
        /* XXX handle bitblt */
2014 e6e5ad80 bellard
        /* video memory */
2015 e6e5ad80 bellard
        bank_index = addr >> 15;
2016 e6e5ad80 bellard
        bank_offset = addr & 0x7fff;
2017 e6e5ad80 bellard
        if (bank_offset < s->cirrus_bank_limit[bank_index]) {
2018 e6e5ad80 bellard
            bank_offset += s->cirrus_bank_base[bank_index];
2019 e6e5ad80 bellard
            if ((s->gr[0x0B] & 0x14) == 0x14) {
2020 e6e5ad80 bellard
                bank_offset <<= 4;
2021 e6e5ad80 bellard
            } else if (s->gr[0x0B] & 0x02) {
2022 e6e5ad80 bellard
                bank_offset <<= 3;
2023 e6e5ad80 bellard
            }
2024 e6e5ad80 bellard
            bank_offset &= s->cirrus_addr_mask;
2025 e6e5ad80 bellard
            val = *(s->vram_ptr + bank_offset);
2026 e6e5ad80 bellard
        } else
2027 e6e5ad80 bellard
            val = 0xff;
2028 e6e5ad80 bellard
    } else if (addr >= 0x18000 && addr < 0x18100) {
2029 e6e5ad80 bellard
        /* memory-mapped I/O */
2030 e6e5ad80 bellard
        val = 0xff;
2031 e6e5ad80 bellard
        if ((s->sr[0x17] & 0x44) == 0x04) {
2032 e6e5ad80 bellard
            val = cirrus_mmio_blt_read(s, addr & 0xff);
2033 e6e5ad80 bellard
        }
2034 e6e5ad80 bellard
    } else {
2035 e6e5ad80 bellard
        val = 0xff;
2036 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
2037 e6e5ad80 bellard
        printf("cirrus: mem_readb %06x\n", addr);
2038 e6e5ad80 bellard
#endif
2039 e6e5ad80 bellard
    }
2040 e6e5ad80 bellard
    return val;
2041 e6e5ad80 bellard
}
2042 e6e5ad80 bellard
2043 e6e5ad80 bellard
static uint32_t cirrus_vga_mem_readw(void *opaque, target_phys_addr_t addr)
2044 e6e5ad80 bellard
{
2045 e6e5ad80 bellard
    uint32_t v;
2046 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2047 e6e5ad80 bellard
    v = cirrus_vga_mem_readb(opaque, addr) << 8;
2048 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 1);
2049 e6e5ad80 bellard
#else
2050 e6e5ad80 bellard
    v = cirrus_vga_mem_readb(opaque, addr);
2051 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 1) << 8;
2052 e6e5ad80 bellard
#endif
2053 e6e5ad80 bellard
    return v;
2054 e6e5ad80 bellard
}
2055 e6e5ad80 bellard
2056 e6e5ad80 bellard
static uint32_t cirrus_vga_mem_readl(void *opaque, target_phys_addr_t addr)
2057 e6e5ad80 bellard
{
2058 e6e5ad80 bellard
    uint32_t v;
2059 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2060 e6e5ad80 bellard
    v = cirrus_vga_mem_readb(opaque, addr) << 24;
2061 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 1) << 16;
2062 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 2) << 8;
2063 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 3);
2064 e6e5ad80 bellard
#else
2065 e6e5ad80 bellard
    v = cirrus_vga_mem_readb(opaque, addr);
2066 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 1) << 8;
2067 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 2) << 16;
2068 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 3) << 24;
2069 e6e5ad80 bellard
#endif
2070 e6e5ad80 bellard
    return v;
2071 e6e5ad80 bellard
}
2072 e6e5ad80 bellard
2073 5fafdf24 ths
static void cirrus_vga_mem_writeb(void *opaque, target_phys_addr_t addr,
2074 e6e5ad80 bellard
                                  uint32_t mem_value)
2075 e6e5ad80 bellard
{
2076 e6e5ad80 bellard
    CirrusVGAState *s = opaque;
2077 e6e5ad80 bellard
    unsigned bank_index;
2078 e6e5ad80 bellard
    unsigned bank_offset;
2079 e6e5ad80 bellard
    unsigned mode;
2080 e6e5ad80 bellard
2081 e6e5ad80 bellard
    if ((s->sr[0x07] & 0x01) == 0) {
2082 e6e5ad80 bellard
        vga_mem_writeb(s, addr, mem_value);
2083 e6e5ad80 bellard
        return;
2084 e6e5ad80 bellard
    }
2085 e6e5ad80 bellard
2086 aeb3c85f bellard
    addr &= 0x1ffff;
2087 aeb3c85f bellard
2088 e6e5ad80 bellard
    if (addr < 0x10000) {
2089 e6e5ad80 bellard
        if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2090 e6e5ad80 bellard
            /* bitblt */
2091 e6e5ad80 bellard
            *s->cirrus_srcptr++ = (uint8_t) mem_value;
2092 a5082316 bellard
            if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2093 e6e5ad80 bellard
                cirrus_bitblt_cputovideo_next(s);
2094 e6e5ad80 bellard
            }
2095 e6e5ad80 bellard
        } else {
2096 e6e5ad80 bellard
            /* video memory */
2097 e6e5ad80 bellard
            bank_index = addr >> 15;
2098 e6e5ad80 bellard
            bank_offset = addr & 0x7fff;
2099 e6e5ad80 bellard
            if (bank_offset < s->cirrus_bank_limit[bank_index]) {
2100 e6e5ad80 bellard
                bank_offset += s->cirrus_bank_base[bank_index];
2101 e6e5ad80 bellard
                if ((s->gr[0x0B] & 0x14) == 0x14) {
2102 e6e5ad80 bellard
                    bank_offset <<= 4;
2103 e6e5ad80 bellard
                } else if (s->gr[0x0B] & 0x02) {
2104 e6e5ad80 bellard
                    bank_offset <<= 3;
2105 e6e5ad80 bellard
                }
2106 e6e5ad80 bellard
                bank_offset &= s->cirrus_addr_mask;
2107 e6e5ad80 bellard
                mode = s->gr[0x05] & 0x7;
2108 e6e5ad80 bellard
                if (mode < 4 || mode > 5 || ((s->gr[0x0B] & 0x4) == 0)) {
2109 e6e5ad80 bellard
                    *(s->vram_ptr + bank_offset) = mem_value;
2110 e6e5ad80 bellard
                    cpu_physical_memory_set_dirty(s->vram_offset +
2111 e6e5ad80 bellard
                                                  bank_offset);
2112 e6e5ad80 bellard
                } else {
2113 e6e5ad80 bellard
                    if ((s->gr[0x0B] & 0x14) != 0x14) {
2114 e6e5ad80 bellard
                        cirrus_mem_writeb_mode4and5_8bpp(s, mode,
2115 e6e5ad80 bellard
                                                         bank_offset,
2116 e6e5ad80 bellard
                                                         mem_value);
2117 e6e5ad80 bellard
                    } else {
2118 e6e5ad80 bellard
                        cirrus_mem_writeb_mode4and5_16bpp(s, mode,
2119 e6e5ad80 bellard
                                                          bank_offset,
2120 e6e5ad80 bellard
                                                          mem_value);
2121 e6e5ad80 bellard
                    }
2122 e6e5ad80 bellard
                }
2123 e6e5ad80 bellard
            }
2124 e6e5ad80 bellard
        }
2125 e6e5ad80 bellard
    } else if (addr >= 0x18000 && addr < 0x18100) {
2126 e6e5ad80 bellard
        /* memory-mapped I/O */
2127 e6e5ad80 bellard
        if ((s->sr[0x17] & 0x44) == 0x04) {
2128 e6e5ad80 bellard
            cirrus_mmio_blt_write(s, addr & 0xff, mem_value);
2129 e6e5ad80 bellard
        }
2130 e6e5ad80 bellard
    } else {
2131 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
2132 e6e5ad80 bellard
        printf("cirrus: mem_writeb %06x value %02x\n", addr, mem_value);
2133 e6e5ad80 bellard
#endif
2134 e6e5ad80 bellard
    }
2135 e6e5ad80 bellard
}
2136 e6e5ad80 bellard
2137 e6e5ad80 bellard
static void cirrus_vga_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
2138 e6e5ad80 bellard
{
2139 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2140 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr, (val >> 8) & 0xff);
2141 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 1, val & 0xff);
2142 e6e5ad80 bellard
#else
2143 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr, val & 0xff);
2144 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2145 e6e5ad80 bellard
#endif
2146 e6e5ad80 bellard
}
2147 e6e5ad80 bellard
2148 e6e5ad80 bellard
static void cirrus_vga_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
2149 e6e5ad80 bellard
{
2150 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2151 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr, (val >> 24) & 0xff);
2152 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 1, (val >> 16) & 0xff);
2153 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 2, (val >> 8) & 0xff);
2154 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 3, val & 0xff);
2155 e6e5ad80 bellard
#else
2156 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr, val & 0xff);
2157 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2158 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2159 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2160 e6e5ad80 bellard
#endif
2161 e6e5ad80 bellard
}
2162 e6e5ad80 bellard
2163 e6e5ad80 bellard
static CPUReadMemoryFunc *cirrus_vga_mem_read[3] = {
2164 e6e5ad80 bellard
    cirrus_vga_mem_readb,
2165 e6e5ad80 bellard
    cirrus_vga_mem_readw,
2166 e6e5ad80 bellard
    cirrus_vga_mem_readl,
2167 e6e5ad80 bellard
};
2168 e6e5ad80 bellard
2169 e6e5ad80 bellard
static CPUWriteMemoryFunc *cirrus_vga_mem_write[3] = {
2170 e6e5ad80 bellard
    cirrus_vga_mem_writeb,
2171 e6e5ad80 bellard
    cirrus_vga_mem_writew,
2172 e6e5ad80 bellard
    cirrus_vga_mem_writel,
2173 e6e5ad80 bellard
};
2174 e6e5ad80 bellard
2175 e6e5ad80 bellard
/***************************************
2176 e6e5ad80 bellard
 *
2177 a5082316 bellard
 *  hardware cursor
2178 a5082316 bellard
 *
2179 a5082316 bellard
 ***************************************/
2180 a5082316 bellard
2181 a5082316 bellard
static inline void invalidate_cursor1(CirrusVGAState *s)
2182 a5082316 bellard
{
2183 a5082316 bellard
    if (s->last_hw_cursor_size) {
2184 5fafdf24 ths
        vga_invalidate_scanlines((VGAState *)s,
2185 a5082316 bellard
                                 s->last_hw_cursor_y + s->last_hw_cursor_y_start,
2186 a5082316 bellard
                                 s->last_hw_cursor_y + s->last_hw_cursor_y_end);
2187 a5082316 bellard
    }
2188 a5082316 bellard
}
2189 a5082316 bellard
2190 a5082316 bellard
static inline void cirrus_cursor_compute_yrange(CirrusVGAState *s)
2191 a5082316 bellard
{
2192 a5082316 bellard
    const uint8_t *src;
2193 a5082316 bellard
    uint32_t content;
2194 a5082316 bellard
    int y, y_min, y_max;
2195 a5082316 bellard
2196 78e127ef bellard
    src = s->vram_ptr + s->real_vram_size - 16 * 1024;
2197 a5082316 bellard
    if (s->sr[0x12] & CIRRUS_CURSOR_LARGE) {
2198 a5082316 bellard
        src += (s->sr[0x13] & 0x3c) * 256;
2199 a5082316 bellard
        y_min = 64;
2200 a5082316 bellard
        y_max = -1;
2201 a5082316 bellard
        for(y = 0; y < 64; y++) {
2202 a5082316 bellard
            content = ((uint32_t *)src)[0] |
2203 a5082316 bellard
                ((uint32_t *)src)[1] |
2204 a5082316 bellard
                ((uint32_t *)src)[2] |
2205 a5082316 bellard
                ((uint32_t *)src)[3];
2206 a5082316 bellard
            if (content) {
2207 a5082316 bellard
                if (y < y_min)
2208 a5082316 bellard
                    y_min = y;
2209 a5082316 bellard
                if (y > y_max)
2210 a5082316 bellard
                    y_max = y;
2211 a5082316 bellard
            }
2212 a5082316 bellard
            src += 16;
2213 a5082316 bellard
        }
2214 a5082316 bellard
    } else {
2215 a5082316 bellard
        src += (s->sr[0x13] & 0x3f) * 256;
2216 a5082316 bellard
        y_min = 32;
2217 a5082316 bellard
        y_max = -1;
2218 a5082316 bellard
        for(y = 0; y < 32; y++) {
2219 a5082316 bellard
            content = ((uint32_t *)src)[0] |
2220 a5082316 bellard
                ((uint32_t *)(src + 128))[0];
2221 a5082316 bellard
            if (content) {
2222 a5082316 bellard
                if (y < y_min)
2223 a5082316 bellard
                    y_min = y;
2224 a5082316 bellard
                if (y > y_max)
2225 a5082316 bellard
                    y_max = y;
2226 a5082316 bellard
            }
2227 a5082316 bellard
            src += 4;
2228 a5082316 bellard
        }
2229 a5082316 bellard
    }
2230 a5082316 bellard
    if (y_min > y_max) {
2231 a5082316 bellard
        s->last_hw_cursor_y_start = 0;
2232 a5082316 bellard
        s->last_hw_cursor_y_end = 0;
2233 a5082316 bellard
    } else {
2234 a5082316 bellard
        s->last_hw_cursor_y_start = y_min;
2235 a5082316 bellard
        s->last_hw_cursor_y_end = y_max + 1;
2236 a5082316 bellard
    }
2237 a5082316 bellard
}
2238 a5082316 bellard
2239 a5082316 bellard
/* NOTE: we do not currently handle the cursor bitmap change, so we
2240 a5082316 bellard
   update the cursor only if it moves. */
2241 a5082316 bellard
static void cirrus_cursor_invalidate(VGAState *s1)
2242 a5082316 bellard
{
2243 a5082316 bellard
    CirrusVGAState *s = (CirrusVGAState *)s1;
2244 a5082316 bellard
    int size;
2245 a5082316 bellard
2246 a5082316 bellard
    if (!s->sr[0x12] & CIRRUS_CURSOR_SHOW) {
2247 a5082316 bellard
        size = 0;
2248 a5082316 bellard
    } else {
2249 a5082316 bellard
        if (s->sr[0x12] & CIRRUS_CURSOR_LARGE)
2250 a5082316 bellard
            size = 64;
2251 a5082316 bellard
        else
2252 a5082316 bellard
            size = 32;
2253 a5082316 bellard
    }
2254 a5082316 bellard
    /* invalidate last cursor and new cursor if any change */
2255 a5082316 bellard
    if (s->last_hw_cursor_size != size ||
2256 a5082316 bellard
        s->last_hw_cursor_x != s->hw_cursor_x ||
2257 a5082316 bellard
        s->last_hw_cursor_y != s->hw_cursor_y) {
2258 a5082316 bellard
2259 a5082316 bellard
        invalidate_cursor1(s);
2260 3b46e624 ths
2261 a5082316 bellard
        s->last_hw_cursor_size = size;
2262 a5082316 bellard
        s->last_hw_cursor_x = s->hw_cursor_x;
2263 a5082316 bellard
        s->last_hw_cursor_y = s->hw_cursor_y;
2264 a5082316 bellard
        /* compute the real cursor min and max y */
2265 a5082316 bellard
        cirrus_cursor_compute_yrange(s);
2266 a5082316 bellard
        invalidate_cursor1(s);
2267 a5082316 bellard
    }
2268 a5082316 bellard
}
2269 a5082316 bellard
2270 a5082316 bellard
static void cirrus_cursor_draw_line(VGAState *s1, uint8_t *d1, int scr_y)
2271 a5082316 bellard
{
2272 a5082316 bellard
    CirrusVGAState *s = (CirrusVGAState *)s1;
2273 a5082316 bellard
    int w, h, bpp, x1, x2, poffset;
2274 a5082316 bellard
    unsigned int color0, color1;
2275 a5082316 bellard
    const uint8_t *palette, *src;
2276 a5082316 bellard
    uint32_t content;
2277 3b46e624 ths
2278 5fafdf24 ths
    if (!(s->sr[0x12] & CIRRUS_CURSOR_SHOW))
2279 a5082316 bellard
        return;
2280 a5082316 bellard
    /* fast test to see if the cursor intersects with the scan line */
2281 a5082316 bellard
    if (s->sr[0x12] & CIRRUS_CURSOR_LARGE) {
2282 a5082316 bellard
        h = 64;
2283 a5082316 bellard
    } else {
2284 a5082316 bellard
        h = 32;
2285 a5082316 bellard
    }
2286 a5082316 bellard
    if (scr_y < s->hw_cursor_y ||
2287 a5082316 bellard
        scr_y >= (s->hw_cursor_y + h))
2288 a5082316 bellard
        return;
2289 3b46e624 ths
2290 78e127ef bellard
    src = s->vram_ptr + s->real_vram_size - 16 * 1024;
2291 a5082316 bellard
    if (s->sr[0x12] & CIRRUS_CURSOR_LARGE) {
2292 a5082316 bellard
        src += (s->sr[0x13] & 0x3c) * 256;
2293 a5082316 bellard
        src += (scr_y - s->hw_cursor_y) * 16;
2294 a5082316 bellard
        poffset = 8;
2295 a5082316 bellard
        content = ((uint32_t *)src)[0] |
2296 a5082316 bellard
            ((uint32_t *)src)[1] |
2297 a5082316 bellard
            ((uint32_t *)src)[2] |
2298 a5082316 bellard
            ((uint32_t *)src)[3];
2299 a5082316 bellard
    } else {
2300 a5082316 bellard
        src += (s->sr[0x13] & 0x3f) * 256;
2301 a5082316 bellard
        src += (scr_y - s->hw_cursor_y) * 4;
2302 a5082316 bellard
        poffset = 128;
2303 a5082316 bellard
        content = ((uint32_t *)src)[0] |
2304 a5082316 bellard
            ((uint32_t *)(src + 128))[0];
2305 a5082316 bellard
    }
2306 a5082316 bellard
    /* if nothing to draw, no need to continue */
2307 a5082316 bellard
    if (!content)
2308 a5082316 bellard
        return;
2309 a5082316 bellard
    w = h;
2310 a5082316 bellard
2311 a5082316 bellard
    x1 = s->hw_cursor_x;
2312 a5082316 bellard
    if (x1 >= s->last_scr_width)
2313 a5082316 bellard
        return;
2314 a5082316 bellard
    x2 = s->hw_cursor_x + w;
2315 a5082316 bellard
    if (x2 > s->last_scr_width)
2316 a5082316 bellard
        x2 = s->last_scr_width;
2317 a5082316 bellard
    w = x2 - x1;
2318 a5082316 bellard
    palette = s->cirrus_hidden_palette;
2319 5fafdf24 ths
    color0 = s->rgb_to_pixel(c6_to_8(palette[0x0 * 3]),
2320 5fafdf24 ths
                             c6_to_8(palette[0x0 * 3 + 1]),
2321 a5082316 bellard
                             c6_to_8(palette[0x0 * 3 + 2]));
2322 5fafdf24 ths
    color1 = s->rgb_to_pixel(c6_to_8(palette[0xf * 3]),
2323 5fafdf24 ths
                             c6_to_8(palette[0xf * 3 + 1]),
2324 a5082316 bellard
                             c6_to_8(palette[0xf * 3 + 2]));
2325 a5082316 bellard
    bpp = ((s->ds->depth + 7) >> 3);
2326 a5082316 bellard
    d1 += x1 * bpp;
2327 a5082316 bellard
    switch(s->ds->depth) {
2328 a5082316 bellard
    default:
2329 a5082316 bellard
        break;
2330 a5082316 bellard
    case 8:
2331 a5082316 bellard
        vga_draw_cursor_line_8(d1, src, poffset, w, color0, color1, 0xff);
2332 a5082316 bellard
        break;
2333 a5082316 bellard
    case 15:
2334 a5082316 bellard
        vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0x7fff);
2335 a5082316 bellard
        break;
2336 a5082316 bellard
    case 16:
2337 a5082316 bellard
        vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0xffff);
2338 a5082316 bellard
        break;
2339 a5082316 bellard
    case 32:
2340 a5082316 bellard
        vga_draw_cursor_line_32(d1, src, poffset, w, color0, color1, 0xffffff);
2341 a5082316 bellard
        break;
2342 a5082316 bellard
    }
2343 a5082316 bellard
}
2344 a5082316 bellard
2345 a5082316 bellard
/***************************************
2346 a5082316 bellard
 *
2347 e6e5ad80 bellard
 *  LFB memory access
2348 e6e5ad80 bellard
 *
2349 e6e5ad80 bellard
 ***************************************/
2350 e6e5ad80 bellard
2351 e6e5ad80 bellard
static uint32_t cirrus_linear_readb(void *opaque, target_phys_addr_t addr)
2352 e6e5ad80 bellard
{
2353 e6e5ad80 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2354 e6e5ad80 bellard
    uint32_t ret;
2355 e6e5ad80 bellard
2356 e6e5ad80 bellard
    addr &= s->cirrus_addr_mask;
2357 e6e5ad80 bellard
2358 5fafdf24 ths
    if (((s->sr[0x17] & 0x44) == 0x44) &&
2359 78e127ef bellard
        ((addr & s->linear_mmio_mask) == s->linear_mmio_mask)) {
2360 e6e5ad80 bellard
        /* memory-mapped I/O */
2361 e6e5ad80 bellard
        ret = cirrus_mmio_blt_read(s, addr & 0xff);
2362 e6e5ad80 bellard
    } else if (0) {
2363 e6e5ad80 bellard
        /* XXX handle bitblt */
2364 e6e5ad80 bellard
        ret = 0xff;
2365 e6e5ad80 bellard
    } else {
2366 e6e5ad80 bellard
        /* video memory */
2367 e6e5ad80 bellard
        if ((s->gr[0x0B] & 0x14) == 0x14) {
2368 e6e5ad80 bellard
            addr <<= 4;
2369 e6e5ad80 bellard
        } else if (s->gr[0x0B] & 0x02) {
2370 e6e5ad80 bellard
            addr <<= 3;
2371 e6e5ad80 bellard
        }
2372 e6e5ad80 bellard
        addr &= s->cirrus_addr_mask;
2373 e6e5ad80 bellard
        ret = *(s->vram_ptr + addr);
2374 e6e5ad80 bellard
    }
2375 e6e5ad80 bellard
2376 e6e5ad80 bellard
    return ret;
2377 e6e5ad80 bellard
}
2378 e6e5ad80 bellard
2379 e6e5ad80 bellard
static uint32_t cirrus_linear_readw(void *opaque, target_phys_addr_t addr)
2380 e6e5ad80 bellard
{
2381 e6e5ad80 bellard
    uint32_t v;
2382 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2383 e6e5ad80 bellard
    v = cirrus_linear_readb(opaque, addr) << 8;
2384 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 1);
2385 e6e5ad80 bellard
#else
2386 e6e5ad80 bellard
    v = cirrus_linear_readb(opaque, addr);
2387 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 1) << 8;
2388 e6e5ad80 bellard
#endif
2389 e6e5ad80 bellard
    return v;
2390 e6e5ad80 bellard
}
2391 e6e5ad80 bellard
2392 e6e5ad80 bellard
static uint32_t cirrus_linear_readl(void *opaque, target_phys_addr_t addr)
2393 e6e5ad80 bellard
{
2394 e6e5ad80 bellard
    uint32_t v;
2395 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2396 e6e5ad80 bellard
    v = cirrus_linear_readb(opaque, addr) << 24;
2397 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 1) << 16;
2398 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 2) << 8;
2399 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 3);
2400 e6e5ad80 bellard
#else
2401 e6e5ad80 bellard
    v = cirrus_linear_readb(opaque, addr);
2402 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 1) << 8;
2403 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 2) << 16;
2404 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 3) << 24;
2405 e6e5ad80 bellard
#endif
2406 e6e5ad80 bellard
    return v;
2407 e6e5ad80 bellard
}
2408 e6e5ad80 bellard
2409 e6e5ad80 bellard
static void cirrus_linear_writeb(void *opaque, target_phys_addr_t addr,
2410 e6e5ad80 bellard
                                 uint32_t val)
2411 e6e5ad80 bellard
{
2412 e6e5ad80 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2413 e6e5ad80 bellard
    unsigned mode;
2414 e6e5ad80 bellard
2415 e6e5ad80 bellard
    addr &= s->cirrus_addr_mask;
2416 3b46e624 ths
2417 5fafdf24 ths
    if (((s->sr[0x17] & 0x44) == 0x44) &&
2418 78e127ef bellard
        ((addr & s->linear_mmio_mask) ==  s->linear_mmio_mask)) {
2419 e6e5ad80 bellard
        /* memory-mapped I/O */
2420 e6e5ad80 bellard
        cirrus_mmio_blt_write(s, addr & 0xff, val);
2421 e6e5ad80 bellard
    } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2422 e6e5ad80 bellard
        /* bitblt */
2423 e6e5ad80 bellard
        *s->cirrus_srcptr++ = (uint8_t) val;
2424 a5082316 bellard
        if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2425 e6e5ad80 bellard
            cirrus_bitblt_cputovideo_next(s);
2426 e6e5ad80 bellard
        }
2427 e6e5ad80 bellard
    } else {
2428 e6e5ad80 bellard
        /* video memory */
2429 e6e5ad80 bellard
        if ((s->gr[0x0B] & 0x14) == 0x14) {
2430 e6e5ad80 bellard
            addr <<= 4;
2431 e6e5ad80 bellard
        } else if (s->gr[0x0B] & 0x02) {
2432 e6e5ad80 bellard
            addr <<= 3;
2433 e6e5ad80 bellard
        }
2434 e6e5ad80 bellard
        addr &= s->cirrus_addr_mask;
2435 e6e5ad80 bellard
2436 e6e5ad80 bellard
        mode = s->gr[0x05] & 0x7;
2437 e6e5ad80 bellard
        if (mode < 4 || mode > 5 || ((s->gr[0x0B] & 0x4) == 0)) {
2438 e6e5ad80 bellard
            *(s->vram_ptr + addr) = (uint8_t) val;
2439 e6e5ad80 bellard
            cpu_physical_memory_set_dirty(s->vram_offset + addr);
2440 e6e5ad80 bellard
        } else {
2441 e6e5ad80 bellard
            if ((s->gr[0x0B] & 0x14) != 0x14) {
2442 e6e5ad80 bellard
                cirrus_mem_writeb_mode4and5_8bpp(s, mode, addr, val);
2443 e6e5ad80 bellard
            } else {
2444 e6e5ad80 bellard
                cirrus_mem_writeb_mode4and5_16bpp(s, mode, addr, val);
2445 e6e5ad80 bellard
            }
2446 e6e5ad80 bellard
        }
2447 e6e5ad80 bellard
    }
2448 e6e5ad80 bellard
}
2449 e6e5ad80 bellard
2450 e6e5ad80 bellard
static void cirrus_linear_writew(void *opaque, target_phys_addr_t addr,
2451 e6e5ad80 bellard
                                 uint32_t val)
2452 e6e5ad80 bellard
{
2453 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2454 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr, (val >> 8) & 0xff);
2455 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 1, val & 0xff);
2456 e6e5ad80 bellard
#else
2457 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr, val & 0xff);
2458 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2459 e6e5ad80 bellard
#endif
2460 e6e5ad80 bellard
}
2461 e6e5ad80 bellard
2462 e6e5ad80 bellard
static void cirrus_linear_writel(void *opaque, target_phys_addr_t addr,
2463 e6e5ad80 bellard
                                 uint32_t val)
2464 e6e5ad80 bellard
{
2465 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2466 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr, (val >> 24) & 0xff);
2467 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 1, (val >> 16) & 0xff);
2468 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 2, (val >> 8) & 0xff);
2469 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 3, val & 0xff);
2470 e6e5ad80 bellard
#else
2471 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr, val & 0xff);
2472 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2473 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2474 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2475 e6e5ad80 bellard
#endif
2476 e6e5ad80 bellard
}
2477 e6e5ad80 bellard
2478 e6e5ad80 bellard
2479 e6e5ad80 bellard
static CPUReadMemoryFunc *cirrus_linear_read[3] = {
2480 e6e5ad80 bellard
    cirrus_linear_readb,
2481 e6e5ad80 bellard
    cirrus_linear_readw,
2482 e6e5ad80 bellard
    cirrus_linear_readl,
2483 e6e5ad80 bellard
};
2484 e6e5ad80 bellard
2485 e6e5ad80 bellard
static CPUWriteMemoryFunc *cirrus_linear_write[3] = {
2486 e6e5ad80 bellard
    cirrus_linear_writeb,
2487 e6e5ad80 bellard
    cirrus_linear_writew,
2488 e6e5ad80 bellard
    cirrus_linear_writel,
2489 e6e5ad80 bellard
};
2490 e6e5ad80 bellard
2491 8926b517 bellard
static void cirrus_linear_mem_writeb(void *opaque, target_phys_addr_t addr,
2492 8926b517 bellard
                                     uint32_t val)
2493 8926b517 bellard
{
2494 8926b517 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2495 8926b517 bellard
2496 8926b517 bellard
    addr &= s->cirrus_addr_mask;
2497 8926b517 bellard
    *(s->vram_ptr + addr) = val;
2498 8926b517 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + addr);
2499 8926b517 bellard
}
2500 8926b517 bellard
2501 8926b517 bellard
static void cirrus_linear_mem_writew(void *opaque, target_phys_addr_t addr,
2502 8926b517 bellard
                                     uint32_t val)
2503 8926b517 bellard
{
2504 8926b517 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2505 8926b517 bellard
2506 8926b517 bellard
    addr &= s->cirrus_addr_mask;
2507 8926b517 bellard
    cpu_to_le16w((uint16_t *)(s->vram_ptr + addr), val);
2508 8926b517 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + addr);
2509 8926b517 bellard
}
2510 8926b517 bellard
2511 8926b517 bellard
static void cirrus_linear_mem_writel(void *opaque, target_phys_addr_t addr,
2512 8926b517 bellard
                                     uint32_t val)
2513 8926b517 bellard
{
2514 8926b517 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2515 8926b517 bellard
2516 8926b517 bellard
    addr &= s->cirrus_addr_mask;
2517 8926b517 bellard
    cpu_to_le32w((uint32_t *)(s->vram_ptr + addr), val);
2518 8926b517 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + addr);
2519 8926b517 bellard
}
2520 8926b517 bellard
2521 a5082316 bellard
/***************************************
2522 a5082316 bellard
 *
2523 a5082316 bellard
 *  system to screen memory access
2524 a5082316 bellard
 *
2525 a5082316 bellard
 ***************************************/
2526 a5082316 bellard
2527 a5082316 bellard
2528 a5082316 bellard
static uint32_t cirrus_linear_bitblt_readb(void *opaque, target_phys_addr_t addr)
2529 a5082316 bellard
{
2530 a5082316 bellard
    uint32_t ret;
2531 a5082316 bellard
2532 a5082316 bellard
    /* XXX handle bitblt */
2533 a5082316 bellard
    ret = 0xff;
2534 a5082316 bellard
    return ret;
2535 a5082316 bellard
}
2536 a5082316 bellard
2537 a5082316 bellard
static uint32_t cirrus_linear_bitblt_readw(void *opaque, target_phys_addr_t addr)
2538 a5082316 bellard
{
2539 a5082316 bellard
    uint32_t v;
2540 a5082316 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2541 a5082316 bellard
    v = cirrus_linear_bitblt_readb(opaque, addr) << 8;
2542 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1);
2543 a5082316 bellard
#else
2544 a5082316 bellard
    v = cirrus_linear_bitblt_readb(opaque, addr);
2545 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1) << 8;
2546 a5082316 bellard
#endif
2547 a5082316 bellard
    return v;
2548 a5082316 bellard
}
2549 a5082316 bellard
2550 a5082316 bellard
static uint32_t cirrus_linear_bitblt_readl(void *opaque, target_phys_addr_t addr)
2551 a5082316 bellard
{
2552 a5082316 bellard
    uint32_t v;
2553 a5082316 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2554 a5082316 bellard
    v = cirrus_linear_bitblt_readb(opaque, addr) << 24;
2555 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1) << 16;
2556 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 2) << 8;
2557 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 3);
2558 a5082316 bellard
#else
2559 a5082316 bellard
    v = cirrus_linear_bitblt_readb(opaque, addr);
2560 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1) << 8;
2561 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 2) << 16;
2562 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 3) << 24;
2563 a5082316 bellard
#endif
2564 a5082316 bellard
    return v;
2565 a5082316 bellard
}
2566 a5082316 bellard
2567 a5082316 bellard
static void cirrus_linear_bitblt_writeb(void *opaque, target_phys_addr_t addr,
2568 a5082316 bellard
                                 uint32_t val)
2569 a5082316 bellard
{
2570 a5082316 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2571 a5082316 bellard
2572 a5082316 bellard
    if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2573 a5082316 bellard
        /* bitblt */
2574 a5082316 bellard
        *s->cirrus_srcptr++ = (uint8_t) val;
2575 a5082316 bellard
        if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2576 a5082316 bellard
            cirrus_bitblt_cputovideo_next(s);
2577 a5082316 bellard
        }
2578 a5082316 bellard
    }
2579 a5082316 bellard
}
2580 a5082316 bellard
2581 a5082316 bellard
static void cirrus_linear_bitblt_writew(void *opaque, target_phys_addr_t addr,
2582 a5082316 bellard
                                 uint32_t val)
2583 a5082316 bellard
{
2584 a5082316 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2585 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr, (val >> 8) & 0xff);
2586 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 1, val & 0xff);
2587 a5082316 bellard
#else
2588 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr, val & 0xff);
2589 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2590 a5082316 bellard
#endif
2591 a5082316 bellard
}
2592 a5082316 bellard
2593 a5082316 bellard
static void cirrus_linear_bitblt_writel(void *opaque, target_phys_addr_t addr,
2594 a5082316 bellard
                                 uint32_t val)
2595 a5082316 bellard
{
2596 a5082316 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2597 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr, (val >> 24) & 0xff);
2598 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 1, (val >> 16) & 0xff);
2599 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 2, (val >> 8) & 0xff);
2600 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 3, val & 0xff);
2601 a5082316 bellard
#else
2602 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr, val & 0xff);
2603 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2604 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2605 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2606 a5082316 bellard
#endif
2607 a5082316 bellard
}
2608 a5082316 bellard
2609 a5082316 bellard
2610 a5082316 bellard
static CPUReadMemoryFunc *cirrus_linear_bitblt_read[3] = {
2611 a5082316 bellard
    cirrus_linear_bitblt_readb,
2612 a5082316 bellard
    cirrus_linear_bitblt_readw,
2613 a5082316 bellard
    cirrus_linear_bitblt_readl,
2614 a5082316 bellard
};
2615 a5082316 bellard
2616 a5082316 bellard
static CPUWriteMemoryFunc *cirrus_linear_bitblt_write[3] = {
2617 a5082316 bellard
    cirrus_linear_bitblt_writeb,
2618 a5082316 bellard
    cirrus_linear_bitblt_writew,
2619 a5082316 bellard
    cirrus_linear_bitblt_writel,
2620 a5082316 bellard
};
2621 a5082316 bellard
2622 8926b517 bellard
/* Compute the memory access functions */
2623 8926b517 bellard
static void cirrus_update_memory_access(CirrusVGAState *s)
2624 8926b517 bellard
{
2625 8926b517 bellard
    unsigned mode;
2626 8926b517 bellard
2627 8926b517 bellard
    if ((s->sr[0x17] & 0x44) == 0x44) {
2628 8926b517 bellard
        goto generic_io;
2629 8926b517 bellard
    } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2630 8926b517 bellard
        goto generic_io;
2631 8926b517 bellard
    } else {
2632 8926b517 bellard
        if ((s->gr[0x0B] & 0x14) == 0x14) {
2633 8926b517 bellard
            goto generic_io;
2634 8926b517 bellard
        } else if (s->gr[0x0B] & 0x02) {
2635 8926b517 bellard
            goto generic_io;
2636 8926b517 bellard
        }
2637 3b46e624 ths
2638 8926b517 bellard
        mode = s->gr[0x05] & 0x7;
2639 8926b517 bellard
        if (mode < 4 || mode > 5 || ((s->gr[0x0B] & 0x4) == 0)) {
2640 8926b517 bellard
            s->cirrus_linear_write[0] = cirrus_linear_mem_writeb;
2641 8926b517 bellard
            s->cirrus_linear_write[1] = cirrus_linear_mem_writew;
2642 8926b517 bellard
            s->cirrus_linear_write[2] = cirrus_linear_mem_writel;
2643 8926b517 bellard
        } else {
2644 8926b517 bellard
        generic_io:
2645 8926b517 bellard
            s->cirrus_linear_write[0] = cirrus_linear_writeb;
2646 8926b517 bellard
            s->cirrus_linear_write[1] = cirrus_linear_writew;
2647 8926b517 bellard
            s->cirrus_linear_write[2] = cirrus_linear_writel;
2648 8926b517 bellard
        }
2649 8926b517 bellard
    }
2650 8926b517 bellard
}
2651 8926b517 bellard
2652 8926b517 bellard
2653 e6e5ad80 bellard
/* I/O ports */
2654 e6e5ad80 bellard
2655 e6e5ad80 bellard
static uint32_t vga_ioport_read(void *opaque, uint32_t addr)
2656 e6e5ad80 bellard
{
2657 e6e5ad80 bellard
    CirrusVGAState *s = opaque;
2658 e6e5ad80 bellard
    int val, index;
2659 e6e5ad80 bellard
2660 e6e5ad80 bellard
    /* check port range access depending on color/monochrome mode */
2661 e6e5ad80 bellard
    if ((addr >= 0x3b0 && addr <= 0x3bf && (s->msr & MSR_COLOR_EMULATION))
2662 e6e5ad80 bellard
        || (addr >= 0x3d0 && addr <= 0x3df
2663 e6e5ad80 bellard
            && !(s->msr & MSR_COLOR_EMULATION))) {
2664 e6e5ad80 bellard
        val = 0xff;
2665 e6e5ad80 bellard
    } else {
2666 e6e5ad80 bellard
        switch (addr) {
2667 e6e5ad80 bellard
        case 0x3c0:
2668 e6e5ad80 bellard
            if (s->ar_flip_flop == 0) {
2669 e6e5ad80 bellard
                val = s->ar_index;
2670 e6e5ad80 bellard
            } else {
2671 e6e5ad80 bellard
                val = 0;
2672 e6e5ad80 bellard
            }
2673 e6e5ad80 bellard
            break;
2674 e6e5ad80 bellard
        case 0x3c1:
2675 e6e5ad80 bellard
            index = s->ar_index & 0x1f;
2676 e6e5ad80 bellard
            if (index < 21)
2677 e6e5ad80 bellard
                val = s->ar[index];
2678 e6e5ad80 bellard
            else
2679 e6e5ad80 bellard
                val = 0;
2680 e6e5ad80 bellard
            break;
2681 e6e5ad80 bellard
        case 0x3c2:
2682 e6e5ad80 bellard
            val = s->st00;
2683 e6e5ad80 bellard
            break;
2684 e6e5ad80 bellard
        case 0x3c4:
2685 e6e5ad80 bellard
            val = s->sr_index;
2686 e6e5ad80 bellard
            break;
2687 e6e5ad80 bellard
        case 0x3c5:
2688 e6e5ad80 bellard
            if (cirrus_hook_read_sr(s, s->sr_index, &val))
2689 e6e5ad80 bellard
                break;
2690 e6e5ad80 bellard
            val = s->sr[s->sr_index];
2691 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2692 e6e5ad80 bellard
            printf("vga: read SR%x = 0x%02x\n", s->sr_index, val);
2693 e6e5ad80 bellard
#endif
2694 e6e5ad80 bellard
            break;
2695 e6e5ad80 bellard
        case 0x3c6:
2696 e6e5ad80 bellard
            cirrus_read_hidden_dac(s, &val);
2697 e6e5ad80 bellard
            break;
2698 e6e5ad80 bellard
        case 0x3c7:
2699 e6e5ad80 bellard
            val = s->dac_state;
2700 e6e5ad80 bellard
            break;
2701 ae184e4a bellard
        case 0x3c8:
2702 ae184e4a bellard
            val = s->dac_write_index;
2703 ae184e4a bellard
            s->cirrus_hidden_dac_lockindex = 0;
2704 ae184e4a bellard
            break;
2705 ae184e4a bellard
        case 0x3c9:
2706 e6e5ad80 bellard
            if (cirrus_hook_read_palette(s, &val))
2707 e6e5ad80 bellard
                break;
2708 e6e5ad80 bellard
            val = s->palette[s->dac_read_index * 3 + s->dac_sub_index];
2709 e6e5ad80 bellard
            if (++s->dac_sub_index == 3) {
2710 e6e5ad80 bellard
                s->dac_sub_index = 0;
2711 e6e5ad80 bellard
                s->dac_read_index++;
2712 e6e5ad80 bellard
            }
2713 e6e5ad80 bellard
            break;
2714 e6e5ad80 bellard
        case 0x3ca:
2715 e6e5ad80 bellard
            val = s->fcr;
2716 e6e5ad80 bellard
            break;
2717 e6e5ad80 bellard
        case 0x3cc:
2718 e6e5ad80 bellard
            val = s->msr;
2719 e6e5ad80 bellard
            break;
2720 e6e5ad80 bellard
        case 0x3ce:
2721 e6e5ad80 bellard
            val = s->gr_index;
2722 e6e5ad80 bellard
            break;
2723 e6e5ad80 bellard
        case 0x3cf:
2724 e6e5ad80 bellard
            if (cirrus_hook_read_gr(s, s->gr_index, &val))
2725 e6e5ad80 bellard
                break;
2726 e6e5ad80 bellard
            val = s->gr[s->gr_index];
2727 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2728 e6e5ad80 bellard
            printf("vga: read GR%x = 0x%02x\n", s->gr_index, val);
2729 e6e5ad80 bellard
#endif
2730 e6e5ad80 bellard
            break;
2731 e6e5ad80 bellard
        case 0x3b4:
2732 e6e5ad80 bellard
        case 0x3d4:
2733 e6e5ad80 bellard
            val = s->cr_index;
2734 e6e5ad80 bellard
            break;
2735 e6e5ad80 bellard
        case 0x3b5:
2736 e6e5ad80 bellard
        case 0x3d5:
2737 e6e5ad80 bellard
            if (cirrus_hook_read_cr(s, s->cr_index, &val))
2738 e6e5ad80 bellard
                break;
2739 e6e5ad80 bellard
            val = s->cr[s->cr_index];
2740 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2741 e6e5ad80 bellard
            printf("vga: read CR%x = 0x%02x\n", s->cr_index, val);
2742 e6e5ad80 bellard
#endif
2743 e6e5ad80 bellard
            break;
2744 e6e5ad80 bellard
        case 0x3ba:
2745 e6e5ad80 bellard
        case 0x3da:
2746 e6e5ad80 bellard
            /* just toggle to fool polling */
2747 cb5a7aa8 malc
            val = s->st01 = s->retrace((VGAState *) s);
2748 e6e5ad80 bellard
            s->ar_flip_flop = 0;
2749 e6e5ad80 bellard
            break;
2750 e6e5ad80 bellard
        default:
2751 e6e5ad80 bellard
            val = 0x00;
2752 e6e5ad80 bellard
            break;
2753 e6e5ad80 bellard
        }
2754 e6e5ad80 bellard
    }
2755 e6e5ad80 bellard
#if defined(DEBUG_VGA)
2756 e6e5ad80 bellard
    printf("VGA: read addr=0x%04x data=0x%02x\n", addr, val);
2757 e6e5ad80 bellard
#endif
2758 e6e5ad80 bellard
    return val;
2759 e6e5ad80 bellard
}
2760 e6e5ad80 bellard
2761 e6e5ad80 bellard
static void vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
2762 e6e5ad80 bellard
{
2763 e6e5ad80 bellard
    CirrusVGAState *s = opaque;
2764 e6e5ad80 bellard
    int index;
2765 e6e5ad80 bellard
2766 e6e5ad80 bellard
    /* check port range access depending on color/monochrome mode */
2767 e6e5ad80 bellard
    if ((addr >= 0x3b0 && addr <= 0x3bf && (s->msr & MSR_COLOR_EMULATION))
2768 e6e5ad80 bellard
        || (addr >= 0x3d0 && addr <= 0x3df
2769 e6e5ad80 bellard
            && !(s->msr & MSR_COLOR_EMULATION)))
2770 e6e5ad80 bellard
        return;
2771 e6e5ad80 bellard
2772 e6e5ad80 bellard
#ifdef DEBUG_VGA
2773 e6e5ad80 bellard
    printf("VGA: write addr=0x%04x data=0x%02x\n", addr, val);
2774 e6e5ad80 bellard
#endif
2775 e6e5ad80 bellard
2776 e6e5ad80 bellard
    switch (addr) {
2777 e6e5ad80 bellard
    case 0x3c0:
2778 e6e5ad80 bellard
        if (s->ar_flip_flop == 0) {
2779 e6e5ad80 bellard
            val &= 0x3f;
2780 e6e5ad80 bellard
            s->ar_index = val;
2781 e6e5ad80 bellard
        } else {
2782 e6e5ad80 bellard
            index = s->ar_index & 0x1f;
2783 e6e5ad80 bellard
            switch (index) {
2784 e6e5ad80 bellard
            case 0x00 ... 0x0f:
2785 e6e5ad80 bellard
                s->ar[index] = val & 0x3f;
2786 e6e5ad80 bellard
                break;
2787 e6e5ad80 bellard
            case 0x10:
2788 e6e5ad80 bellard
                s->ar[index] = val & ~0x10;
2789 e6e5ad80 bellard
                break;
2790 e6e5ad80 bellard
            case 0x11:
2791 e6e5ad80 bellard
                s->ar[index] = val;
2792 e6e5ad80 bellard
                break;
2793 e6e5ad80 bellard
            case 0x12:
2794 e6e5ad80 bellard
                s->ar[index] = val & ~0xc0;
2795 e6e5ad80 bellard
                break;
2796 e6e5ad80 bellard
            case 0x13:
2797 e6e5ad80 bellard
                s->ar[index] = val & ~0xf0;
2798 e6e5ad80 bellard
                break;
2799 e6e5ad80 bellard
            case 0x14:
2800 e6e5ad80 bellard
                s->ar[index] = val & ~0xf0;
2801 e6e5ad80 bellard
                break;
2802 e6e5ad80 bellard
            default:
2803 e6e5ad80 bellard
                break;
2804 e6e5ad80 bellard
            }
2805 e6e5ad80 bellard
        }
2806 e6e5ad80 bellard
        s->ar_flip_flop ^= 1;
2807 e6e5ad80 bellard
        break;
2808 e6e5ad80 bellard
    case 0x3c2:
2809 e6e5ad80 bellard
        s->msr = val & ~0x10;
2810 cb5a7aa8 malc
        s->update_retrace_info((VGAState *) s);
2811 e6e5ad80 bellard
        break;
2812 e6e5ad80 bellard
    case 0x3c4:
2813 e6e5ad80 bellard
        s->sr_index = val;
2814 e6e5ad80 bellard
        break;
2815 e6e5ad80 bellard
    case 0x3c5:
2816 e6e5ad80 bellard
        if (cirrus_hook_write_sr(s, s->sr_index, val))
2817 e6e5ad80 bellard
            break;
2818 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2819 e6e5ad80 bellard
        printf("vga: write SR%x = 0x%02x\n", s->sr_index, val);
2820 e6e5ad80 bellard
#endif
2821 e6e5ad80 bellard
        s->sr[s->sr_index] = val & sr_mask[s->sr_index];
2822 cb5a7aa8 malc
        if (s->sr_index == 1) s->update_retrace_info((VGAState *) s);
2823 e6e5ad80 bellard
        break;
2824 e6e5ad80 bellard
    case 0x3c6:
2825 e6e5ad80 bellard
        cirrus_write_hidden_dac(s, val);
2826 e6e5ad80 bellard
        break;
2827 e6e5ad80 bellard
    case 0x3c7:
2828 e6e5ad80 bellard
        s->dac_read_index = val;
2829 e6e5ad80 bellard
        s->dac_sub_index = 0;
2830 e6e5ad80 bellard
        s->dac_state = 3;
2831 e6e5ad80 bellard
        break;
2832 e6e5ad80 bellard
    case 0x3c8:
2833 e6e5ad80 bellard
        s->dac_write_index = val;
2834 e6e5ad80 bellard
        s->dac_sub_index = 0;
2835 e6e5ad80 bellard
        s->dac_state = 0;
2836 e6e5ad80 bellard
        break;
2837 e6e5ad80 bellard
    case 0x3c9:
2838 e6e5ad80 bellard
        if (cirrus_hook_write_palette(s, val))
2839 e6e5ad80 bellard
            break;
2840 e6e5ad80 bellard
        s->dac_cache[s->dac_sub_index] = val;
2841 e6e5ad80 bellard
        if (++s->dac_sub_index == 3) {
2842 e6e5ad80 bellard
            memcpy(&s->palette[s->dac_write_index * 3], s->dac_cache, 3);
2843 e6e5ad80 bellard
            s->dac_sub_index = 0;
2844 e6e5ad80 bellard
            s->dac_write_index++;
2845 e6e5ad80 bellard
        }
2846 e6e5ad80 bellard
        break;
2847 e6e5ad80 bellard
    case 0x3ce:
2848 e6e5ad80 bellard
        s->gr_index = val;
2849 e6e5ad80 bellard
        break;
2850 e6e5ad80 bellard
    case 0x3cf:
2851 e6e5ad80 bellard
        if (cirrus_hook_write_gr(s, s->gr_index, val))
2852 e6e5ad80 bellard
            break;
2853 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2854 e6e5ad80 bellard
        printf("vga: write GR%x = 0x%02x\n", s->gr_index, val);
2855 e6e5ad80 bellard
#endif
2856 e6e5ad80 bellard
        s->gr[s->gr_index] = val & gr_mask[s->gr_index];
2857 e6e5ad80 bellard
        break;
2858 e6e5ad80 bellard
    case 0x3b4:
2859 e6e5ad80 bellard
    case 0x3d4:
2860 e6e5ad80 bellard
        s->cr_index = val;
2861 e6e5ad80 bellard
        break;
2862 e6e5ad80 bellard
    case 0x3b5:
2863 e6e5ad80 bellard
    case 0x3d5:
2864 e6e5ad80 bellard
        if (cirrus_hook_write_cr(s, s->cr_index, val))
2865 e6e5ad80 bellard
            break;
2866 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2867 e6e5ad80 bellard
        printf("vga: write CR%x = 0x%02x\n", s->cr_index, val);
2868 e6e5ad80 bellard
#endif
2869 e6e5ad80 bellard
        /* handle CR0-7 protection */
2870 9bb34eac bellard
        if ((s->cr[0x11] & 0x80) && s->cr_index <= 7) {
2871 e6e5ad80 bellard
            /* can always write bit 4 of CR7 */
2872 e6e5ad80 bellard
            if (s->cr_index == 7)
2873 e6e5ad80 bellard
                s->cr[7] = (s->cr[7] & ~0x10) | (val & 0x10);
2874 e6e5ad80 bellard
            return;
2875 e6e5ad80 bellard
        }
2876 e6e5ad80 bellard
        switch (s->cr_index) {
2877 e6e5ad80 bellard
        case 0x01:                /* horizontal display end */
2878 e6e5ad80 bellard
        case 0x07:
2879 e6e5ad80 bellard
        case 0x09:
2880 e6e5ad80 bellard
        case 0x0c:
2881 e6e5ad80 bellard
        case 0x0d:
2882 e91c8a77 ths
        case 0x12:                /* vertical display end */
2883 e6e5ad80 bellard
            s->cr[s->cr_index] = val;
2884 e6e5ad80 bellard
            break;
2885 e6e5ad80 bellard
2886 e6e5ad80 bellard
        default:
2887 e6e5ad80 bellard
            s->cr[s->cr_index] = val;
2888 e6e5ad80 bellard
            break;
2889 e6e5ad80 bellard
        }
2890 cb5a7aa8 malc
2891 cb5a7aa8 malc
        switch(s->cr_index) {
2892 cb5a7aa8 malc
        case 0x00:
2893 cb5a7aa8 malc
        case 0x04:
2894 cb5a7aa8 malc
        case 0x05:
2895 cb5a7aa8 malc
        case 0x06:
2896 cb5a7aa8 malc
        case 0x07:
2897 cb5a7aa8 malc
        case 0x11:
2898 cb5a7aa8 malc
        case 0x17:
2899 cb5a7aa8 malc
            s->update_retrace_info((VGAState *) s);
2900 cb5a7aa8 malc
            break;
2901 cb5a7aa8 malc
        }
2902 e6e5ad80 bellard
        break;
2903 e6e5ad80 bellard
    case 0x3ba:
2904 e6e5ad80 bellard
    case 0x3da:
2905 e6e5ad80 bellard
        s->fcr = val & 0x10;
2906 e6e5ad80 bellard
        break;
2907 e6e5ad80 bellard
    }
2908 e6e5ad80 bellard
}
2909 e6e5ad80 bellard
2910 e6e5ad80 bellard
/***************************************
2911 e6e5ad80 bellard
 *
2912 e36f36e1 bellard
 *  memory-mapped I/O access
2913 e36f36e1 bellard
 *
2914 e36f36e1 bellard
 ***************************************/
2915 e36f36e1 bellard
2916 e36f36e1 bellard
static uint32_t cirrus_mmio_readb(void *opaque, target_phys_addr_t addr)
2917 e36f36e1 bellard
{
2918 e36f36e1 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2919 e36f36e1 bellard
2920 e36f36e1 bellard
    addr &= CIRRUS_PNPMMIO_SIZE - 1;
2921 e36f36e1 bellard
2922 e36f36e1 bellard
    if (addr >= 0x100) {
2923 e36f36e1 bellard
        return cirrus_mmio_blt_read(s, addr - 0x100);
2924 e36f36e1 bellard
    } else {
2925 e36f36e1 bellard
        return vga_ioport_read(s, addr + 0x3c0);
2926 e36f36e1 bellard
    }
2927 e36f36e1 bellard
}
2928 e36f36e1 bellard
2929 e36f36e1 bellard
static uint32_t cirrus_mmio_readw(void *opaque, target_phys_addr_t addr)
2930 e36f36e1 bellard
{
2931 e36f36e1 bellard
    uint32_t v;
2932 e36f36e1 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2933 e36f36e1 bellard
    v = cirrus_mmio_readb(opaque, addr) << 8;
2934 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 1);
2935 e36f36e1 bellard
#else
2936 e36f36e1 bellard
    v = cirrus_mmio_readb(opaque, addr);
2937 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 1) << 8;
2938 e36f36e1 bellard
#endif
2939 e36f36e1 bellard
    return v;
2940 e36f36e1 bellard
}
2941 e36f36e1 bellard
2942 e36f36e1 bellard
static uint32_t cirrus_mmio_readl(void *opaque, target_phys_addr_t addr)
2943 e36f36e1 bellard
{
2944 e36f36e1 bellard
    uint32_t v;
2945 e36f36e1 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2946 e36f36e1 bellard
    v = cirrus_mmio_readb(opaque, addr) << 24;
2947 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 1) << 16;
2948 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 2) << 8;
2949 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 3);
2950 e36f36e1 bellard
#else
2951 e36f36e1 bellard
    v = cirrus_mmio_readb(opaque, addr);
2952 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 1) << 8;
2953 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 2) << 16;
2954 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 3) << 24;
2955 e36f36e1 bellard
#endif
2956 e36f36e1 bellard
    return v;
2957 e36f36e1 bellard
}
2958 e36f36e1 bellard
2959 e36f36e1 bellard
static void cirrus_mmio_writeb(void *opaque, target_phys_addr_t addr,
2960 e36f36e1 bellard
                               uint32_t val)
2961 e36f36e1 bellard
{
2962 e36f36e1 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2963 e36f36e1 bellard
2964 e36f36e1 bellard
    addr &= CIRRUS_PNPMMIO_SIZE - 1;
2965 e36f36e1 bellard
2966 e36f36e1 bellard
    if (addr >= 0x100) {
2967 e36f36e1 bellard
        cirrus_mmio_blt_write(s, addr - 0x100, val);
2968 e36f36e1 bellard
    } else {
2969 e36f36e1 bellard
        vga_ioport_write(s, addr + 0x3c0, val);
2970 e36f36e1 bellard
    }
2971 e36f36e1 bellard
}
2972 e36f36e1 bellard
2973 e36f36e1 bellard
static void cirrus_mmio_writew(void *opaque, target_phys_addr_t addr,
2974 e36f36e1 bellard
                               uint32_t val)
2975 e36f36e1 bellard
{
2976 e36f36e1 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2977 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr, (val >> 8) & 0xff);
2978 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 1, val & 0xff);
2979 e36f36e1 bellard
#else
2980 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr, val & 0xff);
2981 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2982 e36f36e1 bellard
#endif
2983 e36f36e1 bellard
}
2984 e36f36e1 bellard
2985 e36f36e1 bellard
static void cirrus_mmio_writel(void *opaque, target_phys_addr_t addr,
2986 e36f36e1 bellard
                               uint32_t val)
2987 e36f36e1 bellard
{
2988 e36f36e1 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2989 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr, (val >> 24) & 0xff);
2990 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 1, (val >> 16) & 0xff);
2991 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 2, (val >> 8) & 0xff);
2992 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 3, val & 0xff);
2993 e36f36e1 bellard
#else
2994 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr, val & 0xff);
2995 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2996 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2997 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2998 e36f36e1 bellard
#endif
2999 e36f36e1 bellard
}
3000 e36f36e1 bellard
3001 e36f36e1 bellard
3002 e36f36e1 bellard
static CPUReadMemoryFunc *cirrus_mmio_read[3] = {
3003 e36f36e1 bellard
    cirrus_mmio_readb,
3004 e36f36e1 bellard
    cirrus_mmio_readw,
3005 e36f36e1 bellard
    cirrus_mmio_readl,
3006 e36f36e1 bellard
};
3007 e36f36e1 bellard
3008 e36f36e1 bellard
static CPUWriteMemoryFunc *cirrus_mmio_write[3] = {
3009 e36f36e1 bellard
    cirrus_mmio_writeb,
3010 e36f36e1 bellard
    cirrus_mmio_writew,
3011 e36f36e1 bellard
    cirrus_mmio_writel,
3012 e36f36e1 bellard
};
3013 e36f36e1 bellard
3014 2c6ab832 bellard
/* load/save state */
3015 2c6ab832 bellard
3016 2c6ab832 bellard
static void cirrus_vga_save(QEMUFile *f, void *opaque)
3017 2c6ab832 bellard
{
3018 2c6ab832 bellard
    CirrusVGAState *s = opaque;
3019 2c6ab832 bellard
3020 d2269f6f bellard
    if (s->pci_dev)
3021 d2269f6f bellard
        pci_device_save(s->pci_dev, f);
3022 d2269f6f bellard
3023 2c6ab832 bellard
    qemu_put_be32s(f, &s->latch);
3024 2c6ab832 bellard
    qemu_put_8s(f, &s->sr_index);
3025 2c6ab832 bellard
    qemu_put_buffer(f, s->sr, 256);
3026 2c6ab832 bellard
    qemu_put_8s(f, &s->gr_index);
3027 2c6ab832 bellard
    qemu_put_8s(f, &s->cirrus_shadow_gr0);
3028 2c6ab832 bellard
    qemu_put_8s(f, &s->cirrus_shadow_gr1);
3029 2c6ab832 bellard
    qemu_put_buffer(f, s->gr + 2, 254);
3030 2c6ab832 bellard
    qemu_put_8s(f, &s->ar_index);
3031 2c6ab832 bellard
    qemu_put_buffer(f, s->ar, 21);
3032 bee8d684 ths
    qemu_put_be32(f, s->ar_flip_flop);
3033 2c6ab832 bellard
    qemu_put_8s(f, &s->cr_index);
3034 2c6ab832 bellard
    qemu_put_buffer(f, s->cr, 256);
3035 2c6ab832 bellard
    qemu_put_8s(f, &s->msr);
3036 2c6ab832 bellard
    qemu_put_8s(f, &s->fcr);
3037 2c6ab832 bellard
    qemu_put_8s(f, &s->st00);
3038 2c6ab832 bellard
    qemu_put_8s(f, &s->st01);
3039 2c6ab832 bellard
3040 2c6ab832 bellard
    qemu_put_8s(f, &s->dac_state);
3041 2c6ab832 bellard
    qemu_put_8s(f, &s->dac_sub_index);
3042 2c6ab832 bellard
    qemu_put_8s(f, &s->dac_read_index);
3043 2c6ab832 bellard
    qemu_put_8s(f, &s->dac_write_index);
3044 2c6ab832 bellard
    qemu_put_buffer(f, s->dac_cache, 3);
3045 2c6ab832 bellard
    qemu_put_buffer(f, s->palette, 768);
3046 2c6ab832 bellard
3047 bee8d684 ths
    qemu_put_be32(f, s->bank_offset);
3048 2c6ab832 bellard
3049 2c6ab832 bellard
    qemu_put_8s(f, &s->cirrus_hidden_dac_lockindex);
3050 2c6ab832 bellard
    qemu_put_8s(f, &s->cirrus_hidden_dac_data);
3051 2c6ab832 bellard
3052 2c6ab832 bellard
    qemu_put_be32s(f, &s->hw_cursor_x);
3053 2c6ab832 bellard
    qemu_put_be32s(f, &s->hw_cursor_y);
3054 2c6ab832 bellard
    /* XXX: we do not save the bitblt state - we assume we do not save
3055 2c6ab832 bellard
       the state when the blitter is active */
3056 2c6ab832 bellard
}
3057 2c6ab832 bellard
3058 2c6ab832 bellard
static int cirrus_vga_load(QEMUFile *f, void *opaque, int version_id)
3059 2c6ab832 bellard
{
3060 2c6ab832 bellard
    CirrusVGAState *s = opaque;
3061 d2269f6f bellard
    int ret;
3062 2c6ab832 bellard
3063 d2269f6f bellard
    if (version_id > 2)
3064 2c6ab832 bellard
        return -EINVAL;
3065 2c6ab832 bellard
3066 d2269f6f bellard
    if (s->pci_dev && version_id >= 2) {
3067 d2269f6f bellard
        ret = pci_device_load(s->pci_dev, f);
3068 d2269f6f bellard
        if (ret < 0)
3069 d2269f6f bellard
            return ret;
3070 d2269f6f bellard
    }
3071 d2269f6f bellard
3072 2c6ab832 bellard
    qemu_get_be32s(f, &s->latch);
3073 2c6ab832 bellard
    qemu_get_8s(f, &s->sr_index);
3074 2c6ab832 bellard
    qemu_get_buffer(f, s->sr, 256);
3075 2c6ab832 bellard
    qemu_get_8s(f, &s->gr_index);
3076 2c6ab832 bellard
    qemu_get_8s(f, &s->cirrus_shadow_gr0);
3077 2c6ab832 bellard
    qemu_get_8s(f, &s->cirrus_shadow_gr1);
3078 2c6ab832 bellard
    s->gr[0x00] = s->cirrus_shadow_gr0 & 0x0f;
3079 2c6ab832 bellard
    s->gr[0x01] = s->cirrus_shadow_gr1 & 0x0f;
3080 2c6ab832 bellard
    qemu_get_buffer(f, s->gr + 2, 254);
3081 2c6ab832 bellard
    qemu_get_8s(f, &s->ar_index);
3082 2c6ab832 bellard
    qemu_get_buffer(f, s->ar, 21);
3083 bee8d684 ths
    s->ar_flip_flop=qemu_get_be32(f);
3084 2c6ab832 bellard
    qemu_get_8s(f, &s->cr_index);
3085 2c6ab832 bellard
    qemu_get_buffer(f, s->cr, 256);
3086 2c6ab832 bellard
    qemu_get_8s(f, &s->msr);
3087 2c6ab832 bellard
    qemu_get_8s(f, &s->fcr);
3088 2c6ab832 bellard
    qemu_get_8s(f, &s->st00);
3089 2c6ab832 bellard
    qemu_get_8s(f, &s->st01);
3090 2c6ab832 bellard
3091 2c6ab832 bellard
    qemu_get_8s(f, &s->dac_state);
3092 2c6ab832 bellard
    qemu_get_8s(f, &s->dac_sub_index);
3093 2c6ab832 bellard
    qemu_get_8s(f, &s->dac_read_index);
3094 2c6ab832 bellard
    qemu_get_8s(f, &s->dac_write_index);
3095 2c6ab832 bellard
    qemu_get_buffer(f, s->dac_cache, 3);
3096 2c6ab832 bellard
    qemu_get_buffer(f, s->palette, 768);
3097 2c6ab832 bellard
3098 bee8d684 ths
    s->bank_offset=qemu_get_be32(f);
3099 2c6ab832 bellard
3100 2c6ab832 bellard
    qemu_get_8s(f, &s->cirrus_hidden_dac_lockindex);
3101 2c6ab832 bellard
    qemu_get_8s(f, &s->cirrus_hidden_dac_data);
3102 2c6ab832 bellard
3103 2c6ab832 bellard
    qemu_get_be32s(f, &s->hw_cursor_x);
3104 2c6ab832 bellard
    qemu_get_be32s(f, &s->hw_cursor_y);
3105 2c6ab832 bellard
3106 2c6ab832 bellard
    /* force refresh */
3107 2c6ab832 bellard
    s->graphic_mode = -1;
3108 2c6ab832 bellard
    cirrus_update_bank_ptr(s, 0);
3109 2c6ab832 bellard
    cirrus_update_bank_ptr(s, 1);
3110 2c6ab832 bellard
    return 0;
3111 2c6ab832 bellard
}
3112 2c6ab832 bellard
3113 e36f36e1 bellard
/***************************************
3114 e36f36e1 bellard
 *
3115 e6e5ad80 bellard
 *  initialize
3116 e6e5ad80 bellard
 *
3117 e6e5ad80 bellard
 ***************************************/
3118 e6e5ad80 bellard
3119 78e127ef bellard
static void cirrus_init_common(CirrusVGAState * s, int device_id, int is_pci)
3120 e6e5ad80 bellard
{
3121 a5082316 bellard
    int vga_io_memory, i;
3122 a5082316 bellard
    static int inited;
3123 a5082316 bellard
3124 a5082316 bellard
    if (!inited) {
3125 a5082316 bellard
        inited = 1;
3126 a5082316 bellard
        for(i = 0;i < 256; i++)
3127 a5082316 bellard
            rop_to_index[i] = CIRRUS_ROP_NOP_INDEX; /* nop rop */
3128 a5082316 bellard
        rop_to_index[CIRRUS_ROP_0] = 0;
3129 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_AND_DST] = 1;
3130 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOP] = 2;
3131 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_AND_NOTDST] = 3;
3132 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTDST] = 4;
3133 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC] = 5;
3134 a5082316 bellard
        rop_to_index[CIRRUS_ROP_1] = 6;
3135 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTSRC_AND_DST] = 7;
3136 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_XOR_DST] = 8;
3137 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_OR_DST] = 9;
3138 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTSRC_OR_NOTDST] = 10;
3139 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_NOTXOR_DST] = 11;
3140 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_OR_NOTDST] = 12;
3141 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTSRC] = 13;
3142 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTSRC_OR_DST] = 14;
3143 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTSRC_AND_NOTDST] = 15;
3144 a5082316 bellard
    }
3145 e6e5ad80 bellard
3146 e6e5ad80 bellard
    register_ioport_write(0x3c0, 16, 1, vga_ioport_write, s);
3147 e6e5ad80 bellard
3148 e6e5ad80 bellard
    register_ioport_write(0x3b4, 2, 1, vga_ioport_write, s);
3149 e6e5ad80 bellard
    register_ioport_write(0x3d4, 2, 1, vga_ioport_write, s);
3150 e6e5ad80 bellard
    register_ioport_write(0x3ba, 1, 1, vga_ioport_write, s);
3151 e6e5ad80 bellard
    register_ioport_write(0x3da, 1, 1, vga_ioport_write, s);
3152 e6e5ad80 bellard
3153 e6e5ad80 bellard
    register_ioport_read(0x3c0, 16, 1, vga_ioport_read, s);
3154 e6e5ad80 bellard
3155 e6e5ad80 bellard
    register_ioport_read(0x3b4, 2, 1, vga_ioport_read, s);
3156 e6e5ad80 bellard
    register_ioport_read(0x3d4, 2, 1, vga_ioport_read, s);
3157 e6e5ad80 bellard
    register_ioport_read(0x3ba, 1, 1, vga_ioport_read, s);
3158 e6e5ad80 bellard
    register_ioport_read(0x3da, 1, 1, vga_ioport_read, s);
3159 e6e5ad80 bellard
3160 5fafdf24 ths
    vga_io_memory = cpu_register_io_memory(0, cirrus_vga_mem_read,
3161 e6e5ad80 bellard
                                           cirrus_vga_mem_write, s);
3162 5fafdf24 ths
    cpu_register_physical_memory(isa_mem_base + 0x000a0000, 0x20000,
3163 e6e5ad80 bellard
                                 vga_io_memory);
3164 e6e5ad80 bellard
3165 e6e5ad80 bellard
    s->sr[0x06] = 0x0f;
3166 78e127ef bellard
    if (device_id == CIRRUS_ID_CLGD5446) {
3167 78e127ef bellard
        /* 4MB 64 bit memory config, always PCI */
3168 b30d4608 bellard
        s->sr[0x1F] = 0x2d;                // MemClock
3169 b30d4608 bellard
        s->gr[0x18] = 0x0f;             // fastest memory configuration
3170 78e127ef bellard
#if 1
3171 78e127ef bellard
        s->sr[0x0f] = 0x98;
3172 78e127ef bellard
        s->sr[0x17] = 0x20;
3173 78e127ef bellard
        s->sr[0x15] = 0x04; /* memory size, 3=2MB, 4=4MB */
3174 78e127ef bellard
        s->real_vram_size = 4096 * 1024;
3175 78e127ef bellard
#else
3176 78e127ef bellard
        s->sr[0x0f] = 0x18;
3177 78e127ef bellard
        s->sr[0x17] = 0x20;
3178 78e127ef bellard
        s->sr[0x15] = 0x03; /* memory size, 3=2MB, 4=4MB */
3179 78e127ef bellard
        s->real_vram_size = 2048 * 1024;
3180 78e127ef bellard
#endif
3181 78e127ef bellard
    } else {
3182 b30d4608 bellard
        s->sr[0x1F] = 0x22;                // MemClock
3183 78e127ef bellard
        s->sr[0x0F] = CIRRUS_MEMSIZE_2M;
3184 5fafdf24 ths
        if (is_pci)
3185 78e127ef bellard
            s->sr[0x17] = CIRRUS_BUSTYPE_PCI;
3186 78e127ef bellard
        else
3187 78e127ef bellard
            s->sr[0x17] = CIRRUS_BUSTYPE_ISA;
3188 78e127ef bellard
        s->real_vram_size = 2048 * 1024;
3189 78e127ef bellard
        s->sr[0x15] = 0x03; /* memory size, 3=2MB, 4=4MB */
3190 78e127ef bellard
    }
3191 20ba3ae1 bellard
    s->cr[0x27] = device_id;
3192 e6e5ad80 bellard
3193 78e127ef bellard
    /* Win2K seems to assume that the pattern buffer is at 0xff
3194 78e127ef bellard
       initially ! */
3195 78e127ef bellard
    memset(s->vram_ptr, 0xff, s->real_vram_size);
3196 78e127ef bellard
3197 e6e5ad80 bellard
    s->cirrus_hidden_dac_lockindex = 5;
3198 e6e5ad80 bellard
    s->cirrus_hidden_dac_data = 0;
3199 e6e5ad80 bellard
3200 e6e5ad80 bellard
    /* I/O handler for LFB */
3201 e6e5ad80 bellard
    s->cirrus_linear_io_addr =
3202 e6e5ad80 bellard
        cpu_register_io_memory(0, cirrus_linear_read, cirrus_linear_write,
3203 e6e5ad80 bellard
                               s);
3204 8926b517 bellard
    s->cirrus_linear_write = cpu_get_io_memory_write(s->cirrus_linear_io_addr);
3205 8926b517 bellard
3206 a5082316 bellard
    /* I/O handler for LFB */
3207 a5082316 bellard
    s->cirrus_linear_bitblt_io_addr =
3208 a5082316 bellard
        cpu_register_io_memory(0, cirrus_linear_bitblt_read, cirrus_linear_bitblt_write,
3209 a5082316 bellard
                               s);
3210 a5082316 bellard
3211 e6e5ad80 bellard
    /* I/O handler for memory-mapped I/O */
3212 e6e5ad80 bellard
    s->cirrus_mmio_io_addr =
3213 e6e5ad80 bellard
        cpu_register_io_memory(0, cirrus_mmio_read, cirrus_mmio_write, s);
3214 e6e5ad80 bellard
3215 e6e5ad80 bellard
    /* XXX: s->vram_size must be a power of two */
3216 78e127ef bellard
    s->cirrus_addr_mask = s->real_vram_size - 1;
3217 78e127ef bellard
    s->linear_mmio_mask = s->real_vram_size - 256;
3218 e6e5ad80 bellard
3219 e6e5ad80 bellard
    s->get_bpp = cirrus_get_bpp;
3220 e6e5ad80 bellard
    s->get_offsets = cirrus_get_offsets;
3221 78e127ef bellard
    s->get_resolution = cirrus_get_resolution;
3222 a5082316 bellard
    s->cursor_invalidate = cirrus_cursor_invalidate;
3223 a5082316 bellard
    s->cursor_draw_line = cirrus_cursor_draw_line;
3224 2c6ab832 bellard
3225 d2269f6f bellard
    register_savevm("cirrus_vga", 0, 2, cirrus_vga_save, cirrus_vga_load, s);
3226 e6e5ad80 bellard
}
3227 e6e5ad80 bellard
3228 e6e5ad80 bellard
/***************************************
3229 e6e5ad80 bellard
 *
3230 e6e5ad80 bellard
 *  ISA bus support
3231 e6e5ad80 bellard
 *
3232 e6e5ad80 bellard
 ***************************************/
3233 e6e5ad80 bellard
3234 5fafdf24 ths
void isa_cirrus_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
3235 e6e5ad80 bellard
                         unsigned long vga_ram_offset, int vga_ram_size)
3236 e6e5ad80 bellard
{
3237 e6e5ad80 bellard
    CirrusVGAState *s;
3238 e6e5ad80 bellard
3239 e6e5ad80 bellard
    s = qemu_mallocz(sizeof(CirrusVGAState));
3240 3b46e624 ths
3241 5fafdf24 ths
    vga_common_init((VGAState *)s,
3242 e6e5ad80 bellard
                    ds, vga_ram_base, vga_ram_offset, vga_ram_size);
3243 78e127ef bellard
    cirrus_init_common(s, CIRRUS_ID_CLGD5430, 0);
3244 d5529471 aurel32
    s->console = graphic_console_init(s->ds, s->update, s->invalidate,
3245 d5529471 aurel32
                                      s->screen_dump, s->text_update, s);
3246 e6e5ad80 bellard
    /* XXX ISA-LFB support */
3247 e6e5ad80 bellard
}
3248 e6e5ad80 bellard
3249 e6e5ad80 bellard
/***************************************
3250 e6e5ad80 bellard
 *
3251 e6e5ad80 bellard
 *  PCI bus support
3252 e6e5ad80 bellard
 *
3253 e6e5ad80 bellard
 ***************************************/
3254 e6e5ad80 bellard
3255 e6e5ad80 bellard
static void cirrus_pci_lfb_map(PCIDevice *d, int region_num,
3256 e6e5ad80 bellard
                               uint32_t addr, uint32_t size, int type)
3257 e6e5ad80 bellard
{
3258 e6e5ad80 bellard
    CirrusVGAState *s = &((PCICirrusVGAState *)d)->cirrus_vga;
3259 e6e5ad80 bellard
3260 a5082316 bellard
    /* XXX: add byte swapping apertures */
3261 e6e5ad80 bellard
    cpu_register_physical_memory(addr, s->vram_size,
3262 e6e5ad80 bellard
                                 s->cirrus_linear_io_addr);
3263 a5082316 bellard
    cpu_register_physical_memory(addr + 0x1000000, 0x400000,
3264 a5082316 bellard
                                 s->cirrus_linear_bitblt_io_addr);
3265 e6e5ad80 bellard
}
3266 e6e5ad80 bellard
3267 e6e5ad80 bellard
static void cirrus_pci_mmio_map(PCIDevice *d, int region_num,
3268 e6e5ad80 bellard
                                uint32_t addr, uint32_t size, int type)
3269 e6e5ad80 bellard
{
3270 e6e5ad80 bellard
    CirrusVGAState *s = &((PCICirrusVGAState *)d)->cirrus_vga;
3271 e6e5ad80 bellard
3272 e6e5ad80 bellard
    cpu_register_physical_memory(addr, CIRRUS_PNPMMIO_SIZE,
3273 e6e5ad80 bellard
                                 s->cirrus_mmio_io_addr);
3274 e6e5ad80 bellard
}
3275 e6e5ad80 bellard
3276 5fafdf24 ths
void pci_cirrus_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
3277 e6e5ad80 bellard
                         unsigned long vga_ram_offset, int vga_ram_size)
3278 e6e5ad80 bellard
{
3279 e6e5ad80 bellard
    PCICirrusVGAState *d;
3280 e6e5ad80 bellard
    uint8_t *pci_conf;
3281 e6e5ad80 bellard
    CirrusVGAState *s;
3282 20ba3ae1 bellard
    int device_id;
3283 3b46e624 ths
3284 20ba3ae1 bellard
    device_id = CIRRUS_ID_CLGD5446;
3285 e6e5ad80 bellard
3286 e6e5ad80 bellard
    /* setup PCI configuration registers */
3287 5fafdf24 ths
    d = (PCICirrusVGAState *)pci_register_device(bus, "Cirrus VGA",
3288 5fafdf24 ths
                                                 sizeof(PCICirrusVGAState),
3289 46e50e9d bellard
                                                 -1, NULL, NULL);
3290 e6e5ad80 bellard
    pci_conf = d->dev.config;
3291 e6e5ad80 bellard
    pci_conf[0x00] = (uint8_t) (PCI_VENDOR_CIRRUS & 0xff);
3292 e6e5ad80 bellard
    pci_conf[0x01] = (uint8_t) (PCI_VENDOR_CIRRUS >> 8);
3293 20ba3ae1 bellard
    pci_conf[0x02] = (uint8_t) (device_id & 0xff);
3294 20ba3ae1 bellard
    pci_conf[0x03] = (uint8_t) (device_id >> 8);
3295 e6e5ad80 bellard
    pci_conf[0x04] = PCI_COMMAND_IOACCESS | PCI_COMMAND_MEMACCESS;
3296 e6e5ad80 bellard
    pci_conf[0x0a] = PCI_CLASS_SUB_VGA;
3297 e6e5ad80 bellard
    pci_conf[0x0b] = PCI_CLASS_BASE_DISPLAY;
3298 e6e5ad80 bellard
    pci_conf[0x0e] = PCI_CLASS_HEADERTYPE_00h;
3299 e6e5ad80 bellard
3300 e6e5ad80 bellard
    /* setup VGA */
3301 e6e5ad80 bellard
    s = &d->cirrus_vga;
3302 5fafdf24 ths
    vga_common_init((VGAState *)s,
3303 e6e5ad80 bellard
                    ds, vga_ram_base, vga_ram_offset, vga_ram_size);
3304 78e127ef bellard
    cirrus_init_common(s, device_id, 1);
3305 d34cab9f ths
3306 c60e08d9 pbrook
    s->console = graphic_console_init(s->ds, s->update, s->invalidate,
3307 c60e08d9 pbrook
                                      s->screen_dump, s->text_update, s);
3308 d34cab9f ths
3309 d2269f6f bellard
    s->pci_dev = (PCIDevice *)d;
3310 e6e5ad80 bellard
3311 e6e5ad80 bellard
    /* setup memory space */
3312 e6e5ad80 bellard
    /* memory #0 LFB */
3313 e6e5ad80 bellard
    /* memory #1 memory-mapped I/O */
3314 e6e5ad80 bellard
    /* XXX: s->vram_size must be a power of two */
3315 a5082316 bellard
    pci_register_io_region((PCIDevice *)d, 0, 0x2000000,
3316 a21ae81d bellard
                           PCI_ADDRESS_SPACE_MEM_PREFETCH, cirrus_pci_lfb_map);
3317 20ba3ae1 bellard
    if (device_id == CIRRUS_ID_CLGD5446) {
3318 a21ae81d bellard
        pci_register_io_region((PCIDevice *)d, 1, CIRRUS_PNPMMIO_SIZE,
3319 a21ae81d bellard
                               PCI_ADDRESS_SPACE_MEM, cirrus_pci_mmio_map);
3320 a21ae81d bellard
    }
3321 e6e5ad80 bellard
    /* XXX: ROM BIOS */
3322 e6e5ad80 bellard
}