Statistics
| Branch: | Revision:

root / target-arm / cpu.h @ 49d9fdcc

History | View | Annotate | Download (14.2 kB)

1 2c0262af bellard
/*
2 2c0262af bellard
 * ARM virtual CPU header
3 5fafdf24 ths
 *
4 2c0262af bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 2c0262af bellard
 *
6 2c0262af bellard
 * This library is free software; you can redistribute it and/or
7 2c0262af bellard
 * modify it under the terms of the GNU Lesser General Public
8 2c0262af bellard
 * License as published by the Free Software Foundation; either
9 2c0262af bellard
 * version 2 of the License, or (at your option) any later version.
10 2c0262af bellard
 *
11 2c0262af bellard
 * This library is distributed in the hope that it will be useful,
12 2c0262af bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 2c0262af bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 2c0262af bellard
 * Lesser General Public License for more details.
15 2c0262af bellard
 *
16 2c0262af bellard
 * You should have received a copy of the GNU Lesser General Public
17 8167ee88 Blue Swirl
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 2c0262af bellard
 */
19 2c0262af bellard
#ifndef CPU_ARM_H
20 2c0262af bellard
#define CPU_ARM_H
21 2c0262af bellard
22 3cf1e035 bellard
#define TARGET_LONG_BITS 32
23 3cf1e035 bellard
24 9042c0e2 ths
#define ELF_MACHINE        EM_ARM
25 9042c0e2 ths
26 c2764719 pbrook
#define CPUState struct CPUARMState
27 c2764719 pbrook
28 2c0262af bellard
#include "cpu-defs.h"
29 2c0262af bellard
30 53cd6637 bellard
#include "softfloat.h"
31 53cd6637 bellard
32 1fddef4b bellard
#define TARGET_HAS_ICE 1
33 1fddef4b bellard
34 b8a9e8f1 bellard
#define EXCP_UDEF            1   /* undefined instruction */
35 b8a9e8f1 bellard
#define EXCP_SWI             2   /* software interrupt */
36 b8a9e8f1 bellard
#define EXCP_PREFETCH_ABORT  3
37 b8a9e8f1 bellard
#define EXCP_DATA_ABORT      4
38 b5ff1b31 bellard
#define EXCP_IRQ             5
39 b5ff1b31 bellard
#define EXCP_FIQ             6
40 06c949e6 pbrook
#define EXCP_BKPT            7
41 9ee6e8bb pbrook
#define EXCP_EXCEPTION_EXIT  8   /* Return from v7M exception.  */
42 fbb4a2e3 pbrook
#define EXCP_KERNEL_TRAP     9   /* Jumped to kernel code page.  */
43 9ee6e8bb pbrook
44 9ee6e8bb pbrook
#define ARMV7M_EXCP_RESET   1
45 9ee6e8bb pbrook
#define ARMV7M_EXCP_NMI     2
46 9ee6e8bb pbrook
#define ARMV7M_EXCP_HARD    3
47 9ee6e8bb pbrook
#define ARMV7M_EXCP_MEM     4
48 9ee6e8bb pbrook
#define ARMV7M_EXCP_BUS     5
49 9ee6e8bb pbrook
#define ARMV7M_EXCP_USAGE   6
50 9ee6e8bb pbrook
#define ARMV7M_EXCP_SVC     11
51 9ee6e8bb pbrook
#define ARMV7M_EXCP_DEBUG   12
52 9ee6e8bb pbrook
#define ARMV7M_EXCP_PENDSV  14
53 9ee6e8bb pbrook
#define ARMV7M_EXCP_SYSTICK 15
54 2c0262af bellard
55 c1713132 balrog
typedef void ARMWriteCPFunc(void *opaque, int cp_info,
56 c1713132 balrog
                            int srcreg, int operand, uint32_t value);
57 c1713132 balrog
typedef uint32_t ARMReadCPFunc(void *opaque, int cp_info,
58 c1713132 balrog
                               int dstreg, int operand);
59 c1713132 balrog
60 f93eb9ff balrog
struct arm_boot_info;
61 f93eb9ff balrog
62 6ebbf390 j_mayer
#define NB_MMU_MODES 2
63 6ebbf390 j_mayer
64 b7bcbe95 bellard
/* We currently assume float and double are IEEE single and double
65 b7bcbe95 bellard
   precision respectively.
66 b7bcbe95 bellard
   Doing runtime conversions is tricky because VFP registers may contain
67 b7bcbe95 bellard
   integer values (eg. as the result of a FTOSI instruction).
68 8e96005d bellard
   s<2n> maps to the least significant half of d<n>
69 8e96005d bellard
   s<2n+1> maps to the most significant half of d<n>
70 8e96005d bellard
 */
71 b7bcbe95 bellard
72 2c0262af bellard
typedef struct CPUARMState {
73 b5ff1b31 bellard
    /* Regs for current mode.  */
74 2c0262af bellard
    uint32_t regs[16];
75 b5ff1b31 bellard
    /* Frequently accessed CPSR bits are stored separately for efficiently.
76 d37aca66 pbrook
       This contains all the other bits.  Use cpsr_{read,write} to access
77 b5ff1b31 bellard
       the whole CPSR.  */
78 b5ff1b31 bellard
    uint32_t uncached_cpsr;
79 b5ff1b31 bellard
    uint32_t spsr;
80 b5ff1b31 bellard
81 b5ff1b31 bellard
    /* Banked registers.  */
82 b5ff1b31 bellard
    uint32_t banked_spsr[6];
83 b5ff1b31 bellard
    uint32_t banked_r13[6];
84 b5ff1b31 bellard
    uint32_t banked_r14[6];
85 3b46e624 ths
86 b5ff1b31 bellard
    /* These hold r8-r12.  */
87 b5ff1b31 bellard
    uint32_t usr_regs[5];
88 b5ff1b31 bellard
    uint32_t fiq_regs[5];
89 3b46e624 ths
90 2c0262af bellard
    /* cpsr flag cache for faster execution */
91 2c0262af bellard
    uint32_t CF; /* 0 or 1 */
92 2c0262af bellard
    uint32_t VF; /* V is the bit 31. All other bits are undefined */
93 6fbe23d5 pbrook
    uint32_t NF; /* N is bit 31. All other bits are undefined.  */
94 6fbe23d5 pbrook
    uint32_t ZF; /* Z set if zero.  */
95 99c475ab bellard
    uint32_t QF; /* 0 or 1 */
96 9ee6e8bb pbrook
    uint32_t GE; /* cpsr[19:16] */
97 b26eefb6 pbrook
    uint32_t thumb; /* cpsr[5]. 0 = arm mode, 1 = thumb mode. */
98 9ee6e8bb pbrook
    uint32_t condexec_bits; /* IT bits.  cpsr[15:10,26:25].  */
99 2c0262af bellard
100 b5ff1b31 bellard
    /* System control coprocessor (cp15) */
101 b5ff1b31 bellard
    struct {
102 40f137e1 pbrook
        uint32_t c0_cpuid;
103 c1713132 balrog
        uint32_t c0_cachetype;
104 a49ea279 pbrook
        uint32_t c0_ccsid[16]; /* Cache size.  */
105 a49ea279 pbrook
        uint32_t c0_clid; /* Cache level.  */
106 a49ea279 pbrook
        uint32_t c0_cssel; /* Cache size selection.  */
107 9ee6e8bb pbrook
        uint32_t c0_c1[8]; /* Feature registers.  */
108 9ee6e8bb pbrook
        uint32_t c0_c2[8]; /* Instruction set registers.  */
109 b5ff1b31 bellard
        uint32_t c1_sys; /* System control register.  */
110 b5ff1b31 bellard
        uint32_t c1_coproc; /* Coprocessor access register.  */
111 610c3c8a balrog
        uint32_t c1_xscaleauxcr; /* XScale auxiliary control register.  */
112 9ee6e8bb pbrook
        uint32_t c2_base0; /* MMU translation table base 0.  */
113 9ee6e8bb pbrook
        uint32_t c2_base1; /* MMU translation table base 1.  */
114 b2fa1797 pbrook
        uint32_t c2_control; /* MMU translation table base control.  */
115 b2fa1797 pbrook
        uint32_t c2_mask; /* MMU translation table base selection mask.  */
116 b2fa1797 pbrook
        uint32_t c2_base_mask; /* MMU translation table base 0 mask. */
117 ce819861 pbrook
        uint32_t c2_data; /* MPU data cachable bits.  */
118 ce819861 pbrook
        uint32_t c2_insn; /* MPU instruction cachable bits.  */
119 ce819861 pbrook
        uint32_t c3; /* MMU domain access control register
120 ce819861 pbrook
                        MPU write buffer control.  */
121 b5ff1b31 bellard
        uint32_t c5_insn; /* Fault status registers.  */
122 b5ff1b31 bellard
        uint32_t c5_data;
123 ce819861 pbrook
        uint32_t c6_region[8]; /* MPU base/size registers.  */
124 b5ff1b31 bellard
        uint32_t c6_insn; /* Fault address registers.  */
125 b5ff1b31 bellard
        uint32_t c6_data;
126 b5ff1b31 bellard
        uint32_t c9_insn; /* Cache lockdown registers.  */
127 b5ff1b31 bellard
        uint32_t c9_data;
128 b5ff1b31 bellard
        uint32_t c13_fcse; /* FCSE PID.  */
129 b5ff1b31 bellard
        uint32_t c13_context; /* Context ID.  */
130 9ee6e8bb pbrook
        uint32_t c13_tls1; /* User RW Thread register.  */
131 9ee6e8bb pbrook
        uint32_t c13_tls2; /* User RO Thread register.  */
132 9ee6e8bb pbrook
        uint32_t c13_tls3; /* Privileged Thread register.  */
133 c1713132 balrog
        uint32_t c15_cpar; /* XScale Coprocessor Access Register */
134 c3d2689d balrog
        uint32_t c15_ticonfig; /* TI925T configuration byte.  */
135 c3d2689d balrog
        uint32_t c15_i_max; /* Maximum D-cache dirty line index.  */
136 c3d2689d balrog
        uint32_t c15_i_min; /* Minimum D-cache dirty line index.  */
137 c3d2689d balrog
        uint32_t c15_threadid; /* TI debugger thread-ID.  */
138 b5ff1b31 bellard
    } cp15;
139 40f137e1 pbrook
140 9ee6e8bb pbrook
    struct {
141 9ee6e8bb pbrook
        uint32_t other_sp;
142 9ee6e8bb pbrook
        uint32_t vecbase;
143 9ee6e8bb pbrook
        uint32_t basepri;
144 9ee6e8bb pbrook
        uint32_t control;
145 9ee6e8bb pbrook
        int current_sp;
146 9ee6e8bb pbrook
        int exception;
147 9ee6e8bb pbrook
        int pending_exception;
148 9ee6e8bb pbrook
        void *nvic;
149 9ee6e8bb pbrook
    } v7m;
150 9ee6e8bb pbrook
151 c1713132 balrog
    /* Coprocessor IO used by peripherals */
152 c1713132 balrog
    struct {
153 c1713132 balrog
        ARMReadCPFunc *cp_read;
154 c1713132 balrog
        ARMWriteCPFunc *cp_write;
155 c1713132 balrog
        void *opaque;
156 c1713132 balrog
    } cp[15];
157 c1713132 balrog
158 fe1479c3 pbrook
    /* Thumb-2 EE state.  */
159 fe1479c3 pbrook
    uint32_t teecr;
160 fe1479c3 pbrook
    uint32_t teehbr;
161 fe1479c3 pbrook
162 40f137e1 pbrook
    /* Internal CPU feature flags.  */
163 40f137e1 pbrook
    uint32_t features;
164 40f137e1 pbrook
165 9ee6e8bb pbrook
    /* Callback for vectored interrupt controller.  */
166 9ee6e8bb pbrook
    int (*get_irq_vector)(struct CPUARMState *);
167 9ee6e8bb pbrook
    void *irq_opaque;
168 9ee6e8bb pbrook
169 b7bcbe95 bellard
    /* VFP coprocessor state.  */
170 b7bcbe95 bellard
    struct {
171 9ee6e8bb pbrook
        float64 regs[32];
172 b7bcbe95 bellard
173 40f137e1 pbrook
        uint32_t xregs[16];
174 b7bcbe95 bellard
        /* We store these fpcsr fields separately for convenience.  */
175 b7bcbe95 bellard
        int vec_len;
176 b7bcbe95 bellard
        int vec_stride;
177 b7bcbe95 bellard
178 9ee6e8bb pbrook
        /* scratch space when Tn are not sufficient.  */
179 9ee6e8bb pbrook
        uint32_t scratch[8];
180 3b46e624 ths
181 53cd6637 bellard
        float_status fp_status;
182 b7bcbe95 bellard
    } vfp;
183 9ee6e8bb pbrook
#if defined(CONFIG_USER_ONLY)
184 9ee6e8bb pbrook
    struct mmon_state *mmon_entry;
185 9ee6e8bb pbrook
#else
186 9ee6e8bb pbrook
    uint32_t mmon_addr;
187 9ee6e8bb pbrook
#endif
188 b7bcbe95 bellard
189 18c9b560 balrog
    /* iwMMXt coprocessor state.  */
190 18c9b560 balrog
    struct {
191 18c9b560 balrog
        uint64_t regs[16];
192 18c9b560 balrog
        uint64_t val;
193 18c9b560 balrog
194 18c9b560 balrog
        uint32_t cregs[16];
195 18c9b560 balrog
    } iwmmxt;
196 18c9b560 balrog
197 ce4defa0 pbrook
#if defined(CONFIG_USER_ONLY)
198 ce4defa0 pbrook
    /* For usermode syscall translation.  */
199 ce4defa0 pbrook
    int eabi;
200 ce4defa0 pbrook
#endif
201 ce4defa0 pbrook
202 a316d335 bellard
    CPU_COMMON
203 a316d335 bellard
204 9d551997 balrog
    /* These fields after the common ones so they are preserved on reset.  */
205 f93eb9ff balrog
    struct arm_boot_info *boot_info;
206 2c0262af bellard
} CPUARMState;
207 2c0262af bellard
208 aaed909a bellard
CPUARMState *cpu_arm_init(const char *cpu_model);
209 b26eefb6 pbrook
void arm_translate_init(void);
210 2c0262af bellard
int cpu_arm_exec(CPUARMState *s);
211 2c0262af bellard
void cpu_arm_close(CPUARMState *s);
212 b5ff1b31 bellard
void do_interrupt(CPUARMState *);
213 b5ff1b31 bellard
void switch_mode(CPUARMState *, int);
214 9ee6e8bb pbrook
uint32_t do_arm_semihosting(CPUARMState *env);
215 b5ff1b31 bellard
216 2c0262af bellard
/* you can call this signal handler from your SIGBUS and SIGSEGV
217 2c0262af bellard
   signal handlers to inform the virtual CPU of exceptions. non zero
218 2c0262af bellard
   is returned if the signal was handled by the virtual CPU.  */
219 5fafdf24 ths
int cpu_arm_signal_handler(int host_signum, void *pinfo,
220 2c0262af bellard
                           void *puc);
221 84a031c6 aurel32
int cpu_arm_handle_mmu_fault (CPUARMState *env, target_ulong address, int rw,
222 84a031c6 aurel32
                              int mmu_idx, int is_softmuu);
223 0b5c1ce8 Nathan Froyd
#define cpu_handle_mmu_fault cpu_arm_handle_mmu_fault
224 2c0262af bellard
225 9ee6e8bb pbrook
void cpu_lock(void);
226 9ee6e8bb pbrook
void cpu_unlock(void);
227 fbb4a2e3 pbrook
static inline void cpu_set_tls(CPUARMState *env, target_ulong newtls)
228 fbb4a2e3 pbrook
{
229 fbb4a2e3 pbrook
  env->cp15.c13_tls2 = newtls;
230 fbb4a2e3 pbrook
}
231 9ee6e8bb pbrook
232 b5ff1b31 bellard
#define CPSR_M (0x1f)
233 b5ff1b31 bellard
#define CPSR_T (1 << 5)
234 b5ff1b31 bellard
#define CPSR_F (1 << 6)
235 b5ff1b31 bellard
#define CPSR_I (1 << 7)
236 b5ff1b31 bellard
#define CPSR_A (1 << 8)
237 b5ff1b31 bellard
#define CPSR_E (1 << 9)
238 b5ff1b31 bellard
#define CPSR_IT_2_7 (0xfc00)
239 9ee6e8bb pbrook
#define CPSR_GE (0xf << 16)
240 9ee6e8bb pbrook
#define CPSR_RESERVED (0xf << 20)
241 b5ff1b31 bellard
#define CPSR_J (1 << 24)
242 b5ff1b31 bellard
#define CPSR_IT_0_1 (3 << 25)
243 b5ff1b31 bellard
#define CPSR_Q (1 << 27)
244 9ee6e8bb pbrook
#define CPSR_V (1 << 28)
245 9ee6e8bb pbrook
#define CPSR_C (1 << 29)
246 9ee6e8bb pbrook
#define CPSR_Z (1 << 30)
247 9ee6e8bb pbrook
#define CPSR_N (1 << 31)
248 9ee6e8bb pbrook
#define CPSR_NZCV (CPSR_N | CPSR_Z | CPSR_C | CPSR_V)
249 9ee6e8bb pbrook
250 9ee6e8bb pbrook
#define CPSR_IT (CPSR_IT_0_1 | CPSR_IT_2_7)
251 9ee6e8bb pbrook
#define CACHED_CPSR_BITS (CPSR_T | CPSR_GE | CPSR_IT | CPSR_Q | CPSR_NZCV)
252 9ee6e8bb pbrook
/* Bits writable in user mode.  */
253 9ee6e8bb pbrook
#define CPSR_USER (CPSR_NZCV | CPSR_Q | CPSR_GE)
254 9ee6e8bb pbrook
/* Execution state bits.  MRS read as zero, MSR writes ignored.  */
255 9ee6e8bb pbrook
#define CPSR_EXEC (CPSR_T | CPSR_IT | CPSR_J)
256 b5ff1b31 bellard
257 b5ff1b31 bellard
/* Return the current CPSR value.  */
258 2f4a40e5 balrog
uint32_t cpsr_read(CPUARMState *env);
259 2f4a40e5 balrog
/* Set the CPSR.  Note that some bits of mask must be all-set or all-clear.  */
260 2f4a40e5 balrog
void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask);
261 9ee6e8bb pbrook
262 9ee6e8bb pbrook
/* Return the current xPSR value.  */
263 9ee6e8bb pbrook
static inline uint32_t xpsr_read(CPUARMState *env)
264 9ee6e8bb pbrook
{
265 9ee6e8bb pbrook
    int ZF;
266 6fbe23d5 pbrook
    ZF = (env->ZF == 0);
267 6fbe23d5 pbrook
    return (env->NF & 0x80000000) | (ZF << 30)
268 9ee6e8bb pbrook
        | (env->CF << 29) | ((env->VF & 0x80000000) >> 3) | (env->QF << 27)
269 9ee6e8bb pbrook
        | (env->thumb << 24) | ((env->condexec_bits & 3) << 25)
270 9ee6e8bb pbrook
        | ((env->condexec_bits & 0xfc) << 8)
271 9ee6e8bb pbrook
        | env->v7m.exception;
272 b5ff1b31 bellard
}
273 b5ff1b31 bellard
274 9ee6e8bb pbrook
/* Set the xPSR.  Note that some bits of mask must be all-set or all-clear.  */
275 9ee6e8bb pbrook
static inline void xpsr_write(CPUARMState *env, uint32_t val, uint32_t mask)
276 9ee6e8bb pbrook
{
277 9ee6e8bb pbrook
    if (mask & CPSR_NZCV) {
278 6fbe23d5 pbrook
        env->ZF = (~val) & CPSR_Z;
279 6fbe23d5 pbrook
        env->NF = val;
280 9ee6e8bb pbrook
        env->CF = (val >> 29) & 1;
281 9ee6e8bb pbrook
        env->VF = (val << 3) & 0x80000000;
282 9ee6e8bb pbrook
    }
283 9ee6e8bb pbrook
    if (mask & CPSR_Q)
284 9ee6e8bb pbrook
        env->QF = ((val & CPSR_Q) != 0);
285 9ee6e8bb pbrook
    if (mask & (1 << 24))
286 9ee6e8bb pbrook
        env->thumb = ((val & (1 << 24)) != 0);
287 9ee6e8bb pbrook
    if (mask & CPSR_IT_0_1) {
288 9ee6e8bb pbrook
        env->condexec_bits &= ~3;
289 9ee6e8bb pbrook
        env->condexec_bits |= (val >> 25) & 3;
290 9ee6e8bb pbrook
    }
291 9ee6e8bb pbrook
    if (mask & CPSR_IT_2_7) {
292 9ee6e8bb pbrook
        env->condexec_bits &= 3;
293 9ee6e8bb pbrook
        env->condexec_bits |= (val >> 8) & 0xfc;
294 9ee6e8bb pbrook
    }
295 9ee6e8bb pbrook
    if (mask & 0x1ff) {
296 9ee6e8bb pbrook
        env->v7m.exception = val & 0x1ff;
297 9ee6e8bb pbrook
    }
298 9ee6e8bb pbrook
}
299 9ee6e8bb pbrook
300 b5ff1b31 bellard
enum arm_cpu_mode {
301 b5ff1b31 bellard
  ARM_CPU_MODE_USR = 0x10,
302 b5ff1b31 bellard
  ARM_CPU_MODE_FIQ = 0x11,
303 b5ff1b31 bellard
  ARM_CPU_MODE_IRQ = 0x12,
304 b5ff1b31 bellard
  ARM_CPU_MODE_SVC = 0x13,
305 b5ff1b31 bellard
  ARM_CPU_MODE_ABT = 0x17,
306 b5ff1b31 bellard
  ARM_CPU_MODE_UND = 0x1b,
307 b5ff1b31 bellard
  ARM_CPU_MODE_SYS = 0x1f
308 b5ff1b31 bellard
};
309 b5ff1b31 bellard
310 40f137e1 pbrook
/* VFP system registers.  */
311 40f137e1 pbrook
#define ARM_VFP_FPSID   0
312 40f137e1 pbrook
#define ARM_VFP_FPSCR   1
313 9ee6e8bb pbrook
#define ARM_VFP_MVFR1   6
314 9ee6e8bb pbrook
#define ARM_VFP_MVFR0   7
315 40f137e1 pbrook
#define ARM_VFP_FPEXC   8
316 40f137e1 pbrook
#define ARM_VFP_FPINST  9
317 40f137e1 pbrook
#define ARM_VFP_FPINST2 10
318 40f137e1 pbrook
319 18c9b560 balrog
/* iwMMXt coprocessor control registers.  */
320 18c9b560 balrog
#define ARM_IWMMXT_wCID                0
321 18c9b560 balrog
#define ARM_IWMMXT_wCon                1
322 18c9b560 balrog
#define ARM_IWMMXT_wCSSF        2
323 18c9b560 balrog
#define ARM_IWMMXT_wCASF        3
324 18c9b560 balrog
#define ARM_IWMMXT_wCGR0        8
325 18c9b560 balrog
#define ARM_IWMMXT_wCGR1        9
326 18c9b560 balrog
#define ARM_IWMMXT_wCGR2        10
327 18c9b560 balrog
#define ARM_IWMMXT_wCGR3        11
328 18c9b560 balrog
329 40f137e1 pbrook
enum arm_features {
330 40f137e1 pbrook
    ARM_FEATURE_VFP,
331 c1713132 balrog
    ARM_FEATURE_AUXCR,  /* ARM1026 Auxiliary control register.  */
332 c1713132 balrog
    ARM_FEATURE_XSCALE, /* Intel XScale extensions.  */
333 ce819861 pbrook
    ARM_FEATURE_IWMMXT, /* Intel iwMMXt extension.  */
334 9ee6e8bb pbrook
    ARM_FEATURE_V6,
335 9ee6e8bb pbrook
    ARM_FEATURE_V6K,
336 9ee6e8bb pbrook
    ARM_FEATURE_V7,
337 9ee6e8bb pbrook
    ARM_FEATURE_THUMB2,
338 c3d2689d balrog
    ARM_FEATURE_MPU,    /* Only has Memory Protection Unit, not full MMU.  */
339 9ee6e8bb pbrook
    ARM_FEATURE_VFP3,
340 9ee6e8bb pbrook
    ARM_FEATURE_NEON,
341 9ee6e8bb pbrook
    ARM_FEATURE_DIV,
342 9ee6e8bb pbrook
    ARM_FEATURE_M, /* Microcontroller profile.  */
343 fe1479c3 pbrook
    ARM_FEATURE_OMAPCP, /* OMAP specific CP15 ops handling.  */
344 fe1479c3 pbrook
    ARM_FEATURE_THUMB2EE
345 40f137e1 pbrook
};
346 40f137e1 pbrook
347 40f137e1 pbrook
static inline int arm_feature(CPUARMState *env, int feature)
348 40f137e1 pbrook
{
349 40f137e1 pbrook
    return (env->features & (1u << feature)) != 0;
350 40f137e1 pbrook
}
351 40f137e1 pbrook
352 c732abe2 j_mayer
void arm_cpu_list(FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
353 40f137e1 pbrook
354 9ee6e8bb pbrook
/* Interface between CPU and Interrupt controller.  */
355 9ee6e8bb pbrook
void armv7m_nvic_set_pending(void *opaque, int irq);
356 9ee6e8bb pbrook
int armv7m_nvic_acknowledge_irq(void *opaque);
357 9ee6e8bb pbrook
void armv7m_nvic_complete_irq(void *opaque, int irq);
358 9ee6e8bb pbrook
359 c1713132 balrog
void cpu_arm_set_cp_io(CPUARMState *env, int cpnum,
360 c1713132 balrog
                       ARMReadCPFunc *cp_read, ARMWriteCPFunc *cp_write,
361 c1713132 balrog
                       void *opaque);
362 c1713132 balrog
363 9ee6e8bb pbrook
/* Does the core conform to the the "MicroController" profile. e.g. Cortex-M3.
364 9ee6e8bb pbrook
   Note the M in older cores (eg. ARM7TDMI) stands for Multiply. These are
365 9ee6e8bb pbrook
   conventional cores (ie. Application or Realtime profile).  */
366 9ee6e8bb pbrook
367 9ee6e8bb pbrook
#define IS_M(env) arm_feature(env, ARM_FEATURE_M)
368 9ee6e8bb pbrook
#define ARM_CPUID(env) (env->cp15.c0_cpuid)
369 9ee6e8bb pbrook
370 9ee6e8bb pbrook
#define ARM_CPUID_ARM1026     0x4106a262
371 9ee6e8bb pbrook
#define ARM_CPUID_ARM926      0x41069265
372 9ee6e8bb pbrook
#define ARM_CPUID_ARM946      0x41059461
373 9ee6e8bb pbrook
#define ARM_CPUID_TI915T      0x54029152
374 9ee6e8bb pbrook
#define ARM_CPUID_TI925T      0x54029252
375 9ee6e8bb pbrook
#define ARM_CPUID_PXA250      0x69052100
376 9ee6e8bb pbrook
#define ARM_CPUID_PXA255      0x69052d00
377 9ee6e8bb pbrook
#define ARM_CPUID_PXA260      0x69052903
378 9ee6e8bb pbrook
#define ARM_CPUID_PXA261      0x69052d05
379 9ee6e8bb pbrook
#define ARM_CPUID_PXA262      0x69052d06
380 9ee6e8bb pbrook
#define ARM_CPUID_PXA270      0x69054110
381 9ee6e8bb pbrook
#define ARM_CPUID_PXA270_A0   0x69054110
382 9ee6e8bb pbrook
#define ARM_CPUID_PXA270_A1   0x69054111
383 9ee6e8bb pbrook
#define ARM_CPUID_PXA270_B0   0x69054112
384 9ee6e8bb pbrook
#define ARM_CPUID_PXA270_B1   0x69054113
385 9ee6e8bb pbrook
#define ARM_CPUID_PXA270_C0   0x69054114
386 9ee6e8bb pbrook
#define ARM_CPUID_PXA270_C5   0x69054117
387 9ee6e8bb pbrook
#define ARM_CPUID_ARM1136     0x4117b363
388 827df9f3 balrog
#define ARM_CPUID_ARM1136_R2  0x4107b362
389 9ee6e8bb pbrook
#define ARM_CPUID_ARM11MPCORE 0x410fb022
390 9ee6e8bb pbrook
#define ARM_CPUID_CORTEXA8    0x410fc080
391 9ee6e8bb pbrook
#define ARM_CPUID_CORTEXM3    0x410fc231
392 9ee6e8bb pbrook
#define ARM_CPUID_ANY         0xffffffff
393 40f137e1 pbrook
394 b5ff1b31 bellard
#if defined(CONFIG_USER_ONLY)
395 2c0262af bellard
#define TARGET_PAGE_BITS 12
396 b5ff1b31 bellard
#else
397 b5ff1b31 bellard
/* The ARM MMU allows 1k pages.  */
398 b5ff1b31 bellard
/* ??? Linux doesn't actually use these, and they're deprecated in recent
399 82d17978 balrog
   architecture revisions.  Maybe a configure option to disable them.  */
400 b5ff1b31 bellard
#define TARGET_PAGE_BITS 10
401 b5ff1b31 bellard
#endif
402 9467d44c ths
403 9467d44c ths
#define cpu_init cpu_arm_init
404 9467d44c ths
#define cpu_exec cpu_arm_exec
405 9467d44c ths
#define cpu_gen_code cpu_arm_gen_code
406 9467d44c ths
#define cpu_signal_handler cpu_arm_signal_handler
407 c732abe2 j_mayer
#define cpu_list arm_cpu_list
408 9467d44c ths
409 ffe47d33 Paul Brook
#define CPU_SAVE_VERSION 2
410 9ee6e8bb pbrook
411 6ebbf390 j_mayer
/* MMU modes definitions */
412 6ebbf390 j_mayer
#define MMU_MODE0_SUFFIX _kernel
413 6ebbf390 j_mayer
#define MMU_MODE1_SUFFIX _user
414 6ebbf390 j_mayer
#define MMU_USER_IDX 1
415 6ebbf390 j_mayer
static inline int cpu_mmu_index (CPUState *env)
416 6ebbf390 j_mayer
{
417 6ebbf390 j_mayer
    return (env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_USR ? 1 : 0;
418 6ebbf390 j_mayer
}
419 6ebbf390 j_mayer
420 6e68e076 pbrook
#if defined(CONFIG_USER_ONLY)
421 6e68e076 pbrook
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
422 6e68e076 pbrook
{
423 f8ed7070 pbrook
    if (newsp)
424 6e68e076 pbrook
        env->regs[13] = newsp;
425 6e68e076 pbrook
    env->regs[0] = 0;
426 6e68e076 pbrook
}
427 6e68e076 pbrook
#endif
428 6e68e076 pbrook
429 2c0262af bellard
#include "cpu-all.h"
430 622ed360 aliguori
#include "exec-all.h"
431 622ed360 aliguori
432 622ed360 aliguori
static inline void cpu_pc_from_tb(CPUState *env, TranslationBlock *tb)
433 622ed360 aliguori
{
434 622ed360 aliguori
    env->regs[15] = tb->pc;
435 622ed360 aliguori
}
436 2c0262af bellard
437 6b917547 aliguori
static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
438 6b917547 aliguori
                                        target_ulong *cs_base, int *flags)
439 6b917547 aliguori
{
440 6b917547 aliguori
    *pc = env->regs[15];
441 6b917547 aliguori
    *cs_base = 0;
442 6b917547 aliguori
    *flags = env->thumb | (env->vfp.vec_len << 1)
443 6b917547 aliguori
            | (env->vfp.vec_stride << 4) | (env->condexec_bits << 8);
444 6b917547 aliguori
    if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
445 6b917547 aliguori
        *flags |= (1 << 6);
446 6b917547 aliguori
    if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30))
447 6b917547 aliguori
        *flags |= (1 << 7);
448 6b917547 aliguori
}
449 6b917547 aliguori
450 2c0262af bellard
#endif