Statistics
| Branch: | Revision:

root / hw / versatilepb.c @ 4cff0a59

History | View | Annotate | Download (9.8 kB)

1 5fafdf24 ths
/*
2 16406950 pbrook
 * ARM Versatile Platform/Application Baseboard System emulation.
3 cdbdb648 pbrook
 *
4 a1bb27b1 pbrook
 * Copyright (c) 2005-2007 CodeSourcery.
5 cdbdb648 pbrook
 * Written by Paul Brook
6 cdbdb648 pbrook
 *
7 cdbdb648 pbrook
 * This code is licenced under the GPL.
8 cdbdb648 pbrook
 */
9 cdbdb648 pbrook
10 2e9bdce5 Paul Brook
#include "sysbus.h"
11 87ecb68b pbrook
#include "arm-misc.h"
12 87ecb68b pbrook
#include "primecell.h"
13 87ecb68b pbrook
#include "devices.h"
14 87ecb68b pbrook
#include "net.h"
15 87ecb68b pbrook
#include "sysemu.h"
16 87ecb68b pbrook
#include "pci.h"
17 18e08a55 Michael S. Tsirkin
#include "usb-ohci.h"
18 87ecb68b pbrook
#include "boards.h"
19 2446333c Blue Swirl
#include "blockdev.h"
20 cdbdb648 pbrook
21 cdbdb648 pbrook
/* Primary interrupt controller.  */
22 cdbdb648 pbrook
23 cdbdb648 pbrook
typedef struct vpb_sic_state
24 cdbdb648 pbrook
{
25 3950f18b Paul Brook
  SysBusDevice busdev;
26 cdbdb648 pbrook
  uint32_t level;
27 cdbdb648 pbrook
  uint32_t mask;
28 cdbdb648 pbrook
  uint32_t pic_enable;
29 97aff481 Paul Brook
  qemu_irq parent[32];
30 cdbdb648 pbrook
  int irq;
31 cdbdb648 pbrook
} vpb_sic_state;
32 cdbdb648 pbrook
33 cdbdb648 pbrook
static void vpb_sic_update(vpb_sic_state *s)
34 cdbdb648 pbrook
{
35 cdbdb648 pbrook
    uint32_t flags;
36 cdbdb648 pbrook
37 cdbdb648 pbrook
    flags = s->level & s->mask;
38 d537cf6c pbrook
    qemu_set_irq(s->parent[s->irq], flags != 0);
39 cdbdb648 pbrook
}
40 cdbdb648 pbrook
41 cdbdb648 pbrook
static void vpb_sic_update_pic(vpb_sic_state *s)
42 cdbdb648 pbrook
{
43 cdbdb648 pbrook
    int i;
44 cdbdb648 pbrook
    uint32_t mask;
45 cdbdb648 pbrook
46 cdbdb648 pbrook
    for (i = 21; i <= 30; i++) {
47 cdbdb648 pbrook
        mask = 1u << i;
48 cdbdb648 pbrook
        if (!(s->pic_enable & mask))
49 cdbdb648 pbrook
            continue;
50 d537cf6c pbrook
        qemu_set_irq(s->parent[i], (s->level & mask) != 0);
51 cdbdb648 pbrook
    }
52 cdbdb648 pbrook
}
53 cdbdb648 pbrook
54 cdbdb648 pbrook
static void vpb_sic_set_irq(void *opaque, int irq, int level)
55 cdbdb648 pbrook
{
56 cdbdb648 pbrook
    vpb_sic_state *s = (vpb_sic_state *)opaque;
57 cdbdb648 pbrook
    if (level)
58 cdbdb648 pbrook
        s->level |= 1u << irq;
59 cdbdb648 pbrook
    else
60 cdbdb648 pbrook
        s->level &= ~(1u << irq);
61 cdbdb648 pbrook
    if (s->pic_enable & (1u << irq))
62 d537cf6c pbrook
        qemu_set_irq(s->parent[irq], level);
63 cdbdb648 pbrook
    vpb_sic_update(s);
64 cdbdb648 pbrook
}
65 cdbdb648 pbrook
66 c227f099 Anthony Liguori
static uint32_t vpb_sic_read(void *opaque, target_phys_addr_t offset)
67 cdbdb648 pbrook
{
68 cdbdb648 pbrook
    vpb_sic_state *s = (vpb_sic_state *)opaque;
69 cdbdb648 pbrook
70 cdbdb648 pbrook
    switch (offset >> 2) {
71 cdbdb648 pbrook
    case 0: /* STATUS */
72 cdbdb648 pbrook
        return s->level & s->mask;
73 cdbdb648 pbrook
    case 1: /* RAWSTAT */
74 cdbdb648 pbrook
        return s->level;
75 cdbdb648 pbrook
    case 2: /* ENABLE */
76 cdbdb648 pbrook
        return s->mask;
77 cdbdb648 pbrook
    case 4: /* SOFTINT */
78 cdbdb648 pbrook
        return s->level & 1;
79 cdbdb648 pbrook
    case 8: /* PICENABLE */
80 cdbdb648 pbrook
        return s->pic_enable;
81 cdbdb648 pbrook
    default:
82 e69954b9 pbrook
        printf ("vpb_sic_read: Bad register offset 0x%x\n", (int)offset);
83 cdbdb648 pbrook
        return 0;
84 cdbdb648 pbrook
    }
85 cdbdb648 pbrook
}
86 cdbdb648 pbrook
87 c227f099 Anthony Liguori
static void vpb_sic_write(void *opaque, target_phys_addr_t offset,
88 cdbdb648 pbrook
                          uint32_t value)
89 cdbdb648 pbrook
{
90 cdbdb648 pbrook
    vpb_sic_state *s = (vpb_sic_state *)opaque;
91 cdbdb648 pbrook
92 cdbdb648 pbrook
    switch (offset >> 2) {
93 cdbdb648 pbrook
    case 2: /* ENSET */
94 cdbdb648 pbrook
        s->mask |= value;
95 cdbdb648 pbrook
        break;
96 cdbdb648 pbrook
    case 3: /* ENCLR */
97 cdbdb648 pbrook
        s->mask &= ~value;
98 cdbdb648 pbrook
        break;
99 cdbdb648 pbrook
    case 4: /* SOFTINTSET */
100 cdbdb648 pbrook
        if (value)
101 cdbdb648 pbrook
            s->mask |= 1;
102 cdbdb648 pbrook
        break;
103 cdbdb648 pbrook
    case 5: /* SOFTINTCLR */
104 cdbdb648 pbrook
        if (value)
105 cdbdb648 pbrook
            s->mask &= ~1u;
106 cdbdb648 pbrook
        break;
107 cdbdb648 pbrook
    case 8: /* PICENSET */
108 cdbdb648 pbrook
        s->pic_enable |= (value & 0x7fe00000);
109 cdbdb648 pbrook
        vpb_sic_update_pic(s);
110 cdbdb648 pbrook
        break;
111 cdbdb648 pbrook
    case 9: /* PICENCLR */
112 cdbdb648 pbrook
        s->pic_enable &= ~value;
113 cdbdb648 pbrook
        vpb_sic_update_pic(s);
114 cdbdb648 pbrook
        break;
115 cdbdb648 pbrook
    default:
116 e69954b9 pbrook
        printf ("vpb_sic_write: Bad register offset 0x%x\n", (int)offset);
117 cdbdb648 pbrook
        return;
118 cdbdb648 pbrook
    }
119 cdbdb648 pbrook
    vpb_sic_update(s);
120 cdbdb648 pbrook
}
121 cdbdb648 pbrook
122 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const vpb_sic_readfn[] = {
123 cdbdb648 pbrook
   vpb_sic_read,
124 cdbdb648 pbrook
   vpb_sic_read,
125 cdbdb648 pbrook
   vpb_sic_read
126 cdbdb648 pbrook
};
127 cdbdb648 pbrook
128 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const vpb_sic_writefn[] = {
129 cdbdb648 pbrook
   vpb_sic_write,
130 cdbdb648 pbrook
   vpb_sic_write,
131 cdbdb648 pbrook
   vpb_sic_write
132 cdbdb648 pbrook
};
133 cdbdb648 pbrook
134 81a322d4 Gerd Hoffmann
static int vpb_sic_init(SysBusDevice *dev)
135 cdbdb648 pbrook
{
136 3950f18b Paul Brook
    vpb_sic_state *s = FROM_SYSBUS(vpb_sic_state, dev);
137 cdbdb648 pbrook
    int iomemtype;
138 97aff481 Paul Brook
    int i;
139 cdbdb648 pbrook
140 067a3ddc Paul Brook
    qdev_init_gpio_in(&dev->qdev, vpb_sic_set_irq, 32);
141 97aff481 Paul Brook
    for (i = 0; i < 32; i++) {
142 3950f18b Paul Brook
        sysbus_init_irq(dev, &s->parent[i]);
143 97aff481 Paul Brook
    }
144 3950f18b Paul Brook
    s->irq = 31;
145 1eed09cb Avi Kivity
    iomemtype = cpu_register_io_memory(vpb_sic_readfn,
146 cdbdb648 pbrook
                                       vpb_sic_writefn, s);
147 3950f18b Paul Brook
    sysbus_init_mmio(dev, 0x1000, iomemtype);
148 cdbdb648 pbrook
    /* ??? Save/restore.  */
149 81a322d4 Gerd Hoffmann
    return 0;
150 cdbdb648 pbrook
}
151 cdbdb648 pbrook
152 cdbdb648 pbrook
/* Board init.  */
153 cdbdb648 pbrook
154 16406950 pbrook
/* The AB and PB boards both use the same core, just with different
155 16406950 pbrook
   peripherans and expansion busses.  For now we emulate a subset of the
156 16406950 pbrook
   PB peripherals and just change the board ID.  */
157 cdbdb648 pbrook
158 f93eb9ff balrog
static struct arm_boot_info versatile_binfo;
159 f93eb9ff balrog
160 c227f099 Anthony Liguori
static void versatile_init(ram_addr_t ram_size,
161 3023f332 aliguori
                     const char *boot_device,
162 cdbdb648 pbrook
                     const char *kernel_filename, const char *kernel_cmdline,
163 3371d272 pbrook
                     const char *initrd_filename, const char *cpu_model,
164 3371d272 pbrook
                     int board_id)
165 cdbdb648 pbrook
{
166 cdbdb648 pbrook
    CPUState *env;
167 c227f099 Anthony Liguori
    ram_addr_t ram_offset;
168 97aff481 Paul Brook
    qemu_irq *cpu_pic;
169 97aff481 Paul Brook
    qemu_irq pic[32];
170 3950f18b Paul Brook
    qemu_irq sic[32];
171 97aff481 Paul Brook
    DeviceState *dev;
172 502a5395 pbrook
    PCIBus *pci_bus;
173 502a5395 pbrook
    NICInfo *nd;
174 502a5395 pbrook
    int n;
175 502a5395 pbrook
    int done_smc = 0;
176 cdbdb648 pbrook
177 3371d272 pbrook
    if (!cpu_model)
178 3371d272 pbrook
        cpu_model = "arm926";
179 aaed909a bellard
    env = cpu_init(cpu_model);
180 aaed909a bellard
    if (!env) {
181 aaed909a bellard
        fprintf(stderr, "Unable to find CPU definition\n");
182 aaed909a bellard
        exit(1);
183 aaed909a bellard
    }
184 1724f049 Alex Williamson
    ram_offset = qemu_ram_alloc(NULL, "versatile.ram", ram_size);
185 1235fc06 ths
    /* ??? RAM should repeat to fill physical memory space.  */
186 cdbdb648 pbrook
    /* SDRAM at address zero.  */
187 7ffab4d7 pbrook
    cpu_register_physical_memory(0, ram_size, ram_offset | IO_MEM_RAM);
188 cdbdb648 pbrook
189 26e92f65 Paul Brook
    arm_sysctl_init(0x10000000, 0x41007004, 0x02000000);
190 97aff481 Paul Brook
    cpu_pic = arm_pic_init_cpu(env);
191 97aff481 Paul Brook
    dev = sysbus_create_varargs("pl190", 0x10140000,
192 97aff481 Paul Brook
                                cpu_pic[0], cpu_pic[1], NULL);
193 97aff481 Paul Brook
    for (n = 0; n < 32; n++) {
194 067a3ddc Paul Brook
        pic[n] = qdev_get_gpio_in(dev, n);
195 97aff481 Paul Brook
    }
196 3950f18b Paul Brook
    dev = sysbus_create_simple("versatilepb_sic", 0x10003000, NULL);
197 3950f18b Paul Brook
    for (n = 0; n < 32; n++) {
198 3950f18b Paul Brook
        sysbus_connect_irq(sysbus_from_qdev(dev), n, pic[n]);
199 067a3ddc Paul Brook
        sic[n] = qdev_get_gpio_in(dev, n);
200 3950f18b Paul Brook
    }
201 86394e96 Paul Brook
202 86394e96 Paul Brook
    sysbus_create_simple("pl050_keyboard", 0x10006000, sic[3]);
203 86394e96 Paul Brook
    sysbus_create_simple("pl050_mouse", 0x10007000, sic[4]);
204 cdbdb648 pbrook
205 0027b06d Paul Brook
    dev = sysbus_create_varargs("versatile_pci", 0x40000000,
206 0027b06d Paul Brook
                                sic[27], sic[28], sic[29], sic[30], NULL);
207 02e2da45 Paul Brook
    pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci");
208 0027b06d Paul Brook
209 502a5395 pbrook
    /* The Versatile PCI bridge does not provide access to PCI IO space,
210 502a5395 pbrook
       so many of the qemu PCI devices are not useable.  */
211 502a5395 pbrook
    for(n = 0; n < nb_nics; n++) {
212 502a5395 pbrook
        nd = &nd_table[n];
213 0ae18cee aliguori
214 0ae18cee aliguori
        if ((!nd->model && !done_smc) || strcmp(nd->model, "smc91c111") == 0) {
215 d537cf6c pbrook
            smc91c111_init(nd, 0x10010000, sic[25]);
216 0ae18cee aliguori
            done_smc = 1;
217 cdbdb648 pbrook
        } else {
218 07caea31 Markus Armbruster
            pci_nic_init_nofail(nd, "rtl8139", NULL);
219 cdbdb648 pbrook
        }
220 cdbdb648 pbrook
    }
221 0d92ed30 pbrook
    if (usb_enabled) {
222 a67ba3b6 Paul Brook
        usb_ohci_init_pci(pci_bus, -1);
223 0d92ed30 pbrook
    }
224 9be5dafe Paul Brook
    n = drive_get_max_bus(IF_SCSI);
225 9be5dafe Paul Brook
    while (n >= 0) {
226 9be5dafe Paul Brook
        pci_create_simple(pci_bus, -1, "lsi53c895a");
227 9be5dafe Paul Brook
        n--;
228 7d8406be pbrook
    }
229 cdbdb648 pbrook
230 a7d518a6 Paul Brook
    sysbus_create_simple("pl011", 0x101f1000, pic[12]);
231 a7d518a6 Paul Brook
    sysbus_create_simple("pl011", 0x101f2000, pic[13]);
232 a7d518a6 Paul Brook
    sysbus_create_simple("pl011", 0x101f3000, pic[14]);
233 a7d518a6 Paul Brook
    sysbus_create_simple("pl011", 0x10009000, sic[6]);
234 cdbdb648 pbrook
235 b4496b13 Paul Brook
    sysbus_create_simple("pl080", 0x10130000, pic[17]);
236 6a824ec3 Paul Brook
    sysbus_create_simple("sp804", 0x101e2000, pic[4]);
237 6a824ec3 Paul Brook
    sysbus_create_simple("sp804", 0x101e3000, pic[5]);
238 cdbdb648 pbrook
239 cdbdb648 pbrook
    /* The versatile/PB actually has a modified Color LCD controller
240 cdbdb648 pbrook
       that includes hardware cursor support from the PL111.  */
241 2e9bdce5 Paul Brook
    sysbus_create_simple("pl110_versatile", 0x10120000, pic[16]);
242 cdbdb648 pbrook
243 aa9311d8 Paul Brook
    sysbus_create_varargs("pl181", 0x10005000, sic[22], sic[1], NULL);
244 aa9311d8 Paul Brook
    sysbus_create_varargs("pl181", 0x1000b000, sic[23], sic[2], NULL);
245 a1bb27b1 pbrook
246 7e1543c2 pbrook
    /* Add PL031 Real Time Clock. */
247 a63bdb31 Paul Brook
    sysbus_create_simple("pl031", 0x101e8000, pic[10]);
248 7e1543c2 pbrook
249 16406950 pbrook
    /* Memory map for Versatile/PB:  */
250 cdbdb648 pbrook
    /* 0x10000000 System registers.  */
251 cdbdb648 pbrook
    /* 0x10001000 PCI controller config registers.  */
252 cdbdb648 pbrook
    /* 0x10002000 Serial bus interface.  */
253 cdbdb648 pbrook
    /*  0x10003000 Secondary interrupt controller.  */
254 cdbdb648 pbrook
    /* 0x10004000 AACI (audio).  */
255 a1bb27b1 pbrook
    /*  0x10005000 MMCI0.  */
256 cdbdb648 pbrook
    /*  0x10006000 KMI0 (keyboard).  */
257 cdbdb648 pbrook
    /*  0x10007000 KMI1 (mouse).  */
258 cdbdb648 pbrook
    /* 0x10008000 Character LCD Interface.  */
259 cdbdb648 pbrook
    /*  0x10009000 UART3.  */
260 cdbdb648 pbrook
    /* 0x1000a000 Smart card 1.  */
261 a1bb27b1 pbrook
    /*  0x1000b000 MMCI1.  */
262 cdbdb648 pbrook
    /*  0x10010000 Ethernet.  */
263 cdbdb648 pbrook
    /* 0x10020000 USB.  */
264 cdbdb648 pbrook
    /* 0x10100000 SSMC.  */
265 cdbdb648 pbrook
    /* 0x10110000 MPMC.  */
266 cdbdb648 pbrook
    /*  0x10120000 CLCD Controller.  */
267 cdbdb648 pbrook
    /*  0x10130000 DMA Controller.  */
268 cdbdb648 pbrook
    /*  0x10140000 Vectored interrupt controller.  */
269 cdbdb648 pbrook
    /* 0x101d0000 AHB Monitor Interface.  */
270 cdbdb648 pbrook
    /* 0x101e0000 System Controller.  */
271 cdbdb648 pbrook
    /* 0x101e1000 Watchdog Interface.  */
272 cdbdb648 pbrook
    /* 0x101e2000 Timer 0/1.  */
273 cdbdb648 pbrook
    /* 0x101e3000 Timer 2/3.  */
274 cdbdb648 pbrook
    /* 0x101e4000 GPIO port 0.  */
275 cdbdb648 pbrook
    /* 0x101e5000 GPIO port 1.  */
276 cdbdb648 pbrook
    /* 0x101e6000 GPIO port 2.  */
277 cdbdb648 pbrook
    /* 0x101e7000 GPIO port 3.  */
278 cdbdb648 pbrook
    /* 0x101e8000 RTC.  */
279 cdbdb648 pbrook
    /* 0x101f0000 Smart card 0.  */
280 cdbdb648 pbrook
    /*  0x101f1000 UART0.  */
281 cdbdb648 pbrook
    /*  0x101f2000 UART1.  */
282 cdbdb648 pbrook
    /*  0x101f3000 UART2.  */
283 cdbdb648 pbrook
    /* 0x101f4000 SSPI.  */
284 cdbdb648 pbrook
285 f93eb9ff balrog
    versatile_binfo.ram_size = ram_size;
286 f93eb9ff balrog
    versatile_binfo.kernel_filename = kernel_filename;
287 f93eb9ff balrog
    versatile_binfo.kernel_cmdline = kernel_cmdline;
288 f93eb9ff balrog
    versatile_binfo.initrd_filename = initrd_filename;
289 f93eb9ff balrog
    versatile_binfo.board_id = board_id;
290 f93eb9ff balrog
    arm_load_kernel(env, &versatile_binfo);
291 16406950 pbrook
}
292 16406950 pbrook
293 c227f099 Anthony Liguori
static void vpb_init(ram_addr_t ram_size,
294 3023f332 aliguori
                     const char *boot_device,
295 16406950 pbrook
                     const char *kernel_filename, const char *kernel_cmdline,
296 94fc95cd j_mayer
                     const char *initrd_filename, const char *cpu_model)
297 16406950 pbrook
{
298 fbe1b595 Paul Brook
    versatile_init(ram_size,
299 3023f332 aliguori
                   boot_device,
300 16406950 pbrook
                   kernel_filename, kernel_cmdline,
301 3371d272 pbrook
                   initrd_filename, cpu_model, 0x183);
302 16406950 pbrook
}
303 16406950 pbrook
304 c227f099 Anthony Liguori
static void vab_init(ram_addr_t ram_size,
305 3023f332 aliguori
                     const char *boot_device,
306 16406950 pbrook
                     const char *kernel_filename, const char *kernel_cmdline,
307 94fc95cd j_mayer
                     const char *initrd_filename, const char *cpu_model)
308 16406950 pbrook
{
309 fbe1b595 Paul Brook
    versatile_init(ram_size,
310 3023f332 aliguori
                   boot_device,
311 16406950 pbrook
                   kernel_filename, kernel_cmdline,
312 3371d272 pbrook
                   initrd_filename, cpu_model, 0x25e);
313 cdbdb648 pbrook
}
314 cdbdb648 pbrook
315 f80f9ec9 Anthony Liguori
static QEMUMachine versatilepb_machine = {
316 c9b1ae2c blueswir1
    .name = "versatilepb",
317 c9b1ae2c blueswir1
    .desc = "ARM Versatile/PB (ARM926EJ-S)",
318 c9b1ae2c blueswir1
    .init = vpb_init,
319 c9b1ae2c blueswir1
    .use_scsi = 1,
320 cdbdb648 pbrook
};
321 16406950 pbrook
322 f80f9ec9 Anthony Liguori
static QEMUMachine versatileab_machine = {
323 c9b1ae2c blueswir1
    .name = "versatileab",
324 c9b1ae2c blueswir1
    .desc = "ARM Versatile/AB (ARM926EJ-S)",
325 c9b1ae2c blueswir1
    .init = vab_init,
326 c9b1ae2c blueswir1
    .use_scsi = 1,
327 16406950 pbrook
};
328 3950f18b Paul Brook
329 f80f9ec9 Anthony Liguori
static void versatile_machine_init(void)
330 f80f9ec9 Anthony Liguori
{
331 f80f9ec9 Anthony Liguori
    qemu_register_machine(&versatilepb_machine);
332 f80f9ec9 Anthony Liguori
    qemu_register_machine(&versatileab_machine);
333 f80f9ec9 Anthony Liguori
}
334 f80f9ec9 Anthony Liguori
335 f80f9ec9 Anthony Liguori
machine_init(versatile_machine_init);
336 f80f9ec9 Anthony Liguori
337 3950f18b Paul Brook
static void versatilepb_register_devices(void)
338 3950f18b Paul Brook
{
339 3950f18b Paul Brook
    sysbus_register_dev("versatilepb_sic", sizeof(vpb_sic_state),
340 3950f18b Paul Brook
                        vpb_sic_init);
341 3950f18b Paul Brook
}
342 3950f18b Paul Brook
343 3950f18b Paul Brook
device_init(versatilepb_register_devices)