Statistics
| Branch: | Revision:

root / hw / mcf5206.c @ 4e4fa398

History | View | Annotate | Download (14.1 kB)

1 5fafdf24 ths
/*
2 0633879f pbrook
 * Motorola ColdFire MCF5206 SoC embedded peripheral emulation.
3 0633879f pbrook
 *
4 0633879f pbrook
 * Copyright (c) 2007 CodeSourcery.
5 0633879f pbrook
 *
6 8e31bf38 Matthew Fernandez
 * This code is licensed under the GPL
7 0633879f pbrook
 */
8 87ecb68b pbrook
#include "hw.h"
9 87ecb68b pbrook
#include "mcf.h"
10 87ecb68b pbrook
#include "qemu-timer.h"
11 49d4d9b6 Paolo Bonzini
#include "ptimer.h"
12 87ecb68b pbrook
#include "sysemu.h"
13 653fa85c Benoît Canet
#include "exec-memory.h"
14 0633879f pbrook
15 0633879f pbrook
/* General purpose timer module.  */
16 0633879f pbrook
typedef struct {
17 0633879f pbrook
    uint16_t tmr;
18 0633879f pbrook
    uint16_t trr;
19 0633879f pbrook
    uint16_t tcr;
20 0633879f pbrook
    uint16_t ter;
21 0633879f pbrook
    ptimer_state *timer;
22 0633879f pbrook
    qemu_irq irq;
23 0633879f pbrook
    int irq_state;
24 0633879f pbrook
} m5206_timer_state;
25 0633879f pbrook
26 0633879f pbrook
#define TMR_RST 0x01
27 0633879f pbrook
#define TMR_CLK 0x06
28 0633879f pbrook
#define TMR_FRR 0x08
29 0633879f pbrook
#define TMR_ORI 0x10
30 0633879f pbrook
#define TMR_OM  0x20
31 0633879f pbrook
#define TMR_CE  0xc0
32 0633879f pbrook
33 0633879f pbrook
#define TER_CAP 0x01
34 0633879f pbrook
#define TER_REF 0x02
35 0633879f pbrook
36 0633879f pbrook
static void m5206_timer_update(m5206_timer_state *s)
37 0633879f pbrook
{
38 0633879f pbrook
    if ((s->tmr & TMR_ORI) != 0 && (s->ter & TER_REF))
39 0633879f pbrook
        qemu_irq_raise(s->irq);
40 0633879f pbrook
    else
41 0633879f pbrook
        qemu_irq_lower(s->irq);
42 0633879f pbrook
}
43 0633879f pbrook
44 0633879f pbrook
static void m5206_timer_reset(m5206_timer_state *s)
45 0633879f pbrook
{
46 0633879f pbrook
    s->tmr = 0;
47 0633879f pbrook
    s->trr = 0;
48 0633879f pbrook
}
49 0633879f pbrook
50 0633879f pbrook
static void m5206_timer_recalibrate(m5206_timer_state *s)
51 0633879f pbrook
{
52 0633879f pbrook
    int prescale;
53 0633879f pbrook
    int mode;
54 0633879f pbrook
55 0633879f pbrook
    ptimer_stop(s->timer);
56 0633879f pbrook
57 0633879f pbrook
    if ((s->tmr & TMR_RST) == 0)
58 0633879f pbrook
        return;
59 0633879f pbrook
60 0633879f pbrook
    prescale = (s->tmr >> 8) + 1;
61 0633879f pbrook
    mode = (s->tmr >> 1) & 3;
62 0633879f pbrook
    if (mode == 2)
63 0633879f pbrook
        prescale *= 16;
64 0633879f pbrook
65 0633879f pbrook
    if (mode == 3 || mode == 0)
66 2ac71179 Paul Brook
        hw_error("m5206_timer: mode %d not implemented\n", mode);
67 0633879f pbrook
    if ((s->tmr & TMR_FRR) == 0)
68 2ac71179 Paul Brook
        hw_error("m5206_timer: free running mode not implemented\n");
69 0633879f pbrook
70 0633879f pbrook
    /* Assume 66MHz system clock.  */
71 0633879f pbrook
    ptimer_set_freq(s->timer, 66000000 / prescale);
72 0633879f pbrook
73 0633879f pbrook
    ptimer_set_limit(s->timer, s->trr, 0);
74 0633879f pbrook
75 0633879f pbrook
    ptimer_run(s->timer, 0);
76 0633879f pbrook
}
77 0633879f pbrook
78 0633879f pbrook
static void m5206_timer_trigger(void *opaque)
79 0633879f pbrook
{
80 0633879f pbrook
    m5206_timer_state *s = (m5206_timer_state *)opaque;
81 0633879f pbrook
    s->ter |= TER_REF;
82 0633879f pbrook
    m5206_timer_update(s);
83 0633879f pbrook
}
84 0633879f pbrook
85 0633879f pbrook
static uint32_t m5206_timer_read(m5206_timer_state *s, uint32_t addr)
86 0633879f pbrook
{
87 0633879f pbrook
    switch (addr) {
88 0633879f pbrook
    case 0:
89 0633879f pbrook
        return s->tmr;
90 0633879f pbrook
    case 4:
91 0633879f pbrook
        return s->trr;
92 0633879f pbrook
    case 8:
93 0633879f pbrook
        return s->tcr;
94 0633879f pbrook
    case 0xc:
95 0633879f pbrook
        return s->trr - ptimer_get_count(s->timer);
96 0633879f pbrook
    case 0x11:
97 0633879f pbrook
        return s->ter;
98 0633879f pbrook
    default:
99 0633879f pbrook
        return 0;
100 0633879f pbrook
    }
101 0633879f pbrook
}
102 0633879f pbrook
103 0633879f pbrook
static void m5206_timer_write(m5206_timer_state *s, uint32_t addr, uint32_t val)
104 0633879f pbrook
{
105 0633879f pbrook
    switch (addr) {
106 0633879f pbrook
    case 0:
107 0633879f pbrook
        if ((s->tmr & TMR_RST) != 0 && (val & TMR_RST) == 0) {
108 0633879f pbrook
            m5206_timer_reset(s);
109 0633879f pbrook
        }
110 0633879f pbrook
        s->tmr = val;
111 0633879f pbrook
        m5206_timer_recalibrate(s);
112 0633879f pbrook
        break;
113 0633879f pbrook
    case 4:
114 0633879f pbrook
        s->trr = val;
115 0633879f pbrook
        m5206_timer_recalibrate(s);
116 0633879f pbrook
        break;
117 0633879f pbrook
    case 8:
118 0633879f pbrook
        s->tcr = val;
119 0633879f pbrook
        break;
120 0633879f pbrook
    case 0xc:
121 0633879f pbrook
        ptimer_set_count(s->timer, val);
122 0633879f pbrook
        break;
123 0633879f pbrook
    case 0x11:
124 0633879f pbrook
        s->ter &= ~val;
125 0633879f pbrook
        break;
126 0633879f pbrook
    default:
127 0633879f pbrook
        break;
128 0633879f pbrook
    }
129 0633879f pbrook
    m5206_timer_update(s);
130 0633879f pbrook
}
131 0633879f pbrook
132 0633879f pbrook
static m5206_timer_state *m5206_timer_init(qemu_irq irq)
133 0633879f pbrook
{
134 0633879f pbrook
    m5206_timer_state *s;
135 0633879f pbrook
    QEMUBH *bh;
136 0633879f pbrook
137 7267c094 Anthony Liguori
    s = (m5206_timer_state *)g_malloc0(sizeof(m5206_timer_state));
138 0633879f pbrook
    bh = qemu_bh_new(m5206_timer_trigger, s);
139 0633879f pbrook
    s->timer = ptimer_init(bh);
140 0633879f pbrook
    s->irq = irq;
141 0633879f pbrook
    m5206_timer_reset(s);
142 0633879f pbrook
    return s;
143 0633879f pbrook
}
144 0633879f pbrook
145 0633879f pbrook
/* System Integration Module.  */
146 0633879f pbrook
147 0633879f pbrook
typedef struct {
148 0633879f pbrook
    CPUState *env;
149 653fa85c Benoît Canet
    MemoryRegion iomem;
150 0633879f pbrook
    m5206_timer_state *timer[2];
151 20dcee94 pbrook
    void *uart[2];
152 0633879f pbrook
    uint8_t scr;
153 0633879f pbrook
    uint8_t icr[14];
154 0633879f pbrook
    uint16_t imr; /* 1 == interrupt is masked.  */
155 0633879f pbrook
    uint16_t ipr;
156 0633879f pbrook
    uint8_t rsr;
157 0633879f pbrook
    uint8_t swivr;
158 0633879f pbrook
    uint8_t par;
159 0633879f pbrook
    /* Include the UART vector registers here.  */
160 0633879f pbrook
    uint8_t uivr[2];
161 0633879f pbrook
} m5206_mbar_state;
162 0633879f pbrook
163 0633879f pbrook
/* Interrupt controller.  */
164 0633879f pbrook
165 0633879f pbrook
static int m5206_find_pending_irq(m5206_mbar_state *s)
166 0633879f pbrook
{
167 0633879f pbrook
    int level;
168 0633879f pbrook
    int vector;
169 0633879f pbrook
    uint16_t active;
170 0633879f pbrook
    int i;
171 0633879f pbrook
172 0633879f pbrook
    level = 0;
173 0633879f pbrook
    vector = 0;
174 0633879f pbrook
    active = s->ipr & ~s->imr;
175 0633879f pbrook
    if (!active)
176 0633879f pbrook
        return 0;
177 0633879f pbrook
178 0633879f pbrook
    for (i = 1; i < 14; i++) {
179 0633879f pbrook
        if (active & (1 << i)) {
180 0633879f pbrook
            if ((s->icr[i] & 0x1f) > level) {
181 0633879f pbrook
                level = s->icr[i] & 0x1f;
182 0633879f pbrook
                vector = i;
183 0633879f pbrook
            }
184 0633879f pbrook
        }
185 0633879f pbrook
    }
186 0633879f pbrook
187 0633879f pbrook
    if (level < 4)
188 0633879f pbrook
        vector = 0;
189 0633879f pbrook
190 0633879f pbrook
    return vector;
191 0633879f pbrook
}
192 0633879f pbrook
193 0633879f pbrook
static void m5206_mbar_update(m5206_mbar_state *s)
194 0633879f pbrook
{
195 0633879f pbrook
    int irq;
196 0633879f pbrook
    int vector;
197 0633879f pbrook
    int level;
198 0633879f pbrook
199 0633879f pbrook
    irq = m5206_find_pending_irq(s);
200 0633879f pbrook
    if (irq) {
201 0633879f pbrook
        int tmp;
202 0633879f pbrook
        tmp = s->icr[irq];
203 0633879f pbrook
        level = (tmp >> 2) & 7;
204 0633879f pbrook
        if (tmp & 0x80) {
205 0633879f pbrook
            /* Autovector.  */
206 0633879f pbrook
            vector = 24 + level;
207 0633879f pbrook
        } else {
208 0633879f pbrook
            switch (irq) {
209 0633879f pbrook
            case 8: /* SWT */
210 0633879f pbrook
                vector = s->swivr;
211 0633879f pbrook
                break;
212 0633879f pbrook
            case 12: /* UART1 */
213 0633879f pbrook
                vector = s->uivr[0];
214 0633879f pbrook
                break;
215 0633879f pbrook
            case 13: /* UART2 */
216 0633879f pbrook
                vector = s->uivr[1];
217 0633879f pbrook
                break;
218 0633879f pbrook
            default:
219 0633879f pbrook
                /* Unknown vector.  */
220 0633879f pbrook
                fprintf(stderr, "Unhandled vector for IRQ %d\n", irq);
221 0633879f pbrook
                vector = 0xf;
222 0633879f pbrook
                break;
223 0633879f pbrook
            }
224 0633879f pbrook
        }
225 0633879f pbrook
    } else {
226 0633879f pbrook
        level = 0;
227 0633879f pbrook
        vector = 0;
228 0633879f pbrook
    }
229 0633879f pbrook
    m68k_set_irq_level(s->env, level, vector);
230 0633879f pbrook
}
231 0633879f pbrook
232 0633879f pbrook
static void m5206_mbar_set_irq(void *opaque, int irq, int level)
233 0633879f pbrook
{
234 0633879f pbrook
    m5206_mbar_state *s = (m5206_mbar_state *)opaque;
235 0633879f pbrook
    if (level) {
236 0633879f pbrook
        s->ipr |= 1 << irq;
237 0633879f pbrook
    } else {
238 0633879f pbrook
        s->ipr &= ~(1 << irq);
239 0633879f pbrook
    }
240 0633879f pbrook
    m5206_mbar_update(s);
241 0633879f pbrook
}
242 0633879f pbrook
243 0633879f pbrook
/* System Integration Module.  */
244 0633879f pbrook
245 0633879f pbrook
static void m5206_mbar_reset(m5206_mbar_state *s)
246 0633879f pbrook
{
247 0633879f pbrook
    s->scr = 0xc0;
248 0633879f pbrook
    s->icr[1] = 0x04;
249 0633879f pbrook
    s->icr[2] = 0x08;
250 0633879f pbrook
    s->icr[3] = 0x0c;
251 0633879f pbrook
    s->icr[4] = 0x10;
252 0633879f pbrook
    s->icr[5] = 0x14;
253 0633879f pbrook
    s->icr[6] = 0x18;
254 0633879f pbrook
    s->icr[7] = 0x1c;
255 0633879f pbrook
    s->icr[8] = 0x1c;
256 0633879f pbrook
    s->icr[9] = 0x80;
257 0633879f pbrook
    s->icr[10] = 0x80;
258 0633879f pbrook
    s->icr[11] = 0x80;
259 0633879f pbrook
    s->icr[12] = 0x00;
260 0633879f pbrook
    s->icr[13] = 0x00;
261 0633879f pbrook
    s->imr = 0x3ffe;
262 0633879f pbrook
    s->rsr = 0x80;
263 0633879f pbrook
    s->swivr = 0x0f;
264 0633879f pbrook
    s->par = 0;
265 0633879f pbrook
}
266 0633879f pbrook
267 aa6e4986 Benoît Canet
static uint64_t m5206_mbar_read(m5206_mbar_state *s,
268 aa6e4986 Benoît Canet
                                uint64_t offset, unsigned size)
269 0633879f pbrook
{
270 0633879f pbrook
    if (offset >= 0x100 && offset < 0x120) {
271 0633879f pbrook
        return m5206_timer_read(s->timer[0], offset - 0x100);
272 0633879f pbrook
    } else if (offset >= 0x120 && offset < 0x140) {
273 0633879f pbrook
        return m5206_timer_read(s->timer[1], offset - 0x120);
274 0633879f pbrook
    } else if (offset >= 0x140 && offset < 0x160) {
275 aa6e4986 Benoît Canet
        return mcf_uart_read(s->uart[0], offset - 0x140, size);
276 0633879f pbrook
    } else if (offset >= 0x180 && offset < 0x1a0) {
277 aa6e4986 Benoît Canet
        return mcf_uart_read(s->uart[1], offset - 0x180, size);
278 0633879f pbrook
    }
279 0633879f pbrook
    switch (offset) {
280 0633879f pbrook
    case 0x03: return s->scr;
281 0633879f pbrook
    case 0x14 ... 0x20: return s->icr[offset - 0x13];
282 0633879f pbrook
    case 0x36: return s->imr;
283 0633879f pbrook
    case 0x3a: return s->ipr;
284 0633879f pbrook
    case 0x40: return s->rsr;
285 0633879f pbrook
    case 0x41: return 0;
286 0633879f pbrook
    case 0x42: return s->swivr;
287 0633879f pbrook
    case 0x50:
288 0633879f pbrook
        /* DRAM mask register.  */
289 0633879f pbrook
        /* FIXME: currently hardcoded to 128Mb.  */
290 0633879f pbrook
        {
291 0633879f pbrook
            uint32_t mask = ~0;
292 0633879f pbrook
            while (mask > ram_size)
293 0633879f pbrook
                mask >>= 1;
294 0633879f pbrook
            return mask & 0x0ffe0000;
295 0633879f pbrook
        }
296 0633879f pbrook
    case 0x5c: return 1; /* DRAM bank 1 empty.  */
297 0633879f pbrook
    case 0xcb: return s->par;
298 0633879f pbrook
    case 0x170: return s->uivr[0];
299 0633879f pbrook
    case 0x1b0: return s->uivr[1];
300 0633879f pbrook
    }
301 2ac71179 Paul Brook
    hw_error("Bad MBAR read offset 0x%x", (int)offset);
302 0633879f pbrook
    return 0;
303 0633879f pbrook
}
304 0633879f pbrook
305 0633879f pbrook
static void m5206_mbar_write(m5206_mbar_state *s, uint32_t offset,
306 aa6e4986 Benoît Canet
                             uint64_t value, unsigned size)
307 0633879f pbrook
{
308 0633879f pbrook
    if (offset >= 0x100 && offset < 0x120) {
309 0633879f pbrook
        m5206_timer_write(s->timer[0], offset - 0x100, value);
310 0633879f pbrook
        return;
311 0633879f pbrook
    } else if (offset >= 0x120 && offset < 0x140) {
312 0633879f pbrook
        m5206_timer_write(s->timer[1], offset - 0x120, value);
313 0633879f pbrook
        return;
314 0633879f pbrook
    } else if (offset >= 0x140 && offset < 0x160) {
315 aa6e4986 Benoît Canet
        mcf_uart_write(s->uart[0], offset - 0x140, value, size);
316 0633879f pbrook
        return;
317 0633879f pbrook
    } else if (offset >= 0x180 && offset < 0x1a0) {
318 aa6e4986 Benoît Canet
        mcf_uart_write(s->uart[1], offset - 0x180, value, size);
319 0633879f pbrook
        return;
320 0633879f pbrook
    }
321 0633879f pbrook
    switch (offset) {
322 0633879f pbrook
    case 0x03:
323 0633879f pbrook
        s->scr = value;
324 0633879f pbrook
        break;
325 0633879f pbrook
    case 0x14 ... 0x20:
326 0633879f pbrook
        s->icr[offset - 0x13] = value;
327 0633879f pbrook
        m5206_mbar_update(s);
328 0633879f pbrook
        break;
329 0633879f pbrook
    case 0x36:
330 0633879f pbrook
        s->imr = value;
331 0633879f pbrook
        m5206_mbar_update(s);
332 0633879f pbrook
        break;
333 0633879f pbrook
    case 0x40:
334 0633879f pbrook
        s->rsr &= ~value;
335 0633879f pbrook
        break;
336 0633879f pbrook
    case 0x41:
337 0633879f pbrook
        /* TODO: implement watchdog.  */
338 0633879f pbrook
        break;
339 0633879f pbrook
    case 0x42:
340 0633879f pbrook
        s->swivr = value;
341 0633879f pbrook
        break;
342 0633879f pbrook
    case 0xcb:
343 0633879f pbrook
        s->par = value;
344 0633879f pbrook
        break;
345 0633879f pbrook
    case 0x170:
346 0633879f pbrook
        s->uivr[0] = value;
347 0633879f pbrook
        break;
348 0633879f pbrook
    case 0x178: case 0x17c: case 0x1c8: case 0x1bc:
349 0633879f pbrook
        /* Not implemented: UART Output port bits.  */
350 0633879f pbrook
        break;
351 0633879f pbrook
    case 0x1b0:
352 0633879f pbrook
        s->uivr[1] = value;
353 0633879f pbrook
        break;
354 0633879f pbrook
    default:
355 2ac71179 Paul Brook
        hw_error("Bad MBAR write offset 0x%x", (int)offset);
356 0633879f pbrook
        break;
357 0633879f pbrook
    }
358 0633879f pbrook
}
359 0633879f pbrook
360 0633879f pbrook
/* Internal peripherals use a variety of register widths.
361 0633879f pbrook
   This lookup table allows a single routine to handle all of them.  */
362 5fafdf24 ths
static const int m5206_mbar_width[] =
363 0633879f pbrook
{
364 0633879f pbrook
  /* 000-040 */ 1, 1, 1, 1,  1, 1, 1, 1,  1, 1, 1, 1,  2, 2, 2, 2,
365 0633879f pbrook
  /* 040-080 */ 1, 2, 2, 2,  4, 1, 2, 4,  1, 2, 4, 2,  2, 4, 2, 2,
366 0633879f pbrook
  /* 080-0c0 */ 4, 2, 2, 4,  2, 2, 4, 2,  2, 4, 2, 2,  4, 2, 2, 4,
367 0633879f pbrook
  /* 0c0-100 */ 2, 2, 1, 0,  0, 0, 0, 0,  0, 0, 0, 0,  0, 0, 0, 0,
368 0633879f pbrook
  /* 100-140 */ 2, 2, 2, 2,  1, 0, 0, 0,  2, 2, 2, 2,  1, 0, 0, 0,
369 0633879f pbrook
  /* 140-180 */ 1, 1, 1, 1,  1, 1, 1, 1,  1, 1, 1, 1,  1, 1, 1, 1,
370 0633879f pbrook
  /* 180-1c0 */ 1, 1, 1, 1,  1, 1, 1, 1,  1, 1, 1, 1,  1, 1, 1, 1,
371 0633879f pbrook
  /* 1c0-200 */ 1, 1, 1, 1,  1, 1, 1, 1,  1, 1, 1, 1,  1, 1, 1, 1,
372 0633879f pbrook
};
373 0633879f pbrook
374 c227f099 Anthony Liguori
static uint32_t m5206_mbar_readw(void *opaque, target_phys_addr_t offset);
375 c227f099 Anthony Liguori
static uint32_t m5206_mbar_readl(void *opaque, target_phys_addr_t offset);
376 0633879f pbrook
377 c227f099 Anthony Liguori
static uint32_t m5206_mbar_readb(void *opaque, target_phys_addr_t offset)
378 0633879f pbrook
{
379 0633879f pbrook
    m5206_mbar_state *s = (m5206_mbar_state *)opaque;
380 0633879f pbrook
    offset &= 0x3ff;
381 0633879f pbrook
    if (offset > 0x200) {
382 2ac71179 Paul Brook
        hw_error("Bad MBAR read offset 0x%x", (int)offset);
383 0633879f pbrook
    }
384 0633879f pbrook
    if (m5206_mbar_width[offset >> 2] > 1) {
385 0633879f pbrook
        uint16_t val;
386 0633879f pbrook
        val = m5206_mbar_readw(opaque, offset & ~1);
387 0633879f pbrook
        if ((offset & 1) == 0) {
388 0633879f pbrook
            val >>= 8;
389 0633879f pbrook
        }
390 0633879f pbrook
        return val & 0xff;
391 0633879f pbrook
    }
392 aa6e4986 Benoît Canet
    return m5206_mbar_read(s, offset, 1);
393 0633879f pbrook
}
394 0633879f pbrook
395 c227f099 Anthony Liguori
static uint32_t m5206_mbar_readw(void *opaque, target_phys_addr_t offset)
396 0633879f pbrook
{
397 0633879f pbrook
    m5206_mbar_state *s = (m5206_mbar_state *)opaque;
398 0633879f pbrook
    int width;
399 0633879f pbrook
    offset &= 0x3ff;
400 0633879f pbrook
    if (offset > 0x200) {
401 2ac71179 Paul Brook
        hw_error("Bad MBAR read offset 0x%x", (int)offset);
402 0633879f pbrook
    }
403 0633879f pbrook
    width = m5206_mbar_width[offset >> 2];
404 0633879f pbrook
    if (width > 2) {
405 0633879f pbrook
        uint32_t val;
406 0633879f pbrook
        val = m5206_mbar_readl(opaque, offset & ~3);
407 0633879f pbrook
        if ((offset & 3) == 0)
408 0633879f pbrook
            val >>= 16;
409 0633879f pbrook
        return val & 0xffff;
410 0633879f pbrook
    } else if (width < 2) {
411 0633879f pbrook
        uint16_t val;
412 0633879f pbrook
        val = m5206_mbar_readb(opaque, offset) << 8;
413 0633879f pbrook
        val |= m5206_mbar_readb(opaque, offset + 1);
414 0633879f pbrook
        return val;
415 0633879f pbrook
    }
416 aa6e4986 Benoît Canet
    return m5206_mbar_read(s, offset, 2);
417 0633879f pbrook
}
418 0633879f pbrook
419 c227f099 Anthony Liguori
static uint32_t m5206_mbar_readl(void *opaque, target_phys_addr_t offset)
420 0633879f pbrook
{
421 0633879f pbrook
    m5206_mbar_state *s = (m5206_mbar_state *)opaque;
422 0633879f pbrook
    int width;
423 0633879f pbrook
    offset &= 0x3ff;
424 0633879f pbrook
    if (offset > 0x200) {
425 2ac71179 Paul Brook
        hw_error("Bad MBAR read offset 0x%x", (int)offset);
426 0633879f pbrook
    }
427 0633879f pbrook
    width = m5206_mbar_width[offset >> 2];
428 0633879f pbrook
    if (width < 4) {
429 0633879f pbrook
        uint32_t val;
430 0633879f pbrook
        val = m5206_mbar_readw(opaque, offset) << 16;
431 0633879f pbrook
        val |= m5206_mbar_readw(opaque, offset + 2);
432 0633879f pbrook
        return val;
433 0633879f pbrook
    }
434 aa6e4986 Benoît Canet
    return m5206_mbar_read(s, offset, 4);
435 0633879f pbrook
}
436 0633879f pbrook
437 c227f099 Anthony Liguori
static void m5206_mbar_writew(void *opaque, target_phys_addr_t offset,
438 0633879f pbrook
                              uint32_t value);
439 c227f099 Anthony Liguori
static void m5206_mbar_writel(void *opaque, target_phys_addr_t offset,
440 0633879f pbrook
                              uint32_t value);
441 0633879f pbrook
442 c227f099 Anthony Liguori
static void m5206_mbar_writeb(void *opaque, target_phys_addr_t offset,
443 0633879f pbrook
                              uint32_t value)
444 0633879f pbrook
{
445 0633879f pbrook
    m5206_mbar_state *s = (m5206_mbar_state *)opaque;
446 0633879f pbrook
    int width;
447 0633879f pbrook
    offset &= 0x3ff;
448 0633879f pbrook
    if (offset > 0x200) {
449 2ac71179 Paul Brook
        hw_error("Bad MBAR write offset 0x%x", (int)offset);
450 0633879f pbrook
    }
451 0633879f pbrook
    width = m5206_mbar_width[offset >> 2];
452 0633879f pbrook
    if (width > 1) {
453 0633879f pbrook
        uint32_t tmp;
454 0633879f pbrook
        tmp = m5206_mbar_readw(opaque, offset & ~1);
455 0633879f pbrook
        if (offset & 1) {
456 0633879f pbrook
            tmp = (tmp & 0xff00) | value;
457 0633879f pbrook
        } else {
458 0633879f pbrook
            tmp = (tmp & 0x00ff) | (value << 8);
459 0633879f pbrook
        }
460 0633879f pbrook
        m5206_mbar_writew(opaque, offset & ~1, tmp);
461 0633879f pbrook
        return;
462 0633879f pbrook
    }
463 aa6e4986 Benoît Canet
    m5206_mbar_write(s, offset, value, 1);
464 0633879f pbrook
}
465 0633879f pbrook
466 c227f099 Anthony Liguori
static void m5206_mbar_writew(void *opaque, target_phys_addr_t offset,
467 0633879f pbrook
                              uint32_t value)
468 0633879f pbrook
{
469 0633879f pbrook
    m5206_mbar_state *s = (m5206_mbar_state *)opaque;
470 0633879f pbrook
    int width;
471 0633879f pbrook
    offset &= 0x3ff;
472 0633879f pbrook
    if (offset > 0x200) {
473 2ac71179 Paul Brook
        hw_error("Bad MBAR write offset 0x%x", (int)offset);
474 0633879f pbrook
    }
475 0633879f pbrook
    width = m5206_mbar_width[offset >> 2];
476 0633879f pbrook
    if (width > 2) {
477 0633879f pbrook
        uint32_t tmp;
478 0633879f pbrook
        tmp = m5206_mbar_readl(opaque, offset & ~3);
479 0633879f pbrook
        if (offset & 3) {
480 0633879f pbrook
            tmp = (tmp & 0xffff0000) | value;
481 0633879f pbrook
        } else {
482 0633879f pbrook
            tmp = (tmp & 0x0000ffff) | (value << 16);
483 0633879f pbrook
        }
484 0633879f pbrook
        m5206_mbar_writel(opaque, offset & ~3, tmp);
485 0633879f pbrook
        return;
486 0633879f pbrook
    } else if (width < 2) {
487 0633879f pbrook
        m5206_mbar_writeb(opaque, offset, value >> 8);
488 0633879f pbrook
        m5206_mbar_writeb(opaque, offset + 1, value & 0xff);
489 0633879f pbrook
        return;
490 0633879f pbrook
    }
491 aa6e4986 Benoît Canet
    m5206_mbar_write(s, offset, value, 2);
492 0633879f pbrook
}
493 0633879f pbrook
494 c227f099 Anthony Liguori
static void m5206_mbar_writel(void *opaque, target_phys_addr_t offset,
495 0633879f pbrook
                              uint32_t value)
496 0633879f pbrook
{
497 0633879f pbrook
    m5206_mbar_state *s = (m5206_mbar_state *)opaque;
498 0633879f pbrook
    int width;
499 0633879f pbrook
    offset &= 0x3ff;
500 0633879f pbrook
    if (offset > 0x200) {
501 2ac71179 Paul Brook
        hw_error("Bad MBAR write offset 0x%x", (int)offset);
502 0633879f pbrook
    }
503 0633879f pbrook
    width = m5206_mbar_width[offset >> 2];
504 0633879f pbrook
    if (width < 4) {
505 0633879f pbrook
        m5206_mbar_writew(opaque, offset, value >> 16);
506 0633879f pbrook
        m5206_mbar_writew(opaque, offset + 2, value & 0xffff);
507 0633879f pbrook
        return;
508 0633879f pbrook
    }
509 aa6e4986 Benoît Canet
    m5206_mbar_write(s, offset, value, 4);
510 0633879f pbrook
}
511 0633879f pbrook
512 653fa85c Benoît Canet
static const MemoryRegionOps m5206_mbar_ops = {
513 653fa85c Benoît Canet
    .old_mmio = {
514 653fa85c Benoît Canet
        .read = {
515 653fa85c Benoît Canet
            m5206_mbar_readb,
516 653fa85c Benoît Canet
            m5206_mbar_readw,
517 653fa85c Benoît Canet
            m5206_mbar_readl,
518 653fa85c Benoît Canet
        },
519 653fa85c Benoît Canet
        .write = {
520 653fa85c Benoît Canet
            m5206_mbar_writeb,
521 653fa85c Benoît Canet
            m5206_mbar_writew,
522 653fa85c Benoît Canet
            m5206_mbar_writel,
523 653fa85c Benoît Canet
        },
524 653fa85c Benoît Canet
    },
525 653fa85c Benoît Canet
    .endianness = DEVICE_NATIVE_ENDIAN,
526 0633879f pbrook
};
527 0633879f pbrook
528 653fa85c Benoît Canet
qemu_irq *mcf5206_init(MemoryRegion *sysmem, uint32_t base, CPUState *env)
529 0633879f pbrook
{
530 0633879f pbrook
    m5206_mbar_state *s;
531 0633879f pbrook
    qemu_irq *pic;
532 0633879f pbrook
533 7267c094 Anthony Liguori
    s = (m5206_mbar_state *)g_malloc0(sizeof(m5206_mbar_state));
534 653fa85c Benoît Canet
535 653fa85c Benoît Canet
    memory_region_init_io(&s->iomem, &m5206_mbar_ops, s,
536 653fa85c Benoît Canet
                          "mbar", 0x00001000);
537 653fa85c Benoît Canet
    memory_region_add_subregion(sysmem, base, &s->iomem);
538 0633879f pbrook
539 0633879f pbrook
    pic = qemu_allocate_irqs(m5206_mbar_set_irq, s, 14);
540 0633879f pbrook
    s->timer[0] = m5206_timer_init(pic[9]);
541 0633879f pbrook
    s->timer[1] = m5206_timer_init(pic[10]);
542 20dcee94 pbrook
    s->uart[0] = mcf_uart_init(pic[12], serial_hds[0]);
543 20dcee94 pbrook
    s->uart[1] = mcf_uart_init(pic[13], serial_hds[1]);
544 0633879f pbrook
    s->env = env;
545 0633879f pbrook
546 0633879f pbrook
    m5206_mbar_reset(s);
547 0633879f pbrook
    return pic;
548 0633879f pbrook
}