Statistics
| Branch: | Revision:

root / hw / cirrus_vga.c @ 4ec1ce04

History | View | Annotate | Download (98.4 kB)

1
/*
2
 * QEMU Cirrus CLGD 54xx VGA Emulator.
3
 *
4
 * Copyright (c) 2004 Fabrice Bellard
5
 * Copyright (c) 2004 Makoto Suzuki (suzu)
6
 *
7
 * Permission is hereby granted, free of charge, to any person obtaining a copy
8
 * of this software and associated documentation files (the "Software"), to deal
9
 * in the Software without restriction, including without limitation the rights
10
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11
 * copies of the Software, and to permit persons to whom the Software is
12
 * furnished to do so, subject to the following conditions:
13
 *
14
 * The above copyright notice and this permission notice shall be included in
15
 * all copies or substantial portions of the Software.
16
 *
17
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23
 * THE SOFTWARE.
24
 */
25
/*
26
 * Reference: Finn Thogersons' VGADOC4b
27
 *   available at http://home.worldonline.dk/~finth/
28
 */
29
#include "hw.h"
30
#include "pc.h"
31
#include "pci.h"
32
#include "console.h"
33
#include "vga_int.h"
34
#include "kvm.h"
35

    
36
/*
37
 * TODO:
38
 *    - destination write mask support not complete (bits 5..7)
39
 *    - optimize linear mappings
40
 *    - optimize bitblt functions
41
 */
42

    
43
//#define DEBUG_CIRRUS
44
//#define DEBUG_BITBLT
45

    
46
/***************************************
47
 *
48
 *  definitions
49
 *
50
 ***************************************/
51

    
52
// ID
53
#define CIRRUS_ID_CLGD5422  (0x23<<2)
54
#define CIRRUS_ID_CLGD5426  (0x24<<2)
55
#define CIRRUS_ID_CLGD5424  (0x25<<2)
56
#define CIRRUS_ID_CLGD5428  (0x26<<2)
57
#define CIRRUS_ID_CLGD5430  (0x28<<2)
58
#define CIRRUS_ID_CLGD5434  (0x2A<<2)
59
#define CIRRUS_ID_CLGD5436  (0x2B<<2)
60
#define CIRRUS_ID_CLGD5446  (0x2E<<2)
61

    
62
// sequencer 0x07
63
#define CIRRUS_SR7_BPP_VGA            0x00
64
#define CIRRUS_SR7_BPP_SVGA           0x01
65
#define CIRRUS_SR7_BPP_MASK           0x0e
66
#define CIRRUS_SR7_BPP_8              0x00
67
#define CIRRUS_SR7_BPP_16_DOUBLEVCLK  0x02
68
#define CIRRUS_SR7_BPP_24             0x04
69
#define CIRRUS_SR7_BPP_16             0x06
70
#define CIRRUS_SR7_BPP_32             0x08
71
#define CIRRUS_SR7_ISAADDR_MASK       0xe0
72

    
73
// sequencer 0x0f
74
#define CIRRUS_MEMSIZE_512k        0x08
75
#define CIRRUS_MEMSIZE_1M          0x10
76
#define CIRRUS_MEMSIZE_2M          0x18
77
#define CIRRUS_MEMFLAGS_BANKSWITCH 0x80        // bank switching is enabled.
78

    
79
// sequencer 0x12
80
#define CIRRUS_CURSOR_SHOW         0x01
81
#define CIRRUS_CURSOR_HIDDENPEL    0x02
82
#define CIRRUS_CURSOR_LARGE        0x04        // 64x64 if set, 32x32 if clear
83

    
84
// sequencer 0x17
85
#define CIRRUS_BUSTYPE_VLBFAST   0x10
86
#define CIRRUS_BUSTYPE_PCI       0x20
87
#define CIRRUS_BUSTYPE_VLBSLOW   0x30
88
#define CIRRUS_BUSTYPE_ISA       0x38
89
#define CIRRUS_MMIO_ENABLE       0x04
90
#define CIRRUS_MMIO_USE_PCIADDR  0x40        // 0xb8000 if cleared.
91
#define CIRRUS_MEMSIZEEXT_DOUBLE 0x80
92

    
93
// control 0x0b
94
#define CIRRUS_BANKING_DUAL             0x01
95
#define CIRRUS_BANKING_GRANULARITY_16K  0x20        // set:16k, clear:4k
96

    
97
// control 0x30
98
#define CIRRUS_BLTMODE_BACKWARDS        0x01
99
#define CIRRUS_BLTMODE_MEMSYSDEST       0x02
100
#define CIRRUS_BLTMODE_MEMSYSSRC        0x04
101
#define CIRRUS_BLTMODE_TRANSPARENTCOMP  0x08
102
#define CIRRUS_BLTMODE_PATTERNCOPY      0x40
103
#define CIRRUS_BLTMODE_COLOREXPAND      0x80
104
#define CIRRUS_BLTMODE_PIXELWIDTHMASK   0x30
105
#define CIRRUS_BLTMODE_PIXELWIDTH8      0x00
106
#define CIRRUS_BLTMODE_PIXELWIDTH16     0x10
107
#define CIRRUS_BLTMODE_PIXELWIDTH24     0x20
108
#define CIRRUS_BLTMODE_PIXELWIDTH32     0x30
109

    
110
// control 0x31
111
#define CIRRUS_BLT_BUSY                 0x01
112
#define CIRRUS_BLT_START                0x02
113
#define CIRRUS_BLT_RESET                0x04
114
#define CIRRUS_BLT_FIFOUSED             0x10
115
#define CIRRUS_BLT_AUTOSTART            0x80
116

    
117
// control 0x32
118
#define CIRRUS_ROP_0                    0x00
119
#define CIRRUS_ROP_SRC_AND_DST          0x05
120
#define CIRRUS_ROP_NOP                  0x06
121
#define CIRRUS_ROP_SRC_AND_NOTDST       0x09
122
#define CIRRUS_ROP_NOTDST               0x0b
123
#define CIRRUS_ROP_SRC                  0x0d
124
#define CIRRUS_ROP_1                    0x0e
125
#define CIRRUS_ROP_NOTSRC_AND_DST       0x50
126
#define CIRRUS_ROP_SRC_XOR_DST          0x59
127
#define CIRRUS_ROP_SRC_OR_DST           0x6d
128
#define CIRRUS_ROP_NOTSRC_OR_NOTDST     0x90
129
#define CIRRUS_ROP_SRC_NOTXOR_DST       0x95
130
#define CIRRUS_ROP_SRC_OR_NOTDST        0xad
131
#define CIRRUS_ROP_NOTSRC               0xd0
132
#define CIRRUS_ROP_NOTSRC_OR_DST        0xd6
133
#define CIRRUS_ROP_NOTSRC_AND_NOTDST    0xda
134

    
135
#define CIRRUS_ROP_NOP_INDEX 2
136
#define CIRRUS_ROP_SRC_INDEX 5
137

    
138
// control 0x33
139
#define CIRRUS_BLTMODEEXT_SOLIDFILL        0x04
140
#define CIRRUS_BLTMODEEXT_COLOREXPINV      0x02
141
#define CIRRUS_BLTMODEEXT_DWORDGRANULARITY 0x01
142

    
143
// memory-mapped IO
144
#define CIRRUS_MMIO_BLTBGCOLOR        0x00        // dword
145
#define CIRRUS_MMIO_BLTFGCOLOR        0x04        // dword
146
#define CIRRUS_MMIO_BLTWIDTH          0x08        // word
147
#define CIRRUS_MMIO_BLTHEIGHT         0x0a        // word
148
#define CIRRUS_MMIO_BLTDESTPITCH      0x0c        // word
149
#define CIRRUS_MMIO_BLTSRCPITCH       0x0e        // word
150
#define CIRRUS_MMIO_BLTDESTADDR       0x10        // dword
151
#define CIRRUS_MMIO_BLTSRCADDR        0x14        // dword
152
#define CIRRUS_MMIO_BLTWRITEMASK      0x17        // byte
153
#define CIRRUS_MMIO_BLTMODE           0x18        // byte
154
#define CIRRUS_MMIO_BLTROP            0x1a        // byte
155
#define CIRRUS_MMIO_BLTMODEEXT        0x1b        // byte
156
#define CIRRUS_MMIO_BLTTRANSPARENTCOLOR 0x1c        // word?
157
#define CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK 0x20        // word?
158
#define CIRRUS_MMIO_LINEARDRAW_START_X 0x24        // word
159
#define CIRRUS_MMIO_LINEARDRAW_START_Y 0x26        // word
160
#define CIRRUS_MMIO_LINEARDRAW_END_X  0x28        // word
161
#define CIRRUS_MMIO_LINEARDRAW_END_Y  0x2a        // word
162
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_INC 0x2c        // byte
163
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ROLLOVER 0x2d        // byte
164
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_MASK 0x2e        // byte
165
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ACCUM 0x2f        // byte
166
#define CIRRUS_MMIO_BRESENHAM_K1      0x30        // word
167
#define CIRRUS_MMIO_BRESENHAM_K3      0x32        // word
168
#define CIRRUS_MMIO_BRESENHAM_ERROR   0x34        // word
169
#define CIRRUS_MMIO_BRESENHAM_DELTA_MAJOR 0x36        // word
170
#define CIRRUS_MMIO_BRESENHAM_DIRECTION 0x38        // byte
171
#define CIRRUS_MMIO_LINEDRAW_MODE     0x39        // byte
172
#define CIRRUS_MMIO_BLTSTATUS         0x40        // byte
173

    
174
// PCI 0x04: command(word), 0x06(word): status
175
#define PCI_COMMAND_IOACCESS                0x0001
176
#define PCI_COMMAND_MEMACCESS               0x0002
177
#define PCI_COMMAND_BUSMASTER               0x0004
178
#define PCI_COMMAND_SPECIALCYCLE            0x0008
179
#define PCI_COMMAND_MEMWRITEINVALID         0x0010
180
#define PCI_COMMAND_PALETTESNOOPING         0x0020
181
#define PCI_COMMAND_PARITYDETECTION         0x0040
182
#define PCI_COMMAND_ADDRESSDATASTEPPING     0x0080
183
#define PCI_COMMAND_SERR                    0x0100
184
#define PCI_COMMAND_BACKTOBACKTRANS         0x0200
185
// PCI 0x08, 0xff000000 (0x09-0x0b:class,0x08:rev)
186
#define PCI_CLASS_BASE_DISPLAY        0x03
187
// PCI 0x08, 0x00ff0000
188
#define PCI_CLASS_SUB_VGA             0x00
189
// PCI 0x0c, 0x00ff0000 (0x0c:cacheline,0x0d:latency,0x0e:headertype,0x0f:Built-in self test)
190
// 0x10-0x3f (headertype 00h)
191
// PCI 0x10,0x14,0x18,0x1c,0x20,0x24: base address mapping registers
192
//   0x10: MEMBASE, 0x14: IOBASE(hard-coded in XFree86 3.x)
193
#define PCI_MAP_MEM                 0x0
194
#define PCI_MAP_IO                  0x1
195
#define PCI_MAP_MEM_ADDR_MASK       (~0xf)
196
#define PCI_MAP_IO_ADDR_MASK        (~0x3)
197
#define PCI_MAP_MEMFLAGS_32BIT      0x0
198
#define PCI_MAP_MEMFLAGS_32BIT_1M   0x1
199
#define PCI_MAP_MEMFLAGS_64BIT      0x4
200
#define PCI_MAP_MEMFLAGS_CACHEABLE  0x8
201
// PCI 0x28: cardbus CIS pointer
202
// PCI 0x2c: subsystem vendor id, 0x2e: subsystem id
203
// PCI 0x30: expansion ROM base address
204
#define PCI_ROMBIOS_ENABLED         0x1
205
// PCI 0x34: 0xffffff00=reserved, 0x000000ff=capabilities pointer
206
// PCI 0x38: reserved
207
// PCI 0x3c: 0x3c=int-line, 0x3d=int-pin, 0x3e=min-gnt, 0x3f=maax-lat
208

    
209
#define CIRRUS_PNPMMIO_SIZE         0x1000
210

    
211

    
212
/* I/O and memory hook */
213
#define CIRRUS_HOOK_NOT_HANDLED 0
214
#define CIRRUS_HOOK_HANDLED 1
215

    
216
#define ABS(a) ((signed)(a) > 0 ? a : -a)
217

    
218
#define BLTUNSAFE(s) \
219
    ( \
220
        ( /* check dst is within bounds */ \
221
            (s)->cirrus_blt_height * ABS((s)->cirrus_blt_dstpitch) \
222
                + ((s)->cirrus_blt_dstaddr & (s)->cirrus_addr_mask) > \
223
                    (s)->vga.vram_size \
224
        ) || \
225
        ( /* check src is within bounds */ \
226
            (s)->cirrus_blt_height * ABS((s)->cirrus_blt_srcpitch) \
227
                + ((s)->cirrus_blt_srcaddr & (s)->cirrus_addr_mask) > \
228
                    (s)->vga.vram_size \
229
        ) \
230
    )
231

    
232
struct CirrusVGAState;
233
typedef void (*cirrus_bitblt_rop_t) (struct CirrusVGAState *s,
234
                                     uint8_t * dst, const uint8_t * src,
235
                                     int dstpitch, int srcpitch,
236
                                     int bltwidth, int bltheight);
237
typedef void (*cirrus_fill_t)(struct CirrusVGAState *s,
238
                              uint8_t *dst, int dst_pitch, int width, int height);
239

    
240
typedef struct CirrusVGAState {
241
    VGACommonState vga;
242

    
243
    int cirrus_linear_io_addr;
244
    int cirrus_linear_bitblt_io_addr;
245
    int cirrus_mmio_io_addr;
246
    uint32_t cirrus_addr_mask;
247
    uint32_t linear_mmio_mask;
248
    uint8_t cirrus_shadow_gr0;
249
    uint8_t cirrus_shadow_gr1;
250
    uint8_t cirrus_hidden_dac_lockindex;
251
    uint8_t cirrus_hidden_dac_data;
252
    uint32_t cirrus_bank_base[2];
253
    uint32_t cirrus_bank_limit[2];
254
    uint8_t cirrus_hidden_palette[48];
255
    uint32_t hw_cursor_x;
256
    uint32_t hw_cursor_y;
257
    int cirrus_blt_pixelwidth;
258
    int cirrus_blt_width;
259
    int cirrus_blt_height;
260
    int cirrus_blt_dstpitch;
261
    int cirrus_blt_srcpitch;
262
    uint32_t cirrus_blt_fgcol;
263
    uint32_t cirrus_blt_bgcol;
264
    uint32_t cirrus_blt_dstaddr;
265
    uint32_t cirrus_blt_srcaddr;
266
    uint8_t cirrus_blt_mode;
267
    uint8_t cirrus_blt_modeext;
268
    cirrus_bitblt_rop_t cirrus_rop;
269
#define CIRRUS_BLTBUFSIZE (2048 * 4) /* one line width */
270
    uint8_t cirrus_bltbuf[CIRRUS_BLTBUFSIZE];
271
    uint8_t *cirrus_srcptr;
272
    uint8_t *cirrus_srcptr_end;
273
    uint32_t cirrus_srccounter;
274
    /* hwcursor display state */
275
    int last_hw_cursor_size;
276
    int last_hw_cursor_x;
277
    int last_hw_cursor_y;
278
    int last_hw_cursor_y_start;
279
    int last_hw_cursor_y_end;
280
    int real_vram_size; /* XXX: suppress that */
281
    int device_id;
282
    int bustype;
283
} CirrusVGAState;
284

    
285
typedef struct PCICirrusVGAState {
286
    PCIDevice dev;
287
    CirrusVGAState cirrus_vga;
288
} PCICirrusVGAState;
289

    
290
static uint8_t rop_to_index[256];
291

    
292
/***************************************
293
 *
294
 *  prototypes.
295
 *
296
 ***************************************/
297

    
298

    
299
static void cirrus_bitblt_reset(CirrusVGAState *s);
300
static void cirrus_update_memory_access(CirrusVGAState *s);
301

    
302
/***************************************
303
 *
304
 *  raster operations
305
 *
306
 ***************************************/
307

    
308
static void cirrus_bitblt_rop_nop(CirrusVGAState *s,
309
                                  uint8_t *dst,const uint8_t *src,
310
                                  int dstpitch,int srcpitch,
311
                                  int bltwidth,int bltheight)
312
{
313
}
314

    
315
static void cirrus_bitblt_fill_nop(CirrusVGAState *s,
316
                                   uint8_t *dst,
317
                                   int dstpitch, int bltwidth,int bltheight)
318
{
319
}
320

    
321
#define ROP_NAME 0
322
#define ROP_OP(d, s) d = 0
323
#include "cirrus_vga_rop.h"
324

    
325
#define ROP_NAME src_and_dst
326
#define ROP_OP(d, s) d = (s) & (d)
327
#include "cirrus_vga_rop.h"
328

    
329
#define ROP_NAME src_and_notdst
330
#define ROP_OP(d, s) d = (s) & (~(d))
331
#include "cirrus_vga_rop.h"
332

    
333
#define ROP_NAME notdst
334
#define ROP_OP(d, s) d = ~(d)
335
#include "cirrus_vga_rop.h"
336

    
337
#define ROP_NAME src
338
#define ROP_OP(d, s) d = s
339
#include "cirrus_vga_rop.h"
340

    
341
#define ROP_NAME 1
342
#define ROP_OP(d, s) d = ~0
343
#include "cirrus_vga_rop.h"
344

    
345
#define ROP_NAME notsrc_and_dst
346
#define ROP_OP(d, s) d = (~(s)) & (d)
347
#include "cirrus_vga_rop.h"
348

    
349
#define ROP_NAME src_xor_dst
350
#define ROP_OP(d, s) d = (s) ^ (d)
351
#include "cirrus_vga_rop.h"
352

    
353
#define ROP_NAME src_or_dst
354
#define ROP_OP(d, s) d = (s) | (d)
355
#include "cirrus_vga_rop.h"
356

    
357
#define ROP_NAME notsrc_or_notdst
358
#define ROP_OP(d, s) d = (~(s)) | (~(d))
359
#include "cirrus_vga_rop.h"
360

    
361
#define ROP_NAME src_notxor_dst
362
#define ROP_OP(d, s) d = ~((s) ^ (d))
363
#include "cirrus_vga_rop.h"
364

    
365
#define ROP_NAME src_or_notdst
366
#define ROP_OP(d, s) d = (s) | (~(d))
367
#include "cirrus_vga_rop.h"
368

    
369
#define ROP_NAME notsrc
370
#define ROP_OP(d, s) d = (~(s))
371
#include "cirrus_vga_rop.h"
372

    
373
#define ROP_NAME notsrc_or_dst
374
#define ROP_OP(d, s) d = (~(s)) | (d)
375
#include "cirrus_vga_rop.h"
376

    
377
#define ROP_NAME notsrc_and_notdst
378
#define ROP_OP(d, s) d = (~(s)) & (~(d))
379
#include "cirrus_vga_rop.h"
380

    
381
static const cirrus_bitblt_rop_t cirrus_fwd_rop[16] = {
382
    cirrus_bitblt_rop_fwd_0,
383
    cirrus_bitblt_rop_fwd_src_and_dst,
384
    cirrus_bitblt_rop_nop,
385
    cirrus_bitblt_rop_fwd_src_and_notdst,
386
    cirrus_bitblt_rop_fwd_notdst,
387
    cirrus_bitblt_rop_fwd_src,
388
    cirrus_bitblt_rop_fwd_1,
389
    cirrus_bitblt_rop_fwd_notsrc_and_dst,
390
    cirrus_bitblt_rop_fwd_src_xor_dst,
391
    cirrus_bitblt_rop_fwd_src_or_dst,
392
    cirrus_bitblt_rop_fwd_notsrc_or_notdst,
393
    cirrus_bitblt_rop_fwd_src_notxor_dst,
394
    cirrus_bitblt_rop_fwd_src_or_notdst,
395
    cirrus_bitblt_rop_fwd_notsrc,
396
    cirrus_bitblt_rop_fwd_notsrc_or_dst,
397
    cirrus_bitblt_rop_fwd_notsrc_and_notdst,
398
};
399

    
400
static const cirrus_bitblt_rop_t cirrus_bkwd_rop[16] = {
401
    cirrus_bitblt_rop_bkwd_0,
402
    cirrus_bitblt_rop_bkwd_src_and_dst,
403
    cirrus_bitblt_rop_nop,
404
    cirrus_bitblt_rop_bkwd_src_and_notdst,
405
    cirrus_bitblt_rop_bkwd_notdst,
406
    cirrus_bitblt_rop_bkwd_src,
407
    cirrus_bitblt_rop_bkwd_1,
408
    cirrus_bitblt_rop_bkwd_notsrc_and_dst,
409
    cirrus_bitblt_rop_bkwd_src_xor_dst,
410
    cirrus_bitblt_rop_bkwd_src_or_dst,
411
    cirrus_bitblt_rop_bkwd_notsrc_or_notdst,
412
    cirrus_bitblt_rop_bkwd_src_notxor_dst,
413
    cirrus_bitblt_rop_bkwd_src_or_notdst,
414
    cirrus_bitblt_rop_bkwd_notsrc,
415
    cirrus_bitblt_rop_bkwd_notsrc_or_dst,
416
    cirrus_bitblt_rop_bkwd_notsrc_and_notdst,
417
};
418

    
419
#define TRANSP_ROP(name) {\
420
    name ## _8,\
421
    name ## _16,\
422
        }
423
#define TRANSP_NOP(func) {\
424
    func,\
425
    func,\
426
        }
427

    
428
static const cirrus_bitblt_rop_t cirrus_fwd_transp_rop[16][2] = {
429
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_0),
430
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_dst),
431
    TRANSP_NOP(cirrus_bitblt_rop_nop),
432
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_notdst),
433
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notdst),
434
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src),
435
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_1),
436
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_dst),
437
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_xor_dst),
438
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_dst),
439
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_notdst),
440
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_notxor_dst),
441
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_notdst),
442
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc),
443
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_dst),
444
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_notdst),
445
};
446

    
447
static const cirrus_bitblt_rop_t cirrus_bkwd_transp_rop[16][2] = {
448
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_0),
449
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_dst),
450
    TRANSP_NOP(cirrus_bitblt_rop_nop),
451
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_notdst),
452
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notdst),
453
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src),
454
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_1),
455
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_dst),
456
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_xor_dst),
457
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_dst),
458
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_notdst),
459
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_notxor_dst),
460
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_notdst),
461
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc),
462
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_dst),
463
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_notdst),
464
};
465

    
466
#define ROP2(name) {\
467
    name ## _8,\
468
    name ## _16,\
469
    name ## _24,\
470
    name ## _32,\
471
        }
472

    
473
#define ROP_NOP2(func) {\
474
    func,\
475
    func,\
476
    func,\
477
    func,\
478
        }
479

    
480
static const cirrus_bitblt_rop_t cirrus_patternfill[16][4] = {
481
    ROP2(cirrus_patternfill_0),
482
    ROP2(cirrus_patternfill_src_and_dst),
483
    ROP_NOP2(cirrus_bitblt_rop_nop),
484
    ROP2(cirrus_patternfill_src_and_notdst),
485
    ROP2(cirrus_patternfill_notdst),
486
    ROP2(cirrus_patternfill_src),
487
    ROP2(cirrus_patternfill_1),
488
    ROP2(cirrus_patternfill_notsrc_and_dst),
489
    ROP2(cirrus_patternfill_src_xor_dst),
490
    ROP2(cirrus_patternfill_src_or_dst),
491
    ROP2(cirrus_patternfill_notsrc_or_notdst),
492
    ROP2(cirrus_patternfill_src_notxor_dst),
493
    ROP2(cirrus_patternfill_src_or_notdst),
494
    ROP2(cirrus_patternfill_notsrc),
495
    ROP2(cirrus_patternfill_notsrc_or_dst),
496
    ROP2(cirrus_patternfill_notsrc_and_notdst),
497
};
498

    
499
static const cirrus_bitblt_rop_t cirrus_colorexpand_transp[16][4] = {
500
    ROP2(cirrus_colorexpand_transp_0),
501
    ROP2(cirrus_colorexpand_transp_src_and_dst),
502
    ROP_NOP2(cirrus_bitblt_rop_nop),
503
    ROP2(cirrus_colorexpand_transp_src_and_notdst),
504
    ROP2(cirrus_colorexpand_transp_notdst),
505
    ROP2(cirrus_colorexpand_transp_src),
506
    ROP2(cirrus_colorexpand_transp_1),
507
    ROP2(cirrus_colorexpand_transp_notsrc_and_dst),
508
    ROP2(cirrus_colorexpand_transp_src_xor_dst),
509
    ROP2(cirrus_colorexpand_transp_src_or_dst),
510
    ROP2(cirrus_colorexpand_transp_notsrc_or_notdst),
511
    ROP2(cirrus_colorexpand_transp_src_notxor_dst),
512
    ROP2(cirrus_colorexpand_transp_src_or_notdst),
513
    ROP2(cirrus_colorexpand_transp_notsrc),
514
    ROP2(cirrus_colorexpand_transp_notsrc_or_dst),
515
    ROP2(cirrus_colorexpand_transp_notsrc_and_notdst),
516
};
517

    
518
static const cirrus_bitblt_rop_t cirrus_colorexpand[16][4] = {
519
    ROP2(cirrus_colorexpand_0),
520
    ROP2(cirrus_colorexpand_src_and_dst),
521
    ROP_NOP2(cirrus_bitblt_rop_nop),
522
    ROP2(cirrus_colorexpand_src_and_notdst),
523
    ROP2(cirrus_colorexpand_notdst),
524
    ROP2(cirrus_colorexpand_src),
525
    ROP2(cirrus_colorexpand_1),
526
    ROP2(cirrus_colorexpand_notsrc_and_dst),
527
    ROP2(cirrus_colorexpand_src_xor_dst),
528
    ROP2(cirrus_colorexpand_src_or_dst),
529
    ROP2(cirrus_colorexpand_notsrc_or_notdst),
530
    ROP2(cirrus_colorexpand_src_notxor_dst),
531
    ROP2(cirrus_colorexpand_src_or_notdst),
532
    ROP2(cirrus_colorexpand_notsrc),
533
    ROP2(cirrus_colorexpand_notsrc_or_dst),
534
    ROP2(cirrus_colorexpand_notsrc_and_notdst),
535
};
536

    
537
static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern_transp[16][4] = {
538
    ROP2(cirrus_colorexpand_pattern_transp_0),
539
    ROP2(cirrus_colorexpand_pattern_transp_src_and_dst),
540
    ROP_NOP2(cirrus_bitblt_rop_nop),
541
    ROP2(cirrus_colorexpand_pattern_transp_src_and_notdst),
542
    ROP2(cirrus_colorexpand_pattern_transp_notdst),
543
    ROP2(cirrus_colorexpand_pattern_transp_src),
544
    ROP2(cirrus_colorexpand_pattern_transp_1),
545
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_dst),
546
    ROP2(cirrus_colorexpand_pattern_transp_src_xor_dst),
547
    ROP2(cirrus_colorexpand_pattern_transp_src_or_dst),
548
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_notdst),
549
    ROP2(cirrus_colorexpand_pattern_transp_src_notxor_dst),
550
    ROP2(cirrus_colorexpand_pattern_transp_src_or_notdst),
551
    ROP2(cirrus_colorexpand_pattern_transp_notsrc),
552
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_dst),
553
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_notdst),
554
};
555

    
556
static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern[16][4] = {
557
    ROP2(cirrus_colorexpand_pattern_0),
558
    ROP2(cirrus_colorexpand_pattern_src_and_dst),
559
    ROP_NOP2(cirrus_bitblt_rop_nop),
560
    ROP2(cirrus_colorexpand_pattern_src_and_notdst),
561
    ROP2(cirrus_colorexpand_pattern_notdst),
562
    ROP2(cirrus_colorexpand_pattern_src),
563
    ROP2(cirrus_colorexpand_pattern_1),
564
    ROP2(cirrus_colorexpand_pattern_notsrc_and_dst),
565
    ROP2(cirrus_colorexpand_pattern_src_xor_dst),
566
    ROP2(cirrus_colorexpand_pattern_src_or_dst),
567
    ROP2(cirrus_colorexpand_pattern_notsrc_or_notdst),
568
    ROP2(cirrus_colorexpand_pattern_src_notxor_dst),
569
    ROP2(cirrus_colorexpand_pattern_src_or_notdst),
570
    ROP2(cirrus_colorexpand_pattern_notsrc),
571
    ROP2(cirrus_colorexpand_pattern_notsrc_or_dst),
572
    ROP2(cirrus_colorexpand_pattern_notsrc_and_notdst),
573
};
574

    
575
static const cirrus_fill_t cirrus_fill[16][4] = {
576
    ROP2(cirrus_fill_0),
577
    ROP2(cirrus_fill_src_and_dst),
578
    ROP_NOP2(cirrus_bitblt_fill_nop),
579
    ROP2(cirrus_fill_src_and_notdst),
580
    ROP2(cirrus_fill_notdst),
581
    ROP2(cirrus_fill_src),
582
    ROP2(cirrus_fill_1),
583
    ROP2(cirrus_fill_notsrc_and_dst),
584
    ROP2(cirrus_fill_src_xor_dst),
585
    ROP2(cirrus_fill_src_or_dst),
586
    ROP2(cirrus_fill_notsrc_or_notdst),
587
    ROP2(cirrus_fill_src_notxor_dst),
588
    ROP2(cirrus_fill_src_or_notdst),
589
    ROP2(cirrus_fill_notsrc),
590
    ROP2(cirrus_fill_notsrc_or_dst),
591
    ROP2(cirrus_fill_notsrc_and_notdst),
592
};
593

    
594
static inline void cirrus_bitblt_fgcol(CirrusVGAState *s)
595
{
596
    unsigned int color;
597
    switch (s->cirrus_blt_pixelwidth) {
598
    case 1:
599
        s->cirrus_blt_fgcol = s->cirrus_shadow_gr1;
600
        break;
601
    case 2:
602
        color = s->cirrus_shadow_gr1 | (s->vga.gr[0x11] << 8);
603
        s->cirrus_blt_fgcol = le16_to_cpu(color);
604
        break;
605
    case 3:
606
        s->cirrus_blt_fgcol = s->cirrus_shadow_gr1 |
607
            (s->vga.gr[0x11] << 8) | (s->vga.gr[0x13] << 16);
608
        break;
609
    default:
610
    case 4:
611
        color = s->cirrus_shadow_gr1 | (s->vga.gr[0x11] << 8) |
612
            (s->vga.gr[0x13] << 16) | (s->vga.gr[0x15] << 24);
613
        s->cirrus_blt_fgcol = le32_to_cpu(color);
614
        break;
615
    }
616
}
617

    
618
static inline void cirrus_bitblt_bgcol(CirrusVGAState *s)
619
{
620
    unsigned int color;
621
    switch (s->cirrus_blt_pixelwidth) {
622
    case 1:
623
        s->cirrus_blt_bgcol = s->cirrus_shadow_gr0;
624
        break;
625
    case 2:
626
        color = s->cirrus_shadow_gr0 | (s->vga.gr[0x10] << 8);
627
        s->cirrus_blt_bgcol = le16_to_cpu(color);
628
        break;
629
    case 3:
630
        s->cirrus_blt_bgcol = s->cirrus_shadow_gr0 |
631
            (s->vga.gr[0x10] << 8) | (s->vga.gr[0x12] << 16);
632
        break;
633
    default:
634
    case 4:
635
        color = s->cirrus_shadow_gr0 | (s->vga.gr[0x10] << 8) |
636
            (s->vga.gr[0x12] << 16) | (s->vga.gr[0x14] << 24);
637
        s->cirrus_blt_bgcol = le32_to_cpu(color);
638
        break;
639
    }
640
}
641

    
642
static void cirrus_invalidate_region(CirrusVGAState * s, int off_begin,
643
                                     int off_pitch, int bytesperline,
644
                                     int lines)
645
{
646
    int y;
647
    int off_cur;
648
    int off_cur_end;
649

    
650
    for (y = 0; y < lines; y++) {
651
        off_cur = off_begin;
652
        off_cur_end = (off_cur + bytesperline) & s->cirrus_addr_mask;
653
        off_cur &= TARGET_PAGE_MASK;
654
        while (off_cur < off_cur_end) {
655
            cpu_physical_memory_set_dirty(s->vga.vram_offset + off_cur);
656
            off_cur += TARGET_PAGE_SIZE;
657
        }
658
        off_begin += off_pitch;
659
    }
660
}
661

    
662
static int cirrus_bitblt_common_patterncopy(CirrusVGAState * s,
663
                                            const uint8_t * src)
664
{
665
    uint8_t *dst;
666

    
667
    dst = s->vga.vram_ptr + (s->cirrus_blt_dstaddr & s->cirrus_addr_mask);
668

    
669
    if (BLTUNSAFE(s))
670
        return 0;
671

    
672
    (*s->cirrus_rop) (s, dst, src,
673
                      s->cirrus_blt_dstpitch, 0,
674
                      s->cirrus_blt_width, s->cirrus_blt_height);
675
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
676
                             s->cirrus_blt_dstpitch, s->cirrus_blt_width,
677
                             s->cirrus_blt_height);
678
    return 1;
679
}
680

    
681
/* fill */
682

    
683
static int cirrus_bitblt_solidfill(CirrusVGAState *s, int blt_rop)
684
{
685
    cirrus_fill_t rop_func;
686

    
687
    if (BLTUNSAFE(s))
688
        return 0;
689
    rop_func = cirrus_fill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
690
    rop_func(s, s->vga.vram_ptr + (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
691
             s->cirrus_blt_dstpitch,
692
             s->cirrus_blt_width, s->cirrus_blt_height);
693
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
694
                             s->cirrus_blt_dstpitch, s->cirrus_blt_width,
695
                             s->cirrus_blt_height);
696
    cirrus_bitblt_reset(s);
697
    return 1;
698
}
699

    
700
/***************************************
701
 *
702
 *  bitblt (video-to-video)
703
 *
704
 ***************************************/
705

    
706
static int cirrus_bitblt_videotovideo_patterncopy(CirrusVGAState * s)
707
{
708
    return cirrus_bitblt_common_patterncopy(s,
709
                                            s->vga.vram_ptr + ((s->cirrus_blt_srcaddr & ~7) &
710
                                            s->cirrus_addr_mask));
711
}
712

    
713
static void cirrus_do_copy(CirrusVGAState *s, int dst, int src, int w, int h)
714
{
715
    int sx, sy;
716
    int dx, dy;
717
    int width, height;
718
    int depth;
719
    int notify = 0;
720

    
721
    depth = s->vga.get_bpp(&s->vga) / 8;
722
    s->vga.get_resolution(&s->vga, &width, &height);
723

    
724
    /* extra x, y */
725
    sx = (src % ABS(s->cirrus_blt_srcpitch)) / depth;
726
    sy = (src / ABS(s->cirrus_blt_srcpitch));
727
    dx = (dst % ABS(s->cirrus_blt_dstpitch)) / depth;
728
    dy = (dst / ABS(s->cirrus_blt_dstpitch));
729

    
730
    /* normalize width */
731
    w /= depth;
732

    
733
    /* if we're doing a backward copy, we have to adjust
734
       our x/y to be the upper left corner (instead of the lower
735
       right corner) */
736
    if (s->cirrus_blt_dstpitch < 0) {
737
        sx -= (s->cirrus_blt_width / depth) - 1;
738
        dx -= (s->cirrus_blt_width / depth) - 1;
739
        sy -= s->cirrus_blt_height - 1;
740
        dy -= s->cirrus_blt_height - 1;
741
    }
742

    
743
    /* are we in the visible portion of memory? */
744
    if (sx >= 0 && sy >= 0 && dx >= 0 && dy >= 0 &&
745
        (sx + w) <= width && (sy + h) <= height &&
746
        (dx + w) <= width && (dy + h) <= height) {
747
        notify = 1;
748
    }
749

    
750
    /* make to sure only copy if it's a plain copy ROP */
751
    if (*s->cirrus_rop != cirrus_bitblt_rop_fwd_src &&
752
        *s->cirrus_rop != cirrus_bitblt_rop_bkwd_src)
753
        notify = 0;
754

    
755
    /* we have to flush all pending changes so that the copy
756
       is generated at the appropriate moment in time */
757
    if (notify)
758
        vga_hw_update();
759

    
760
    (*s->cirrus_rop) (s, s->vga.vram_ptr +
761
                      (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
762
                      s->vga.vram_ptr +
763
                      (s->cirrus_blt_srcaddr & s->cirrus_addr_mask),
764
                      s->cirrus_blt_dstpitch, s->cirrus_blt_srcpitch,
765
                      s->cirrus_blt_width, s->cirrus_blt_height);
766

    
767
    if (notify)
768
        qemu_console_copy(s->vga.ds,
769
                          sx, sy, dx, dy,
770
                          s->cirrus_blt_width / depth,
771
                          s->cirrus_blt_height);
772

    
773
    /* we don't have to notify the display that this portion has
774
       changed since qemu_console_copy implies this */
775

    
776
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
777
                                s->cirrus_blt_dstpitch, s->cirrus_blt_width,
778
                                s->cirrus_blt_height);
779
}
780

    
781
static int cirrus_bitblt_videotovideo_copy(CirrusVGAState * s)
782
{
783
    if (BLTUNSAFE(s))
784
        return 0;
785

    
786
    cirrus_do_copy(s, s->cirrus_blt_dstaddr - s->vga.start_addr,
787
            s->cirrus_blt_srcaddr - s->vga.start_addr,
788
            s->cirrus_blt_width, s->cirrus_blt_height);
789

    
790
    return 1;
791
}
792

    
793
/***************************************
794
 *
795
 *  bitblt (cpu-to-video)
796
 *
797
 ***************************************/
798

    
799
static void cirrus_bitblt_cputovideo_next(CirrusVGAState * s)
800
{
801
    int copy_count;
802
    uint8_t *end_ptr;
803

    
804
    if (s->cirrus_srccounter > 0) {
805
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
806
            cirrus_bitblt_common_patterncopy(s, s->cirrus_bltbuf);
807
        the_end:
808
            s->cirrus_srccounter = 0;
809
            cirrus_bitblt_reset(s);
810
        } else {
811
            /* at least one scan line */
812
            do {
813
                (*s->cirrus_rop)(s, s->vga.vram_ptr +
814
                                 (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
815
                                  s->cirrus_bltbuf, 0, 0, s->cirrus_blt_width, 1);
816
                cirrus_invalidate_region(s, s->cirrus_blt_dstaddr, 0,
817
                                         s->cirrus_blt_width, 1);
818
                s->cirrus_blt_dstaddr += s->cirrus_blt_dstpitch;
819
                s->cirrus_srccounter -= s->cirrus_blt_srcpitch;
820
                if (s->cirrus_srccounter <= 0)
821
                    goto the_end;
822
                /* more bytes than needed can be transfered because of
823
                   word alignment, so we keep them for the next line */
824
                /* XXX: keep alignment to speed up transfer */
825
                end_ptr = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
826
                copy_count = s->cirrus_srcptr_end - end_ptr;
827
                memmove(s->cirrus_bltbuf, end_ptr, copy_count);
828
                s->cirrus_srcptr = s->cirrus_bltbuf + copy_count;
829
                s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
830
            } while (s->cirrus_srcptr >= s->cirrus_srcptr_end);
831
        }
832
    }
833
}
834

    
835
/***************************************
836
 *
837
 *  bitblt wrapper
838
 *
839
 ***************************************/
840

    
841
static void cirrus_bitblt_reset(CirrusVGAState * s)
842
{
843
    int need_update;
844

    
845
    s->vga.gr[0x31] &=
846
        ~(CIRRUS_BLT_START | CIRRUS_BLT_BUSY | CIRRUS_BLT_FIFOUSED);
847
    need_update = s->cirrus_srcptr != &s->cirrus_bltbuf[0]
848
        || s->cirrus_srcptr_end != &s->cirrus_bltbuf[0];
849
    s->cirrus_srcptr = &s->cirrus_bltbuf[0];
850
    s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];
851
    s->cirrus_srccounter = 0;
852
    if (!need_update)
853
        return;
854
    cirrus_update_memory_access(s);
855
}
856

    
857
static int cirrus_bitblt_cputovideo(CirrusVGAState * s)
858
{
859
    int w;
860

    
861
    s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_MEMSYSSRC;
862
    s->cirrus_srcptr = &s->cirrus_bltbuf[0];
863
    s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];
864

    
865
    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
866
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
867
            s->cirrus_blt_srcpitch = 8;
868
        } else {
869
            /* XXX: check for 24 bpp */
870
            s->cirrus_blt_srcpitch = 8 * 8 * s->cirrus_blt_pixelwidth;
871
        }
872
        s->cirrus_srccounter = s->cirrus_blt_srcpitch;
873
    } else {
874
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
875
            w = s->cirrus_blt_width / s->cirrus_blt_pixelwidth;
876
            if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_DWORDGRANULARITY)
877
                s->cirrus_blt_srcpitch = ((w + 31) >> 5);
878
            else
879
                s->cirrus_blt_srcpitch = ((w + 7) >> 3);
880
        } else {
881
            /* always align input size to 32 bits */
882
            s->cirrus_blt_srcpitch = (s->cirrus_blt_width + 3) & ~3;
883
        }
884
        s->cirrus_srccounter = s->cirrus_blt_srcpitch * s->cirrus_blt_height;
885
    }
886
    s->cirrus_srcptr = s->cirrus_bltbuf;
887
    s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
888
    cirrus_update_memory_access(s);
889
    return 1;
890
}
891

    
892
static int cirrus_bitblt_videotocpu(CirrusVGAState * s)
893
{
894
    /* XXX */
895
#ifdef DEBUG_BITBLT
896
    printf("cirrus: bitblt (video to cpu) is not implemented yet\n");
897
#endif
898
    return 0;
899
}
900

    
901
static int cirrus_bitblt_videotovideo(CirrusVGAState * s)
902
{
903
    int ret;
904

    
905
    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
906
        ret = cirrus_bitblt_videotovideo_patterncopy(s);
907
    } else {
908
        ret = cirrus_bitblt_videotovideo_copy(s);
909
    }
910
    if (ret)
911
        cirrus_bitblt_reset(s);
912
    return ret;
913
}
914

    
915
static void cirrus_bitblt_start(CirrusVGAState * s)
916
{
917
    uint8_t blt_rop;
918

    
919
    s->vga.gr[0x31] |= CIRRUS_BLT_BUSY;
920

    
921
    s->cirrus_blt_width = (s->vga.gr[0x20] | (s->vga.gr[0x21] << 8)) + 1;
922
    s->cirrus_blt_height = (s->vga.gr[0x22] | (s->vga.gr[0x23] << 8)) + 1;
923
    s->cirrus_blt_dstpitch = (s->vga.gr[0x24] | (s->vga.gr[0x25] << 8));
924
    s->cirrus_blt_srcpitch = (s->vga.gr[0x26] | (s->vga.gr[0x27] << 8));
925
    s->cirrus_blt_dstaddr =
926
        (s->vga.gr[0x28] | (s->vga.gr[0x29] << 8) | (s->vga.gr[0x2a] << 16));
927
    s->cirrus_blt_srcaddr =
928
        (s->vga.gr[0x2c] | (s->vga.gr[0x2d] << 8) | (s->vga.gr[0x2e] << 16));
929
    s->cirrus_blt_mode = s->vga.gr[0x30];
930
    s->cirrus_blt_modeext = s->vga.gr[0x33];
931
    blt_rop = s->vga.gr[0x32];
932

    
933
#ifdef DEBUG_BITBLT
934
    printf("rop=0x%02x mode=0x%02x modeext=0x%02x w=%d h=%d dpitch=%d spitch=%d daddr=0x%08x saddr=0x%08x writemask=0x%02x\n",
935
           blt_rop,
936
           s->cirrus_blt_mode,
937
           s->cirrus_blt_modeext,
938
           s->cirrus_blt_width,
939
           s->cirrus_blt_height,
940
           s->cirrus_blt_dstpitch,
941
           s->cirrus_blt_srcpitch,
942
           s->cirrus_blt_dstaddr,
943
           s->cirrus_blt_srcaddr,
944
           s->vga.gr[0x2f]);
945
#endif
946

    
947
    switch (s->cirrus_blt_mode & CIRRUS_BLTMODE_PIXELWIDTHMASK) {
948
    case CIRRUS_BLTMODE_PIXELWIDTH8:
949
        s->cirrus_blt_pixelwidth = 1;
950
        break;
951
    case CIRRUS_BLTMODE_PIXELWIDTH16:
952
        s->cirrus_blt_pixelwidth = 2;
953
        break;
954
    case CIRRUS_BLTMODE_PIXELWIDTH24:
955
        s->cirrus_blt_pixelwidth = 3;
956
        break;
957
    case CIRRUS_BLTMODE_PIXELWIDTH32:
958
        s->cirrus_blt_pixelwidth = 4;
959
        break;
960
    default:
961
#ifdef DEBUG_BITBLT
962
        printf("cirrus: bitblt - pixel width is unknown\n");
963
#endif
964
        goto bitblt_ignore;
965
    }
966
    s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_PIXELWIDTHMASK;
967

    
968
    if ((s->
969
         cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSSRC |
970
                            CIRRUS_BLTMODE_MEMSYSDEST))
971
        == (CIRRUS_BLTMODE_MEMSYSSRC | CIRRUS_BLTMODE_MEMSYSDEST)) {
972
#ifdef DEBUG_BITBLT
973
        printf("cirrus: bitblt - memory-to-memory copy is requested\n");
974
#endif
975
        goto bitblt_ignore;
976
    }
977

    
978
    if ((s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_SOLIDFILL) &&
979
        (s->cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSDEST |
980
                               CIRRUS_BLTMODE_TRANSPARENTCOMP |
981
                               CIRRUS_BLTMODE_PATTERNCOPY |
982
                               CIRRUS_BLTMODE_COLOREXPAND)) ==
983
         (CIRRUS_BLTMODE_PATTERNCOPY | CIRRUS_BLTMODE_COLOREXPAND)) {
984
        cirrus_bitblt_fgcol(s);
985
        cirrus_bitblt_solidfill(s, blt_rop);
986
    } else {
987
        if ((s->cirrus_blt_mode & (CIRRUS_BLTMODE_COLOREXPAND |
988
                                   CIRRUS_BLTMODE_PATTERNCOPY)) ==
989
            CIRRUS_BLTMODE_COLOREXPAND) {
990

    
991
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
992
                if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
993
                    cirrus_bitblt_bgcol(s);
994
                else
995
                    cirrus_bitblt_fgcol(s);
996
                s->cirrus_rop = cirrus_colorexpand_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
997
            } else {
998
                cirrus_bitblt_fgcol(s);
999
                cirrus_bitblt_bgcol(s);
1000
                s->cirrus_rop = cirrus_colorexpand[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
1001
            }
1002
        } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
1003
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
1004
                if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
1005
                    if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
1006
                        cirrus_bitblt_bgcol(s);
1007
                    else
1008
                        cirrus_bitblt_fgcol(s);
1009
                    s->cirrus_rop = cirrus_colorexpand_pattern_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
1010
                } else {
1011
                    cirrus_bitblt_fgcol(s);
1012
                    cirrus_bitblt_bgcol(s);
1013
                    s->cirrus_rop = cirrus_colorexpand_pattern[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
1014
                }
1015
            } else {
1016
                s->cirrus_rop = cirrus_patternfill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
1017
            }
1018
        } else {
1019
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
1020
                if (s->cirrus_blt_pixelwidth > 2) {
1021
                    printf("src transparent without colorexpand must be 8bpp or 16bpp\n");
1022
                    goto bitblt_ignore;
1023
                }
1024
                if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
1025
                    s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch;
1026
                    s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch;
1027
                    s->cirrus_rop = cirrus_bkwd_transp_rop[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
1028
                } else {
1029
                    s->cirrus_rop = cirrus_fwd_transp_rop[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
1030
                }
1031
            } else {
1032
                if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
1033
                    s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch;
1034
                    s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch;
1035
                    s->cirrus_rop = cirrus_bkwd_rop[rop_to_index[blt_rop]];
1036
                } else {
1037
                    s->cirrus_rop = cirrus_fwd_rop[rop_to_index[blt_rop]];
1038
                }
1039
            }
1040
        }
1041
        // setup bitblt engine.
1042
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSSRC) {
1043
            if (!cirrus_bitblt_cputovideo(s))
1044
                goto bitblt_ignore;
1045
        } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSDEST) {
1046
            if (!cirrus_bitblt_videotocpu(s))
1047
                goto bitblt_ignore;
1048
        } else {
1049
            if (!cirrus_bitblt_videotovideo(s))
1050
                goto bitblt_ignore;
1051
        }
1052
    }
1053
    return;
1054
  bitblt_ignore:;
1055
    cirrus_bitblt_reset(s);
1056
}
1057

    
1058
static void cirrus_write_bitblt(CirrusVGAState * s, unsigned reg_value)
1059
{
1060
    unsigned old_value;
1061

    
1062
    old_value = s->vga.gr[0x31];
1063
    s->vga.gr[0x31] = reg_value;
1064

    
1065
    if (((old_value & CIRRUS_BLT_RESET) != 0) &&
1066
        ((reg_value & CIRRUS_BLT_RESET) == 0)) {
1067
        cirrus_bitblt_reset(s);
1068
    } else if (((old_value & CIRRUS_BLT_START) == 0) &&
1069
               ((reg_value & CIRRUS_BLT_START) != 0)) {
1070
        cirrus_bitblt_start(s);
1071
    }
1072
}
1073

    
1074

    
1075
/***************************************
1076
 *
1077
 *  basic parameters
1078
 *
1079
 ***************************************/
1080

    
1081
static void cirrus_get_offsets(VGACommonState *s1,
1082
                               uint32_t *pline_offset,
1083
                               uint32_t *pstart_addr,
1084
                               uint32_t *pline_compare)
1085
{
1086
    CirrusVGAState * s = container_of(s1, CirrusVGAState, vga);
1087
    uint32_t start_addr, line_offset, line_compare;
1088

    
1089
    line_offset = s->vga.cr[0x13]
1090
        | ((s->vga.cr[0x1b] & 0x10) << 4);
1091
    line_offset <<= 3;
1092
    *pline_offset = line_offset;
1093

    
1094
    start_addr = (s->vga.cr[0x0c] << 8)
1095
        | s->vga.cr[0x0d]
1096
        | ((s->vga.cr[0x1b] & 0x01) << 16)
1097
        | ((s->vga.cr[0x1b] & 0x0c) << 15)
1098
        | ((s->vga.cr[0x1d] & 0x80) << 12);
1099
    *pstart_addr = start_addr;
1100

    
1101
    line_compare = s->vga.cr[0x18] |
1102
        ((s->vga.cr[0x07] & 0x10) << 4) |
1103
        ((s->vga.cr[0x09] & 0x40) << 3);
1104
    *pline_compare = line_compare;
1105
}
1106

    
1107
static uint32_t cirrus_get_bpp16_depth(CirrusVGAState * s)
1108
{
1109
    uint32_t ret = 16;
1110

    
1111
    switch (s->cirrus_hidden_dac_data & 0xf) {
1112
    case 0:
1113
        ret = 15;
1114
        break;                        /* Sierra HiColor */
1115
    case 1:
1116
        ret = 16;
1117
        break;                        /* XGA HiColor */
1118
    default:
1119
#ifdef DEBUG_CIRRUS
1120
        printf("cirrus: invalid DAC value %x in 16bpp\n",
1121
               (s->cirrus_hidden_dac_data & 0xf));
1122
#endif
1123
        ret = 15;                /* XXX */
1124
        break;
1125
    }
1126
    return ret;
1127
}
1128

    
1129
static int cirrus_get_bpp(VGACommonState *s1)
1130
{
1131
    CirrusVGAState * s = container_of(s1, CirrusVGAState, vga);
1132
    uint32_t ret = 8;
1133

    
1134
    if ((s->vga.sr[0x07] & 0x01) != 0) {
1135
        /* Cirrus SVGA */
1136
        switch (s->vga.sr[0x07] & CIRRUS_SR7_BPP_MASK) {
1137
        case CIRRUS_SR7_BPP_8:
1138
            ret = 8;
1139
            break;
1140
        case CIRRUS_SR7_BPP_16_DOUBLEVCLK:
1141
            ret = cirrus_get_bpp16_depth(s);
1142
            break;
1143
        case CIRRUS_SR7_BPP_24:
1144
            ret = 24;
1145
            break;
1146
        case CIRRUS_SR7_BPP_16:
1147
            ret = cirrus_get_bpp16_depth(s);
1148
            break;
1149
        case CIRRUS_SR7_BPP_32:
1150
            ret = 32;
1151
            break;
1152
        default:
1153
#ifdef DEBUG_CIRRUS
1154
            printf("cirrus: unknown bpp - sr7=%x\n", s->vga.sr[0x7]);
1155
#endif
1156
            ret = 8;
1157
            break;
1158
        }
1159
    } else {
1160
        /* VGA */
1161
        ret = 0;
1162
    }
1163

    
1164
    return ret;
1165
}
1166

    
1167
static void cirrus_get_resolution(VGACommonState *s, int *pwidth, int *pheight)
1168
{
1169
    int width, height;
1170

    
1171
    width = (s->cr[0x01] + 1) * 8;
1172
    height = s->cr[0x12] |
1173
        ((s->cr[0x07] & 0x02) << 7) |
1174
        ((s->cr[0x07] & 0x40) << 3);
1175
    height = (height + 1);
1176
    /* interlace support */
1177
    if (s->cr[0x1a] & 0x01)
1178
        height = height * 2;
1179
    *pwidth = width;
1180
    *pheight = height;
1181
}
1182

    
1183
/***************************************
1184
 *
1185
 * bank memory
1186
 *
1187
 ***************************************/
1188

    
1189
static void cirrus_update_bank_ptr(CirrusVGAState * s, unsigned bank_index)
1190
{
1191
    unsigned offset;
1192
    unsigned limit;
1193

    
1194
    if ((s->vga.gr[0x0b] & 0x01) != 0)        /* dual bank */
1195
        offset = s->vga.gr[0x09 + bank_index];
1196
    else                        /* single bank */
1197
        offset = s->vga.gr[0x09];
1198

    
1199
    if ((s->vga.gr[0x0b] & 0x20) != 0)
1200
        offset <<= 14;
1201
    else
1202
        offset <<= 12;
1203

    
1204
    if (s->real_vram_size <= offset)
1205
        limit = 0;
1206
    else
1207
        limit = s->real_vram_size - offset;
1208

    
1209
    if (((s->vga.gr[0x0b] & 0x01) == 0) && (bank_index != 0)) {
1210
        if (limit > 0x8000) {
1211
            offset += 0x8000;
1212
            limit -= 0x8000;
1213
        } else {
1214
            limit = 0;
1215
        }
1216
    }
1217

    
1218
    if (limit > 0) {
1219
        /* Thinking about changing bank base? First, drop the dirty bitmap information
1220
         * on the current location, otherwise we lose this pointer forever */
1221
        if (s->vga.lfb_vram_mapped) {
1222
            target_phys_addr_t base_addr = isa_mem_base + 0xa0000 + bank_index * 0x8000;
1223
            cpu_physical_sync_dirty_bitmap(base_addr, base_addr + 0x8000);
1224
        }
1225
        s->cirrus_bank_base[bank_index] = offset;
1226
        s->cirrus_bank_limit[bank_index] = limit;
1227
    } else {
1228
        s->cirrus_bank_base[bank_index] = 0;
1229
        s->cirrus_bank_limit[bank_index] = 0;
1230
    }
1231
}
1232

    
1233
/***************************************
1234
 *
1235
 *  I/O access between 0x3c4-0x3c5
1236
 *
1237
 ***************************************/
1238

    
1239
static int cirrus_vga_read_sr(CirrusVGAState * s)
1240
{
1241
    switch (s->vga.sr_index) {
1242
    case 0x00:                        // Standard VGA
1243
    case 0x01:                        // Standard VGA
1244
    case 0x02:                        // Standard VGA
1245
    case 0x03:                        // Standard VGA
1246
    case 0x04:                        // Standard VGA
1247
        return s->vga.sr[s->vga.sr_index];
1248
    case 0x06:                        // Unlock Cirrus extensions
1249
        return s->vga.sr[s->vga.sr_index];
1250
    case 0x10:
1251
    case 0x30:
1252
    case 0x50:
1253
    case 0x70:                        // Graphics Cursor X
1254
    case 0x90:
1255
    case 0xb0:
1256
    case 0xd0:
1257
    case 0xf0:                        // Graphics Cursor X
1258
        return s->vga.sr[0x10];
1259
    case 0x11:
1260
    case 0x31:
1261
    case 0x51:
1262
    case 0x71:                        // Graphics Cursor Y
1263
    case 0x91:
1264
    case 0xb1:
1265
    case 0xd1:
1266
    case 0xf1:                        // Graphics Cursor Y
1267
        return s->vga.sr[0x11];
1268
    case 0x05:                        // ???
1269
    case 0x07:                        // Extended Sequencer Mode
1270
    case 0x08:                        // EEPROM Control
1271
    case 0x09:                        // Scratch Register 0
1272
    case 0x0a:                        // Scratch Register 1
1273
    case 0x0b:                        // VCLK 0
1274
    case 0x0c:                        // VCLK 1
1275
    case 0x0d:                        // VCLK 2
1276
    case 0x0e:                        // VCLK 3
1277
    case 0x0f:                        // DRAM Control
1278
    case 0x12:                        // Graphics Cursor Attribute
1279
    case 0x13:                        // Graphics Cursor Pattern Address
1280
    case 0x14:                        // Scratch Register 2
1281
    case 0x15:                        // Scratch Register 3
1282
    case 0x16:                        // Performance Tuning Register
1283
    case 0x17:                        // Configuration Readback and Extended Control
1284
    case 0x18:                        // Signature Generator Control
1285
    case 0x19:                        // Signal Generator Result
1286
    case 0x1a:                        // Signal Generator Result
1287
    case 0x1b:                        // VCLK 0 Denominator & Post
1288
    case 0x1c:                        // VCLK 1 Denominator & Post
1289
    case 0x1d:                        // VCLK 2 Denominator & Post
1290
    case 0x1e:                        // VCLK 3 Denominator & Post
1291
    case 0x1f:                        // BIOS Write Enable and MCLK select
1292
#ifdef DEBUG_CIRRUS
1293
        printf("cirrus: handled inport sr_index %02x\n", s->vga.sr_index);
1294
#endif
1295
        return s->vga.sr[s->vga.sr_index];
1296
    default:
1297
#ifdef DEBUG_CIRRUS
1298
        printf("cirrus: inport sr_index %02x\n", s->vga.sr_index);
1299
#endif
1300
        return 0xff;
1301
        break;
1302
    }
1303
}
1304

    
1305
static void cirrus_vga_write_sr(CirrusVGAState * s, uint32_t val)
1306
{
1307
    switch (s->vga.sr_index) {
1308
    case 0x00:                        // Standard VGA
1309
    case 0x01:                        // Standard VGA
1310
    case 0x02:                        // Standard VGA
1311
    case 0x03:                        // Standard VGA
1312
    case 0x04:                        // Standard VGA
1313
        s->vga.sr[s->vga.sr_index] = val & sr_mask[s->vga.sr_index];
1314
        if (s->vga.sr_index == 1)
1315
            s->vga.update_retrace_info(&s->vga);
1316
        break;
1317
    case 0x06:                        // Unlock Cirrus extensions
1318
        val &= 0x17;
1319
        if (val == 0x12) {
1320
            s->vga.sr[s->vga.sr_index] = 0x12;
1321
        } else {
1322
            s->vga.sr[s->vga.sr_index] = 0x0f;
1323
        }
1324
        break;
1325
    case 0x10:
1326
    case 0x30:
1327
    case 0x50:
1328
    case 0x70:                        // Graphics Cursor X
1329
    case 0x90:
1330
    case 0xb0:
1331
    case 0xd0:
1332
    case 0xf0:                        // Graphics Cursor X
1333
        s->vga.sr[0x10] = val;
1334
        s->hw_cursor_x = (val << 3) | (s->vga.sr_index >> 5);
1335
        break;
1336
    case 0x11:
1337
    case 0x31:
1338
    case 0x51:
1339
    case 0x71:                        // Graphics Cursor Y
1340
    case 0x91:
1341
    case 0xb1:
1342
    case 0xd1:
1343
    case 0xf1:                        // Graphics Cursor Y
1344
        s->vga.sr[0x11] = val;
1345
        s->hw_cursor_y = (val << 3) | (s->vga.sr_index >> 5);
1346
        break;
1347
    case 0x07:                        // Extended Sequencer Mode
1348
    cirrus_update_memory_access(s);
1349
    case 0x08:                        // EEPROM Control
1350
    case 0x09:                        // Scratch Register 0
1351
    case 0x0a:                        // Scratch Register 1
1352
    case 0x0b:                        // VCLK 0
1353
    case 0x0c:                        // VCLK 1
1354
    case 0x0d:                        // VCLK 2
1355
    case 0x0e:                        // VCLK 3
1356
    case 0x0f:                        // DRAM Control
1357
    case 0x12:                        // Graphics Cursor Attribute
1358
    case 0x13:                        // Graphics Cursor Pattern Address
1359
    case 0x14:                        // Scratch Register 2
1360
    case 0x15:                        // Scratch Register 3
1361
    case 0x16:                        // Performance Tuning Register
1362
    case 0x18:                        // Signature Generator Control
1363
    case 0x19:                        // Signature Generator Result
1364
    case 0x1a:                        // Signature Generator Result
1365
    case 0x1b:                        // VCLK 0 Denominator & Post
1366
    case 0x1c:                        // VCLK 1 Denominator & Post
1367
    case 0x1d:                        // VCLK 2 Denominator & Post
1368
    case 0x1e:                        // VCLK 3 Denominator & Post
1369
    case 0x1f:                        // BIOS Write Enable and MCLK select
1370
        s->vga.sr[s->vga.sr_index] = val;
1371
#ifdef DEBUG_CIRRUS
1372
        printf("cirrus: handled outport sr_index %02x, sr_value %02x\n",
1373
               s->vga.sr_index, val);
1374
#endif
1375
        break;
1376
    case 0x17:                        // Configuration Readback and Extended Control
1377
        s->vga.sr[s->vga.sr_index] = (s->vga.sr[s->vga.sr_index] & 0x38)
1378
                                   | (val & 0xc7);
1379
        cirrus_update_memory_access(s);
1380
        break;
1381
    default:
1382
#ifdef DEBUG_CIRRUS
1383
        printf("cirrus: outport sr_index %02x, sr_value %02x\n",
1384
               s->vga.sr_index, val);
1385
#endif
1386
        break;
1387
    }
1388
}
1389

    
1390
/***************************************
1391
 *
1392
 *  I/O access at 0x3c6
1393
 *
1394
 ***************************************/
1395

    
1396
static int cirrus_read_hidden_dac(CirrusVGAState * s)
1397
{
1398
    if (++s->cirrus_hidden_dac_lockindex == 5) {
1399
        s->cirrus_hidden_dac_lockindex = 0;
1400
        return s->cirrus_hidden_dac_data;
1401
    }
1402
    return 0xff;
1403
}
1404

    
1405
static void cirrus_write_hidden_dac(CirrusVGAState * s, int reg_value)
1406
{
1407
    if (s->cirrus_hidden_dac_lockindex == 4) {
1408
        s->cirrus_hidden_dac_data = reg_value;
1409
#if defined(DEBUG_CIRRUS)
1410
        printf("cirrus: outport hidden DAC, value %02x\n", reg_value);
1411
#endif
1412
    }
1413
    s->cirrus_hidden_dac_lockindex = 0;
1414
}
1415

    
1416
/***************************************
1417
 *
1418
 *  I/O access at 0x3c9
1419
 *
1420
 ***************************************/
1421

    
1422
static int cirrus_vga_read_palette(CirrusVGAState * s)
1423
{
1424
    int val;
1425

    
1426
    if ((s->vga.sr[0x12] & CIRRUS_CURSOR_HIDDENPEL)) {
1427
        val = s->cirrus_hidden_palette[(s->vga.dac_read_index & 0x0f) * 3 +
1428
                                       s->vga.dac_sub_index];
1429
    } else {
1430
        val = s->vga.palette[s->vga.dac_read_index * 3 + s->vga.dac_sub_index];
1431
    }
1432
    if (++s->vga.dac_sub_index == 3) {
1433
        s->vga.dac_sub_index = 0;
1434
        s->vga.dac_read_index++;
1435
    }
1436
    return val;
1437
}
1438

    
1439
static void cirrus_vga_write_palette(CirrusVGAState * s, int reg_value)
1440
{
1441
    s->vga.dac_cache[s->vga.dac_sub_index] = reg_value;
1442
    if (++s->vga.dac_sub_index == 3) {
1443
        if ((s->vga.sr[0x12] & CIRRUS_CURSOR_HIDDENPEL)) {
1444
            memcpy(&s->cirrus_hidden_palette[(s->vga.dac_write_index & 0x0f) * 3],
1445
                   s->vga.dac_cache, 3);
1446
        } else {
1447
            memcpy(&s->vga.palette[s->vga.dac_write_index * 3], s->vga.dac_cache, 3);
1448
        }
1449
        /* XXX update cursor */
1450
        s->vga.dac_sub_index = 0;
1451
        s->vga.dac_write_index++;
1452
    }
1453
}
1454

    
1455
/***************************************
1456
 *
1457
 *  I/O access between 0x3ce-0x3cf
1458
 *
1459
 ***************************************/
1460

    
1461
static int cirrus_vga_read_gr(CirrusVGAState * s, unsigned reg_index)
1462
{
1463
    switch (reg_index) {
1464
    case 0x00: // Standard VGA, BGCOLOR 0x000000ff
1465
        return s->cirrus_shadow_gr0;
1466
    case 0x01: // Standard VGA, FGCOLOR 0x000000ff
1467
        return s->cirrus_shadow_gr1;
1468
    case 0x02:                        // Standard VGA
1469
    case 0x03:                        // Standard VGA
1470
    case 0x04:                        // Standard VGA
1471
    case 0x06:                        // Standard VGA
1472
    case 0x07:                        // Standard VGA
1473
    case 0x08:                        // Standard VGA
1474
        return s->vga.gr[s->vga.gr_index];
1475
    case 0x05:                        // Standard VGA, Cirrus extended mode
1476
    default:
1477
        break;
1478
    }
1479

    
1480
    if (reg_index < 0x3a) {
1481
        return s->vga.gr[reg_index];
1482
    } else {
1483
#ifdef DEBUG_CIRRUS
1484
        printf("cirrus: inport gr_index %02x\n", reg_index);
1485
#endif
1486
        return 0xff;
1487
    }
1488
}
1489

    
1490
static void
1491
cirrus_vga_write_gr(CirrusVGAState * s, unsigned reg_index, int reg_value)
1492
{
1493
#if defined(DEBUG_BITBLT) && 0
1494
    printf("gr%02x: %02x\n", reg_index, reg_value);
1495
#endif
1496
    switch (reg_index) {
1497
    case 0x00:                        // Standard VGA, BGCOLOR 0x000000ff
1498
        s->cirrus_shadow_gr0 = reg_value;
1499
        break;
1500
    case 0x01:                        // Standard VGA, FGCOLOR 0x000000ff
1501
        s->cirrus_shadow_gr1 = reg_value;
1502
        break;
1503
    case 0x02:                        // Standard VGA
1504
    case 0x03:                        // Standard VGA
1505
    case 0x04:                        // Standard VGA
1506
    case 0x06:                        // Standard VGA
1507
    case 0x07:                        // Standard VGA
1508
    case 0x08:                        // Standard VGA
1509
        s->vga.gr[reg_index] = reg_value & gr_mask[reg_index];
1510
        break;
1511
    case 0x05:                        // Standard VGA, Cirrus extended mode
1512
        s->vga.gr[reg_index] = reg_value & 0x7f;
1513
        cirrus_update_memory_access(s);
1514
        break;
1515
    case 0x09:                        // bank offset #0
1516
    case 0x0A:                        // bank offset #1
1517
        s->vga.gr[reg_index] = reg_value;
1518
        cirrus_update_bank_ptr(s, 0);
1519
        cirrus_update_bank_ptr(s, 1);
1520
        cirrus_update_memory_access(s);
1521
        break;
1522
    case 0x0B:
1523
        s->vga.gr[reg_index] = reg_value;
1524
        cirrus_update_bank_ptr(s, 0);
1525
        cirrus_update_bank_ptr(s, 1);
1526
        cirrus_update_memory_access(s);
1527
        break;
1528
    case 0x10:                        // BGCOLOR 0x0000ff00
1529
    case 0x11:                        // FGCOLOR 0x0000ff00
1530
    case 0x12:                        // BGCOLOR 0x00ff0000
1531
    case 0x13:                        // FGCOLOR 0x00ff0000
1532
    case 0x14:                        // BGCOLOR 0xff000000
1533
    case 0x15:                        // FGCOLOR 0xff000000
1534
    case 0x20:                        // BLT WIDTH 0x0000ff
1535
    case 0x22:                        // BLT HEIGHT 0x0000ff
1536
    case 0x24:                        // BLT DEST PITCH 0x0000ff
1537
    case 0x26:                        // BLT SRC PITCH 0x0000ff
1538
    case 0x28:                        // BLT DEST ADDR 0x0000ff
1539
    case 0x29:                        // BLT DEST ADDR 0x00ff00
1540
    case 0x2c:                        // BLT SRC ADDR 0x0000ff
1541
    case 0x2d:                        // BLT SRC ADDR 0x00ff00
1542
    case 0x2f:                  // BLT WRITEMASK
1543
    case 0x30:                        // BLT MODE
1544
    case 0x32:                        // RASTER OP
1545
    case 0x33:                        // BLT MODEEXT
1546
    case 0x34:                        // BLT TRANSPARENT COLOR 0x00ff
1547
    case 0x35:                        // BLT TRANSPARENT COLOR 0xff00
1548
    case 0x38:                        // BLT TRANSPARENT COLOR MASK 0x00ff
1549
    case 0x39:                        // BLT TRANSPARENT COLOR MASK 0xff00
1550
        s->vga.gr[reg_index] = reg_value;
1551
        break;
1552
    case 0x21:                        // BLT WIDTH 0x001f00
1553
    case 0x23:                        // BLT HEIGHT 0x001f00
1554
    case 0x25:                        // BLT DEST PITCH 0x001f00
1555
    case 0x27:                        // BLT SRC PITCH 0x001f00
1556
        s->vga.gr[reg_index] = reg_value & 0x1f;
1557
        break;
1558
    case 0x2a:                        // BLT DEST ADDR 0x3f0000
1559
        s->vga.gr[reg_index] = reg_value & 0x3f;
1560
        /* if auto start mode, starts bit blt now */
1561
        if (s->vga.gr[0x31] & CIRRUS_BLT_AUTOSTART) {
1562
            cirrus_bitblt_start(s);
1563
        }
1564
        break;
1565
    case 0x2e:                        // BLT SRC ADDR 0x3f0000
1566
        s->vga.gr[reg_index] = reg_value & 0x3f;
1567
        break;
1568
    case 0x31:                        // BLT STATUS/START
1569
        cirrus_write_bitblt(s, reg_value);
1570
        break;
1571
    default:
1572
#ifdef DEBUG_CIRRUS
1573
        printf("cirrus: outport gr_index %02x, gr_value %02x\n", reg_index,
1574
               reg_value);
1575
#endif
1576
        break;
1577
    }
1578
}
1579

    
1580
/***************************************
1581
 *
1582
 *  I/O access between 0x3d4-0x3d5
1583
 *
1584
 ***************************************/
1585

    
1586
static int cirrus_vga_read_cr(CirrusVGAState * s, unsigned reg_index)
1587
{
1588
    switch (reg_index) {
1589
    case 0x00:                        // Standard VGA
1590
    case 0x01:                        // Standard VGA
1591
    case 0x02:                        // Standard VGA
1592
    case 0x03:                        // Standard VGA
1593
    case 0x04:                        // Standard VGA
1594
    case 0x05:                        // Standard VGA
1595
    case 0x06:                        // Standard VGA
1596
    case 0x07:                        // Standard VGA
1597
    case 0x08:                        // Standard VGA
1598
    case 0x09:                        // Standard VGA
1599
    case 0x0a:                        // Standard VGA
1600
    case 0x0b:                        // Standard VGA
1601
    case 0x0c:                        // Standard VGA
1602
    case 0x0d:                        // Standard VGA
1603
    case 0x0e:                        // Standard VGA
1604
    case 0x0f:                        // Standard VGA
1605
    case 0x10:                        // Standard VGA
1606
    case 0x11:                        // Standard VGA
1607
    case 0x12:                        // Standard VGA
1608
    case 0x13:                        // Standard VGA
1609
    case 0x14:                        // Standard VGA
1610
    case 0x15:                        // Standard VGA
1611
    case 0x16:                        // Standard VGA
1612
    case 0x17:                        // Standard VGA
1613
    case 0x18:                        // Standard VGA
1614
        return s->vga.cr[s->vga.cr_index];
1615
    case 0x24:                        // Attribute Controller Toggle Readback (R)
1616
        return (s->vga.ar_flip_flop << 7);
1617
    case 0x19:                        // Interlace End
1618
    case 0x1a:                        // Miscellaneous Control
1619
    case 0x1b:                        // Extended Display Control
1620
    case 0x1c:                        // Sync Adjust and Genlock
1621
    case 0x1d:                        // Overlay Extended Control
1622
    case 0x22:                        // Graphics Data Latches Readback (R)
1623
    case 0x25:                        // Part Status
1624
    case 0x27:                        // Part ID (R)
1625
        return s->vga.cr[s->vga.cr_index];
1626
    case 0x26:                        // Attribute Controller Index Readback (R)
1627
        return s->vga.ar_index & 0x3f;
1628
        break;
1629
    default:
1630
#ifdef DEBUG_CIRRUS
1631
        printf("cirrus: inport cr_index %02x\n", reg_index);
1632
#endif
1633
        return 0xff;
1634
    }
1635
}
1636

    
1637
static void cirrus_vga_write_cr(CirrusVGAState * s, int reg_value)
1638
{
1639
    switch (s->vga.cr_index) {
1640
    case 0x00:                        // Standard VGA
1641
    case 0x01:                        // Standard VGA
1642
    case 0x02:                        // Standard VGA
1643
    case 0x03:                        // Standard VGA
1644
    case 0x04:                        // Standard VGA
1645
    case 0x05:                        // Standard VGA
1646
    case 0x06:                        // Standard VGA
1647
    case 0x07:                        // Standard VGA
1648
    case 0x08:                        // Standard VGA
1649
    case 0x09:                        // Standard VGA
1650
    case 0x0a:                        // Standard VGA
1651
    case 0x0b:                        // Standard VGA
1652
    case 0x0c:                        // Standard VGA
1653
    case 0x0d:                        // Standard VGA
1654
    case 0x0e:                        // Standard VGA
1655
    case 0x0f:                        // Standard VGA
1656
    case 0x10:                        // Standard VGA
1657
    case 0x11:                        // Standard VGA
1658
    case 0x12:                        // Standard VGA
1659
    case 0x13:                        // Standard VGA
1660
    case 0x14:                        // Standard VGA
1661
    case 0x15:                        // Standard VGA
1662
    case 0x16:                        // Standard VGA
1663
    case 0x17:                        // Standard VGA
1664
    case 0x18:                        // Standard VGA
1665
        /* handle CR0-7 protection */
1666
        if ((s->vga.cr[0x11] & 0x80) && s->vga.cr_index <= 7) {
1667
            /* can always write bit 4 of CR7 */
1668
            if (s->vga.cr_index == 7)
1669
                s->vga.cr[7] = (s->vga.cr[7] & ~0x10) | (reg_value & 0x10);
1670
            return;
1671
        }
1672
        s->vga.cr[s->vga.cr_index] = reg_value;
1673
        switch(s->vga.cr_index) {
1674
        case 0x00:
1675
        case 0x04:
1676
        case 0x05:
1677
        case 0x06:
1678
        case 0x07:
1679
        case 0x11:
1680
        case 0x17:
1681
            s->vga.update_retrace_info(&s->vga);
1682
            break;
1683
        }
1684
        break;
1685
    case 0x19:                        // Interlace End
1686
    case 0x1a:                        // Miscellaneous Control
1687
    case 0x1b:                        // Extended Display Control
1688
    case 0x1c:                        // Sync Adjust and Genlock
1689
    case 0x1d:                        // Overlay Extended Control
1690
        s->vga.cr[s->vga.cr_index] = reg_value;
1691
#ifdef DEBUG_CIRRUS
1692
        printf("cirrus: handled outport cr_index %02x, cr_value %02x\n",
1693
               s->vga.cr_index, reg_value);
1694
#endif
1695
        break;
1696
    case 0x22:                        // Graphics Data Latches Readback (R)
1697
    case 0x24:                        // Attribute Controller Toggle Readback (R)
1698
    case 0x26:                        // Attribute Controller Index Readback (R)
1699
    case 0x27:                        // Part ID (R)
1700
        break;
1701
    case 0x25:                        // Part Status
1702
    default:
1703
#ifdef DEBUG_CIRRUS
1704
        printf("cirrus: outport cr_index %02x, cr_value %02x\n",
1705
               s->vga.cr_index, reg_value);
1706
#endif
1707
        break;
1708
    }
1709
}
1710

    
1711
/***************************************
1712
 *
1713
 *  memory-mapped I/O (bitblt)
1714
 *
1715
 ***************************************/
1716

    
1717
static uint8_t cirrus_mmio_blt_read(CirrusVGAState * s, unsigned address)
1718
{
1719
    int value = 0xff;
1720

    
1721
    switch (address) {
1722
    case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1723
        value = cirrus_vga_read_gr(s, 0x00);
1724
        break;
1725
    case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1726
        value = cirrus_vga_read_gr(s, 0x10);
1727
        break;
1728
    case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1729
        value = cirrus_vga_read_gr(s, 0x12);
1730
        break;
1731
    case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1732
        value = cirrus_vga_read_gr(s, 0x14);
1733
        break;
1734
    case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1735
        value = cirrus_vga_read_gr(s, 0x01);
1736
        break;
1737
    case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1738
        value = cirrus_vga_read_gr(s, 0x11);
1739
        break;
1740
    case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1741
        value = cirrus_vga_read_gr(s, 0x13);
1742
        break;
1743
    case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1744
        value = cirrus_vga_read_gr(s, 0x15);
1745
        break;
1746
    case (CIRRUS_MMIO_BLTWIDTH + 0):
1747
        value = cirrus_vga_read_gr(s, 0x20);
1748
        break;
1749
    case (CIRRUS_MMIO_BLTWIDTH + 1):
1750
        value = cirrus_vga_read_gr(s, 0x21);
1751
        break;
1752
    case (CIRRUS_MMIO_BLTHEIGHT + 0):
1753
        value = cirrus_vga_read_gr(s, 0x22);
1754
        break;
1755
    case (CIRRUS_MMIO_BLTHEIGHT + 1):
1756
        value = cirrus_vga_read_gr(s, 0x23);
1757
        break;
1758
    case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1759
        value = cirrus_vga_read_gr(s, 0x24);
1760
        break;
1761
    case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1762
        value = cirrus_vga_read_gr(s, 0x25);
1763
        break;
1764
    case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1765
        value = cirrus_vga_read_gr(s, 0x26);
1766
        break;
1767
    case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1768
        value = cirrus_vga_read_gr(s, 0x27);
1769
        break;
1770
    case (CIRRUS_MMIO_BLTDESTADDR + 0):
1771
        value = cirrus_vga_read_gr(s, 0x28);
1772
        break;
1773
    case (CIRRUS_MMIO_BLTDESTADDR + 1):
1774
        value = cirrus_vga_read_gr(s, 0x29);
1775
        break;
1776
    case (CIRRUS_MMIO_BLTDESTADDR + 2):
1777
        value = cirrus_vga_read_gr(s, 0x2a);
1778
        break;
1779
    case (CIRRUS_MMIO_BLTSRCADDR + 0):
1780
        value = cirrus_vga_read_gr(s, 0x2c);
1781
        break;
1782
    case (CIRRUS_MMIO_BLTSRCADDR + 1):
1783
        value = cirrus_vga_read_gr(s, 0x2d);
1784
        break;
1785
    case (CIRRUS_MMIO_BLTSRCADDR + 2):
1786
        value = cirrus_vga_read_gr(s, 0x2e);
1787
        break;
1788
    case CIRRUS_MMIO_BLTWRITEMASK:
1789
        value = cirrus_vga_read_gr(s, 0x2f);
1790
        break;
1791
    case CIRRUS_MMIO_BLTMODE:
1792
        value = cirrus_vga_read_gr(s, 0x30);
1793
        break;
1794
    case CIRRUS_MMIO_BLTROP:
1795
        value = cirrus_vga_read_gr(s, 0x32);
1796
        break;
1797
    case CIRRUS_MMIO_BLTMODEEXT:
1798
        value = cirrus_vga_read_gr(s, 0x33);
1799
        break;
1800
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1801
        value = cirrus_vga_read_gr(s, 0x34);
1802
        break;
1803
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1804
        value = cirrus_vga_read_gr(s, 0x35);
1805
        break;
1806
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1807
        value = cirrus_vga_read_gr(s, 0x38);
1808
        break;
1809
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1810
        value = cirrus_vga_read_gr(s, 0x39);
1811
        break;
1812
    case CIRRUS_MMIO_BLTSTATUS:
1813
        value = cirrus_vga_read_gr(s, 0x31);
1814
        break;
1815
    default:
1816
#ifdef DEBUG_CIRRUS
1817
        printf("cirrus: mmio read - address 0x%04x\n", address);
1818
#endif
1819
        break;
1820
    }
1821

    
1822
    return (uint8_t) value;
1823
}
1824

    
1825
static void cirrus_mmio_blt_write(CirrusVGAState * s, unsigned address,
1826
                                  uint8_t value)
1827
{
1828
    switch (address) {
1829
    case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1830
        cirrus_vga_write_gr(s, 0x00, value);
1831
        break;
1832
    case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1833
        cirrus_vga_write_gr(s, 0x10, value);
1834
        break;
1835
    case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1836
        cirrus_vga_write_gr(s, 0x12, value);
1837
        break;
1838
    case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1839
        cirrus_vga_write_gr(s, 0x14, value);
1840
        break;
1841
    case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1842
        cirrus_vga_write_gr(s, 0x01, value);
1843
        break;
1844
    case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1845
        cirrus_vga_write_gr(s, 0x11, value);
1846
        break;
1847
    case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1848
        cirrus_vga_write_gr(s, 0x13, value);
1849
        break;
1850
    case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1851
        cirrus_vga_write_gr(s, 0x15, value);
1852
        break;
1853
    case (CIRRUS_MMIO_BLTWIDTH + 0):
1854
        cirrus_vga_write_gr(s, 0x20, value);
1855
        break;
1856
    case (CIRRUS_MMIO_BLTWIDTH + 1):
1857
        cirrus_vga_write_gr(s, 0x21, value);
1858
        break;
1859
    case (CIRRUS_MMIO_BLTHEIGHT + 0):
1860
        cirrus_vga_write_gr(s, 0x22, value);
1861
        break;
1862
    case (CIRRUS_MMIO_BLTHEIGHT + 1):
1863
        cirrus_vga_write_gr(s, 0x23, value);
1864
        break;
1865
    case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1866
        cirrus_vga_write_gr(s, 0x24, value);
1867
        break;
1868
    case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1869
        cirrus_vga_write_gr(s, 0x25, value);
1870
        break;
1871
    case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1872
        cirrus_vga_write_gr(s, 0x26, value);
1873
        break;
1874
    case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1875
        cirrus_vga_write_gr(s, 0x27, value);
1876
        break;
1877
    case (CIRRUS_MMIO_BLTDESTADDR + 0):
1878
        cirrus_vga_write_gr(s, 0x28, value);
1879
        break;
1880
    case (CIRRUS_MMIO_BLTDESTADDR + 1):
1881
        cirrus_vga_write_gr(s, 0x29, value);
1882
        break;
1883
    case (CIRRUS_MMIO_BLTDESTADDR + 2):
1884
        cirrus_vga_write_gr(s, 0x2a, value);
1885
        break;
1886
    case (CIRRUS_MMIO_BLTDESTADDR + 3):
1887
        /* ignored */
1888
        break;
1889
    case (CIRRUS_MMIO_BLTSRCADDR + 0):
1890
        cirrus_vga_write_gr(s, 0x2c, value);
1891
        break;
1892
    case (CIRRUS_MMIO_BLTSRCADDR + 1):
1893
        cirrus_vga_write_gr(s, 0x2d, value);
1894
        break;
1895
    case (CIRRUS_MMIO_BLTSRCADDR + 2):
1896
        cirrus_vga_write_gr(s, 0x2e, value);
1897
        break;
1898
    case CIRRUS_MMIO_BLTWRITEMASK:
1899
        cirrus_vga_write_gr(s, 0x2f, value);
1900
        break;
1901
    case CIRRUS_MMIO_BLTMODE:
1902
        cirrus_vga_write_gr(s, 0x30, value);
1903
        break;
1904
    case CIRRUS_MMIO_BLTROP:
1905
        cirrus_vga_write_gr(s, 0x32, value);
1906
        break;
1907
    case CIRRUS_MMIO_BLTMODEEXT:
1908
        cirrus_vga_write_gr(s, 0x33, value);
1909
        break;
1910
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1911
        cirrus_vga_write_gr(s, 0x34, value);
1912
        break;
1913
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1914
        cirrus_vga_write_gr(s, 0x35, value);
1915
        break;
1916
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1917
        cirrus_vga_write_gr(s, 0x38, value);
1918
        break;
1919
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1920
        cirrus_vga_write_gr(s, 0x39, value);
1921
        break;
1922
    case CIRRUS_MMIO_BLTSTATUS:
1923
        cirrus_vga_write_gr(s, 0x31, value);
1924
        break;
1925
    default:
1926
#ifdef DEBUG_CIRRUS
1927
        printf("cirrus: mmio write - addr 0x%04x val 0x%02x (ignored)\n",
1928
               address, value);
1929
#endif
1930
        break;
1931
    }
1932
}
1933

    
1934
/***************************************
1935
 *
1936
 *  write mode 4/5
1937
 *
1938
 * assume TARGET_PAGE_SIZE >= 16
1939
 *
1940
 ***************************************/
1941

    
1942
static void cirrus_mem_writeb_mode4and5_8bpp(CirrusVGAState * s,
1943
                                             unsigned mode,
1944
                                             unsigned offset,
1945
                                             uint32_t mem_value)
1946
{
1947
    int x;
1948
    unsigned val = mem_value;
1949
    uint8_t *dst;
1950

    
1951
    dst = s->vga.vram_ptr + (offset &= s->cirrus_addr_mask);
1952
    for (x = 0; x < 8; x++) {
1953
        if (val & 0x80) {
1954
            *dst = s->cirrus_shadow_gr1;
1955
        } else if (mode == 5) {
1956
            *dst = s->cirrus_shadow_gr0;
1957
        }
1958
        val <<= 1;
1959
        dst++;
1960
    }
1961
    cpu_physical_memory_set_dirty(s->vga.vram_offset + offset);
1962
    cpu_physical_memory_set_dirty(s->vga.vram_offset + offset + 7);
1963
}
1964

    
1965
static void cirrus_mem_writeb_mode4and5_16bpp(CirrusVGAState * s,
1966
                                              unsigned mode,
1967
                                              unsigned offset,
1968
                                              uint32_t mem_value)
1969
{
1970
    int x;
1971
    unsigned val = mem_value;
1972
    uint8_t *dst;
1973

    
1974
    dst = s->vga.vram_ptr + (offset &= s->cirrus_addr_mask);
1975
    for (x = 0; x < 8; x++) {
1976
        if (val & 0x80) {
1977
            *dst = s->cirrus_shadow_gr1;
1978
            *(dst + 1) = s->vga.gr[0x11];
1979
        } else if (mode == 5) {
1980
            *dst = s->cirrus_shadow_gr0;
1981
            *(dst + 1) = s->vga.gr[0x10];
1982
        }
1983
        val <<= 1;
1984
        dst += 2;
1985
    }
1986
    cpu_physical_memory_set_dirty(s->vga.vram_offset + offset);
1987
    cpu_physical_memory_set_dirty(s->vga.vram_offset + offset + 15);
1988
}
1989

    
1990
/***************************************
1991
 *
1992
 *  memory access between 0xa0000-0xbffff
1993
 *
1994
 ***************************************/
1995

    
1996
static uint32_t cirrus_vga_mem_readb(void *opaque, target_phys_addr_t addr)
1997
{
1998
    CirrusVGAState *s = opaque;
1999
    unsigned bank_index;
2000
    unsigned bank_offset;
2001
    uint32_t val;
2002

    
2003
    if ((s->vga.sr[0x07] & 0x01) == 0) {
2004
        return vga_mem_readb(s, addr);
2005
    }
2006

    
2007
    addr &= 0x1ffff;
2008

    
2009
    if (addr < 0x10000) {
2010
        /* XXX handle bitblt */
2011
        /* video memory */
2012
        bank_index = addr >> 15;
2013
        bank_offset = addr & 0x7fff;
2014
        if (bank_offset < s->cirrus_bank_limit[bank_index]) {
2015
            bank_offset += s->cirrus_bank_base[bank_index];
2016
            if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2017
                bank_offset <<= 4;
2018
            } else if (s->vga.gr[0x0B] & 0x02) {
2019
                bank_offset <<= 3;
2020
            }
2021
            bank_offset &= s->cirrus_addr_mask;
2022
            val = *(s->vga.vram_ptr + bank_offset);
2023
        } else
2024
            val = 0xff;
2025
    } else if (addr >= 0x18000 && addr < 0x18100) {
2026
        /* memory-mapped I/O */
2027
        val = 0xff;
2028
        if ((s->vga.sr[0x17] & 0x44) == 0x04) {
2029
            val = cirrus_mmio_blt_read(s, addr & 0xff);
2030
        }
2031
    } else {
2032
        val = 0xff;
2033
#ifdef DEBUG_CIRRUS
2034
        printf("cirrus: mem_readb " TARGET_FMT_plx "\n", addr);
2035
#endif
2036
    }
2037
    return val;
2038
}
2039

    
2040
static uint32_t cirrus_vga_mem_readw(void *opaque, target_phys_addr_t addr)
2041
{
2042
    uint32_t v;
2043
#ifdef TARGET_WORDS_BIGENDIAN
2044
    v = cirrus_vga_mem_readb(opaque, addr) << 8;
2045
    v |= cirrus_vga_mem_readb(opaque, addr + 1);
2046
#else
2047
    v = cirrus_vga_mem_readb(opaque, addr);
2048
    v |= cirrus_vga_mem_readb(opaque, addr + 1) << 8;
2049
#endif
2050
    return v;
2051
}
2052

    
2053
static uint32_t cirrus_vga_mem_readl(void *opaque, target_phys_addr_t addr)
2054
{
2055
    uint32_t v;
2056
#ifdef TARGET_WORDS_BIGENDIAN
2057
    v = cirrus_vga_mem_readb(opaque, addr) << 24;
2058
    v |= cirrus_vga_mem_readb(opaque, addr + 1) << 16;
2059
    v |= cirrus_vga_mem_readb(opaque, addr + 2) << 8;
2060
    v |= cirrus_vga_mem_readb(opaque, addr + 3);
2061
#else
2062
    v = cirrus_vga_mem_readb(opaque, addr);
2063
    v |= cirrus_vga_mem_readb(opaque, addr + 1) << 8;
2064
    v |= cirrus_vga_mem_readb(opaque, addr + 2) << 16;
2065
    v |= cirrus_vga_mem_readb(opaque, addr + 3) << 24;
2066
#endif
2067
    return v;
2068
}
2069

    
2070
static void cirrus_vga_mem_writeb(void *opaque, target_phys_addr_t addr,
2071
                                  uint32_t mem_value)
2072
{
2073
    CirrusVGAState *s = opaque;
2074
    unsigned bank_index;
2075
    unsigned bank_offset;
2076
    unsigned mode;
2077

    
2078
    if ((s->vga.sr[0x07] & 0x01) == 0) {
2079
        vga_mem_writeb(s, addr, mem_value);
2080
        return;
2081
    }
2082

    
2083
    addr &= 0x1ffff;
2084

    
2085
    if (addr < 0x10000) {
2086
        if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2087
            /* bitblt */
2088
            *s->cirrus_srcptr++ = (uint8_t) mem_value;
2089
            if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2090
                cirrus_bitblt_cputovideo_next(s);
2091
            }
2092
        } else {
2093
            /* video memory */
2094
            bank_index = addr >> 15;
2095
            bank_offset = addr & 0x7fff;
2096
            if (bank_offset < s->cirrus_bank_limit[bank_index]) {
2097
                bank_offset += s->cirrus_bank_base[bank_index];
2098
                if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2099
                    bank_offset <<= 4;
2100
                } else if (s->vga.gr[0x0B] & 0x02) {
2101
                    bank_offset <<= 3;
2102
                }
2103
                bank_offset &= s->cirrus_addr_mask;
2104
                mode = s->vga.gr[0x05] & 0x7;
2105
                if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) {
2106
                    *(s->vga.vram_ptr + bank_offset) = mem_value;
2107
                    cpu_physical_memory_set_dirty(s->vga.vram_offset +
2108
                                                  bank_offset);
2109
                } else {
2110
                    if ((s->vga.gr[0x0B] & 0x14) != 0x14) {
2111
                        cirrus_mem_writeb_mode4and5_8bpp(s, mode,
2112
                                                         bank_offset,
2113
                                                         mem_value);
2114
                    } else {
2115
                        cirrus_mem_writeb_mode4and5_16bpp(s, mode,
2116
                                                          bank_offset,
2117
                                                          mem_value);
2118
                    }
2119
                }
2120
            }
2121
        }
2122
    } else if (addr >= 0x18000 && addr < 0x18100) {
2123
        /* memory-mapped I/O */
2124
        if ((s->vga.sr[0x17] & 0x44) == 0x04) {
2125
            cirrus_mmio_blt_write(s, addr & 0xff, mem_value);
2126
        }
2127
    } else {
2128
#ifdef DEBUG_CIRRUS
2129
        printf("cirrus: mem_writeb " TARGET_FMT_plx " value %02x\n", addr,
2130
               mem_value);
2131
#endif
2132
    }
2133
}
2134

    
2135
static void cirrus_vga_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
2136
{
2137
#ifdef TARGET_WORDS_BIGENDIAN
2138
    cirrus_vga_mem_writeb(opaque, addr, (val >> 8) & 0xff);
2139
    cirrus_vga_mem_writeb(opaque, addr + 1, val & 0xff);
2140
#else
2141
    cirrus_vga_mem_writeb(opaque, addr, val & 0xff);
2142
    cirrus_vga_mem_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2143
#endif
2144
}
2145

    
2146
static void cirrus_vga_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
2147
{
2148
#ifdef TARGET_WORDS_BIGENDIAN
2149
    cirrus_vga_mem_writeb(opaque, addr, (val >> 24) & 0xff);
2150
    cirrus_vga_mem_writeb(opaque, addr + 1, (val >> 16) & 0xff);
2151
    cirrus_vga_mem_writeb(opaque, addr + 2, (val >> 8) & 0xff);
2152
    cirrus_vga_mem_writeb(opaque, addr + 3, val & 0xff);
2153
#else
2154
    cirrus_vga_mem_writeb(opaque, addr, val & 0xff);
2155
    cirrus_vga_mem_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2156
    cirrus_vga_mem_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2157
    cirrus_vga_mem_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2158
#endif
2159
}
2160

    
2161
static CPUReadMemoryFunc * const cirrus_vga_mem_read[3] = {
2162
    cirrus_vga_mem_readb,
2163
    cirrus_vga_mem_readw,
2164
    cirrus_vga_mem_readl,
2165
};
2166

    
2167
static CPUWriteMemoryFunc * const cirrus_vga_mem_write[3] = {
2168
    cirrus_vga_mem_writeb,
2169
    cirrus_vga_mem_writew,
2170
    cirrus_vga_mem_writel,
2171
};
2172

    
2173
/***************************************
2174
 *
2175
 *  hardware cursor
2176
 *
2177
 ***************************************/
2178

    
2179
static inline void invalidate_cursor1(CirrusVGAState *s)
2180
{
2181
    if (s->last_hw_cursor_size) {
2182
        vga_invalidate_scanlines(&s->vga,
2183
                                 s->last_hw_cursor_y + s->last_hw_cursor_y_start,
2184
                                 s->last_hw_cursor_y + s->last_hw_cursor_y_end);
2185
    }
2186
}
2187

    
2188
static inline void cirrus_cursor_compute_yrange(CirrusVGAState *s)
2189
{
2190
    const uint8_t *src;
2191
    uint32_t content;
2192
    int y, y_min, y_max;
2193

    
2194
    src = s->vga.vram_ptr + s->real_vram_size - 16 * 1024;
2195
    if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) {
2196
        src += (s->vga.sr[0x13] & 0x3c) * 256;
2197
        y_min = 64;
2198
        y_max = -1;
2199
        for(y = 0; y < 64; y++) {
2200
            content = ((uint32_t *)src)[0] |
2201
                ((uint32_t *)src)[1] |
2202
                ((uint32_t *)src)[2] |
2203
                ((uint32_t *)src)[3];
2204
            if (content) {
2205
                if (y < y_min)
2206
                    y_min = y;
2207
                if (y > y_max)
2208
                    y_max = y;
2209
            }
2210
            src += 16;
2211
        }
2212
    } else {
2213
        src += (s->vga.sr[0x13] & 0x3f) * 256;
2214
        y_min = 32;
2215
        y_max = -1;
2216
        for(y = 0; y < 32; y++) {
2217
            content = ((uint32_t *)src)[0] |
2218
                ((uint32_t *)(src + 128))[0];
2219
            if (content) {
2220
                if (y < y_min)
2221
                    y_min = y;
2222
                if (y > y_max)
2223
                    y_max = y;
2224
            }
2225
            src += 4;
2226
        }
2227
    }
2228
    if (y_min > y_max) {
2229
        s->last_hw_cursor_y_start = 0;
2230
        s->last_hw_cursor_y_end = 0;
2231
    } else {
2232
        s->last_hw_cursor_y_start = y_min;
2233
        s->last_hw_cursor_y_end = y_max + 1;
2234
    }
2235
}
2236

    
2237
/* NOTE: we do not currently handle the cursor bitmap change, so we
2238
   update the cursor only if it moves. */
2239
static void cirrus_cursor_invalidate(VGACommonState *s1)
2240
{
2241
    CirrusVGAState *s = container_of(s1, CirrusVGAState, vga);
2242
    int size;
2243

    
2244
    if (!(s->vga.sr[0x12] & CIRRUS_CURSOR_SHOW)) {
2245
        size = 0;
2246
    } else {
2247
        if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE)
2248
            size = 64;
2249
        else
2250
            size = 32;
2251
    }
2252
    /* invalidate last cursor and new cursor if any change */
2253
    if (s->last_hw_cursor_size != size ||
2254
        s->last_hw_cursor_x != s->hw_cursor_x ||
2255
        s->last_hw_cursor_y != s->hw_cursor_y) {
2256

    
2257
        invalidate_cursor1(s);
2258

    
2259
        s->last_hw_cursor_size = size;
2260
        s->last_hw_cursor_x = s->hw_cursor_x;
2261
        s->last_hw_cursor_y = s->hw_cursor_y;
2262
        /* compute the real cursor min and max y */
2263
        cirrus_cursor_compute_yrange(s);
2264
        invalidate_cursor1(s);
2265
    }
2266
}
2267

    
2268
static void cirrus_cursor_draw_line(VGACommonState *s1, uint8_t *d1, int scr_y)
2269
{
2270
    CirrusVGAState *s = container_of(s1, CirrusVGAState, vga);
2271
    int w, h, bpp, x1, x2, poffset;
2272
    unsigned int color0, color1;
2273
    const uint8_t *palette, *src;
2274
    uint32_t content;
2275

    
2276
    if (!(s->vga.sr[0x12] & CIRRUS_CURSOR_SHOW))
2277
        return;
2278
    /* fast test to see if the cursor intersects with the scan line */
2279
    if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) {
2280
        h = 64;
2281
    } else {
2282
        h = 32;
2283
    }
2284
    if (scr_y < s->hw_cursor_y ||
2285
        scr_y >= (s->hw_cursor_y + h))
2286
        return;
2287

    
2288
    src = s->vga.vram_ptr + s->real_vram_size - 16 * 1024;
2289
    if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) {
2290
        src += (s->vga.sr[0x13] & 0x3c) * 256;
2291
        src += (scr_y - s->hw_cursor_y) * 16;
2292
        poffset = 8;
2293
        content = ((uint32_t *)src)[0] |
2294
            ((uint32_t *)src)[1] |
2295
            ((uint32_t *)src)[2] |
2296
            ((uint32_t *)src)[3];
2297
    } else {
2298
        src += (s->vga.sr[0x13] & 0x3f) * 256;
2299
        src += (scr_y - s->hw_cursor_y) * 4;
2300
        poffset = 128;
2301
        content = ((uint32_t *)src)[0] |
2302
            ((uint32_t *)(src + 128))[0];
2303
    }
2304
    /* if nothing to draw, no need to continue */
2305
    if (!content)
2306
        return;
2307
    w = h;
2308

    
2309
    x1 = s->hw_cursor_x;
2310
    if (x1 >= s->vga.last_scr_width)
2311
        return;
2312
    x2 = s->hw_cursor_x + w;
2313
    if (x2 > s->vga.last_scr_width)
2314
        x2 = s->vga.last_scr_width;
2315
    w = x2 - x1;
2316
    palette = s->cirrus_hidden_palette;
2317
    color0 = s->vga.rgb_to_pixel(c6_to_8(palette[0x0 * 3]),
2318
                                 c6_to_8(palette[0x0 * 3 + 1]),
2319
                                 c6_to_8(palette[0x0 * 3 + 2]));
2320
    color1 = s->vga.rgb_to_pixel(c6_to_8(palette[0xf * 3]),
2321
                                 c6_to_8(palette[0xf * 3 + 1]),
2322
                                 c6_to_8(palette[0xf * 3 + 2]));
2323
    bpp = ((ds_get_bits_per_pixel(s->vga.ds) + 7) >> 3);
2324
    d1 += x1 * bpp;
2325
    switch(ds_get_bits_per_pixel(s->vga.ds)) {
2326
    default:
2327
        break;
2328
    case 8:
2329
        vga_draw_cursor_line_8(d1, src, poffset, w, color0, color1, 0xff);
2330
        break;
2331
    case 15:
2332
        vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0x7fff);
2333
        break;
2334
    case 16:
2335
        vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0xffff);
2336
        break;
2337
    case 32:
2338
        vga_draw_cursor_line_32(d1, src, poffset, w, color0, color1, 0xffffff);
2339
        break;
2340
    }
2341
}
2342

    
2343
/***************************************
2344
 *
2345
 *  LFB memory access
2346
 *
2347
 ***************************************/
2348

    
2349
static uint32_t cirrus_linear_readb(void *opaque, target_phys_addr_t addr)
2350
{
2351
    CirrusVGAState *s = opaque;
2352
    uint32_t ret;
2353

    
2354
    addr &= s->cirrus_addr_mask;
2355

    
2356
    if (((s->vga.sr[0x17] & 0x44) == 0x44) &&
2357
        ((addr & s->linear_mmio_mask) == s->linear_mmio_mask)) {
2358
        /* memory-mapped I/O */
2359
        ret = cirrus_mmio_blt_read(s, addr & 0xff);
2360
    } else if (0) {
2361
        /* XXX handle bitblt */
2362
        ret = 0xff;
2363
    } else {
2364
        /* video memory */
2365
        if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2366
            addr <<= 4;
2367
        } else if (s->vga.gr[0x0B] & 0x02) {
2368
            addr <<= 3;
2369
        }
2370
        addr &= s->cirrus_addr_mask;
2371
        ret = *(s->vga.vram_ptr + addr);
2372
    }
2373

    
2374
    return ret;
2375
}
2376

    
2377
static uint32_t cirrus_linear_readw(void *opaque, target_phys_addr_t addr)
2378
{
2379
    uint32_t v;
2380
#ifdef TARGET_WORDS_BIGENDIAN
2381
    v = cirrus_linear_readb(opaque, addr) << 8;
2382
    v |= cirrus_linear_readb(opaque, addr + 1);
2383
#else
2384
    v = cirrus_linear_readb(opaque, addr);
2385
    v |= cirrus_linear_readb(opaque, addr + 1) << 8;
2386
#endif
2387
    return v;
2388
}
2389

    
2390
static uint32_t cirrus_linear_readl(void *opaque, target_phys_addr_t addr)
2391
{
2392
    uint32_t v;
2393
#ifdef TARGET_WORDS_BIGENDIAN
2394
    v = cirrus_linear_readb(opaque, addr) << 24;
2395
    v |= cirrus_linear_readb(opaque, addr + 1) << 16;
2396
    v |= cirrus_linear_readb(opaque, addr + 2) << 8;
2397
    v |= cirrus_linear_readb(opaque, addr + 3);
2398
#else
2399
    v = cirrus_linear_readb(opaque, addr);
2400
    v |= cirrus_linear_readb(opaque, addr + 1) << 8;
2401
    v |= cirrus_linear_readb(opaque, addr + 2) << 16;
2402
    v |= cirrus_linear_readb(opaque, addr + 3) << 24;
2403
#endif
2404
    return v;
2405
}
2406

    
2407
static void cirrus_linear_writeb(void *opaque, target_phys_addr_t addr,
2408
                                 uint32_t val)
2409
{
2410
    CirrusVGAState *s = opaque;
2411
    unsigned mode;
2412

    
2413
    addr &= s->cirrus_addr_mask;
2414

    
2415
    if (((s->vga.sr[0x17] & 0x44) == 0x44) &&
2416
        ((addr & s->linear_mmio_mask) ==  s->linear_mmio_mask)) {
2417
        /* memory-mapped I/O */
2418
        cirrus_mmio_blt_write(s, addr & 0xff, val);
2419
    } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2420
        /* bitblt */
2421
        *s->cirrus_srcptr++ = (uint8_t) val;
2422
        if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2423
            cirrus_bitblt_cputovideo_next(s);
2424
        }
2425
    } else {
2426
        /* video memory */
2427
        if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2428
            addr <<= 4;
2429
        } else if (s->vga.gr[0x0B] & 0x02) {
2430
            addr <<= 3;
2431
        }
2432
        addr &= s->cirrus_addr_mask;
2433

    
2434
        mode = s->vga.gr[0x05] & 0x7;
2435
        if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) {
2436
            *(s->vga.vram_ptr + addr) = (uint8_t) val;
2437
            cpu_physical_memory_set_dirty(s->vga.vram_offset + addr);
2438
        } else {
2439
            if ((s->vga.gr[0x0B] & 0x14) != 0x14) {
2440
                cirrus_mem_writeb_mode4and5_8bpp(s, mode, addr, val);
2441
            } else {
2442
                cirrus_mem_writeb_mode4and5_16bpp(s, mode, addr, val);
2443
            }
2444
        }
2445
    }
2446
}
2447

    
2448
static void cirrus_linear_writew(void *opaque, target_phys_addr_t addr,
2449
                                 uint32_t val)
2450
{
2451
#ifdef TARGET_WORDS_BIGENDIAN
2452
    cirrus_linear_writeb(opaque, addr, (val >> 8) & 0xff);
2453
    cirrus_linear_writeb(opaque, addr + 1, val & 0xff);
2454
#else
2455
    cirrus_linear_writeb(opaque, addr, val & 0xff);
2456
    cirrus_linear_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2457
#endif
2458
}
2459

    
2460
static void cirrus_linear_writel(void *opaque, target_phys_addr_t addr,
2461
                                 uint32_t val)
2462
{
2463
#ifdef TARGET_WORDS_BIGENDIAN
2464
    cirrus_linear_writeb(opaque, addr, (val >> 24) & 0xff);
2465
    cirrus_linear_writeb(opaque, addr + 1, (val >> 16) & 0xff);
2466
    cirrus_linear_writeb(opaque, addr + 2, (val >> 8) & 0xff);
2467
    cirrus_linear_writeb(opaque, addr + 3, val & 0xff);
2468
#else
2469
    cirrus_linear_writeb(opaque, addr, val & 0xff);
2470
    cirrus_linear_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2471
    cirrus_linear_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2472
    cirrus_linear_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2473
#endif
2474
}
2475

    
2476

    
2477
static CPUReadMemoryFunc * const cirrus_linear_read[3] = {
2478
    cirrus_linear_readb,
2479
    cirrus_linear_readw,
2480
    cirrus_linear_readl,
2481
};
2482

    
2483
static CPUWriteMemoryFunc * const cirrus_linear_write[3] = {
2484
    cirrus_linear_writeb,
2485
    cirrus_linear_writew,
2486
    cirrus_linear_writel,
2487
};
2488

    
2489
/***************************************
2490
 *
2491
 *  system to screen memory access
2492
 *
2493
 ***************************************/
2494

    
2495

    
2496
static uint32_t cirrus_linear_bitblt_readb(void *opaque, target_phys_addr_t addr)
2497
{
2498
    uint32_t ret;
2499

    
2500
    /* XXX handle bitblt */
2501
    ret = 0xff;
2502
    return ret;
2503
}
2504

    
2505
static uint32_t cirrus_linear_bitblt_readw(void *opaque, target_phys_addr_t addr)
2506
{
2507
    uint32_t v;
2508
#ifdef TARGET_WORDS_BIGENDIAN
2509
    v = cirrus_linear_bitblt_readb(opaque, addr) << 8;
2510
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1);
2511
#else
2512
    v = cirrus_linear_bitblt_readb(opaque, addr);
2513
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1) << 8;
2514
#endif
2515
    return v;
2516
}
2517

    
2518
static uint32_t cirrus_linear_bitblt_readl(void *opaque, target_phys_addr_t addr)
2519
{
2520
    uint32_t v;
2521
#ifdef TARGET_WORDS_BIGENDIAN
2522
    v = cirrus_linear_bitblt_readb(opaque, addr) << 24;
2523
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1) << 16;
2524
    v |= cirrus_linear_bitblt_readb(opaque, addr + 2) << 8;
2525
    v |= cirrus_linear_bitblt_readb(opaque, addr + 3);
2526
#else
2527
    v = cirrus_linear_bitblt_readb(opaque, addr);
2528
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1) << 8;
2529
    v |= cirrus_linear_bitblt_readb(opaque, addr + 2) << 16;
2530
    v |= cirrus_linear_bitblt_readb(opaque, addr + 3) << 24;
2531
#endif
2532
    return v;
2533
}
2534

    
2535
static void cirrus_linear_bitblt_writeb(void *opaque, target_phys_addr_t addr,
2536
                                 uint32_t val)
2537
{
2538
    CirrusVGAState *s = opaque;
2539

    
2540
    if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2541
        /* bitblt */
2542
        *s->cirrus_srcptr++ = (uint8_t) val;
2543
        if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2544
            cirrus_bitblt_cputovideo_next(s);
2545
        }
2546
    }
2547
}
2548

    
2549
static void cirrus_linear_bitblt_writew(void *opaque, target_phys_addr_t addr,
2550
                                 uint32_t val)
2551
{
2552
#ifdef TARGET_WORDS_BIGENDIAN
2553
    cirrus_linear_bitblt_writeb(opaque, addr, (val >> 8) & 0xff);
2554
    cirrus_linear_bitblt_writeb(opaque, addr + 1, val & 0xff);
2555
#else
2556
    cirrus_linear_bitblt_writeb(opaque, addr, val & 0xff);
2557
    cirrus_linear_bitblt_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2558
#endif
2559
}
2560

    
2561
static void cirrus_linear_bitblt_writel(void *opaque, target_phys_addr_t addr,
2562
                                 uint32_t val)
2563
{
2564
#ifdef TARGET_WORDS_BIGENDIAN
2565
    cirrus_linear_bitblt_writeb(opaque, addr, (val >> 24) & 0xff);
2566
    cirrus_linear_bitblt_writeb(opaque, addr + 1, (val >> 16) & 0xff);
2567
    cirrus_linear_bitblt_writeb(opaque, addr + 2, (val >> 8) & 0xff);
2568
    cirrus_linear_bitblt_writeb(opaque, addr + 3, val & 0xff);
2569
#else
2570
    cirrus_linear_bitblt_writeb(opaque, addr, val & 0xff);
2571
    cirrus_linear_bitblt_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2572
    cirrus_linear_bitblt_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2573
    cirrus_linear_bitblt_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2574
#endif
2575
}
2576

    
2577

    
2578
static CPUReadMemoryFunc * const cirrus_linear_bitblt_read[3] = {
2579
    cirrus_linear_bitblt_readb,
2580
    cirrus_linear_bitblt_readw,
2581
    cirrus_linear_bitblt_readl,
2582
};
2583

    
2584
static CPUWriteMemoryFunc * const cirrus_linear_bitblt_write[3] = {
2585
    cirrus_linear_bitblt_writeb,
2586
    cirrus_linear_bitblt_writew,
2587
    cirrus_linear_bitblt_writel,
2588
};
2589

    
2590
static void map_linear_vram(CirrusVGAState *s)
2591
{
2592
    if (!s->vga.map_addr && s->vga.lfb_addr && s->vga.lfb_end) {
2593
        s->vga.map_addr = s->vga.lfb_addr;
2594
        s->vga.map_end = s->vga.lfb_end;
2595
        cpu_register_physical_memory(s->vga.map_addr, s->vga.map_end - s->vga.map_addr, s->vga.vram_offset);
2596
    }
2597

    
2598
    if (!s->vga.map_addr)
2599
        return;
2600

    
2601
    s->vga.lfb_vram_mapped = 0;
2602

    
2603
    if (!(s->cirrus_srcptr != s->cirrus_srcptr_end)
2604
        && !((s->vga.sr[0x07] & 0x01) == 0)
2605
        && !((s->vga.gr[0x0B] & 0x14) == 0x14)
2606
        && !(s->vga.gr[0x0B] & 0x02)) {
2607

    
2608
        cpu_register_physical_memory(isa_mem_base + 0xa0000, 0x8000,
2609
                                    (s->vga.vram_offset + s->cirrus_bank_base[0]) | IO_MEM_RAM);
2610
        cpu_register_physical_memory(isa_mem_base + 0xa8000, 0x8000,
2611
                                    (s->vga.vram_offset + s->cirrus_bank_base[1]) | IO_MEM_RAM);
2612

    
2613
        s->vga.lfb_vram_mapped = 1;
2614
    }
2615
    else {
2616
        cpu_register_physical_memory(isa_mem_base + 0xa0000, 0x20000,
2617
                                     s->vga.vga_io_memory);
2618
    }
2619

    
2620
    vga_dirty_log_start(&s->vga);
2621
}
2622

    
2623
static void unmap_linear_vram(CirrusVGAState *s)
2624
{
2625
    if (s->vga.map_addr && s->vga.lfb_addr && s->vga.lfb_end)
2626
        s->vga.map_addr = s->vga.map_end = 0;
2627

    
2628
    cpu_register_physical_memory(isa_mem_base + 0xa0000, 0x20000,
2629
                                 s->vga.vga_io_memory);
2630
}
2631

    
2632
/* Compute the memory access functions */
2633
static void cirrus_update_memory_access(CirrusVGAState *s)
2634
{
2635
    unsigned mode;
2636

    
2637
    if ((s->vga.sr[0x17] & 0x44) == 0x44) {
2638
        goto generic_io;
2639
    } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2640
        goto generic_io;
2641
    } else {
2642
        if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2643
            goto generic_io;
2644
        } else if (s->vga.gr[0x0B] & 0x02) {
2645
            goto generic_io;
2646
        }
2647

    
2648
        mode = s->vga.gr[0x05] & 0x7;
2649
        if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) {
2650
            map_linear_vram(s);
2651
        } else {
2652
        generic_io:
2653
            unmap_linear_vram(s);
2654
        }
2655
    }
2656
}
2657

    
2658

    
2659
/* I/O ports */
2660

    
2661
static uint32_t cirrus_vga_ioport_read(void *opaque, uint32_t addr)
2662
{
2663
    CirrusVGAState *c = opaque;
2664
    VGACommonState *s = &c->vga;
2665
    int val, index;
2666

    
2667
    if (vga_ioport_invalid(s, addr)) {
2668
        val = 0xff;
2669
    } else {
2670
        switch (addr) {
2671
        case 0x3c0:
2672
            if (s->ar_flip_flop == 0) {
2673
                val = s->ar_index;
2674
            } else {
2675
                val = 0;
2676
            }
2677
            break;
2678
        case 0x3c1:
2679
            index = s->ar_index & 0x1f;
2680
            if (index < 21)
2681
                val = s->ar[index];
2682
            else
2683
                val = 0;
2684
            break;
2685
        case 0x3c2:
2686
            val = s->st00;
2687
            break;
2688
        case 0x3c4:
2689
            val = s->sr_index;
2690
            break;
2691
        case 0x3c5:
2692
            val = cirrus_vga_read_sr(c);
2693
            break;
2694
#ifdef DEBUG_VGA_REG
2695
            printf("vga: read SR%x = 0x%02x\n", s->sr_index, val);
2696
#endif
2697
            break;
2698
        case 0x3c6:
2699
            val = cirrus_read_hidden_dac(c);
2700
            break;
2701
        case 0x3c7:
2702
            val = s->dac_state;
2703
            break;
2704
        case 0x3c8:
2705
            val = s->dac_write_index;
2706
            c->cirrus_hidden_dac_lockindex = 0;
2707
            break;
2708
        case 0x3c9:
2709
            val = cirrus_vga_read_palette(c);
2710
            break;
2711
        case 0x3ca:
2712
            val = s->fcr;
2713
            break;
2714
        case 0x3cc:
2715
            val = s->msr;
2716
            break;
2717
        case 0x3ce:
2718
            val = s->gr_index;
2719
            break;
2720
        case 0x3cf:
2721
            val = cirrus_vga_read_gr(c, s->gr_index);
2722
#ifdef DEBUG_VGA_REG
2723
            printf("vga: read GR%x = 0x%02x\n", s->gr_index, val);
2724
#endif
2725
            break;
2726
        case 0x3b4:
2727
        case 0x3d4:
2728
            val = s->cr_index;
2729
            break;
2730
        case 0x3b5:
2731
        case 0x3d5:
2732
            val = cirrus_vga_read_cr(c, s->cr_index);
2733
#ifdef DEBUG_VGA_REG
2734
            printf("vga: read CR%x = 0x%02x\n", s->cr_index, val);
2735
#endif
2736
            break;
2737
        case 0x3ba:
2738
        case 0x3da:
2739
            /* just toggle to fool polling */
2740
            val = s->st01 = s->retrace(s);
2741
            s->ar_flip_flop = 0;
2742
            break;
2743
        default:
2744
            val = 0x00;
2745
            break;
2746
        }
2747
    }
2748
#if defined(DEBUG_VGA)
2749
    printf("VGA: read addr=0x%04x data=0x%02x\n", addr, val);
2750
#endif
2751
    return val;
2752
}
2753

    
2754
static void cirrus_vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
2755
{
2756
    CirrusVGAState *c = opaque;
2757
    VGACommonState *s = &c->vga;
2758
    int index;
2759

    
2760
    /* check port range access depending on color/monochrome mode */
2761
    if (vga_ioport_invalid(s, addr)) {
2762
        return;
2763
    }
2764
#ifdef DEBUG_VGA
2765
    printf("VGA: write addr=0x%04x data=0x%02x\n", addr, val);
2766
#endif
2767

    
2768
    switch (addr) {
2769
    case 0x3c0:
2770
        if (s->ar_flip_flop == 0) {
2771
            val &= 0x3f;
2772
            s->ar_index = val;
2773
        } else {
2774
            index = s->ar_index & 0x1f;
2775
            switch (index) {
2776
            case 0x00 ... 0x0f:
2777
                s->ar[index] = val & 0x3f;
2778
                break;
2779
            case 0x10:
2780
                s->ar[index] = val & ~0x10;
2781
                break;
2782
            case 0x11:
2783
                s->ar[index] = val;
2784
                break;
2785
            case 0x12:
2786
                s->ar[index] = val & ~0xc0;
2787
                break;
2788
            case 0x13:
2789
                s->ar[index] = val & ~0xf0;
2790
                break;
2791
            case 0x14:
2792
                s->ar[index] = val & ~0xf0;
2793
                break;
2794
            default:
2795
                break;
2796
            }
2797
        }
2798
        s->ar_flip_flop ^= 1;
2799
        break;
2800
    case 0x3c2:
2801
        s->msr = val & ~0x10;
2802
        s->update_retrace_info(s);
2803
        break;
2804
    case 0x3c4:
2805
        s->sr_index = val;
2806
        break;
2807
    case 0x3c5:
2808
#ifdef DEBUG_VGA_REG
2809
        printf("vga: write SR%x = 0x%02x\n", s->sr_index, val);
2810
#endif
2811
        cirrus_vga_write_sr(c, val);
2812
        break;
2813
        break;
2814
    case 0x3c6:
2815
        cirrus_write_hidden_dac(c, val);
2816
        break;
2817
    case 0x3c7:
2818
        s->dac_read_index = val;
2819
        s->dac_sub_index = 0;
2820
        s->dac_state = 3;
2821
        break;
2822
    case 0x3c8:
2823
        s->dac_write_index = val;
2824
        s->dac_sub_index = 0;
2825
        s->dac_state = 0;
2826
        break;
2827
    case 0x3c9:
2828
        cirrus_vga_write_palette(c, val);
2829
        break;
2830
    case 0x3ce:
2831
        s->gr_index = val;
2832
        break;
2833
    case 0x3cf:
2834
#ifdef DEBUG_VGA_REG
2835
        printf("vga: write GR%x = 0x%02x\n", s->gr_index, val);
2836
#endif
2837
        cirrus_vga_write_gr(c, s->gr_index, val);
2838
        break;
2839
    case 0x3b4:
2840
    case 0x3d4:
2841
        s->cr_index = val;
2842
        break;
2843
    case 0x3b5:
2844
    case 0x3d5:
2845
#ifdef DEBUG_VGA_REG
2846
        printf("vga: write CR%x = 0x%02x\n", s->cr_index, val);
2847
#endif
2848
        cirrus_vga_write_cr(c, val);
2849
        break;
2850
    case 0x3ba:
2851
    case 0x3da:
2852
        s->fcr = val & 0x10;
2853
        break;
2854
    }
2855
}
2856

    
2857
/***************************************
2858
 *
2859
 *  memory-mapped I/O access
2860
 *
2861
 ***************************************/
2862

    
2863
static uint32_t cirrus_mmio_readb(void *opaque, target_phys_addr_t addr)
2864
{
2865
    CirrusVGAState *s = opaque;
2866

    
2867
    addr &= CIRRUS_PNPMMIO_SIZE - 1;
2868

    
2869
    if (addr >= 0x100) {
2870
        return cirrus_mmio_blt_read(s, addr - 0x100);
2871
    } else {
2872
        return cirrus_vga_ioport_read(s, addr + 0x3c0);
2873
    }
2874
}
2875

    
2876
static uint32_t cirrus_mmio_readw(void *opaque, target_phys_addr_t addr)
2877
{
2878
    uint32_t v;
2879
#ifdef TARGET_WORDS_BIGENDIAN
2880
    v = cirrus_mmio_readb(opaque, addr) << 8;
2881
    v |= cirrus_mmio_readb(opaque, addr + 1);
2882
#else
2883
    v = cirrus_mmio_readb(opaque, addr);
2884
    v |= cirrus_mmio_readb(opaque, addr + 1) << 8;
2885
#endif
2886
    return v;
2887
}
2888

    
2889
static uint32_t cirrus_mmio_readl(void *opaque, target_phys_addr_t addr)
2890
{
2891
    uint32_t v;
2892
#ifdef TARGET_WORDS_BIGENDIAN
2893
    v = cirrus_mmio_readb(opaque, addr) << 24;
2894
    v |= cirrus_mmio_readb(opaque, addr + 1) << 16;
2895
    v |= cirrus_mmio_readb(opaque, addr + 2) << 8;
2896
    v |= cirrus_mmio_readb(opaque, addr + 3);
2897
#else
2898
    v = cirrus_mmio_readb(opaque, addr);
2899
    v |= cirrus_mmio_readb(opaque, addr + 1) << 8;
2900
    v |= cirrus_mmio_readb(opaque, addr + 2) << 16;
2901
    v |= cirrus_mmio_readb(opaque, addr + 3) << 24;
2902
#endif
2903
    return v;
2904
}
2905

    
2906
static void cirrus_mmio_writeb(void *opaque, target_phys_addr_t addr,
2907
                               uint32_t val)
2908
{
2909
    CirrusVGAState *s = opaque;
2910

    
2911
    addr &= CIRRUS_PNPMMIO_SIZE - 1;
2912

    
2913
    if (addr >= 0x100) {
2914
        cirrus_mmio_blt_write(s, addr - 0x100, val);
2915
    } else {
2916
        cirrus_vga_ioport_write(s, addr + 0x3c0, val);
2917
    }
2918
}
2919

    
2920
static void cirrus_mmio_writew(void *opaque, target_phys_addr_t addr,
2921
                               uint32_t val)
2922
{
2923
#ifdef TARGET_WORDS_BIGENDIAN
2924
    cirrus_mmio_writeb(opaque, addr, (val >> 8) & 0xff);
2925
    cirrus_mmio_writeb(opaque, addr + 1, val & 0xff);
2926
#else
2927
    cirrus_mmio_writeb(opaque, addr, val & 0xff);
2928
    cirrus_mmio_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2929
#endif
2930
}
2931

    
2932
static void cirrus_mmio_writel(void *opaque, target_phys_addr_t addr,
2933
                               uint32_t val)
2934
{
2935
#ifdef TARGET_WORDS_BIGENDIAN
2936
    cirrus_mmio_writeb(opaque, addr, (val >> 24) & 0xff);
2937
    cirrus_mmio_writeb(opaque, addr + 1, (val >> 16) & 0xff);
2938
    cirrus_mmio_writeb(opaque, addr + 2, (val >> 8) & 0xff);
2939
    cirrus_mmio_writeb(opaque, addr + 3, val & 0xff);
2940
#else
2941
    cirrus_mmio_writeb(opaque, addr, val & 0xff);
2942
    cirrus_mmio_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2943
    cirrus_mmio_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2944
    cirrus_mmio_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2945
#endif
2946
}
2947

    
2948

    
2949
static CPUReadMemoryFunc * const cirrus_mmio_read[3] = {
2950
    cirrus_mmio_readb,
2951
    cirrus_mmio_readw,
2952
    cirrus_mmio_readl,
2953
};
2954

    
2955
static CPUWriteMemoryFunc * const cirrus_mmio_write[3] = {
2956
    cirrus_mmio_writeb,
2957
    cirrus_mmio_writew,
2958
    cirrus_mmio_writel,
2959
};
2960

    
2961
/* load/save state */
2962

    
2963
static void cirrus_vga_save(QEMUFile *f, void *opaque)
2964
{
2965
    CirrusVGAState *s = opaque;
2966

    
2967
    qemu_put_be32s(f, &s->vga.latch);
2968
    qemu_put_8s(f, &s->vga.sr_index);
2969
    qemu_put_buffer(f, s->vga.sr, 256);
2970
    qemu_put_8s(f, &s->vga.gr_index);
2971
    qemu_put_8s(f, &s->cirrus_shadow_gr0);
2972
    qemu_put_8s(f, &s->cirrus_shadow_gr1);
2973
    qemu_put_buffer(f, s->vga.gr + 2, 254);
2974
    qemu_put_8s(f, &s->vga.ar_index);
2975
    qemu_put_buffer(f, s->vga.ar, 21);
2976
    qemu_put_be32(f, s->vga.ar_flip_flop);
2977
    qemu_put_8s(f, &s->vga.cr_index);
2978
    qemu_put_buffer(f, s->vga.cr, 256);
2979
    qemu_put_8s(f, &s->vga.msr);
2980
    qemu_put_8s(f, &s->vga.fcr);
2981
    qemu_put_8s(f, &s->vga.st00);
2982
    qemu_put_8s(f, &s->vga.st01);
2983

    
2984
    qemu_put_8s(f, &s->vga.dac_state);
2985
    qemu_put_8s(f, &s->vga.dac_sub_index);
2986
    qemu_put_8s(f, &s->vga.dac_read_index);
2987
    qemu_put_8s(f, &s->vga.dac_write_index);
2988
    qemu_put_buffer(f, s->vga.dac_cache, 3);
2989
    qemu_put_buffer(f, s->vga.palette, 768);
2990

    
2991
    qemu_put_be32(f, s->vga.bank_offset);
2992

    
2993
    qemu_put_8s(f, &s->cirrus_hidden_dac_lockindex);
2994
    qemu_put_8s(f, &s->cirrus_hidden_dac_data);
2995

    
2996
    qemu_put_be32s(f, &s->hw_cursor_x);
2997
    qemu_put_be32s(f, &s->hw_cursor_y);
2998
    /* XXX: we do not save the bitblt state - we assume we do not save
2999
       the state when the blitter is active */
3000
}
3001

    
3002
static int cirrus_vga_load(QEMUFile *f, void *opaque, int version_id)
3003
{
3004
    CirrusVGAState *s = opaque;
3005

    
3006
    if (version_id > 2)
3007
        return -EINVAL;
3008

    
3009
    qemu_get_be32s(f, &s->vga.latch);
3010
    qemu_get_8s(f, &s->vga.sr_index);
3011
    qemu_get_buffer(f, s->vga.sr, 256);
3012
    qemu_get_8s(f, &s->vga.gr_index);
3013
    qemu_get_8s(f, &s->cirrus_shadow_gr0);
3014
    qemu_get_8s(f, &s->cirrus_shadow_gr1);
3015
    s->vga.gr[0x00] = s->cirrus_shadow_gr0 & 0x0f;
3016
    s->vga.gr[0x01] = s->cirrus_shadow_gr1 & 0x0f;
3017
    qemu_get_buffer(f, s->vga.gr + 2, 254);
3018
    qemu_get_8s(f, &s->vga.ar_index);
3019
    qemu_get_buffer(f, s->vga.ar, 21);
3020
    s->vga.ar_flip_flop=qemu_get_be32(f);
3021
    qemu_get_8s(f, &s->vga.cr_index);
3022
    qemu_get_buffer(f, s->vga.cr, 256);
3023
    qemu_get_8s(f, &s->vga.msr);
3024
    qemu_get_8s(f, &s->vga.fcr);
3025
    qemu_get_8s(f, &s->vga.st00);
3026
    qemu_get_8s(f, &s->vga.st01);
3027

    
3028
    qemu_get_8s(f, &s->vga.dac_state);
3029
    qemu_get_8s(f, &s->vga.dac_sub_index);
3030
    qemu_get_8s(f, &s->vga.dac_read_index);
3031
    qemu_get_8s(f, &s->vga.dac_write_index);
3032
    qemu_get_buffer(f, s->vga.dac_cache, 3);
3033
    qemu_get_buffer(f, s->vga.palette, 768);
3034

    
3035
    s->vga.bank_offset = qemu_get_be32(f);
3036

    
3037
    qemu_get_8s(f, &s->cirrus_hidden_dac_lockindex);
3038
    qemu_get_8s(f, &s->cirrus_hidden_dac_data);
3039

    
3040
    qemu_get_be32s(f, &s->hw_cursor_x);
3041
    qemu_get_be32s(f, &s->hw_cursor_y);
3042

    
3043
    cirrus_update_memory_access(s);
3044
    /* force refresh */
3045
    s->vga.graphic_mode = -1;
3046
    cirrus_update_bank_ptr(s, 0);
3047
    cirrus_update_bank_ptr(s, 1);
3048
    return 0;
3049
}
3050

    
3051
static void pci_cirrus_vga_save(QEMUFile *f, void *opaque)
3052
{
3053
    PCICirrusVGAState *s = opaque;
3054

    
3055
    pci_device_save(&s->dev, f);
3056
    cirrus_vga_save(f, &s->cirrus_vga);
3057
}
3058

    
3059
static int pci_cirrus_vga_load(QEMUFile *f, void *opaque, int version_id)
3060
{
3061
    PCICirrusVGAState *s = opaque;
3062
    int ret;
3063

    
3064
    if (version_id > 2)
3065
        return -EINVAL;
3066

    
3067
    if (version_id >= 2) {
3068
        ret = pci_device_load(&s->dev, f);
3069
        if (ret < 0)
3070
            return ret;
3071
    }
3072

    
3073
    return cirrus_vga_load(f, &s->cirrus_vga, version_id);
3074
}
3075

    
3076
/***************************************
3077
 *
3078
 *  initialize
3079
 *
3080
 ***************************************/
3081

    
3082
static void cirrus_reset(void *opaque)
3083
{
3084
    CirrusVGAState *s = opaque;
3085

    
3086
    vga_common_reset(&s->vga);
3087
    unmap_linear_vram(s);
3088
    s->vga.sr[0x06] = 0x0f;
3089
    if (s->device_id == CIRRUS_ID_CLGD5446) {
3090
        /* 4MB 64 bit memory config, always PCI */
3091
        s->vga.sr[0x1F] = 0x2d;                // MemClock
3092
        s->vga.gr[0x18] = 0x0f;             // fastest memory configuration
3093
        s->vga.sr[0x0f] = 0x98;
3094
        s->vga.sr[0x17] = 0x20;
3095
        s->vga.sr[0x15] = 0x04; /* memory size, 3=2MB, 4=4MB */
3096
    } else {
3097
        s->vga.sr[0x1F] = 0x22;                // MemClock
3098
        s->vga.sr[0x0F] = CIRRUS_MEMSIZE_2M;
3099
        s->vga.sr[0x17] = s->bustype;
3100
        s->vga.sr[0x15] = 0x03; /* memory size, 3=2MB, 4=4MB */
3101
    }
3102
    s->vga.cr[0x27] = s->device_id;
3103

    
3104
    /* Win2K seems to assume that the pattern buffer is at 0xff
3105
       initially ! */
3106
    memset(s->vga.vram_ptr, 0xff, s->real_vram_size);
3107

    
3108
    s->cirrus_hidden_dac_lockindex = 5;
3109
    s->cirrus_hidden_dac_data = 0;
3110
}
3111

    
3112
static void cirrus_init_common(CirrusVGAState * s, int device_id, int is_pci)
3113
{
3114
    int i;
3115
    static int inited;
3116

    
3117
    if (!inited) {
3118
        inited = 1;
3119
        for(i = 0;i < 256; i++)
3120
            rop_to_index[i] = CIRRUS_ROP_NOP_INDEX; /* nop rop */
3121
        rop_to_index[CIRRUS_ROP_0] = 0;
3122
        rop_to_index[CIRRUS_ROP_SRC_AND_DST] = 1;
3123
        rop_to_index[CIRRUS_ROP_NOP] = 2;
3124
        rop_to_index[CIRRUS_ROP_SRC_AND_NOTDST] = 3;
3125
        rop_to_index[CIRRUS_ROP_NOTDST] = 4;
3126
        rop_to_index[CIRRUS_ROP_SRC] = 5;
3127
        rop_to_index[CIRRUS_ROP_1] = 6;
3128
        rop_to_index[CIRRUS_ROP_NOTSRC_AND_DST] = 7;
3129
        rop_to_index[CIRRUS_ROP_SRC_XOR_DST] = 8;
3130
        rop_to_index[CIRRUS_ROP_SRC_OR_DST] = 9;
3131
        rop_to_index[CIRRUS_ROP_NOTSRC_OR_NOTDST] = 10;
3132
        rop_to_index[CIRRUS_ROP_SRC_NOTXOR_DST] = 11;
3133
        rop_to_index[CIRRUS_ROP_SRC_OR_NOTDST] = 12;
3134
        rop_to_index[CIRRUS_ROP_NOTSRC] = 13;
3135
        rop_to_index[CIRRUS_ROP_NOTSRC_OR_DST] = 14;
3136
        rop_to_index[CIRRUS_ROP_NOTSRC_AND_NOTDST] = 15;
3137
        s->device_id = device_id;
3138
        if (is_pci)
3139
            s->bustype = CIRRUS_BUSTYPE_PCI;
3140
        else
3141
            s->bustype = CIRRUS_BUSTYPE_ISA;
3142
    }
3143

    
3144
    register_ioport_write(0x3c0, 16, 1, cirrus_vga_ioport_write, s);
3145

    
3146
    register_ioport_write(0x3b4, 2, 1, cirrus_vga_ioport_write, s);
3147
    register_ioport_write(0x3d4, 2, 1, cirrus_vga_ioport_write, s);
3148
    register_ioport_write(0x3ba, 1, 1, cirrus_vga_ioport_write, s);
3149
    register_ioport_write(0x3da, 1, 1, cirrus_vga_ioport_write, s);
3150

    
3151
    register_ioport_read(0x3c0, 16, 1, cirrus_vga_ioport_read, s);
3152

    
3153
    register_ioport_read(0x3b4, 2, 1, cirrus_vga_ioport_read, s);
3154
    register_ioport_read(0x3d4, 2, 1, cirrus_vga_ioport_read, s);
3155
    register_ioport_read(0x3ba, 1, 1, cirrus_vga_ioport_read, s);
3156
    register_ioport_read(0x3da, 1, 1, cirrus_vga_ioport_read, s);
3157

    
3158
    s->vga.vga_io_memory = cpu_register_io_memory(cirrus_vga_mem_read,
3159
                                                  cirrus_vga_mem_write, s);
3160
    cpu_register_physical_memory(isa_mem_base + 0x000a0000, 0x20000,
3161
                                 s->vga.vga_io_memory);
3162
    qemu_register_coalesced_mmio(isa_mem_base + 0x000a0000, 0x20000);
3163

    
3164
    /* I/O handler for LFB */
3165
    s->cirrus_linear_io_addr =
3166
        cpu_register_io_memory(cirrus_linear_read, cirrus_linear_write, s);
3167

    
3168
    /* I/O handler for LFB */
3169
    s->cirrus_linear_bitblt_io_addr =
3170
        cpu_register_io_memory(cirrus_linear_bitblt_read,
3171
                               cirrus_linear_bitblt_write, s);
3172

    
3173
    /* I/O handler for memory-mapped I/O */
3174
    s->cirrus_mmio_io_addr =
3175
        cpu_register_io_memory(cirrus_mmio_read, cirrus_mmio_write, s);
3176

    
3177
    s->real_vram_size =
3178
        (s->device_id == CIRRUS_ID_CLGD5446) ? 4096 * 1024 : 2048 * 1024;
3179

    
3180
    /* XXX: s->vga.vram_size must be a power of two */
3181
    s->cirrus_addr_mask = s->real_vram_size - 1;
3182
    s->linear_mmio_mask = s->real_vram_size - 256;
3183

    
3184
    s->vga.get_bpp = cirrus_get_bpp;
3185
    s->vga.get_offsets = cirrus_get_offsets;
3186
    s->vga.get_resolution = cirrus_get_resolution;
3187
    s->vga.cursor_invalidate = cirrus_cursor_invalidate;
3188
    s->vga.cursor_draw_line = cirrus_cursor_draw_line;
3189

    
3190
    qemu_register_reset(cirrus_reset, s);
3191
    cirrus_reset(s);
3192
}
3193

    
3194
/***************************************
3195
 *
3196
 *  ISA bus support
3197
 *
3198
 ***************************************/
3199

    
3200
void isa_cirrus_vga_init(void)
3201
{
3202
    CirrusVGAState *s;
3203

    
3204
    s = qemu_mallocz(sizeof(CirrusVGAState));
3205

    
3206
    vga_common_init(&s->vga, VGA_RAM_SIZE);
3207
    cirrus_init_common(s, CIRRUS_ID_CLGD5430, 0);
3208
    s->vga.ds = graphic_console_init(s->vga.update, s->vga.invalidate,
3209
                                     s->vga.screen_dump, s->vga.text_update,
3210
                                     &s->vga);
3211
    register_savevm("cirrus_vga", 0, 2, cirrus_vga_save, cirrus_vga_load, s);
3212
    /* XXX ISA-LFB support */
3213
}
3214

    
3215
/***************************************
3216
 *
3217
 *  PCI bus support
3218
 *
3219
 ***************************************/
3220

    
3221
static void cirrus_pci_lfb_map(PCIDevice *d, int region_num,
3222
                               uint32_t addr, uint32_t size, int type)
3223
{
3224
    CirrusVGAState *s = &DO_UPCAST(PCICirrusVGAState, dev, d)->cirrus_vga;
3225

    
3226
    /* XXX: add byte swapping apertures */
3227
    cpu_register_physical_memory(addr, s->vga.vram_size,
3228
                                 s->cirrus_linear_io_addr);
3229
    cpu_register_physical_memory(addr + 0x1000000, 0x400000,
3230
                                 s->cirrus_linear_bitblt_io_addr);
3231

    
3232
    s->vga.map_addr = s->vga.map_end = 0;
3233
    s->vga.lfb_addr = addr & TARGET_PAGE_MASK;
3234
    s->vga.lfb_end = ((addr + VGA_RAM_SIZE) + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
3235
    /* account for overflow */
3236
    if (s->vga.lfb_end < addr + VGA_RAM_SIZE)
3237
        s->vga.lfb_end = addr + VGA_RAM_SIZE;
3238

    
3239
    vga_dirty_log_start(&s->vga);
3240
}
3241

    
3242
static void cirrus_pci_mmio_map(PCIDevice *d, int region_num,
3243
                                uint32_t addr, uint32_t size, int type)
3244
{
3245
    CirrusVGAState *s = &DO_UPCAST(PCICirrusVGAState, dev, d)->cirrus_vga;
3246

    
3247
    cpu_register_physical_memory(addr, CIRRUS_PNPMMIO_SIZE,
3248
                                 s->cirrus_mmio_io_addr);
3249
}
3250

    
3251
static void pci_cirrus_write_config(PCIDevice *d,
3252
                                    uint32_t address, uint32_t val, int len)
3253
{
3254
    PCICirrusVGAState *pvs = DO_UPCAST(PCICirrusVGAState, dev, d);
3255
    CirrusVGAState *s = &pvs->cirrus_vga;
3256

    
3257
    pci_default_write_config(d, address, val, len);
3258
    if (s->vga.map_addr && d->io_regions[0].addr == -1)
3259
        s->vga.map_addr = 0;
3260
    cirrus_update_memory_access(s);
3261
}
3262

    
3263
static int pci_cirrus_vga_initfn(PCIDevice *dev)
3264
{
3265
     PCICirrusVGAState *d = DO_UPCAST(PCICirrusVGAState, dev, dev);
3266
     CirrusVGAState *s = &d->cirrus_vga;
3267
     uint8_t *pci_conf = d->dev.config;
3268
     int device_id = CIRRUS_ID_CLGD5446;
3269

    
3270
     /* setup VGA */
3271
     vga_common_init(&s->vga, VGA_RAM_SIZE);
3272
     cirrus_init_common(s, device_id, 1);
3273
     s->vga.ds = graphic_console_init(s->vga.update, s->vga.invalidate,
3274
                                      s->vga.screen_dump, s->vga.text_update,
3275
                                      &s->vga);
3276

    
3277
     /* setup PCI */
3278
     pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_CIRRUS);
3279
     pci_config_set_device_id(pci_conf, device_id);
3280
     pci_conf[0x04] = PCI_COMMAND_IOACCESS | PCI_COMMAND_MEMACCESS;
3281
     pci_config_set_class(pci_conf, PCI_CLASS_DISPLAY_VGA);
3282
     pci_conf[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL;
3283

    
3284
     /* setup memory space */
3285
     /* memory #0 LFB */
3286
     /* memory #1 memory-mapped I/O */
3287
     /* XXX: s->vga.vram_size must be a power of two */
3288
     pci_register_bar((PCIDevice *)d, 0, 0x2000000,
3289
                      PCI_ADDRESS_SPACE_MEM_PREFETCH, cirrus_pci_lfb_map);
3290
     if (device_id == CIRRUS_ID_CLGD5446) {
3291
         pci_register_bar((PCIDevice *)d, 1, CIRRUS_PNPMMIO_SIZE,
3292
                          PCI_ADDRESS_SPACE_MEM, cirrus_pci_mmio_map);
3293
     }
3294
     register_savevm("cirrus_vga", 0, 2, pci_cirrus_vga_save, pci_cirrus_vga_load, d);
3295
     /* XXX: ROM BIOS */
3296
     return 0;
3297
}
3298

    
3299
void pci_cirrus_vga_init(PCIBus *bus)
3300
{
3301
    pci_create_simple(bus, -1, "Cirrus VGA");
3302
}
3303

    
3304
static PCIDeviceInfo cirrus_vga_info = {
3305
    .qdev.name    = "Cirrus VGA",
3306
    .qdev.size    = sizeof(PCICirrusVGAState),
3307
    .init         = pci_cirrus_vga_initfn,
3308
    .config_write = pci_cirrus_write_config,
3309
};
3310

    
3311
static void cirrus_vga_register(void)
3312
{
3313
    pci_qdev_register(&cirrus_vga_info);
3314
}
3315
device_init(cirrus_vga_register);