Statistics
| Branch: | Revision:

root / hw / mainstone.c @ 50b7963e

History | View | Annotate | Download (5.5 kB)

1 ef056e43 balrog
/*
2 ef056e43 balrog
 * PXA270-based Intel Mainstone platforms.
3 ef056e43 balrog
 *
4 ef056e43 balrog
 * Copyright (c) 2007 by Armin Kuster <akuster@kama-aina.net> or
5 ef056e43 balrog
 *                                    <akuster@mvista.com>
6 ef056e43 balrog
 *
7 ef056e43 balrog
 * Code based on spitz platform by Andrzej Zaborowski <balrog@zabor.org>
8 ef056e43 balrog
 *
9 ef056e43 balrog
 * This code is licensed under the GNU GPL v2.
10 ef056e43 balrog
 */
11 ef056e43 balrog
#include "hw.h"
12 ef056e43 balrog
#include "pxa.h"
13 ef056e43 balrog
#include "arm-misc.h"
14 ef056e43 balrog
#include "net.h"
15 ef056e43 balrog
#include "devices.h"
16 ef056e43 balrog
#include "boards.h"
17 7233b355 ths
#include "flash.h"
18 2446333c Blue Swirl
#include "blockdev.h"
19 cb380f61 Dmitry Eremin-Solenikov
#include "sysbus.h"
20 ef056e43 balrog
21 459505a2 Dmitry Eremin-Solenikov
/* Device addresses */
22 459505a2 Dmitry Eremin-Solenikov
#define MST_FPGA_PHYS        0x08000000
23 459505a2 Dmitry Eremin-Solenikov
#define MST_ETH_PHYS        0x10000300
24 459505a2 Dmitry Eremin-Solenikov
#define MST_FLASH_0                0x00000000
25 459505a2 Dmitry Eremin-Solenikov
#define MST_FLASH_1                0x04000000
26 459505a2 Dmitry Eremin-Solenikov
27 459505a2 Dmitry Eremin-Solenikov
/* IRQ definitions */
28 459505a2 Dmitry Eremin-Solenikov
#define MMC_IRQ       0
29 459505a2 Dmitry Eremin-Solenikov
#define USIM_IRQ      1
30 459505a2 Dmitry Eremin-Solenikov
#define USBC_IRQ      2
31 459505a2 Dmitry Eremin-Solenikov
#define ETHERNET_IRQ  3
32 459505a2 Dmitry Eremin-Solenikov
#define AC97_IRQ      4
33 459505a2 Dmitry Eremin-Solenikov
#define PEN_IRQ       5
34 459505a2 Dmitry Eremin-Solenikov
#define MSINS_IRQ     6
35 459505a2 Dmitry Eremin-Solenikov
#define EXBRD_IRQ     7
36 459505a2 Dmitry Eremin-Solenikov
#define S0_CD_IRQ     9
37 459505a2 Dmitry Eremin-Solenikov
#define S0_STSCHG_IRQ 10
38 459505a2 Dmitry Eremin-Solenikov
#define S0_IRQ        11
39 459505a2 Dmitry Eremin-Solenikov
#define S1_CD_IRQ     13
40 459505a2 Dmitry Eremin-Solenikov
#define S1_STSCHG_IRQ 14
41 459505a2 Dmitry Eremin-Solenikov
#define S1_IRQ        15
42 459505a2 Dmitry Eremin-Solenikov
43 bd464c2e balrog
static struct keymap map[0xE0] = {
44 bd464c2e balrog
    [0 ... 0xDF] = { -1, -1 },
45 bd464c2e balrog
    [0x1e] = {0,0}, /* a */
46 bd464c2e balrog
    [0x30] = {0,1}, /* b */
47 bd464c2e balrog
    [0x2e] = {0,2}, /* c */
48 bd464c2e balrog
    [0x20] = {0,3}, /* d */
49 bd464c2e balrog
    [0x12] = {0,4}, /* e */
50 bd464c2e balrog
    [0x21] = {0,5}, /* f */
51 bd464c2e balrog
    [0x22] = {1,0}, /* g */
52 bd464c2e balrog
    [0x23] = {1,1}, /* h */
53 bd464c2e balrog
    [0x17] = {1,2}, /* i */
54 bd464c2e balrog
    [0x24] = {1,3}, /* j */
55 bd464c2e balrog
    [0x25] = {1,4}, /* k */
56 bd464c2e balrog
    [0x26] = {1,5}, /* l */
57 bd464c2e balrog
    [0x32] = {2,0}, /* m */
58 bd464c2e balrog
    [0x31] = {2,1}, /* n */
59 bd464c2e balrog
    [0x18] = {2,2}, /* o */
60 bd464c2e balrog
    [0x19] = {2,3}, /* p */
61 bd464c2e balrog
    [0x10] = {2,4}, /* q */
62 bd464c2e balrog
    [0x13] = {2,5}, /* r */
63 bd464c2e balrog
    [0x1f] = {3,0}, /* s */
64 bd464c2e balrog
    [0x14] = {3,1}, /* t */
65 bd464c2e balrog
    [0x16] = {3,2}, /* u */
66 bd464c2e balrog
    [0x2f] = {3,3}, /* v */
67 bd464c2e balrog
    [0x11] = {3,4}, /* w */
68 bd464c2e balrog
    [0x2d] = {3,5}, /* x */
69 bd464c2e balrog
    [0x15] = {4,2}, /* y */
70 bd464c2e balrog
    [0x2c] = {4,3}, /* z */
71 bd464c2e balrog
    [0xc7] = {5,0}, /* Home */
72 bd464c2e balrog
    [0x2a] = {5,1}, /* shift */
73 bd464c2e balrog
    [0x39] = {5,2}, /* space */
74 bd464c2e balrog
    [0x39] = {5,3}, /* space */
75 bd464c2e balrog
    [0x1c] = {5,5}, /*  enter */
76 bd464c2e balrog
    [0xc8] = {6,0}, /* up */
77 bd464c2e balrog
    [0xd0] = {6,1}, /* down */
78 bd464c2e balrog
    [0xcb] = {6,2}, /* left */
79 bd464c2e balrog
    [0xcd] = {6,3}, /* right */
80 bd464c2e balrog
};
81 bd464c2e balrog
82 ef056e43 balrog
enum mainstone_model_e { mainstone };
83 ef056e43 balrog
84 7fb4fdcf balrog
#define MAINSTONE_RAM        0x04000000
85 7fb4fdcf balrog
#define MAINSTONE_ROM        0x00800000
86 7fb4fdcf balrog
#define MAINSTONE_FLASH        0x02000000
87 7fb4fdcf balrog
88 f93eb9ff balrog
static struct arm_boot_info mainstone_binfo = {
89 f93eb9ff balrog
    .loader_start = PXA2XX_SDRAM_BASE,
90 f93eb9ff balrog
    .ram_size = 0x04000000,
91 f93eb9ff balrog
};
92 f93eb9ff balrog
93 c227f099 Anthony Liguori
static void mainstone_common_init(ram_addr_t ram_size,
94 3023f332 aliguori
                const char *kernel_filename,
95 ef056e43 balrog
                const char *kernel_cmdline, const char *initrd_filename,
96 ef056e43 balrog
                const char *cpu_model, enum mainstone_model_e model, int arm_id)
97 ef056e43 balrog
{
98 6d1f1778 balrog
    uint32_t sector_len = 256 * 1024;
99 c227f099 Anthony Liguori
    target_phys_addr_t mainstone_flash_base[] = { MST_FLASH_0, MST_FLASH_1 };
100 bc24a225 Paul Brook
    PXA2xxState *cpu;
101 cb380f61 Dmitry Eremin-Solenikov
    DeviceState *mst_irq;
102 751c6a17 Gerd Hoffmann
    DriveInfo *dinfo;
103 751c6a17 Gerd Hoffmann
    int i;
104 3d08ff69 Blue Swirl
    int be;
105 ef056e43 balrog
106 ef056e43 balrog
    if (!cpu_model)
107 ef056e43 balrog
        cpu_model = "pxa270-c5";
108 ef056e43 balrog
109 ef056e43 balrog
    /* Setup CPU & memory */
110 3023f332 aliguori
    cpu = pxa270_init(mainstone_binfo.ram_size, cpu_model);
111 7fb4fdcf balrog
    cpu_register_physical_memory(0, MAINSTONE_ROM,
112 1724f049 Alex Williamson
                    qemu_ram_alloc(NULL, "mainstone.rom",
113 1724f049 Alex Williamson
                                   MAINSTONE_ROM) | IO_MEM_ROM);
114 ef056e43 balrog
115 3d08ff69 Blue Swirl
#ifdef TARGET_WORDS_BIGENDIAN
116 3d08ff69 Blue Swirl
    be = 1;
117 3d08ff69 Blue Swirl
#else
118 3d08ff69 Blue Swirl
    be = 0;
119 3d08ff69 Blue Swirl
#endif
120 e4bcb14c ths
    /* There are two 32MiB flash devices on the board */
121 6d1f1778 balrog
    for (i = 0; i < 2; i ++) {
122 751c6a17 Gerd Hoffmann
        dinfo = drive_get(IF_PFLASH, 0, i);
123 751c6a17 Gerd Hoffmann
        if (!dinfo) {
124 6d1f1778 balrog
            fprintf(stderr, "Two flash images must be given with the "
125 6d1f1778 balrog
                    "'pflash' parameter\n");
126 6d1f1778 balrog
            exit(1);
127 6d1f1778 balrog
        }
128 6d1f1778 balrog
129 6d1f1778 balrog
        if (!pflash_cfi01_register(mainstone_flash_base[i],
130 f75d216a Dmitry Eremin-Solenikov
                                   qemu_ram_alloc(NULL, i ? "mainstone.flash1" :
131 f75d216a Dmitry Eremin-Solenikov
                                                  "mainstone.flash0",
132 1724f049 Alex Williamson
                                                  MAINSTONE_FLASH),
133 3d08ff69 Blue Swirl
                                   dinfo->bdrv, sector_len,
134 3d08ff69 Blue Swirl
                                   MAINSTONE_FLASH / sector_len, 4, 0, 0, 0, 0,
135 3d08ff69 Blue Swirl
                                   be)) {
136 6d1f1778 balrog
            fprintf(stderr, "qemu: Error registering flash memory.\n");
137 6d1f1778 balrog
            exit(1);
138 6d1f1778 balrog
        }
139 e4bcb14c ths
    }
140 7233b355 ths
141 cb380f61 Dmitry Eremin-Solenikov
    mst_irq = sysbus_create_simple("mainstone-fpga", MST_FPGA_PHYS,
142 95499a1d Dmitry Eremin-Solenikov
                    qdev_get_gpio_in(cpu->gpio, 0));
143 f1de1334 ths
144 bd464c2e balrog
    /* setup keypad */
145 bd464c2e balrog
    printf("map addr %p\n", &map);
146 bd464c2e balrog
    pxa27x_register_keypad(cpu->kp, map, 0xe0);
147 bd464c2e balrog
148 f1de1334 ths
    /* MMC/SD host */
149 cb380f61 Dmitry Eremin-Solenikov
    pxa2xx_mmci_handlers(cpu->mmc, NULL, qdev_get_gpio_in(mst_irq, MMC_IRQ));
150 f1de1334 ths
151 b651fc6f Dmitry Eremin-Solenikov
    pxa2xx_pcmcia_set_irq_cb(cpu->pcmcia[0],
152 b651fc6f Dmitry Eremin-Solenikov
            qdev_get_gpio_in(mst_irq, S0_IRQ),
153 b651fc6f Dmitry Eremin-Solenikov
            qdev_get_gpio_in(mst_irq, S0_CD_IRQ));
154 b651fc6f Dmitry Eremin-Solenikov
    pxa2xx_pcmcia_set_irq_cb(cpu->pcmcia[1],
155 b651fc6f Dmitry Eremin-Solenikov
            qdev_get_gpio_in(mst_irq, S1_IRQ),
156 b651fc6f Dmitry Eremin-Solenikov
            qdev_get_gpio_in(mst_irq, S1_CD_IRQ));
157 b651fc6f Dmitry Eremin-Solenikov
158 cb380f61 Dmitry Eremin-Solenikov
    smc91c111_init(&nd_table[0], MST_ETH_PHYS,
159 cb380f61 Dmitry Eremin-Solenikov
                    qdev_get_gpio_in(mst_irq, ETHERNET_IRQ));
160 ef056e43 balrog
161 f93eb9ff balrog
    mainstone_binfo.kernel_filename = kernel_filename;
162 f93eb9ff balrog
    mainstone_binfo.kernel_cmdline = kernel_cmdline;
163 f93eb9ff balrog
    mainstone_binfo.initrd_filename = initrd_filename;
164 f93eb9ff balrog
    mainstone_binfo.board_id = arm_id;
165 f93eb9ff balrog
    arm_load_kernel(cpu->env, &mainstone_binfo);
166 ef056e43 balrog
}
167 ef056e43 balrog
168 c227f099 Anthony Liguori
static void mainstone_init(ram_addr_t ram_size,
169 3023f332 aliguori
                const char *boot_device,
170 ef056e43 balrog
                const char *kernel_filename, const char *kernel_cmdline,
171 ef056e43 balrog
                const char *initrd_filename, const char *cpu_model)
172 ef056e43 balrog
{
173 fbe1b595 Paul Brook
    mainstone_common_init(ram_size, kernel_filename,
174 ef056e43 balrog
                kernel_cmdline, initrd_filename, cpu_model, mainstone, 0x196);
175 ef056e43 balrog
}
176 ef056e43 balrog
177 f80f9ec9 Anthony Liguori
static QEMUMachine mainstone2_machine = {
178 4b32e168 aliguori
    .name = "mainstone",
179 4b32e168 aliguori
    .desc = "Mainstone II (PXA27x)",
180 4b32e168 aliguori
    .init = mainstone_init,
181 ef056e43 balrog
};
182 f80f9ec9 Anthony Liguori
183 f80f9ec9 Anthony Liguori
static void mainstone_machine_init(void)
184 f80f9ec9 Anthony Liguori
{
185 f80f9ec9 Anthony Liguori
    qemu_register_machine(&mainstone2_machine);
186 f80f9ec9 Anthony Liguori
}
187 f80f9ec9 Anthony Liguori
188 f80f9ec9 Anthony Liguori
machine_init(mainstone_machine_init);