Statistics
| Branch: | Revision:

root / hw / r2d.c @ 525e0514

History | View | Annotate | Download (7.1 kB)

1 0d78f544 ths
/*
2 0d78f544 ths
 * Renesas SH7751R R2D-PLUS emulation
3 0d78f544 ths
 *
4 0d78f544 ths
 * Copyright (c) 2007 Magnus Damm
5 b319feb7 aurel32
 * Copyright (c) 2008 Paul Mundt
6 0d78f544 ths
 *
7 0d78f544 ths
 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 0d78f544 ths
 * of this software and associated documentation files (the "Software"), to deal
9 0d78f544 ths
 * in the Software without restriction, including without limitation the rights
10 0d78f544 ths
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 0d78f544 ths
 * copies of the Software, and to permit persons to whom the Software is
12 0d78f544 ths
 * furnished to do so, subject to the following conditions:
13 0d78f544 ths
 *
14 0d78f544 ths
 * The above copyright notice and this permission notice shall be included in
15 0d78f544 ths
 * all copies or substantial portions of the Software.
16 0d78f544 ths
 *
17 0d78f544 ths
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 0d78f544 ths
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 0d78f544 ths
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 0d78f544 ths
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 0d78f544 ths
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 0d78f544 ths
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 0d78f544 ths
 * THE SOFTWARE.
24 0d78f544 ths
 */
25 0d78f544 ths
26 87ecb68b pbrook
#include "hw.h"
27 87ecb68b pbrook
#include "sh.h"
28 ffd39257 blueswir1
#include "devices.h"
29 87ecb68b pbrook
#include "sysemu.h"
30 87ecb68b pbrook
#include "boards.h"
31 c2f01775 balrog
#include "pci.h"
32 18e08a55 Michael S. Tsirkin
#include "sh_pci.h"
33 c2f01775 balrog
#include "net.h"
34 c2f01775 balrog
#include "sh7750_regs.h"
35 3d2bf4a1 Gerd Hoffmann
#include "ide.h"
36 ca20cf32 Blue Swirl
#include "loader.h"
37 0d78f544 ths
38 0d78f544 ths
#define SDRAM_BASE 0x0c000000 /* Physical location of SDRAM: Area 3 */
39 0d78f544 ths
#define SDRAM_SIZE 0x04000000
40 0d78f544 ths
41 ffd39257 blueswir1
#define SM501_VRAM_SIZE 0x800000
42 ffd39257 blueswir1
43 e8afa065 aurel32
/* CONFIG_BOOT_LINK_OFFSET of Linux kernel */
44 e8afa065 aurel32
#define LINUX_LOAD_OFFSET 0x800000
45 e8afa065 aurel32
46 d47ede60 balrog
#define PA_IRLMSK        0x00
47 b319feb7 aurel32
#define PA_POWOFF        0x30
48 b319feb7 aurel32
#define PA_VERREG        0x32
49 b319feb7 aurel32
#define PA_OUTPORT        0x36
50 b319feb7 aurel32
51 b319feb7 aurel32
typedef struct {
52 b319feb7 aurel32
    uint16_t bcr;
53 d47ede60 balrog
    uint16_t irlmsk;
54 b319feb7 aurel32
    uint16_t irlmon;
55 b319feb7 aurel32
    uint16_t cfctl;
56 b319feb7 aurel32
    uint16_t cfpow;
57 b319feb7 aurel32
    uint16_t dispctl;
58 b319feb7 aurel32
    uint16_t sdmpow;
59 b319feb7 aurel32
    uint16_t rtcce;
60 b319feb7 aurel32
    uint16_t pcicd;
61 b319feb7 aurel32
    uint16_t voyagerrts;
62 b319feb7 aurel32
    uint16_t cfrst;
63 b319feb7 aurel32
    uint16_t admrts;
64 b319feb7 aurel32
    uint16_t extrst;
65 b319feb7 aurel32
    uint16_t cfcdintclr;
66 b319feb7 aurel32
    uint16_t keyctlclr;
67 b319feb7 aurel32
    uint16_t pad0;
68 b319feb7 aurel32
    uint16_t pad1;
69 b319feb7 aurel32
    uint16_t powoff;
70 b319feb7 aurel32
    uint16_t verreg;
71 b319feb7 aurel32
    uint16_t inport;
72 b319feb7 aurel32
    uint16_t outport;
73 b319feb7 aurel32
    uint16_t bverreg;
74 d47ede60 balrog
75 d47ede60 balrog
/* output pin */
76 d47ede60 balrog
    qemu_irq irl;
77 c227f099 Anthony Liguori
} r2d_fpga_t;
78 b319feb7 aurel32
79 d47ede60 balrog
enum r2d_fpga_irq {
80 d47ede60 balrog
    PCI_INTD, CF_IDE, CF_CD, PCI_INTC, SM501, KEY, RTC_A, RTC_T,
81 d47ede60 balrog
    SDCARD, PCI_INTA, PCI_INTB, EXT, TP,
82 d47ede60 balrog
    NR_IRQS
83 d47ede60 balrog
};
84 d47ede60 balrog
85 d47ede60 balrog
static const struct { short irl; uint16_t msk; } irqtab[NR_IRQS] = {
86 d47ede60 balrog
    [CF_IDE]        = {  1, 1<<9 },
87 d47ede60 balrog
    [CF_CD]        = {  2, 1<<8 },
88 d47ede60 balrog
    [PCI_INTA]        = {  9, 1<<14 },
89 d47ede60 balrog
    [PCI_INTB]        = { 10, 1<<13 },
90 d47ede60 balrog
    [PCI_INTC]        = {  3, 1<<12 },
91 d47ede60 balrog
    [PCI_INTD]        = {  0, 1<<11 },
92 d47ede60 balrog
    [SM501]        = {  4, 1<<10 },
93 d47ede60 balrog
    [KEY]        = {  5, 1<<6 },
94 d47ede60 balrog
    [RTC_A]        = {  6, 1<<5 },
95 d47ede60 balrog
    [RTC_T]        = {  7, 1<<4 },
96 d47ede60 balrog
    [SDCARD]        = {  8, 1<<7 },
97 d47ede60 balrog
    [EXT]        = { 11, 1<<0 },
98 d47ede60 balrog
    [TP]        = { 12, 1<<15 },
99 d47ede60 balrog
};
100 d47ede60 balrog
101 c227f099 Anthony Liguori
static void update_irl(r2d_fpga_t *fpga)
102 d47ede60 balrog
{
103 d47ede60 balrog
    int i, irl = 15;
104 d47ede60 balrog
    for (i = 0; i < NR_IRQS; i++)
105 d47ede60 balrog
        if (fpga->irlmon & fpga->irlmsk & irqtab[i].msk)
106 d47ede60 balrog
            if (irqtab[i].irl < irl)
107 d47ede60 balrog
                irl = irqtab[i].irl;
108 d47ede60 balrog
    qemu_set_irq(fpga->irl, irl ^ 15);
109 d47ede60 balrog
}
110 d47ede60 balrog
111 d47ede60 balrog
static void r2d_fpga_irq_set(void *opaque, int n, int level)
112 d47ede60 balrog
{
113 c227f099 Anthony Liguori
    r2d_fpga_t *fpga = opaque;
114 d47ede60 balrog
    if (level)
115 d47ede60 balrog
        fpga->irlmon |= irqtab[n].msk;
116 d47ede60 balrog
    else
117 d47ede60 balrog
        fpga->irlmon &= ~irqtab[n].msk;
118 d47ede60 balrog
    update_irl(fpga);
119 d47ede60 balrog
}
120 d47ede60 balrog
121 c227f099 Anthony Liguori
static uint32_t r2d_fpga_read(void *opaque, target_phys_addr_t addr)
122 b319feb7 aurel32
{
123 c227f099 Anthony Liguori
    r2d_fpga_t *s = opaque;
124 b319feb7 aurel32
125 b319feb7 aurel32
    switch (addr) {
126 d47ede60 balrog
    case PA_IRLMSK:
127 d47ede60 balrog
        return s->irlmsk;
128 b319feb7 aurel32
    case PA_OUTPORT:
129 b319feb7 aurel32
        return s->outport;
130 b319feb7 aurel32
    case PA_POWOFF:
131 b319feb7 aurel32
        return s->powoff;
132 b319feb7 aurel32
    case PA_VERREG:
133 b319feb7 aurel32
        return 0x10;
134 b319feb7 aurel32
    }
135 b319feb7 aurel32
136 b319feb7 aurel32
    return 0;
137 b319feb7 aurel32
}
138 b319feb7 aurel32
139 b319feb7 aurel32
static void
140 c227f099 Anthony Liguori
r2d_fpga_write(void *opaque, target_phys_addr_t addr, uint32_t value)
141 b319feb7 aurel32
{
142 c227f099 Anthony Liguori
    r2d_fpga_t *s = opaque;
143 b319feb7 aurel32
144 b319feb7 aurel32
    switch (addr) {
145 d47ede60 balrog
    case PA_IRLMSK:
146 d47ede60 balrog
        s->irlmsk = value;
147 d47ede60 balrog
        update_irl(s);
148 d47ede60 balrog
        break;
149 b319feb7 aurel32
    case PA_OUTPORT:
150 b319feb7 aurel32
        s->outport = value;
151 b319feb7 aurel32
        break;
152 b319feb7 aurel32
    case PA_POWOFF:
153 b319feb7 aurel32
        s->powoff = value;
154 b319feb7 aurel32
        break;
155 b319feb7 aurel32
    case PA_VERREG:
156 b319feb7 aurel32
        /* Discard writes */
157 b319feb7 aurel32
        break;
158 b319feb7 aurel32
    }
159 b319feb7 aurel32
}
160 b319feb7 aurel32
161 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const r2d_fpga_readfn[] = {
162 b319feb7 aurel32
    r2d_fpga_read,
163 b319feb7 aurel32
    r2d_fpga_read,
164 b2463a64 aurel32
    NULL,
165 b319feb7 aurel32
};
166 b319feb7 aurel32
167 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const r2d_fpga_writefn[] = {
168 b319feb7 aurel32
    r2d_fpga_write,
169 b319feb7 aurel32
    r2d_fpga_write,
170 b2463a64 aurel32
    NULL,
171 b319feb7 aurel32
};
172 b319feb7 aurel32
173 c227f099 Anthony Liguori
static qemu_irq *r2d_fpga_init(target_phys_addr_t base, qemu_irq irl)
174 b319feb7 aurel32
{
175 b319feb7 aurel32
    int iomemtype;
176 c227f099 Anthony Liguori
    r2d_fpga_t *s;
177 b319feb7 aurel32
178 c227f099 Anthony Liguori
    s = qemu_mallocz(sizeof(r2d_fpga_t));
179 d47ede60 balrog
180 d47ede60 balrog
    s->irl = irl;
181 b319feb7 aurel32
182 1eed09cb Avi Kivity
    iomemtype = cpu_register_io_memory(r2d_fpga_readfn,
183 b319feb7 aurel32
                                       r2d_fpga_writefn, s);
184 b319feb7 aurel32
    cpu_register_physical_memory(base, 0x40, iomemtype);
185 d47ede60 balrog
    return qemu_allocate_irqs(r2d_fpga_irq_set, s, NR_IRQS);
186 b319feb7 aurel32
}
187 b319feb7 aurel32
188 5d4e84c8 Juan Quintela
static void r2d_pci_set_irq(void *opaque, int n, int l)
189 c2f01775 balrog
{
190 5d4e84c8 Juan Quintela
    qemu_irq *p = opaque;
191 5d4e84c8 Juan Quintela
192 c2f01775 balrog
    qemu_set_irq(p[n], l);
193 c2f01775 balrog
}
194 c2f01775 balrog
195 c2f01775 balrog
static int r2d_pci_map_irq(PCIDevice *d, int irq_num)
196 c2f01775 balrog
{
197 c2f01775 balrog
    const int intx[] = { PCI_INTA, PCI_INTB, PCI_INTC, PCI_INTD };
198 c2f01775 balrog
    return intx[d->devfn >> 3];
199 c2f01775 balrog
}
200 c2f01775 balrog
201 c227f099 Anthony Liguori
static void r2d_init(ram_addr_t ram_size,
202 3023f332 aliguori
              const char *boot_device,
203 0d78f544 ths
              const char *kernel_filename, const char *kernel_cmdline,
204 0d78f544 ths
              const char *initrd_filename, const char *cpu_model)
205 0d78f544 ths
{
206 0d78f544 ths
    CPUState *env;
207 0d78f544 ths
    struct SH7750State *s;
208 c227f099 Anthony Liguori
    ram_addr_t sdram_addr;
209 d47ede60 balrog
    qemu_irq *irq;
210 c2f01775 balrog
    PCIBus *pci;
211 751c6a17 Gerd Hoffmann
    DriveInfo *dinfo;
212 c2f01775 balrog
    int i;
213 0d78f544 ths
214 aaed909a bellard
    if (!cpu_model)
215 0fd3ca30 aurel32
        cpu_model = "SH7751R";
216 aaed909a bellard
217 aaed909a bellard
    env = cpu_init(cpu_model);
218 aaed909a bellard
    if (!env) {
219 aaed909a bellard
        fprintf(stderr, "Unable to find CPU definition\n");
220 aaed909a bellard
        exit(1);
221 aaed909a bellard
    }
222 0d78f544 ths
223 0d78f544 ths
    /* Allocate memory space */
224 ffd39257 blueswir1
    sdram_addr = qemu_ram_alloc(SDRAM_SIZE);
225 ffd39257 blueswir1
    cpu_register_physical_memory(SDRAM_BASE, SDRAM_SIZE, sdram_addr);
226 0d78f544 ths
    /* Register peripherals */
227 0d78f544 ths
    s = sh7750_init(env);
228 d47ede60 balrog
    irq = r2d_fpga_init(0x04000000, sh7750_irl(s));
229 c2f01775 balrog
    pci = sh_pci_register_bus(r2d_pci_set_irq, r2d_pci_map_irq, irq, 0, 4);
230 d47ede60 balrog
231 ac611340 aurel32
    sm501_init(0x10000000, SM501_VRAM_SIZE, irq[SM501], serial_hds[2]);
232 a4a771c0 balrog
233 a4a771c0 balrog
    /* onboard CF (True IDE mode, Master only). */
234 751c6a17 Gerd Hoffmann
    if ((dinfo = drive_get(IF_IDE, 0, 0)) != NULL)
235 ab2da564 aurel32
        mmio_ide_init(0x14001000, 0x1400080c, irq[CF_IDE], 1,
236 f455e98c Gerd Hoffmann
                      dinfo, NULL);
237 a4a771c0 balrog
238 c2f01775 balrog
    /* NIC: rtl8139 on-board, and 2 slots. */
239 ab2da564 aurel32
    for (i = 0; i < nb_nics; i++)
240 07caea31 Markus Armbruster
        pci_nic_init_nofail(&nd_table[i], "rtl8139", i==0 ? "2" : NULL);
241 c2f01775 balrog
242 0d78f544 ths
    /* Todo: register on board registers */
243 e8afa065 aurel32
    if (kernel_filename) {
244 0d78f544 ths
      int kernel_size;
245 c2f01775 balrog
      /* initialization which should be done by firmware */
246 0ec3ff52 aurel32
      stl_phys(SH7750_BCR1, 1<<3); /* cs3 SDRAM */
247 0ec3ff52 aurel32
      stw_phys(SH7750_BCR2, 3<<(3*2)); /* cs3 32bit */
248 0d78f544 ths
249 e8afa065 aurel32
      if (kernel_cmdline) {
250 e8afa065 aurel32
          kernel_size = load_image_targphys(kernel_filename,
251 e8afa065 aurel32
                                   SDRAM_BASE + LINUX_LOAD_OFFSET,
252 e8afa065 aurel32
                                   SDRAM_SIZE - LINUX_LOAD_OFFSET);
253 e8afa065 aurel32
          env->pc = (SDRAM_BASE + LINUX_LOAD_OFFSET) | 0xa0000000;
254 3c178e72 Gerd Hoffmann
          pstrcpy_targphys("cmdline", SDRAM_BASE + 0x10100, 256, kernel_cmdline);
255 e8afa065 aurel32
      } else {
256 f3e3aa8c aurel32
          kernel_size = load_image_targphys(kernel_filename, SDRAM_BASE, SDRAM_SIZE);
257 e8afa065 aurel32
          env->pc = SDRAM_BASE | 0xa0000000; /* Start from P2 area */
258 e8afa065 aurel32
      }
259 0d78f544 ths
260 0d78f544 ths
      if (kernel_size < 0) {
261 0d78f544 ths
        fprintf(stderr, "qemu: could not load kernel '%s'\n", kernel_filename);
262 0d78f544 ths
        exit(1);
263 0d78f544 ths
      }
264 0d78f544 ths
    }
265 0d78f544 ths
}
266 0d78f544 ths
267 f80f9ec9 Anthony Liguori
static QEMUMachine r2d_machine = {
268 4b32e168 aliguori
    .name = "r2d",
269 4b32e168 aliguori
    .desc = "r2d-plus board",
270 4b32e168 aliguori
    .init = r2d_init,
271 0d78f544 ths
};
272 f80f9ec9 Anthony Liguori
273 f80f9ec9 Anthony Liguori
static void r2d_machine_init(void)
274 f80f9ec9 Anthony Liguori
{
275 f80f9ec9 Anthony Liguori
    qemu_register_machine(&r2d_machine);
276 f80f9ec9 Anthony Liguori
}
277 f80f9ec9 Anthony Liguori
278 f80f9ec9 Anthony Liguori
machine_init(r2d_machine_init);