Statistics
| Branch: | Revision:

root / hw / pl181.c @ 56fe6408

History | View | Annotate | Download (14 kB)

1 5fafdf24 ths
/*
2 a1bb27b1 pbrook
 * Arm PrimeCell PL181 MultiMedia Card Interface
3 a1bb27b1 pbrook
 *
4 a1bb27b1 pbrook
 * Copyright (c) 2007 CodeSourcery.
5 a1bb27b1 pbrook
 * Written by Paul Brook
6 a1bb27b1 pbrook
 *
7 a1bb27b1 pbrook
 * This code is licenced under the GPL.
8 a1bb27b1 pbrook
 */
9 a1bb27b1 pbrook
10 13839974 Markus Armbruster
#include "blockdev.h"
11 aa9311d8 Paul Brook
#include "sysbus.h"
12 a1bb27b1 pbrook
#include "sd.h"
13 a1bb27b1 pbrook
14 a1bb27b1 pbrook
//#define DEBUG_PL181 1
15 a1bb27b1 pbrook
16 a1bb27b1 pbrook
#ifdef DEBUG_PL181
17 001faf32 Blue Swirl
#define DPRINTF(fmt, ...) \
18 001faf32 Blue Swirl
do { printf("pl181: " fmt , ## __VA_ARGS__); } while (0)
19 a1bb27b1 pbrook
#else
20 001faf32 Blue Swirl
#define DPRINTF(fmt, ...) do {} while(0)
21 a1bb27b1 pbrook
#endif
22 a1bb27b1 pbrook
23 a1bb27b1 pbrook
#define PL181_FIFO_LEN 16
24 a1bb27b1 pbrook
25 a1bb27b1 pbrook
typedef struct {
26 aa9311d8 Paul Brook
    SysBusDevice busdev;
27 42a10898 pbrook
    SDState *card;
28 a1bb27b1 pbrook
    uint32_t clock;
29 a1bb27b1 pbrook
    uint32_t power;
30 a1bb27b1 pbrook
    uint32_t cmdarg;
31 a1bb27b1 pbrook
    uint32_t cmd;
32 a1bb27b1 pbrook
    uint32_t datatimer;
33 a1bb27b1 pbrook
    uint32_t datalength;
34 a1bb27b1 pbrook
    uint32_t respcmd;
35 a1bb27b1 pbrook
    uint32_t response[4];
36 a1bb27b1 pbrook
    uint32_t datactrl;
37 a1bb27b1 pbrook
    uint32_t datacnt;
38 a1bb27b1 pbrook
    uint32_t status;
39 a1bb27b1 pbrook
    uint32_t mask[2];
40 a1bb27b1 pbrook
    int fifo_pos;
41 a1bb27b1 pbrook
    int fifo_len;
42 6361cdb6 pbrook
    /* The linux 2.6.21 driver is buggy, and misbehaves if new data arrives
43 6361cdb6 pbrook
       while it is reading the FIFO.  We hack around this be defering
44 6361cdb6 pbrook
       subsequent transfers until after the driver polls the status word.
45 6361cdb6 pbrook
       http://www.arm.linux.org.uk/developer/patches/viewpatch.php?id=4446/1
46 6361cdb6 pbrook
     */
47 6361cdb6 pbrook
    int linux_hack;
48 a1bb27b1 pbrook
    uint32_t fifo[PL181_FIFO_LEN];
49 d537cf6c pbrook
    qemu_irq irq[2];
50 c31a4724 Peter Maydell
    /* GPIO outputs for 'card is readonly' and 'card inserted' */
51 c31a4724 Peter Maydell
    qemu_irq cardstatus[2];
52 a1bb27b1 pbrook
} pl181_state;
53 a1bb27b1 pbrook
54 a1bb27b1 pbrook
#define PL181_CMD_INDEX     0x3f
55 a1bb27b1 pbrook
#define PL181_CMD_RESPONSE  (1 << 6)
56 a1bb27b1 pbrook
#define PL181_CMD_LONGRESP  (1 << 7)
57 a1bb27b1 pbrook
#define PL181_CMD_INTERRUPT (1 << 8)
58 a1bb27b1 pbrook
#define PL181_CMD_PENDING   (1 << 9)
59 a1bb27b1 pbrook
#define PL181_CMD_ENABLE    (1 << 10)
60 a1bb27b1 pbrook
61 a1bb27b1 pbrook
#define PL181_DATA_ENABLE             (1 << 0)
62 a1bb27b1 pbrook
#define PL181_DATA_DIRECTION          (1 << 1)
63 a1bb27b1 pbrook
#define PL181_DATA_MODE               (1 << 2)
64 a1bb27b1 pbrook
#define PL181_DATA_DMAENABLE          (1 << 3)
65 a1bb27b1 pbrook
66 a1bb27b1 pbrook
#define PL181_STATUS_CMDCRCFAIL       (1 << 0)
67 a1bb27b1 pbrook
#define PL181_STATUS_DATACRCFAIL      (1 << 1)
68 a1bb27b1 pbrook
#define PL181_STATUS_CMDTIMEOUT       (1 << 2)
69 a1bb27b1 pbrook
#define PL181_STATUS_DATATIMEOUT      (1 << 3)
70 a1bb27b1 pbrook
#define PL181_STATUS_TXUNDERRUN       (1 << 4)
71 a1bb27b1 pbrook
#define PL181_STATUS_RXOVERRUN        (1 << 5)
72 a1bb27b1 pbrook
#define PL181_STATUS_CMDRESPEND       (1 << 6)
73 a1bb27b1 pbrook
#define PL181_STATUS_CMDSENT          (1 << 7)
74 a1bb27b1 pbrook
#define PL181_STATUS_DATAEND          (1 << 8)
75 a1bb27b1 pbrook
#define PL181_STATUS_DATABLOCKEND     (1 << 10)
76 a1bb27b1 pbrook
#define PL181_STATUS_CMDACTIVE        (1 << 11)
77 a1bb27b1 pbrook
#define PL181_STATUS_TXACTIVE         (1 << 12)
78 a1bb27b1 pbrook
#define PL181_STATUS_RXACTIVE         (1 << 13)
79 a1bb27b1 pbrook
#define PL181_STATUS_TXFIFOHALFEMPTY  (1 << 14)
80 a1bb27b1 pbrook
#define PL181_STATUS_RXFIFOHALFFULL   (1 << 15)
81 a1bb27b1 pbrook
#define PL181_STATUS_TXFIFOFULL       (1 << 16)
82 a1bb27b1 pbrook
#define PL181_STATUS_RXFIFOFULL       (1 << 17)
83 a1bb27b1 pbrook
#define PL181_STATUS_TXFIFOEMPTY      (1 << 18)
84 a1bb27b1 pbrook
#define PL181_STATUS_RXFIFOEMPTY      (1 << 19)
85 a1bb27b1 pbrook
#define PL181_STATUS_TXDATAAVLBL      (1 << 20)
86 a1bb27b1 pbrook
#define PL181_STATUS_RXDATAAVLBL      (1 << 21)
87 a1bb27b1 pbrook
88 a1bb27b1 pbrook
#define PL181_STATUS_TX_FIFO (PL181_STATUS_TXACTIVE \
89 a1bb27b1 pbrook
                             |PL181_STATUS_TXFIFOHALFEMPTY \
90 a1bb27b1 pbrook
                             |PL181_STATUS_TXFIFOFULL \
91 a1bb27b1 pbrook
                             |PL181_STATUS_TXFIFOEMPTY \
92 a1bb27b1 pbrook
                             |PL181_STATUS_TXDATAAVLBL)
93 a1bb27b1 pbrook
#define PL181_STATUS_RX_FIFO (PL181_STATUS_RXACTIVE \
94 a1bb27b1 pbrook
                             |PL181_STATUS_RXFIFOHALFFULL \
95 a1bb27b1 pbrook
                             |PL181_STATUS_RXFIFOFULL \
96 a1bb27b1 pbrook
                             |PL181_STATUS_RXFIFOEMPTY \
97 a1bb27b1 pbrook
                             |PL181_STATUS_RXDATAAVLBL)
98 a1bb27b1 pbrook
99 a1bb27b1 pbrook
static const unsigned char pl181_id[] =
100 a1bb27b1 pbrook
{ 0x81, 0x11, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1 };
101 a1bb27b1 pbrook
102 a1bb27b1 pbrook
static void pl181_update(pl181_state *s)
103 a1bb27b1 pbrook
{
104 a1bb27b1 pbrook
    int i;
105 a1bb27b1 pbrook
    for (i = 0; i < 2; i++) {
106 d537cf6c pbrook
        qemu_set_irq(s->irq[i], (s->status & s->mask[i]) != 0);
107 a1bb27b1 pbrook
    }
108 a1bb27b1 pbrook
}
109 a1bb27b1 pbrook
110 a1bb27b1 pbrook
static void pl181_fifo_push(pl181_state *s, uint32_t value)
111 a1bb27b1 pbrook
{
112 a1bb27b1 pbrook
    int n;
113 a1bb27b1 pbrook
114 a1bb27b1 pbrook
    if (s->fifo_len == PL181_FIFO_LEN) {
115 a1bb27b1 pbrook
        fprintf(stderr, "pl181: FIFO overflow\n");
116 a1bb27b1 pbrook
        return;
117 a1bb27b1 pbrook
    }
118 a1bb27b1 pbrook
    n = (s->fifo_pos + s->fifo_len) & (PL181_FIFO_LEN - 1);
119 a1bb27b1 pbrook
    s->fifo_len++;
120 a1bb27b1 pbrook
    s->fifo[n] = value;
121 a1bb27b1 pbrook
    DPRINTF("FIFO push %08x\n", (int)value);
122 a1bb27b1 pbrook
}
123 a1bb27b1 pbrook
124 a1bb27b1 pbrook
static uint32_t pl181_fifo_pop(pl181_state *s)
125 a1bb27b1 pbrook
{
126 a1bb27b1 pbrook
    uint32_t value;
127 a1bb27b1 pbrook
128 a1bb27b1 pbrook
    if (s->fifo_len == 0) {
129 a1bb27b1 pbrook
        fprintf(stderr, "pl181: FIFO underflow\n");
130 a1bb27b1 pbrook
        return 0;
131 a1bb27b1 pbrook
    }
132 a1bb27b1 pbrook
    value = s->fifo[s->fifo_pos];
133 a1bb27b1 pbrook
    s->fifo_len--;
134 a1bb27b1 pbrook
    s->fifo_pos = (s->fifo_pos + 1) & (PL181_FIFO_LEN - 1);
135 a1bb27b1 pbrook
    DPRINTF("FIFO pop %08x\n", (int)value);
136 a1bb27b1 pbrook
    return value;
137 a1bb27b1 pbrook
}
138 a1bb27b1 pbrook
139 a1bb27b1 pbrook
static void pl181_send_command(pl181_state *s)
140 a1bb27b1 pbrook
{
141 bc24a225 Paul Brook
    SDRequest request;
142 a1bb27b1 pbrook
    uint8_t response[16];
143 a1bb27b1 pbrook
    int rlen;
144 a1bb27b1 pbrook
145 a1bb27b1 pbrook
    request.cmd = s->cmd & PL181_CMD_INDEX;
146 a1bb27b1 pbrook
    request.arg = s->cmdarg;
147 a1bb27b1 pbrook
    DPRINTF("Command %d %08x\n", request.cmd, request.arg);
148 a1bb27b1 pbrook
    rlen = sd_do_command(s->card, &request, response);
149 a1bb27b1 pbrook
    if (rlen < 0)
150 a1bb27b1 pbrook
        goto error;
151 a1bb27b1 pbrook
    if (s->cmd & PL181_CMD_RESPONSE) {
152 a1bb27b1 pbrook
#define RWORD(n) ((response[n] << 24) | (response[n + 1] << 16) \
153 a1bb27b1 pbrook
                  | (response[n + 2] << 8) | response[n + 3])
154 a1bb27b1 pbrook
        if (rlen == 0 || (rlen == 4 && (s->cmd & PL181_CMD_LONGRESP)))
155 a1bb27b1 pbrook
            goto error;
156 a1bb27b1 pbrook
        if (rlen != 4 && rlen != 16)
157 a1bb27b1 pbrook
            goto error;
158 a1bb27b1 pbrook
        s->response[0] = RWORD(0);
159 a1bb27b1 pbrook
        if (rlen == 4) {
160 a1bb27b1 pbrook
            s->response[1] = s->response[2] = s->response[3] = 0;
161 a1bb27b1 pbrook
        } else {
162 a1bb27b1 pbrook
            s->response[1] = RWORD(4);
163 a1bb27b1 pbrook
            s->response[2] = RWORD(8);
164 a1bb27b1 pbrook
            s->response[3] = RWORD(12) & ~1;
165 a1bb27b1 pbrook
        }
166 aa1f17c1 ths
        DPRINTF("Response received\n");
167 a1bb27b1 pbrook
        s->status |= PL181_STATUS_CMDRESPEND;
168 a1bb27b1 pbrook
#undef RWORD
169 a1bb27b1 pbrook
    } else {
170 a1bb27b1 pbrook
        DPRINTF("Command sent\n");
171 a1bb27b1 pbrook
        s->status |= PL181_STATUS_CMDSENT;
172 a1bb27b1 pbrook
    }
173 a1bb27b1 pbrook
    return;
174 a1bb27b1 pbrook
175 a1bb27b1 pbrook
error:
176 a1bb27b1 pbrook
    DPRINTF("Timeout\n");
177 a1bb27b1 pbrook
    s->status |= PL181_STATUS_CMDTIMEOUT;
178 a1bb27b1 pbrook
}
179 a1bb27b1 pbrook
180 aa1f17c1 ths
/* Transfer data between the card and the FIFO.  This is complicated by
181 a1bb27b1 pbrook
   the FIFO holding 32-bit words and the card taking data in single byte
182 a1bb27b1 pbrook
   chunks.  FIFO bytes are transferred in little-endian order.  */
183 3b46e624 ths
184 a1bb27b1 pbrook
static void pl181_fifo_run(pl181_state *s)
185 a1bb27b1 pbrook
{
186 a1bb27b1 pbrook
    uint32_t bits;
187 f21126df Blue Swirl
    uint32_t value = 0;
188 a1bb27b1 pbrook
    int n;
189 a1bb27b1 pbrook
    int is_read;
190 a1bb27b1 pbrook
191 a1bb27b1 pbrook
    is_read = (s->datactrl & PL181_DATA_DIRECTION) != 0;
192 6361cdb6 pbrook
    if (s->datacnt != 0 && (!is_read || sd_data_ready(s->card))
193 6361cdb6 pbrook
            && !s->linux_hack) {
194 bc3b26f5 Paul Brook
        if (is_read) {
195 bc3b26f5 Paul Brook
            n = 0;
196 bc3b26f5 Paul Brook
            while (s->datacnt && s->fifo_len < PL181_FIFO_LEN) {
197 a1bb27b1 pbrook
                value |= (uint32_t)sd_read_data(s->card) << (n * 8);
198 bc3b26f5 Paul Brook
                s->datacnt--;
199 a1bb27b1 pbrook
                n++;
200 a1bb27b1 pbrook
                if (n == 4) {
201 a1bb27b1 pbrook
                    pl181_fifo_push(s, value);
202 a1bb27b1 pbrook
                    n = 0;
203 bc3b26f5 Paul Brook
                    value = 0;
204 a1bb27b1 pbrook
                }
205 bc3b26f5 Paul Brook
            }
206 bc3b26f5 Paul Brook
            if (n != 0) {
207 bc3b26f5 Paul Brook
                pl181_fifo_push(s, value);
208 bc3b26f5 Paul Brook
            }
209 bc3b26f5 Paul Brook
        } else { /* write */
210 bc3b26f5 Paul Brook
            n = 0;
211 bc3b26f5 Paul Brook
            while (s->datacnt > 0 && (s->fifo_len > 0 || n > 0)) {
212 a1bb27b1 pbrook
                if (n == 0) {
213 a1bb27b1 pbrook
                    value = pl181_fifo_pop(s);
214 a1bb27b1 pbrook
                    n = 4;
215 a1bb27b1 pbrook
                }
216 bc3b26f5 Paul Brook
                n--;
217 bc3b26f5 Paul Brook
                s->datacnt--;
218 a1bb27b1 pbrook
                sd_write_data(s->card, value & 0xff);
219 a1bb27b1 pbrook
                value >>= 8;
220 a1bb27b1 pbrook
            }
221 a1bb27b1 pbrook
        }
222 a1bb27b1 pbrook
    }
223 a1bb27b1 pbrook
    s->status &= ~(PL181_STATUS_RX_FIFO | PL181_STATUS_TX_FIFO);
224 a1bb27b1 pbrook
    if (s->datacnt == 0) {
225 a1bb27b1 pbrook
        s->status |= PL181_STATUS_DATAEND;
226 a1bb27b1 pbrook
        /* HACK: */
227 a1bb27b1 pbrook
        s->status |= PL181_STATUS_DATABLOCKEND;
228 a1bb27b1 pbrook
        DPRINTF("Transfer Complete\n");
229 a1bb27b1 pbrook
    }
230 6361cdb6 pbrook
    if (s->datacnt == 0 && s->fifo_len == 0) {
231 a1bb27b1 pbrook
        s->datactrl &= ~PL181_DATA_ENABLE;
232 a1bb27b1 pbrook
        DPRINTF("Data engine idle\n");
233 a1bb27b1 pbrook
    } else {
234 a1bb27b1 pbrook
        /* Update FIFO bits.  */
235 a1bb27b1 pbrook
        bits = PL181_STATUS_TXACTIVE | PL181_STATUS_RXACTIVE;
236 a1bb27b1 pbrook
        if (s->fifo_len == 0) {
237 a1bb27b1 pbrook
            bits |= PL181_STATUS_TXFIFOEMPTY;
238 a1bb27b1 pbrook
            bits |= PL181_STATUS_RXFIFOEMPTY;
239 a1bb27b1 pbrook
        } else {
240 a1bb27b1 pbrook
            bits |= PL181_STATUS_TXDATAAVLBL;
241 a1bb27b1 pbrook
            bits |= PL181_STATUS_RXDATAAVLBL;
242 a1bb27b1 pbrook
        }
243 a1bb27b1 pbrook
        if (s->fifo_len == 16) {
244 a1bb27b1 pbrook
            bits |= PL181_STATUS_TXFIFOFULL;
245 a1bb27b1 pbrook
            bits |= PL181_STATUS_RXFIFOFULL;
246 a1bb27b1 pbrook
        }
247 a1bb27b1 pbrook
        if (s->fifo_len <= 8) {
248 a1bb27b1 pbrook
            bits |= PL181_STATUS_TXFIFOHALFEMPTY;
249 a1bb27b1 pbrook
        }
250 a1bb27b1 pbrook
        if (s->fifo_len >= 8) {
251 a1bb27b1 pbrook
            bits |= PL181_STATUS_RXFIFOHALFFULL;
252 a1bb27b1 pbrook
        }
253 a1bb27b1 pbrook
        if (s->datactrl & PL181_DATA_DIRECTION) {
254 a1bb27b1 pbrook
            bits &= PL181_STATUS_RX_FIFO;
255 a1bb27b1 pbrook
        } else {
256 a1bb27b1 pbrook
            bits &= PL181_STATUS_TX_FIFO;
257 a1bb27b1 pbrook
        }
258 a1bb27b1 pbrook
        s->status |= bits;
259 a1bb27b1 pbrook
    }
260 a1bb27b1 pbrook
}
261 a1bb27b1 pbrook
262 c227f099 Anthony Liguori
static uint32_t pl181_read(void *opaque, target_phys_addr_t offset)
263 a1bb27b1 pbrook
{
264 a1bb27b1 pbrook
    pl181_state *s = (pl181_state *)opaque;
265 6361cdb6 pbrook
    uint32_t tmp;
266 a1bb27b1 pbrook
267 a1bb27b1 pbrook
    if (offset >= 0xfe0 && offset < 0x1000) {
268 a1bb27b1 pbrook
        return pl181_id[(offset - 0xfe0) >> 2];
269 a1bb27b1 pbrook
    }
270 a1bb27b1 pbrook
    switch (offset) {
271 a1bb27b1 pbrook
    case 0x00: /* Power */
272 a1bb27b1 pbrook
        return s->power;
273 a1bb27b1 pbrook
    case 0x04: /* Clock */
274 a1bb27b1 pbrook
        return s->clock;
275 a1bb27b1 pbrook
    case 0x08: /* Argument */
276 a1bb27b1 pbrook
        return s->cmdarg;
277 a1bb27b1 pbrook
    case 0x0c: /* Command */
278 a1bb27b1 pbrook
        return s->cmd;
279 a1bb27b1 pbrook
    case 0x10: /* RespCmd */
280 a1bb27b1 pbrook
        return s->respcmd;
281 a1bb27b1 pbrook
    case 0x14: /* Response0 */
282 a1bb27b1 pbrook
        return s->response[0];
283 a1bb27b1 pbrook
    case 0x18: /* Response1 */
284 a1bb27b1 pbrook
        return s->response[1];
285 a1bb27b1 pbrook
    case 0x1c: /* Response2 */
286 a1bb27b1 pbrook
        return s->response[2];
287 a1bb27b1 pbrook
    case 0x20: /* Response3 */
288 a1bb27b1 pbrook
        return s->response[3];
289 a1bb27b1 pbrook
    case 0x24: /* DataTimer */
290 a1bb27b1 pbrook
        return s->datatimer;
291 a1bb27b1 pbrook
    case 0x28: /* DataLength */
292 a1bb27b1 pbrook
        return s->datalength;
293 a1bb27b1 pbrook
    case 0x2c: /* DataCtrl */
294 a1bb27b1 pbrook
        return s->datactrl;
295 a1bb27b1 pbrook
    case 0x30: /* DataCnt */
296 a1bb27b1 pbrook
        return s->datacnt;
297 a1bb27b1 pbrook
    case 0x34: /* Status */
298 6361cdb6 pbrook
        tmp = s->status;
299 6361cdb6 pbrook
        if (s->linux_hack) {
300 6361cdb6 pbrook
            s->linux_hack = 0;
301 6361cdb6 pbrook
            pl181_fifo_run(s);
302 6361cdb6 pbrook
            pl181_update(s);
303 6361cdb6 pbrook
        }
304 6361cdb6 pbrook
        return tmp;
305 a1bb27b1 pbrook
    case 0x3c: /* Mask0 */
306 a1bb27b1 pbrook
        return s->mask[0];
307 a1bb27b1 pbrook
    case 0x40: /* Mask1 */
308 a1bb27b1 pbrook
        return s->mask[1];
309 a1bb27b1 pbrook
    case 0x48: /* FifoCnt */
310 6361cdb6 pbrook
        /* The documentation is somewhat vague about exactly what FifoCnt
311 6361cdb6 pbrook
           does.  On real hardware it appears to be when decrememnted
312 6361cdb6 pbrook
           when a word is transfered between the FIFO and the serial
313 6361cdb6 pbrook
           data engine.  DataCnt is decremented after each byte is
314 6361cdb6 pbrook
           transfered between the serial engine and the card.
315 6361cdb6 pbrook
           We don't emulate this level of detail, so both can be the same.  */
316 6361cdb6 pbrook
        tmp = (s->datacnt + 3) >> 2;
317 6361cdb6 pbrook
        if (s->linux_hack) {
318 6361cdb6 pbrook
            s->linux_hack = 0;
319 6361cdb6 pbrook
            pl181_fifo_run(s);
320 6361cdb6 pbrook
            pl181_update(s);
321 6361cdb6 pbrook
        }
322 6361cdb6 pbrook
        return tmp;
323 a1bb27b1 pbrook
    case 0x80: case 0x84: case 0x88: case 0x8c: /* FifoData */
324 a1bb27b1 pbrook
    case 0x90: case 0x94: case 0x98: case 0x9c:
325 a1bb27b1 pbrook
    case 0xa0: case 0xa4: case 0xa8: case 0xac:
326 a1bb27b1 pbrook
    case 0xb0: case 0xb4: case 0xb8: case 0xbc:
327 6361cdb6 pbrook
        if (s->fifo_len == 0) {
328 a1bb27b1 pbrook
            fprintf(stderr, "pl181: Unexpected FIFO read\n");
329 a1bb27b1 pbrook
            return 0;
330 a1bb27b1 pbrook
        } else {
331 a1bb27b1 pbrook
            uint32_t value;
332 a1bb27b1 pbrook
            value = pl181_fifo_pop(s);
333 6361cdb6 pbrook
            s->linux_hack = 1;
334 a1bb27b1 pbrook
            pl181_fifo_run(s);
335 a1bb27b1 pbrook
            pl181_update(s);
336 a1bb27b1 pbrook
            return value;
337 a1bb27b1 pbrook
        }
338 a1bb27b1 pbrook
    default:
339 2ac71179 Paul Brook
        hw_error("pl181_read: Bad offset %x\n", (int)offset);
340 a1bb27b1 pbrook
        return 0;
341 a1bb27b1 pbrook
    }
342 a1bb27b1 pbrook
}
343 a1bb27b1 pbrook
344 c227f099 Anthony Liguori
static void pl181_write(void *opaque, target_phys_addr_t offset,
345 a1bb27b1 pbrook
                          uint32_t value)
346 a1bb27b1 pbrook
{
347 a1bb27b1 pbrook
    pl181_state *s = (pl181_state *)opaque;
348 a1bb27b1 pbrook
349 a1bb27b1 pbrook
    switch (offset) {
350 a1bb27b1 pbrook
    case 0x00: /* Power */
351 a1bb27b1 pbrook
        s->power = value & 0xff;
352 a1bb27b1 pbrook
        break;
353 a1bb27b1 pbrook
    case 0x04: /* Clock */
354 a1bb27b1 pbrook
        s->clock = value & 0xff;
355 a1bb27b1 pbrook
        break;
356 a1bb27b1 pbrook
    case 0x08: /* Argument */
357 a1bb27b1 pbrook
        s->cmdarg = value;
358 a1bb27b1 pbrook
        break;
359 a1bb27b1 pbrook
    case 0x0c: /* Command */
360 a1bb27b1 pbrook
        s->cmd = value;
361 a1bb27b1 pbrook
        if (s->cmd & PL181_CMD_ENABLE) {
362 a1bb27b1 pbrook
            if (s->cmd & PL181_CMD_INTERRUPT) {
363 a1bb27b1 pbrook
                fprintf(stderr, "pl181: Interrupt mode not implemented\n");
364 a1bb27b1 pbrook
                abort();
365 a1bb27b1 pbrook
            } if (s->cmd & PL181_CMD_PENDING) {
366 a1bb27b1 pbrook
                fprintf(stderr, "pl181: Pending commands not implemented\n");
367 a1bb27b1 pbrook
                abort();
368 a1bb27b1 pbrook
            } else {
369 a1bb27b1 pbrook
                pl181_send_command(s);
370 a1bb27b1 pbrook
                pl181_fifo_run(s);
371 a1bb27b1 pbrook
            }
372 a1bb27b1 pbrook
            /* The command has completed one way or the other.  */
373 a1bb27b1 pbrook
            s->cmd &= ~PL181_CMD_ENABLE;
374 a1bb27b1 pbrook
        }
375 a1bb27b1 pbrook
        break;
376 a1bb27b1 pbrook
    case 0x24: /* DataTimer */
377 a1bb27b1 pbrook
        s->datatimer = value;
378 a1bb27b1 pbrook
        break;
379 a1bb27b1 pbrook
    case 0x28: /* DataLength */
380 a1bb27b1 pbrook
        s->datalength = value & 0xffff;
381 a1bb27b1 pbrook
        break;
382 a1bb27b1 pbrook
    case 0x2c: /* DataCtrl */
383 a1bb27b1 pbrook
        s->datactrl = value & 0xff;
384 a1bb27b1 pbrook
        if (value & PL181_DATA_ENABLE) {
385 a1bb27b1 pbrook
            s->datacnt = s->datalength;
386 a1bb27b1 pbrook
            pl181_fifo_run(s);
387 a1bb27b1 pbrook
        }
388 a1bb27b1 pbrook
        break;
389 a1bb27b1 pbrook
    case 0x38: /* Clear */
390 a1bb27b1 pbrook
        s->status &= ~(value & 0x7ff);
391 a1bb27b1 pbrook
        break;
392 a1bb27b1 pbrook
    case 0x3c: /* Mask0 */
393 a1bb27b1 pbrook
        s->mask[0] = value;
394 a1bb27b1 pbrook
        break;
395 a1bb27b1 pbrook
    case 0x40: /* Mask1 */
396 a1bb27b1 pbrook
        s->mask[1] = value;
397 a1bb27b1 pbrook
        break;
398 a1bb27b1 pbrook
    case 0x80: case 0x84: case 0x88: case 0x8c: /* FifoData */
399 a1bb27b1 pbrook
    case 0x90: case 0x94: case 0x98: case 0x9c:
400 a1bb27b1 pbrook
    case 0xa0: case 0xa4: case 0xa8: case 0xac:
401 a1bb27b1 pbrook
    case 0xb0: case 0xb4: case 0xb8: case 0xbc:
402 6361cdb6 pbrook
        if (s->datacnt == 0) {
403 a1bb27b1 pbrook
            fprintf(stderr, "pl181: Unexpected FIFO write\n");
404 a1bb27b1 pbrook
        } else {
405 a1bb27b1 pbrook
            pl181_fifo_push(s, value);
406 a1bb27b1 pbrook
            pl181_fifo_run(s);
407 a1bb27b1 pbrook
        }
408 a1bb27b1 pbrook
        break;
409 a1bb27b1 pbrook
    default:
410 2ac71179 Paul Brook
        hw_error("pl181_write: Bad offset %x\n", (int)offset);
411 a1bb27b1 pbrook
    }
412 a1bb27b1 pbrook
    pl181_update(s);
413 a1bb27b1 pbrook
}
414 a1bb27b1 pbrook
415 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const pl181_readfn[] = {
416 a1bb27b1 pbrook
   pl181_read,
417 a1bb27b1 pbrook
   pl181_read,
418 a1bb27b1 pbrook
   pl181_read
419 a1bb27b1 pbrook
};
420 a1bb27b1 pbrook
421 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const pl181_writefn[] = {
422 a1bb27b1 pbrook
   pl181_write,
423 a1bb27b1 pbrook
   pl181_write,
424 a1bb27b1 pbrook
   pl181_write
425 a1bb27b1 pbrook
};
426 a1bb27b1 pbrook
427 a1bb27b1 pbrook
static void pl181_reset(void *opaque)
428 a1bb27b1 pbrook
{
429 a1bb27b1 pbrook
    pl181_state *s = (pl181_state *)opaque;
430 a1bb27b1 pbrook
431 a1bb27b1 pbrook
    s->power = 0;
432 a1bb27b1 pbrook
    s->cmdarg = 0;
433 a1bb27b1 pbrook
    s->cmd = 0;
434 a1bb27b1 pbrook
    s->datatimer = 0;
435 a1bb27b1 pbrook
    s->datalength = 0;
436 a1bb27b1 pbrook
    s->respcmd = 0;
437 a1bb27b1 pbrook
    s->response[0] = 0;
438 a1bb27b1 pbrook
    s->response[1] = 0;
439 a1bb27b1 pbrook
    s->response[2] = 0;
440 a1bb27b1 pbrook
    s->response[3] = 0;
441 a1bb27b1 pbrook
    s->datatimer = 0;
442 a1bb27b1 pbrook
    s->datalength = 0;
443 a1bb27b1 pbrook
    s->datactrl = 0;
444 a1bb27b1 pbrook
    s->datacnt = 0;
445 a1bb27b1 pbrook
    s->status = 0;
446 6361cdb6 pbrook
    s->linux_hack = 0;
447 a1bb27b1 pbrook
    s->mask[0] = 0;
448 a1bb27b1 pbrook
    s->mask[1] = 0;
449 c31a4724 Peter Maydell
450 c31a4724 Peter Maydell
    /* We can assume our GPIO outputs have been wired up now */
451 c31a4724 Peter Maydell
    sd_set_cb(s->card, s->cardstatus[0], s->cardstatus[1]);
452 a1bb27b1 pbrook
}
453 a1bb27b1 pbrook
454 81a322d4 Gerd Hoffmann
static int pl181_init(SysBusDevice *dev)
455 a1bb27b1 pbrook
{
456 a1bb27b1 pbrook
    int iomemtype;
457 aa9311d8 Paul Brook
    pl181_state *s = FROM_SYSBUS(pl181_state, dev);
458 13839974 Markus Armbruster
    DriveInfo *dinfo;
459 a1bb27b1 pbrook
460 2507c12a Alexander Graf
    iomemtype = cpu_register_io_memory(pl181_readfn, pl181_writefn, s,
461 2507c12a Alexander Graf
                                       DEVICE_NATIVE_ENDIAN);
462 aa9311d8 Paul Brook
    sysbus_init_mmio(dev, 0x1000, iomemtype);
463 aa9311d8 Paul Brook
    sysbus_init_irq(dev, &s->irq[0]);
464 aa9311d8 Paul Brook
    sysbus_init_irq(dev, &s->irq[1]);
465 c31a4724 Peter Maydell
    qdev_init_gpio_out(&s->busdev.qdev, s->cardstatus, 2);
466 13839974 Markus Armbruster
    dinfo = drive_get_next(IF_SD);
467 13839974 Markus Armbruster
    s->card = sd_init(dinfo ? dinfo->bdrv : NULL, 0);
468 a08d4367 Jan Kiszka
    qemu_register_reset(pl181_reset, s);
469 a1bb27b1 pbrook
    pl181_reset(s);
470 a1bb27b1 pbrook
    /* ??? Save/restore.  */
471 81a322d4 Gerd Hoffmann
    return 0;
472 a1bb27b1 pbrook
}
473 aa9311d8 Paul Brook
474 aa9311d8 Paul Brook
static void pl181_register_devices(void)
475 aa9311d8 Paul Brook
{
476 aa9311d8 Paul Brook
    sysbus_register_dev("pl181", sizeof(pl181_state), pl181_init);
477 aa9311d8 Paul Brook
}
478 aa9311d8 Paul Brook
479 aa9311d8 Paul Brook
device_init(pl181_register_devices)