Statistics
| Branch: | Revision:

root / hw / lsi53c895a.c @ 5bae1900

History | View | Annotate | Download (62 kB)

1 5fafdf24 ths
/*
2 7d8406be pbrook
 * QEMU LSI53C895A SCSI Host Bus Adapter emulation
3 7d8406be pbrook
 *
4 7d8406be pbrook
 * Copyright (c) 2006 CodeSourcery.
5 7d8406be pbrook
 * Written by Paul Brook
6 7d8406be pbrook
 *
7 7d8406be pbrook
 * This code is licenced under the LGPL.
8 7d8406be pbrook
 */
9 7d8406be pbrook
10 7d8406be pbrook
/* ??? Need to check if the {read,write}[wl] routines work properly on
11 7d8406be pbrook
   big-endian targets.  */
12 7d8406be pbrook
13 a15fdf86 Laszlo Ast
#include <assert.h>
14 777aec7a Nolan
15 87ecb68b pbrook
#include "hw.h"
16 87ecb68b pbrook
#include "pci.h"
17 43b443b6 Gerd Hoffmann
#include "scsi.h"
18 b0a7b120 aliguori
#include "block_int.h"
19 7d8406be pbrook
20 7d8406be pbrook
//#define DEBUG_LSI
21 7d8406be pbrook
//#define DEBUG_LSI_REG
22 7d8406be pbrook
23 7d8406be pbrook
#ifdef DEBUG_LSI
24 001faf32 Blue Swirl
#define DPRINTF(fmt, ...) \
25 001faf32 Blue Swirl
do { printf("lsi_scsi: " fmt , ## __VA_ARGS__); } while (0)
26 001faf32 Blue Swirl
#define BADF(fmt, ...) \
27 001faf32 Blue Swirl
do { fprintf(stderr, "lsi_scsi: error: " fmt , ## __VA_ARGS__); exit(1);} while (0)
28 7d8406be pbrook
#else
29 001faf32 Blue Swirl
#define DPRINTF(fmt, ...) do {} while(0)
30 001faf32 Blue Swirl
#define BADF(fmt, ...) \
31 001faf32 Blue Swirl
do { fprintf(stderr, "lsi_scsi: error: " fmt , ## __VA_ARGS__);} while (0)
32 7d8406be pbrook
#endif
33 7d8406be pbrook
34 18e08a55 Michael S. Tsirkin
#define LSI_MAX_DEVS 7
35 18e08a55 Michael S. Tsirkin
36 7d8406be pbrook
#define LSI_SCNTL0_TRG    0x01
37 7d8406be pbrook
#define LSI_SCNTL0_AAP    0x02
38 7d8406be pbrook
#define LSI_SCNTL0_EPC    0x08
39 7d8406be pbrook
#define LSI_SCNTL0_WATN   0x10
40 7d8406be pbrook
#define LSI_SCNTL0_START  0x20
41 7d8406be pbrook
42 7d8406be pbrook
#define LSI_SCNTL1_SST    0x01
43 7d8406be pbrook
#define LSI_SCNTL1_IARB   0x02
44 7d8406be pbrook
#define LSI_SCNTL1_AESP   0x04
45 7d8406be pbrook
#define LSI_SCNTL1_RST    0x08
46 7d8406be pbrook
#define LSI_SCNTL1_CON    0x10
47 7d8406be pbrook
#define LSI_SCNTL1_DHP    0x20
48 7d8406be pbrook
#define LSI_SCNTL1_ADB    0x40
49 7d8406be pbrook
#define LSI_SCNTL1_EXC    0x80
50 7d8406be pbrook
51 7d8406be pbrook
#define LSI_SCNTL2_WSR    0x01
52 7d8406be pbrook
#define LSI_SCNTL2_VUE0   0x02
53 7d8406be pbrook
#define LSI_SCNTL2_VUE1   0x04
54 7d8406be pbrook
#define LSI_SCNTL2_WSS    0x08
55 7d8406be pbrook
#define LSI_SCNTL2_SLPHBEN 0x10
56 7d8406be pbrook
#define LSI_SCNTL2_SLPMD  0x20
57 7d8406be pbrook
#define LSI_SCNTL2_CHM    0x40
58 7d8406be pbrook
#define LSI_SCNTL2_SDU    0x80
59 7d8406be pbrook
60 7d8406be pbrook
#define LSI_ISTAT0_DIP    0x01
61 7d8406be pbrook
#define LSI_ISTAT0_SIP    0x02
62 7d8406be pbrook
#define LSI_ISTAT0_INTF   0x04
63 7d8406be pbrook
#define LSI_ISTAT0_CON    0x08
64 7d8406be pbrook
#define LSI_ISTAT0_SEM    0x10
65 7d8406be pbrook
#define LSI_ISTAT0_SIGP   0x20
66 7d8406be pbrook
#define LSI_ISTAT0_SRST   0x40
67 7d8406be pbrook
#define LSI_ISTAT0_ABRT   0x80
68 7d8406be pbrook
69 7d8406be pbrook
#define LSI_ISTAT1_SI     0x01
70 7d8406be pbrook
#define LSI_ISTAT1_SRUN   0x02
71 7d8406be pbrook
#define LSI_ISTAT1_FLSH   0x04
72 7d8406be pbrook
73 7d8406be pbrook
#define LSI_SSTAT0_SDP0   0x01
74 7d8406be pbrook
#define LSI_SSTAT0_RST    0x02
75 7d8406be pbrook
#define LSI_SSTAT0_WOA    0x04
76 7d8406be pbrook
#define LSI_SSTAT0_LOA    0x08
77 7d8406be pbrook
#define LSI_SSTAT0_AIP    0x10
78 7d8406be pbrook
#define LSI_SSTAT0_OLF    0x20
79 7d8406be pbrook
#define LSI_SSTAT0_ORF    0x40
80 7d8406be pbrook
#define LSI_SSTAT0_ILF    0x80
81 7d8406be pbrook
82 7d8406be pbrook
#define LSI_SIST0_PAR     0x01
83 7d8406be pbrook
#define LSI_SIST0_RST     0x02
84 7d8406be pbrook
#define LSI_SIST0_UDC     0x04
85 7d8406be pbrook
#define LSI_SIST0_SGE     0x08
86 7d8406be pbrook
#define LSI_SIST0_RSL     0x10
87 7d8406be pbrook
#define LSI_SIST0_SEL     0x20
88 7d8406be pbrook
#define LSI_SIST0_CMP     0x40
89 7d8406be pbrook
#define LSI_SIST0_MA      0x80
90 7d8406be pbrook
91 7d8406be pbrook
#define LSI_SIST1_HTH     0x01
92 7d8406be pbrook
#define LSI_SIST1_GEN     0x02
93 7d8406be pbrook
#define LSI_SIST1_STO     0x04
94 7d8406be pbrook
#define LSI_SIST1_SBMC    0x10
95 7d8406be pbrook
96 7d8406be pbrook
#define LSI_SOCL_IO       0x01
97 7d8406be pbrook
#define LSI_SOCL_CD       0x02
98 7d8406be pbrook
#define LSI_SOCL_MSG      0x04
99 7d8406be pbrook
#define LSI_SOCL_ATN      0x08
100 7d8406be pbrook
#define LSI_SOCL_SEL      0x10
101 7d8406be pbrook
#define LSI_SOCL_BSY      0x20
102 7d8406be pbrook
#define LSI_SOCL_ACK      0x40
103 7d8406be pbrook
#define LSI_SOCL_REQ      0x80
104 7d8406be pbrook
105 7d8406be pbrook
#define LSI_DSTAT_IID     0x01
106 7d8406be pbrook
#define LSI_DSTAT_SIR     0x04
107 7d8406be pbrook
#define LSI_DSTAT_SSI     0x08
108 7d8406be pbrook
#define LSI_DSTAT_ABRT    0x10
109 7d8406be pbrook
#define LSI_DSTAT_BF      0x20
110 7d8406be pbrook
#define LSI_DSTAT_MDPE    0x40
111 7d8406be pbrook
#define LSI_DSTAT_DFE     0x80
112 7d8406be pbrook
113 7d8406be pbrook
#define LSI_DCNTL_COM     0x01
114 7d8406be pbrook
#define LSI_DCNTL_IRQD    0x02
115 7d8406be pbrook
#define LSI_DCNTL_STD     0x04
116 7d8406be pbrook
#define LSI_DCNTL_IRQM    0x08
117 7d8406be pbrook
#define LSI_DCNTL_SSM     0x10
118 7d8406be pbrook
#define LSI_DCNTL_PFEN    0x20
119 7d8406be pbrook
#define LSI_DCNTL_PFF     0x40
120 7d8406be pbrook
#define LSI_DCNTL_CLSE    0x80
121 7d8406be pbrook
122 7d8406be pbrook
#define LSI_DMODE_MAN     0x01
123 7d8406be pbrook
#define LSI_DMODE_BOF     0x02
124 7d8406be pbrook
#define LSI_DMODE_ERMP    0x04
125 7d8406be pbrook
#define LSI_DMODE_ERL     0x08
126 7d8406be pbrook
#define LSI_DMODE_DIOM    0x10
127 7d8406be pbrook
#define LSI_DMODE_SIOM    0x20
128 7d8406be pbrook
129 7d8406be pbrook
#define LSI_CTEST2_DACK   0x01
130 7d8406be pbrook
#define LSI_CTEST2_DREQ   0x02
131 7d8406be pbrook
#define LSI_CTEST2_TEOP   0x04
132 7d8406be pbrook
#define LSI_CTEST2_PCICIE 0x08
133 7d8406be pbrook
#define LSI_CTEST2_CM     0x10
134 7d8406be pbrook
#define LSI_CTEST2_CIO    0x20
135 7d8406be pbrook
#define LSI_CTEST2_SIGP   0x40
136 7d8406be pbrook
#define LSI_CTEST2_DDIR   0x80
137 7d8406be pbrook
138 7d8406be pbrook
#define LSI_CTEST5_BL2    0x04
139 7d8406be pbrook
#define LSI_CTEST5_DDIR   0x08
140 7d8406be pbrook
#define LSI_CTEST5_MASR   0x10
141 7d8406be pbrook
#define LSI_CTEST5_DFSN   0x20
142 7d8406be pbrook
#define LSI_CTEST5_BBCK   0x40
143 7d8406be pbrook
#define LSI_CTEST5_ADCK   0x80
144 7d8406be pbrook
145 7d8406be pbrook
#define LSI_CCNTL0_DILS   0x01
146 7d8406be pbrook
#define LSI_CCNTL0_DISFC  0x10
147 7d8406be pbrook
#define LSI_CCNTL0_ENNDJ  0x20
148 7d8406be pbrook
#define LSI_CCNTL0_PMJCTL 0x40
149 7d8406be pbrook
#define LSI_CCNTL0_ENPMJ  0x80
150 7d8406be pbrook
151 b25cf589 aliguori
#define LSI_CCNTL1_EN64DBMV  0x01
152 b25cf589 aliguori
#define LSI_CCNTL1_EN64TIBMV 0x02
153 b25cf589 aliguori
#define LSI_CCNTL1_64TIMOD   0x04
154 b25cf589 aliguori
#define LSI_CCNTL1_DDAC      0x08
155 b25cf589 aliguori
#define LSI_CCNTL1_ZMOD      0x80
156 b25cf589 aliguori
157 e560125e Laszlo Ast
/* Enable Response to Reselection */
158 e560125e Laszlo Ast
#define LSI_SCID_RRE      0x60
159 e560125e Laszlo Ast
160 b25cf589 aliguori
#define LSI_CCNTL1_40BIT (LSI_CCNTL1_EN64TIBMV|LSI_CCNTL1_64TIMOD)
161 b25cf589 aliguori
162 7d8406be pbrook
#define PHASE_DO          0
163 7d8406be pbrook
#define PHASE_DI          1
164 7d8406be pbrook
#define PHASE_CMD         2
165 7d8406be pbrook
#define PHASE_ST          3
166 7d8406be pbrook
#define PHASE_MO          6
167 7d8406be pbrook
#define PHASE_MI          7
168 7d8406be pbrook
#define PHASE_MASK        7
169 7d8406be pbrook
170 a917d384 pbrook
/* Maximum length of MSG IN data.  */
171 a917d384 pbrook
#define LSI_MAX_MSGIN_LEN 8
172 a917d384 pbrook
173 a917d384 pbrook
/* Flag set if this is a tagged command.  */
174 a917d384 pbrook
#define LSI_TAG_VALID     (1 << 16)
175 a917d384 pbrook
176 042ec49d Gerd Hoffmann
typedef struct lsi_request {
177 a917d384 pbrook
    uint32_t tag;
178 daa70311 Gerd Hoffmann
    SCSIDevice *dev;
179 b96a0da0 Gerd Hoffmann
    uint32_t dma_len;
180 b96a0da0 Gerd Hoffmann
    uint8_t *dma_buf;
181 a917d384 pbrook
    uint32_t pending;
182 a917d384 pbrook
    int out;
183 042ec49d Gerd Hoffmann
    QTAILQ_ENTRY(lsi_request) next;
184 042ec49d Gerd Hoffmann
} lsi_request;
185 4d611c9a pbrook
186 7d8406be pbrook
typedef struct {
187 f305261f Juan Quintela
    PCIDevice dev;
188 7d8406be pbrook
    int mmio_io_addr;
189 7d8406be pbrook
    int ram_io_addr;
190 7d8406be pbrook
    uint32_t script_ram_base;
191 7d8406be pbrook
192 7d8406be pbrook
    int carry; /* ??? Should this be an a visible register somewhere?  */
193 7d8406be pbrook
    int sense;
194 a917d384 pbrook
    /* Action to take at the end of a MSG IN phase.
195 a15fdf86 Laszlo Ast
       0 = COMMAND, 1 = disconnect, 2 = DATA OUT, 3 = DATA IN.  */
196 a917d384 pbrook
    int msg_action;
197 a917d384 pbrook
    int msg_len;
198 a917d384 pbrook
    uint8_t msg[LSI_MAX_MSGIN_LEN];
199 4d611c9a pbrook
    /* 0 if SCRIPTS are running or stopped.
200 4d611c9a pbrook
     * 1 if a Wait Reselect instruction has been issued.
201 a917d384 pbrook
     * 2 if processing DMA from lsi_execute_script.
202 a917d384 pbrook
     * 3 if a DMA operation is in progress.  */
203 7d8406be pbrook
    int waiting;
204 ca9c39fa Gerd Hoffmann
    SCSIBus bus;
205 daa70311 Gerd Hoffmann
    SCSIDevice *select_dev;
206 7d8406be pbrook
    int current_lun;
207 a917d384 pbrook
    /* The tag is a combination of the device ID and the SCSI tag.  */
208 af12ac98 Gerd Hoffmann
    uint32_t select_tag;
209 8ccc2ace ths
    int command_complete;
210 042ec49d Gerd Hoffmann
    QTAILQ_HEAD(, lsi_request) queue;
211 af12ac98 Gerd Hoffmann
    lsi_request *current;
212 7d8406be pbrook
213 7d8406be pbrook
    uint32_t dsa;
214 7d8406be pbrook
    uint32_t temp;
215 7d8406be pbrook
    uint32_t dnad;
216 7d8406be pbrook
    uint32_t dbc;
217 7d8406be pbrook
    uint8_t istat0;
218 7d8406be pbrook
    uint8_t istat1;
219 7d8406be pbrook
    uint8_t dcmd;
220 7d8406be pbrook
    uint8_t dstat;
221 7d8406be pbrook
    uint8_t dien;
222 7d8406be pbrook
    uint8_t sist0;
223 7d8406be pbrook
    uint8_t sist1;
224 7d8406be pbrook
    uint8_t sien0;
225 7d8406be pbrook
    uint8_t sien1;
226 7d8406be pbrook
    uint8_t mbox0;
227 7d8406be pbrook
    uint8_t mbox1;
228 7d8406be pbrook
    uint8_t dfifo;
229 9167a69a balrog
    uint8_t ctest2;
230 7d8406be pbrook
    uint8_t ctest3;
231 7d8406be pbrook
    uint8_t ctest4;
232 7d8406be pbrook
    uint8_t ctest5;
233 7d8406be pbrook
    uint8_t ccntl0;
234 7d8406be pbrook
    uint8_t ccntl1;
235 7d8406be pbrook
    uint32_t dsp;
236 7d8406be pbrook
    uint32_t dsps;
237 7d8406be pbrook
    uint8_t dmode;
238 7d8406be pbrook
    uint8_t dcntl;
239 7d8406be pbrook
    uint8_t scntl0;
240 7d8406be pbrook
    uint8_t scntl1;
241 7d8406be pbrook
    uint8_t scntl2;
242 7d8406be pbrook
    uint8_t scntl3;
243 7d8406be pbrook
    uint8_t sstat0;
244 7d8406be pbrook
    uint8_t sstat1;
245 7d8406be pbrook
    uint8_t scid;
246 7d8406be pbrook
    uint8_t sxfer;
247 7d8406be pbrook
    uint8_t socl;
248 7d8406be pbrook
    uint8_t sdid;
249 a917d384 pbrook
    uint8_t ssid;
250 7d8406be pbrook
    uint8_t sfbr;
251 7d8406be pbrook
    uint8_t stest1;
252 7d8406be pbrook
    uint8_t stest2;
253 7d8406be pbrook
    uint8_t stest3;
254 a917d384 pbrook
    uint8_t sidl;
255 7d8406be pbrook
    uint8_t stime0;
256 7d8406be pbrook
    uint8_t respid0;
257 7d8406be pbrook
    uint8_t respid1;
258 7d8406be pbrook
    uint32_t mmrs;
259 7d8406be pbrook
    uint32_t mmws;
260 7d8406be pbrook
    uint32_t sfs;
261 7d8406be pbrook
    uint32_t drs;
262 7d8406be pbrook
    uint32_t sbms;
263 ab57d967 aliguori
    uint32_t dbms;
264 7d8406be pbrook
    uint32_t dnad64;
265 7d8406be pbrook
    uint32_t pmjad1;
266 7d8406be pbrook
    uint32_t pmjad2;
267 7d8406be pbrook
    uint32_t rbc;
268 7d8406be pbrook
    uint32_t ua;
269 7d8406be pbrook
    uint32_t ia;
270 7d8406be pbrook
    uint32_t sbc;
271 7d8406be pbrook
    uint32_t csbc;
272 dcfb9014 ths
    uint32_t scratch[18]; /* SCRATCHA-SCRATCHR */
273 bd8ee11a Sebastian Herbszt
    uint8_t sbr;
274 7d8406be pbrook
275 7d8406be pbrook
    /* Script ram is stored as 32-bit words in host byteorder.  */
276 7d8406be pbrook
    uint32_t script_ram[2048];
277 7d8406be pbrook
} LSIState;
278 7d8406be pbrook
279 e560125e Laszlo Ast
static inline int lsi_irq_on_rsl(LSIState *s)
280 e560125e Laszlo Ast
{
281 e560125e Laszlo Ast
    return (s->sien0 & LSI_SIST0_RSL) && (s->scid & LSI_SCID_RRE);
282 e560125e Laszlo Ast
}
283 e560125e Laszlo Ast
284 7d8406be pbrook
static void lsi_soft_reset(LSIState *s)
285 7d8406be pbrook
{
286 51336214 Jan Kiszka
    lsi_request *p;
287 51336214 Jan Kiszka
288 7d8406be pbrook
    DPRINTF("Reset\n");
289 7d8406be pbrook
    s->carry = 0;
290 7d8406be pbrook
291 7d8406be pbrook
    s->waiting = 0;
292 7d8406be pbrook
    s->dsa = 0;
293 7d8406be pbrook
    s->dnad = 0;
294 7d8406be pbrook
    s->dbc = 0;
295 7d8406be pbrook
    s->temp = 0;
296 7d8406be pbrook
    memset(s->scratch, 0, sizeof(s->scratch));
297 7d8406be pbrook
    s->istat0 = 0;
298 7d8406be pbrook
    s->istat1 = 0;
299 7d8406be pbrook
    s->dcmd = 0;
300 7d8406be pbrook
    s->dstat = 0;
301 7d8406be pbrook
    s->dien = 0;
302 7d8406be pbrook
    s->sist0 = 0;
303 7d8406be pbrook
    s->sist1 = 0;
304 7d8406be pbrook
    s->sien0 = 0;
305 7d8406be pbrook
    s->sien1 = 0;
306 7d8406be pbrook
    s->mbox0 = 0;
307 7d8406be pbrook
    s->mbox1 = 0;
308 7d8406be pbrook
    s->dfifo = 0;
309 9167a69a balrog
    s->ctest2 = 0;
310 7d8406be pbrook
    s->ctest3 = 0;
311 7d8406be pbrook
    s->ctest4 = 0;
312 7d8406be pbrook
    s->ctest5 = 0;
313 7d8406be pbrook
    s->ccntl0 = 0;
314 7d8406be pbrook
    s->ccntl1 = 0;
315 7d8406be pbrook
    s->dsp = 0;
316 7d8406be pbrook
    s->dsps = 0;
317 7d8406be pbrook
    s->dmode = 0;
318 7d8406be pbrook
    s->dcntl = 0;
319 7d8406be pbrook
    s->scntl0 = 0xc0;
320 7d8406be pbrook
    s->scntl1 = 0;
321 7d8406be pbrook
    s->scntl2 = 0;
322 7d8406be pbrook
    s->scntl3 = 0;
323 7d8406be pbrook
    s->sstat0 = 0;
324 7d8406be pbrook
    s->sstat1 = 0;
325 7d8406be pbrook
    s->scid = 7;
326 7d8406be pbrook
    s->sxfer = 0;
327 7d8406be pbrook
    s->socl = 0;
328 7d8406be pbrook
    s->stest1 = 0;
329 7d8406be pbrook
    s->stest2 = 0;
330 7d8406be pbrook
    s->stest3 = 0;
331 a917d384 pbrook
    s->sidl = 0;
332 7d8406be pbrook
    s->stime0 = 0;
333 7d8406be pbrook
    s->respid0 = 0x80;
334 7d8406be pbrook
    s->respid1 = 0;
335 7d8406be pbrook
    s->mmrs = 0;
336 7d8406be pbrook
    s->mmws = 0;
337 7d8406be pbrook
    s->sfs = 0;
338 7d8406be pbrook
    s->drs = 0;
339 7d8406be pbrook
    s->sbms = 0;
340 ab57d967 aliguori
    s->dbms = 0;
341 7d8406be pbrook
    s->dnad64 = 0;
342 7d8406be pbrook
    s->pmjad1 = 0;
343 7d8406be pbrook
    s->pmjad2 = 0;
344 7d8406be pbrook
    s->rbc = 0;
345 7d8406be pbrook
    s->ua = 0;
346 7d8406be pbrook
    s->ia = 0;
347 7d8406be pbrook
    s->sbc = 0;
348 7d8406be pbrook
    s->csbc = 0;
349 bd8ee11a Sebastian Herbszt
    s->sbr = 0;
350 51336214 Jan Kiszka
    while (!QTAILQ_EMPTY(&s->queue)) {
351 51336214 Jan Kiszka
        p = QTAILQ_FIRST(&s->queue);
352 51336214 Jan Kiszka
        QTAILQ_REMOVE(&s->queue, p, next);
353 51336214 Jan Kiszka
        qemu_free(p);
354 51336214 Jan Kiszka
    }
355 51336214 Jan Kiszka
    if (s->current) {
356 51336214 Jan Kiszka
        qemu_free(s->current);
357 51336214 Jan Kiszka
        s->current = NULL;
358 51336214 Jan Kiszka
    }
359 7d8406be pbrook
}
360 7d8406be pbrook
361 b25cf589 aliguori
static int lsi_dma_40bit(LSIState *s)
362 b25cf589 aliguori
{
363 b25cf589 aliguori
    if ((s->ccntl1 & LSI_CCNTL1_40BIT) == LSI_CCNTL1_40BIT)
364 b25cf589 aliguori
        return 1;
365 b25cf589 aliguori
    return 0;
366 b25cf589 aliguori
}
367 b25cf589 aliguori
368 dd8edf01 aliguori
static int lsi_dma_ti64bit(LSIState *s)
369 dd8edf01 aliguori
{
370 dd8edf01 aliguori
    if ((s->ccntl1 & LSI_CCNTL1_EN64TIBMV) == LSI_CCNTL1_EN64TIBMV)
371 dd8edf01 aliguori
        return 1;
372 dd8edf01 aliguori
    return 0;
373 dd8edf01 aliguori
}
374 dd8edf01 aliguori
375 dd8edf01 aliguori
static int lsi_dma_64bit(LSIState *s)
376 dd8edf01 aliguori
{
377 dd8edf01 aliguori
    if ((s->ccntl1 & LSI_CCNTL1_EN64DBMV) == LSI_CCNTL1_EN64DBMV)
378 dd8edf01 aliguori
        return 1;
379 dd8edf01 aliguori
    return 0;
380 dd8edf01 aliguori
}
381 dd8edf01 aliguori
382 7d8406be pbrook
static uint8_t lsi_reg_readb(LSIState *s, int offset);
383 7d8406be pbrook
static void lsi_reg_writeb(LSIState *s, int offset, uint8_t val);
384 4d611c9a pbrook
static void lsi_execute_script(LSIState *s);
385 aa4d32c4 Gerd Hoffmann
static void lsi_reselect(LSIState *s, lsi_request *p);
386 7d8406be pbrook
387 7d8406be pbrook
static inline uint32_t read_dword(LSIState *s, uint32_t addr)
388 7d8406be pbrook
{
389 7d8406be pbrook
    uint32_t buf;
390 7d8406be pbrook
391 7d8406be pbrook
    /* Optimize reading from SCRIPTS RAM.  */
392 7d8406be pbrook
    if ((addr & 0xffffe000) == s->script_ram_base) {
393 7d8406be pbrook
        return s->script_ram[(addr & 0x1fff) >> 2];
394 7d8406be pbrook
    }
395 7d8406be pbrook
    cpu_physical_memory_read(addr, (uint8_t *)&buf, 4);
396 7d8406be pbrook
    return cpu_to_le32(buf);
397 7d8406be pbrook
}
398 7d8406be pbrook
399 7d8406be pbrook
static void lsi_stop_script(LSIState *s)
400 7d8406be pbrook
{
401 7d8406be pbrook
    s->istat1 &= ~LSI_ISTAT1_SRUN;
402 7d8406be pbrook
}
403 7d8406be pbrook
404 7d8406be pbrook
static void lsi_update_irq(LSIState *s)
405 7d8406be pbrook
{
406 7d8406be pbrook
    int level;
407 7d8406be pbrook
    static int last_level;
408 042ec49d Gerd Hoffmann
    lsi_request *p;
409 7d8406be pbrook
410 7d8406be pbrook
    /* It's unclear whether the DIP/SIP bits should be cleared when the
411 7d8406be pbrook
       Interrupt Status Registers are cleared or when istat0 is read.
412 7d8406be pbrook
       We currently do the formwer, which seems to work.  */
413 7d8406be pbrook
    level = 0;
414 7d8406be pbrook
    if (s->dstat) {
415 7d8406be pbrook
        if (s->dstat & s->dien)
416 7d8406be pbrook
            level = 1;
417 7d8406be pbrook
        s->istat0 |= LSI_ISTAT0_DIP;
418 7d8406be pbrook
    } else {
419 7d8406be pbrook
        s->istat0 &= ~LSI_ISTAT0_DIP;
420 7d8406be pbrook
    }
421 7d8406be pbrook
422 7d8406be pbrook
    if (s->sist0 || s->sist1) {
423 7d8406be pbrook
        if ((s->sist0 & s->sien0) || (s->sist1 & s->sien1))
424 7d8406be pbrook
            level = 1;
425 7d8406be pbrook
        s->istat0 |= LSI_ISTAT0_SIP;
426 7d8406be pbrook
    } else {
427 7d8406be pbrook
        s->istat0 &= ~LSI_ISTAT0_SIP;
428 7d8406be pbrook
    }
429 7d8406be pbrook
    if (s->istat0 & LSI_ISTAT0_INTF)
430 7d8406be pbrook
        level = 1;
431 7d8406be pbrook
432 7d8406be pbrook
    if (level != last_level) {
433 7d8406be pbrook
        DPRINTF("Update IRQ level %d dstat %02x sist %02x%02x\n",
434 7d8406be pbrook
                level, s->dstat, s->sist1, s->sist0);
435 7d8406be pbrook
        last_level = level;
436 7d8406be pbrook
    }
437 f305261f Juan Quintela
    qemu_set_irq(s->dev.irq[0], level);
438 e560125e Laszlo Ast
439 e560125e Laszlo Ast
    if (!level && lsi_irq_on_rsl(s) && !(s->scntl1 & LSI_SCNTL1_CON)) {
440 e560125e Laszlo Ast
        DPRINTF("Handled IRQs & disconnected, looking for pending "
441 e560125e Laszlo Ast
                "processes\n");
442 042ec49d Gerd Hoffmann
        QTAILQ_FOREACH(p, &s->queue, next) {
443 042ec49d Gerd Hoffmann
            if (p->pending) {
444 aa4d32c4 Gerd Hoffmann
                lsi_reselect(s, p);
445 e560125e Laszlo Ast
                break;
446 e560125e Laszlo Ast
            }
447 e560125e Laszlo Ast
        }
448 e560125e Laszlo Ast
    }
449 7d8406be pbrook
}
450 7d8406be pbrook
451 7d8406be pbrook
/* Stop SCRIPTS execution and raise a SCSI interrupt.  */
452 7d8406be pbrook
static void lsi_script_scsi_interrupt(LSIState *s, int stat0, int stat1)
453 7d8406be pbrook
{
454 7d8406be pbrook
    uint32_t mask0;
455 7d8406be pbrook
    uint32_t mask1;
456 7d8406be pbrook
457 7d8406be pbrook
    DPRINTF("SCSI Interrupt 0x%02x%02x prev 0x%02x%02x\n",
458 7d8406be pbrook
            stat1, stat0, s->sist1, s->sist0);
459 7d8406be pbrook
    s->sist0 |= stat0;
460 7d8406be pbrook
    s->sist1 |= stat1;
461 7d8406be pbrook
    /* Stop processor on fatal or unmasked interrupt.  As a special hack
462 7d8406be pbrook
       we don't stop processing when raising STO.  Instead continue
463 7d8406be pbrook
       execution and stop at the next insn that accesses the SCSI bus.  */
464 7d8406be pbrook
    mask0 = s->sien0 | ~(LSI_SIST0_CMP | LSI_SIST0_SEL | LSI_SIST0_RSL);
465 7d8406be pbrook
    mask1 = s->sien1 | ~(LSI_SIST1_GEN | LSI_SIST1_HTH);
466 7d8406be pbrook
    mask1 &= ~LSI_SIST1_STO;
467 7d8406be pbrook
    if (s->sist0 & mask0 || s->sist1 & mask1) {
468 7d8406be pbrook
        lsi_stop_script(s);
469 7d8406be pbrook
    }
470 7d8406be pbrook
    lsi_update_irq(s);
471 7d8406be pbrook
}
472 7d8406be pbrook
473 7d8406be pbrook
/* Stop SCRIPTS execution and raise a DMA interrupt.  */
474 7d8406be pbrook
static void lsi_script_dma_interrupt(LSIState *s, int stat)
475 7d8406be pbrook
{
476 7d8406be pbrook
    DPRINTF("DMA Interrupt 0x%x prev 0x%x\n", stat, s->dstat);
477 7d8406be pbrook
    s->dstat |= stat;
478 7d8406be pbrook
    lsi_update_irq(s);
479 7d8406be pbrook
    lsi_stop_script(s);
480 7d8406be pbrook
}
481 7d8406be pbrook
482 7d8406be pbrook
static inline void lsi_set_phase(LSIState *s, int phase)
483 7d8406be pbrook
{
484 7d8406be pbrook
    s->sstat1 = (s->sstat1 & ~PHASE_MASK) | phase;
485 7d8406be pbrook
}
486 7d8406be pbrook
487 7d8406be pbrook
static void lsi_bad_phase(LSIState *s, int out, int new_phase)
488 7d8406be pbrook
{
489 7d8406be pbrook
    /* Trigger a phase mismatch.  */
490 7d8406be pbrook
    if (s->ccntl0 & LSI_CCNTL0_ENPMJ) {
491 7d8406be pbrook
        if ((s->ccntl0 & LSI_CCNTL0_PMJCTL) || out) {
492 7d8406be pbrook
            s->dsp = s->pmjad1;
493 7d8406be pbrook
        } else {
494 7d8406be pbrook
            s->dsp = s->pmjad2;
495 7d8406be pbrook
        }
496 7d8406be pbrook
        DPRINTF("Data phase mismatch jump to %08x\n", s->dsp);
497 7d8406be pbrook
    } else {
498 7d8406be pbrook
        DPRINTF("Phase mismatch interrupt\n");
499 7d8406be pbrook
        lsi_script_scsi_interrupt(s, LSI_SIST0_MA, 0);
500 7d8406be pbrook
        lsi_stop_script(s);
501 7d8406be pbrook
    }
502 7d8406be pbrook
    lsi_set_phase(s, new_phase);
503 7d8406be pbrook
}
504 7d8406be pbrook
505 a917d384 pbrook
506 a917d384 pbrook
/* Resume SCRIPTS execution after a DMA operation.  */
507 a917d384 pbrook
static void lsi_resume_script(LSIState *s)
508 a917d384 pbrook
{
509 a917d384 pbrook
    if (s->waiting != 2) {
510 a917d384 pbrook
        s->waiting = 0;
511 a917d384 pbrook
        lsi_execute_script(s);
512 a917d384 pbrook
    } else {
513 a917d384 pbrook
        s->waiting = 0;
514 a917d384 pbrook
    }
515 a917d384 pbrook
}
516 a917d384 pbrook
517 4d611c9a pbrook
/* Initiate a SCSI layer data transfer.  */
518 7d8406be pbrook
static void lsi_do_dma(LSIState *s, int out)
519 7d8406be pbrook
{
520 7d8406be pbrook
    uint32_t count;
521 c227f099 Anthony Liguori
    target_phys_addr_t addr;
522 7d8406be pbrook
523 b96a0da0 Gerd Hoffmann
    assert(s->current);
524 b96a0da0 Gerd Hoffmann
    if (!s->current->dma_len) {
525 a917d384 pbrook
        /* Wait until data is available.  */
526 a917d384 pbrook
        DPRINTF("DMA no data available\n");
527 a917d384 pbrook
        return;
528 7d8406be pbrook
    }
529 7d8406be pbrook
530 a917d384 pbrook
    count = s->dbc;
531 b96a0da0 Gerd Hoffmann
    if (count > s->current->dma_len)
532 b96a0da0 Gerd Hoffmann
        count = s->current->dma_len;
533 a917d384 pbrook
534 a917d384 pbrook
    addr = s->dnad;
535 dd8edf01 aliguori
    /* both 40 and Table Indirect 64-bit DMAs store upper bits in dnad64 */
536 dd8edf01 aliguori
    if (lsi_dma_40bit(s) || lsi_dma_ti64bit(s))
537 b25cf589 aliguori
        addr |= ((uint64_t)s->dnad64 << 32);
538 dd8edf01 aliguori
    else if (s->dbms)
539 dd8edf01 aliguori
        addr |= ((uint64_t)s->dbms << 32);
540 b25cf589 aliguori
    else if (s->sbms)
541 b25cf589 aliguori
        addr |= ((uint64_t)s->sbms << 32);
542 b25cf589 aliguori
543 3adae656 aliguori
    DPRINTF("DMA addr=0x" TARGET_FMT_plx " len=%d\n", addr, count);
544 7d8406be pbrook
    s->csbc += count;
545 a917d384 pbrook
    s->dnad += count;
546 a917d384 pbrook
    s->dbc -= count;
547 a917d384 pbrook
548 b96a0da0 Gerd Hoffmann
    if (s->current->dma_buf == NULL) {
549 b96a0da0 Gerd Hoffmann
        s->current->dma_buf = s->current->dev->info->get_buf(s->current->dev,
550 b96a0da0 Gerd Hoffmann
                                                             s->current->tag);
551 a917d384 pbrook
    }
552 7d8406be pbrook
553 7d8406be pbrook
    /* ??? Set SFBR to first data byte.  */
554 a917d384 pbrook
    if (out) {
555 b96a0da0 Gerd Hoffmann
        cpu_physical_memory_read(addr, s->current->dma_buf, count);
556 a917d384 pbrook
    } else {
557 b96a0da0 Gerd Hoffmann
        cpu_physical_memory_write(addr, s->current->dma_buf, count);
558 a917d384 pbrook
    }
559 b96a0da0 Gerd Hoffmann
    s->current->dma_len -= count;
560 b96a0da0 Gerd Hoffmann
    if (s->current->dma_len == 0) {
561 b96a0da0 Gerd Hoffmann
        s->current->dma_buf = NULL;
562 a917d384 pbrook
        if (out) {
563 a917d384 pbrook
            /* Write the data.  */
564 daa70311 Gerd Hoffmann
            s->current->dev->info->write_data(s->current->dev, s->current->tag);
565 a917d384 pbrook
        } else {
566 a917d384 pbrook
            /* Request any remaining data.  */
567 daa70311 Gerd Hoffmann
            s->current->dev->info->read_data(s->current->dev, s->current->tag);
568 a917d384 pbrook
        }
569 a917d384 pbrook
    } else {
570 b96a0da0 Gerd Hoffmann
        s->current->dma_buf += count;
571 a917d384 pbrook
        lsi_resume_script(s);
572 a917d384 pbrook
    }
573 a917d384 pbrook
}
574 a917d384 pbrook
575 a917d384 pbrook
576 a917d384 pbrook
/* Add a command to the queue.  */
577 a917d384 pbrook
static void lsi_queue_command(LSIState *s)
578 a917d384 pbrook
{
579 af12ac98 Gerd Hoffmann
    lsi_request *p = s->current;
580 a917d384 pbrook
581 a917d384 pbrook
    DPRINTF("Queueing tag=0x%x\n", s->current_tag);
582 af12ac98 Gerd Hoffmann
    assert(s->current != NULL);
583 b96a0da0 Gerd Hoffmann
    assert(s->current->dma_len == 0);
584 af12ac98 Gerd Hoffmann
    QTAILQ_INSERT_TAIL(&s->queue, s->current, next);
585 af12ac98 Gerd Hoffmann
    s->current = NULL;
586 af12ac98 Gerd Hoffmann
587 a917d384 pbrook
    p->pending = 0;
588 a917d384 pbrook
    p->out = (s->sstat1 & PHASE_MASK) == PHASE_DO;
589 a917d384 pbrook
}
590 a917d384 pbrook
591 a917d384 pbrook
/* Queue a byte for a MSG IN phase.  */
592 a917d384 pbrook
static void lsi_add_msg_byte(LSIState *s, uint8_t data)
593 a917d384 pbrook
{
594 a917d384 pbrook
    if (s->msg_len >= LSI_MAX_MSGIN_LEN) {
595 a917d384 pbrook
        BADF("MSG IN data too long\n");
596 4d611c9a pbrook
    } else {
597 a917d384 pbrook
        DPRINTF("MSG IN 0x%02x\n", data);
598 a917d384 pbrook
        s->msg[s->msg_len++] = data;
599 7d8406be pbrook
    }
600 a917d384 pbrook
}
601 a917d384 pbrook
602 a917d384 pbrook
/* Perform reselection to continue a command.  */
603 aa4d32c4 Gerd Hoffmann
static void lsi_reselect(LSIState *s, lsi_request *p)
604 a917d384 pbrook
{
605 a917d384 pbrook
    int id;
606 a917d384 pbrook
607 af12ac98 Gerd Hoffmann
    assert(s->current == NULL);
608 af12ac98 Gerd Hoffmann
    QTAILQ_REMOVE(&s->queue, p, next);
609 af12ac98 Gerd Hoffmann
    s->current = p;
610 af12ac98 Gerd Hoffmann
611 aa4d32c4 Gerd Hoffmann
    id = (p->tag >> 8) & 0xf;
612 a917d384 pbrook
    s->ssid = id | 0x80;
613 cc9f28bc Laszlo Ast
    /* LSI53C700 Family Compatibility, see LSI53C895A 4-73 */
614 f6dc18df Blue Swirl
    if (!(s->dcntl & LSI_DCNTL_COM)) {
615 cc9f28bc Laszlo Ast
        s->sfbr = 1 << (id & 0x7);
616 cc9f28bc Laszlo Ast
    }
617 a917d384 pbrook
    DPRINTF("Reselected target %d\n", id);
618 a917d384 pbrook
    s->scntl1 |= LSI_SCNTL1_CON;
619 a917d384 pbrook
    lsi_set_phase(s, PHASE_MI);
620 a917d384 pbrook
    s->msg_action = p->out ? 2 : 3;
621 b96a0da0 Gerd Hoffmann
    s->current->dma_len = p->pending;
622 a917d384 pbrook
    lsi_add_msg_byte(s, 0x80);
623 af12ac98 Gerd Hoffmann
    if (s->current->tag & LSI_TAG_VALID) {
624 a917d384 pbrook
        lsi_add_msg_byte(s, 0x20);
625 aa4d32c4 Gerd Hoffmann
        lsi_add_msg_byte(s, p->tag & 0xff);
626 a917d384 pbrook
    }
627 a917d384 pbrook
628 e560125e Laszlo Ast
    if (lsi_irq_on_rsl(s)) {
629 e560125e Laszlo Ast
        lsi_script_scsi_interrupt(s, LSI_SIST0_RSL, 0);
630 e560125e Laszlo Ast
    }
631 a917d384 pbrook
}
632 a917d384 pbrook
633 a917d384 pbrook
/* Record that data is available for a queued command.  Returns zero if
634 a917d384 pbrook
   the device was reselected, nonzero if the IO is deferred.  */
635 a917d384 pbrook
static int lsi_queue_tag(LSIState *s, uint32_t tag, uint32_t arg)
636 a917d384 pbrook
{
637 042ec49d Gerd Hoffmann
    lsi_request *p;
638 042ec49d Gerd Hoffmann
639 042ec49d Gerd Hoffmann
    QTAILQ_FOREACH(p, &s->queue, next) {
640 a917d384 pbrook
        if (p->tag == tag) {
641 a917d384 pbrook
            if (p->pending) {
642 a917d384 pbrook
                BADF("Multiple IO pending for tag %d\n", tag);
643 a917d384 pbrook
            }
644 a917d384 pbrook
            p->pending = arg;
645 e560125e Laszlo Ast
            /* Reselect if waiting for it, or if reselection triggers an IRQ
646 e560125e Laszlo Ast
               and the bus is free.
647 e560125e Laszlo Ast
               Since no interrupt stacking is implemented in the emulation, it
648 e560125e Laszlo Ast
               is also required that there are no pending interrupts waiting
649 e560125e Laszlo Ast
               for service from the device driver. */
650 e560125e Laszlo Ast
            if (s->waiting == 1 ||
651 e560125e Laszlo Ast
                (lsi_irq_on_rsl(s) && !(s->scntl1 & LSI_SCNTL1_CON) &&
652 e560125e Laszlo Ast
                 !(s->istat0 & (LSI_ISTAT0_SIP | LSI_ISTAT0_DIP)))) {
653 a917d384 pbrook
                /* Reselect device.  */
654 aa4d32c4 Gerd Hoffmann
                lsi_reselect(s, p);
655 a917d384 pbrook
                return 0;
656 a917d384 pbrook
            } else {
657 042ec49d Gerd Hoffmann
                DPRINTF("Queueing IO tag=0x%x\n", tag);
658 a917d384 pbrook
                p->pending = arg;
659 a917d384 pbrook
                return 1;
660 a917d384 pbrook
            }
661 a917d384 pbrook
        }
662 a917d384 pbrook
    }
663 a917d384 pbrook
    BADF("IO with unknown tag %d\n", tag);
664 a917d384 pbrook
    return 1;
665 7d8406be pbrook
}
666 7d8406be pbrook
667 4d611c9a pbrook
/* Callback to indicate that the SCSI layer has completed a transfer.  */
668 d52affa7 Gerd Hoffmann
static void lsi_command_complete(SCSIBus *bus, int reason, uint32_t tag,
669 a917d384 pbrook
                                 uint32_t arg)
670 4d611c9a pbrook
{
671 d52affa7 Gerd Hoffmann
    LSIState *s = DO_UPCAST(LSIState, dev.qdev, bus->qbus.parent);
672 4d611c9a pbrook
    int out;
673 4d611c9a pbrook
674 a917d384 pbrook
    out = (s->sstat1 & PHASE_MASK) == PHASE_DO;
675 4d611c9a pbrook
    if (reason == SCSI_REASON_DONE) {
676 a917d384 pbrook
        DPRINTF("Command complete sense=%d\n", (int)arg);
677 a917d384 pbrook
        s->sense = arg;
678 8ccc2ace ths
        s->command_complete = 2;
679 a917d384 pbrook
        if (s->waiting && s->dbc != 0) {
680 a917d384 pbrook
            /* Raise phase mismatch for short transfers.  */
681 a917d384 pbrook
            lsi_bad_phase(s, out, PHASE_ST);
682 a917d384 pbrook
        } else {
683 a917d384 pbrook
            lsi_set_phase(s, PHASE_ST);
684 a917d384 pbrook
        }
685 af12ac98 Gerd Hoffmann
686 af12ac98 Gerd Hoffmann
        qemu_free(s->current);
687 af12ac98 Gerd Hoffmann
        s->current = NULL;
688 af12ac98 Gerd Hoffmann
689 a917d384 pbrook
        lsi_resume_script(s);
690 a917d384 pbrook
        return;
691 4d611c9a pbrook
    }
692 4d611c9a pbrook
693 6ac08101 Gerd Hoffmann
    if (s->waiting == 1 || !s->current || tag != s->current->tag ||
694 e560125e Laszlo Ast
        (lsi_irq_on_rsl(s) && !(s->scntl1 & LSI_SCNTL1_CON))) {
695 a917d384 pbrook
        if (lsi_queue_tag(s, tag, arg))
696 a917d384 pbrook
            return;
697 a917d384 pbrook
    }
698 e560125e Laszlo Ast
699 e560125e Laszlo Ast
    /* host adapter (re)connected */
700 a917d384 pbrook
    DPRINTF("Data ready tag=0x%x len=%d\n", tag, arg);
701 b96a0da0 Gerd Hoffmann
    s->current->dma_len = arg;
702 8ccc2ace ths
    s->command_complete = 1;
703 a917d384 pbrook
    if (!s->waiting)
704 a917d384 pbrook
        return;
705 a917d384 pbrook
    if (s->waiting == 1 || s->dbc == 0) {
706 a917d384 pbrook
        lsi_resume_script(s);
707 a917d384 pbrook
    } else {
708 4d611c9a pbrook
        lsi_do_dma(s, out);
709 4d611c9a pbrook
    }
710 4d611c9a pbrook
}
711 7d8406be pbrook
712 7d8406be pbrook
static void lsi_do_command(LSIState *s)
713 7d8406be pbrook
{
714 7d8406be pbrook
    uint8_t buf[16];
715 7d8406be pbrook
    int n;
716 7d8406be pbrook
717 7d8406be pbrook
    DPRINTF("Send command len=%d\n", s->dbc);
718 7d8406be pbrook
    if (s->dbc > 16)
719 7d8406be pbrook
        s->dbc = 16;
720 7d8406be pbrook
    cpu_physical_memory_read(s->dnad, buf, s->dbc);
721 7d8406be pbrook
    s->sfbr = buf[0];
722 8ccc2ace ths
    s->command_complete = 0;
723 af12ac98 Gerd Hoffmann
724 af12ac98 Gerd Hoffmann
    assert(s->current == NULL);
725 af12ac98 Gerd Hoffmann
    s->current = qemu_mallocz(sizeof(lsi_request));
726 af12ac98 Gerd Hoffmann
    s->current->tag = s->select_tag;
727 daa70311 Gerd Hoffmann
    s->current->dev = s->select_dev;
728 af12ac98 Gerd Hoffmann
729 daa70311 Gerd Hoffmann
    n = s->current->dev->info->send_command(s->current->dev, s->current->tag, buf,
730 daa70311 Gerd Hoffmann
                                            s->current_lun);
731 7d8406be pbrook
    if (n > 0) {
732 7d8406be pbrook
        lsi_set_phase(s, PHASE_DI);
733 daa70311 Gerd Hoffmann
        s->current->dev->info->read_data(s->current->dev, s->current->tag);
734 7d8406be pbrook
    } else if (n < 0) {
735 7d8406be pbrook
        lsi_set_phase(s, PHASE_DO);
736 daa70311 Gerd Hoffmann
        s->current->dev->info->write_data(s->current->dev, s->current->tag);
737 a917d384 pbrook
    }
738 8ccc2ace ths
739 8ccc2ace ths
    if (!s->command_complete) {
740 8ccc2ace ths
        if (n) {
741 8ccc2ace ths
            /* Command did not complete immediately so disconnect.  */
742 8ccc2ace ths
            lsi_add_msg_byte(s, 2); /* SAVE DATA POINTER */
743 8ccc2ace ths
            lsi_add_msg_byte(s, 4); /* DISCONNECT */
744 8ccc2ace ths
            /* wait data */
745 8ccc2ace ths
            lsi_set_phase(s, PHASE_MI);
746 8ccc2ace ths
            s->msg_action = 1;
747 8ccc2ace ths
            lsi_queue_command(s);
748 8ccc2ace ths
        } else {
749 8ccc2ace ths
            /* wait command complete */
750 8ccc2ace ths
            lsi_set_phase(s, PHASE_DI);
751 8ccc2ace ths
        }
752 7d8406be pbrook
    }
753 7d8406be pbrook
}
754 7d8406be pbrook
755 7d8406be pbrook
static void lsi_do_status(LSIState *s)
756 7d8406be pbrook
{
757 a917d384 pbrook
    uint8_t sense;
758 7d8406be pbrook
    DPRINTF("Get status len=%d sense=%d\n", s->dbc, s->sense);
759 7d8406be pbrook
    if (s->dbc != 1)
760 7d8406be pbrook
        BADF("Bad Status move\n");
761 7d8406be pbrook
    s->dbc = 1;
762 a917d384 pbrook
    sense = s->sense;
763 a917d384 pbrook
    s->sfbr = sense;
764 a917d384 pbrook
    cpu_physical_memory_write(s->dnad, &sense, 1);
765 7d8406be pbrook
    lsi_set_phase(s, PHASE_MI);
766 a917d384 pbrook
    s->msg_action = 1;
767 a917d384 pbrook
    lsi_add_msg_byte(s, 0); /* COMMAND COMPLETE */
768 7d8406be pbrook
}
769 7d8406be pbrook
770 7d8406be pbrook
static void lsi_disconnect(LSIState *s)
771 7d8406be pbrook
{
772 7d8406be pbrook
    s->scntl1 &= ~LSI_SCNTL1_CON;
773 7d8406be pbrook
    s->sstat1 &= ~PHASE_MASK;
774 7d8406be pbrook
}
775 7d8406be pbrook
776 7d8406be pbrook
static void lsi_do_msgin(LSIState *s)
777 7d8406be pbrook
{
778 a917d384 pbrook
    int len;
779 a917d384 pbrook
    DPRINTF("Message in len=%d/%d\n", s->dbc, s->msg_len);
780 a917d384 pbrook
    s->sfbr = s->msg[0];
781 a917d384 pbrook
    len = s->msg_len;
782 a917d384 pbrook
    if (len > s->dbc)
783 a917d384 pbrook
        len = s->dbc;
784 a917d384 pbrook
    cpu_physical_memory_write(s->dnad, s->msg, len);
785 a917d384 pbrook
    /* Linux drivers rely on the last byte being in the SIDL.  */
786 a917d384 pbrook
    s->sidl = s->msg[len - 1];
787 a917d384 pbrook
    s->msg_len -= len;
788 a917d384 pbrook
    if (s->msg_len) {
789 a917d384 pbrook
        memmove(s->msg, s->msg + len, s->msg_len);
790 7d8406be pbrook
    } else {
791 7d8406be pbrook
        /* ??? Check if ATN (not yet implemented) is asserted and maybe
792 7d8406be pbrook
           switch to PHASE_MO.  */
793 a917d384 pbrook
        switch (s->msg_action) {
794 a917d384 pbrook
        case 0:
795 a917d384 pbrook
            lsi_set_phase(s, PHASE_CMD);
796 a917d384 pbrook
            break;
797 a917d384 pbrook
        case 1:
798 a917d384 pbrook
            lsi_disconnect(s);
799 a917d384 pbrook
            break;
800 a917d384 pbrook
        case 2:
801 a917d384 pbrook
            lsi_set_phase(s, PHASE_DO);
802 a917d384 pbrook
            break;
803 a917d384 pbrook
        case 3:
804 a917d384 pbrook
            lsi_set_phase(s, PHASE_DI);
805 a917d384 pbrook
            break;
806 a917d384 pbrook
        default:
807 a917d384 pbrook
            abort();
808 a917d384 pbrook
        }
809 7d8406be pbrook
    }
810 7d8406be pbrook
}
811 7d8406be pbrook
812 a917d384 pbrook
/* Read the next byte during a MSGOUT phase.  */
813 a917d384 pbrook
static uint8_t lsi_get_msgbyte(LSIState *s)
814 a917d384 pbrook
{
815 a917d384 pbrook
    uint8_t data;
816 a917d384 pbrook
    cpu_physical_memory_read(s->dnad, &data, 1);
817 a917d384 pbrook
    s->dnad++;
818 a917d384 pbrook
    s->dbc--;
819 a917d384 pbrook
    return data;
820 a917d384 pbrook
}
821 a917d384 pbrook
822 7d8406be pbrook
static void lsi_do_msgout(LSIState *s)
823 7d8406be pbrook
{
824 7d8406be pbrook
    uint8_t msg;
825 a917d384 pbrook
    int len;
826 7d8406be pbrook
827 7d8406be pbrook
    DPRINTF("MSG out len=%d\n", s->dbc);
828 a917d384 pbrook
    while (s->dbc) {
829 a917d384 pbrook
        msg = lsi_get_msgbyte(s);
830 a917d384 pbrook
        s->sfbr = msg;
831 a917d384 pbrook
832 a917d384 pbrook
        switch (msg) {
833 77203ea0 Laszlo Ast
        case 0x04:
834 a917d384 pbrook
            DPRINTF("MSG: Disconnect\n");
835 a917d384 pbrook
            lsi_disconnect(s);
836 a917d384 pbrook
            break;
837 a917d384 pbrook
        case 0x08:
838 a917d384 pbrook
            DPRINTF("MSG: No Operation\n");
839 a917d384 pbrook
            lsi_set_phase(s, PHASE_CMD);
840 a917d384 pbrook
            break;
841 a917d384 pbrook
        case 0x01:
842 a917d384 pbrook
            len = lsi_get_msgbyte(s);
843 a917d384 pbrook
            msg = lsi_get_msgbyte(s);
844 a917d384 pbrook
            DPRINTF("Extended message 0x%x (len %d)\n", msg, len);
845 a917d384 pbrook
            switch (msg) {
846 a917d384 pbrook
            case 1:
847 a917d384 pbrook
                DPRINTF("SDTR (ignored)\n");
848 a917d384 pbrook
                s->dbc -= 2;
849 a917d384 pbrook
                break;
850 a917d384 pbrook
            case 3:
851 a917d384 pbrook
                DPRINTF("WDTR (ignored)\n");
852 a917d384 pbrook
                s->dbc -= 1;
853 a917d384 pbrook
                break;
854 a917d384 pbrook
            default:
855 a917d384 pbrook
                goto bad;
856 a917d384 pbrook
            }
857 a917d384 pbrook
            break;
858 a917d384 pbrook
        case 0x20: /* SIMPLE queue */
859 af12ac98 Gerd Hoffmann
            s->select_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
860 a917d384 pbrook
            DPRINTF("SIMPLE queue tag=0x%x\n", s->current_tag & 0xff);
861 a917d384 pbrook
            break;
862 a917d384 pbrook
        case 0x21: /* HEAD of queue */
863 a917d384 pbrook
            BADF("HEAD queue not implemented\n");
864 af12ac98 Gerd Hoffmann
            s->select_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
865 a917d384 pbrook
            break;
866 a917d384 pbrook
        case 0x22: /* ORDERED queue */
867 a917d384 pbrook
            BADF("ORDERED queue not implemented\n");
868 af12ac98 Gerd Hoffmann
            s->select_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
869 a917d384 pbrook
            break;
870 a917d384 pbrook
        default:
871 a917d384 pbrook
            if ((msg & 0x80) == 0) {
872 a917d384 pbrook
                goto bad;
873 a917d384 pbrook
            }
874 a917d384 pbrook
            s->current_lun = msg & 7;
875 a917d384 pbrook
            DPRINTF("Select LUN %d\n", s->current_lun);
876 a917d384 pbrook
            lsi_set_phase(s, PHASE_CMD);
877 a917d384 pbrook
            break;
878 a917d384 pbrook
        }
879 7d8406be pbrook
    }
880 a917d384 pbrook
    return;
881 a917d384 pbrook
bad:
882 a917d384 pbrook
    BADF("Unimplemented message 0x%02x\n", msg);
883 a917d384 pbrook
    lsi_set_phase(s, PHASE_MI);
884 a917d384 pbrook
    lsi_add_msg_byte(s, 7); /* MESSAGE REJECT */
885 a917d384 pbrook
    s->msg_action = 0;
886 7d8406be pbrook
}
887 7d8406be pbrook
888 7d8406be pbrook
/* Sign extend a 24-bit value.  */
889 7d8406be pbrook
static inline int32_t sxt24(int32_t n)
890 7d8406be pbrook
{
891 7d8406be pbrook
    return (n << 8) >> 8;
892 7d8406be pbrook
}
893 7d8406be pbrook
894 e20a8dff Blue Swirl
#define LSI_BUF_SIZE 4096
895 7d8406be pbrook
static void lsi_memcpy(LSIState *s, uint32_t dest, uint32_t src, int count)
896 7d8406be pbrook
{
897 7d8406be pbrook
    int n;
898 e20a8dff Blue Swirl
    uint8_t buf[LSI_BUF_SIZE];
899 7d8406be pbrook
900 7d8406be pbrook
    DPRINTF("memcpy dest 0x%08x src 0x%08x count %d\n", dest, src, count);
901 7d8406be pbrook
    while (count) {
902 e20a8dff Blue Swirl
        n = (count > LSI_BUF_SIZE) ? LSI_BUF_SIZE : count;
903 7d8406be pbrook
        cpu_physical_memory_read(src, buf, n);
904 7d8406be pbrook
        cpu_physical_memory_write(dest, buf, n);
905 7d8406be pbrook
        src += n;
906 7d8406be pbrook
        dest += n;
907 7d8406be pbrook
        count -= n;
908 7d8406be pbrook
    }
909 7d8406be pbrook
}
910 7d8406be pbrook
911 a917d384 pbrook
static void lsi_wait_reselect(LSIState *s)
912 a917d384 pbrook
{
913 042ec49d Gerd Hoffmann
    lsi_request *p;
914 042ec49d Gerd Hoffmann
915 a917d384 pbrook
    DPRINTF("Wait Reselect\n");
916 042ec49d Gerd Hoffmann
917 042ec49d Gerd Hoffmann
    QTAILQ_FOREACH(p, &s->queue, next) {
918 042ec49d Gerd Hoffmann
        if (p->pending) {
919 aa4d32c4 Gerd Hoffmann
            lsi_reselect(s, p);
920 a917d384 pbrook
            break;
921 a917d384 pbrook
        }
922 a917d384 pbrook
    }
923 b96a0da0 Gerd Hoffmann
    if (s->current == NULL) {
924 a917d384 pbrook
        s->waiting = 1;
925 a917d384 pbrook
    }
926 a917d384 pbrook
}
927 a917d384 pbrook
928 7d8406be pbrook
static void lsi_execute_script(LSIState *s)
929 7d8406be pbrook
{
930 7d8406be pbrook
    uint32_t insn;
931 b25cf589 aliguori
    uint32_t addr, addr_high;
932 7d8406be pbrook
    int opcode;
933 ee4d919f aliguori
    int insn_processed = 0;
934 7d8406be pbrook
935 7d8406be pbrook
    s->istat1 |= LSI_ISTAT1_SRUN;
936 7d8406be pbrook
again:
937 ee4d919f aliguori
    insn_processed++;
938 7d8406be pbrook
    insn = read_dword(s, s->dsp);
939 02b373ad balrog
    if (!insn) {
940 02b373ad balrog
        /* If we receive an empty opcode increment the DSP by 4 bytes
941 02b373ad balrog
           instead of 8 and execute the next opcode at that location */
942 02b373ad balrog
        s->dsp += 4;
943 02b373ad balrog
        goto again;
944 02b373ad balrog
    }
945 7d8406be pbrook
    addr = read_dword(s, s->dsp + 4);
946 b25cf589 aliguori
    addr_high = 0;
947 7d8406be pbrook
    DPRINTF("SCRIPTS dsp=%08x opcode %08x arg %08x\n", s->dsp, insn, addr);
948 7d8406be pbrook
    s->dsps = addr;
949 7d8406be pbrook
    s->dcmd = insn >> 24;
950 7d8406be pbrook
    s->dsp += 8;
951 7d8406be pbrook
    switch (insn >> 30) {
952 7d8406be pbrook
    case 0: /* Block move.  */
953 7d8406be pbrook
        if (s->sist1 & LSI_SIST1_STO) {
954 7d8406be pbrook
            DPRINTF("Delayed select timeout\n");
955 7d8406be pbrook
            lsi_stop_script(s);
956 7d8406be pbrook
            break;
957 7d8406be pbrook
        }
958 7d8406be pbrook
        s->dbc = insn & 0xffffff;
959 7d8406be pbrook
        s->rbc = s->dbc;
960 dd8edf01 aliguori
        /* ??? Set ESA.  */
961 dd8edf01 aliguori
        s->ia = s->dsp - 8;
962 7d8406be pbrook
        if (insn & (1 << 29)) {
963 7d8406be pbrook
            /* Indirect addressing.  */
964 7d8406be pbrook
            addr = read_dword(s, addr);
965 7d8406be pbrook
        } else if (insn & (1 << 28)) {
966 7d8406be pbrook
            uint32_t buf[2];
967 7d8406be pbrook
            int32_t offset;
968 7d8406be pbrook
            /* Table indirect addressing.  */
969 dd8edf01 aliguori
970 dd8edf01 aliguori
            /* 32-bit Table indirect */
971 7d8406be pbrook
            offset = sxt24(addr);
972 7d8406be pbrook
            cpu_physical_memory_read(s->dsa + offset, (uint8_t *)buf, 8);
973 b25cf589 aliguori
            /* byte count is stored in bits 0:23 only */
974 b25cf589 aliguori
            s->dbc = cpu_to_le32(buf[0]) & 0xffffff;
975 7faa239c ths
            s->rbc = s->dbc;
976 7d8406be pbrook
            addr = cpu_to_le32(buf[1]);
977 b25cf589 aliguori
978 b25cf589 aliguori
            /* 40-bit DMA, upper addr bits [39:32] stored in first DWORD of
979 b25cf589 aliguori
             * table, bits [31:24] */
980 b25cf589 aliguori
            if (lsi_dma_40bit(s))
981 b25cf589 aliguori
                addr_high = cpu_to_le32(buf[0]) >> 24;
982 dd8edf01 aliguori
            else if (lsi_dma_ti64bit(s)) {
983 dd8edf01 aliguori
                int selector = (cpu_to_le32(buf[0]) >> 24) & 0x1f;
984 dd8edf01 aliguori
                switch (selector) {
985 dd8edf01 aliguori
                case 0 ... 0x0f:
986 dd8edf01 aliguori
                    /* offset index into scratch registers since
987 dd8edf01 aliguori
                     * TI64 mode can use registers C to R */
988 dd8edf01 aliguori
                    addr_high = s->scratch[2 + selector];
989 dd8edf01 aliguori
                    break;
990 dd8edf01 aliguori
                case 0x10:
991 dd8edf01 aliguori
                    addr_high = s->mmrs;
992 dd8edf01 aliguori
                    break;
993 dd8edf01 aliguori
                case 0x11:
994 dd8edf01 aliguori
                    addr_high = s->mmws;
995 dd8edf01 aliguori
                    break;
996 dd8edf01 aliguori
                case 0x12:
997 dd8edf01 aliguori
                    addr_high = s->sfs;
998 dd8edf01 aliguori
                    break;
999 dd8edf01 aliguori
                case 0x13:
1000 dd8edf01 aliguori
                    addr_high = s->drs;
1001 dd8edf01 aliguori
                    break;
1002 dd8edf01 aliguori
                case 0x14:
1003 dd8edf01 aliguori
                    addr_high = s->sbms;
1004 dd8edf01 aliguori
                    break;
1005 dd8edf01 aliguori
                case 0x15:
1006 dd8edf01 aliguori
                    addr_high = s->dbms;
1007 dd8edf01 aliguori
                    break;
1008 dd8edf01 aliguori
                default:
1009 dd8edf01 aliguori
                    BADF("Illegal selector specified (0x%x > 0x15)"
1010 dd8edf01 aliguori
                         " for 64-bit DMA block move", selector);
1011 dd8edf01 aliguori
                    break;
1012 dd8edf01 aliguori
                }
1013 dd8edf01 aliguori
            }
1014 dd8edf01 aliguori
        } else if (lsi_dma_64bit(s)) {
1015 dd8edf01 aliguori
            /* fetch a 3rd dword if 64-bit direct move is enabled and
1016 dd8edf01 aliguori
               only if we're not doing table indirect or indirect addressing */
1017 dd8edf01 aliguori
            s->dbms = read_dword(s, s->dsp);
1018 dd8edf01 aliguori
            s->dsp += 4;
1019 dd8edf01 aliguori
            s->ia = s->dsp - 12;
1020 7d8406be pbrook
        }
1021 7d8406be pbrook
        if ((s->sstat1 & PHASE_MASK) != ((insn >> 24) & 7)) {
1022 7d8406be pbrook
            DPRINTF("Wrong phase got %d expected %d\n",
1023 7d8406be pbrook
                    s->sstat1 & PHASE_MASK, (insn >> 24) & 7);
1024 7d8406be pbrook
            lsi_script_scsi_interrupt(s, LSI_SIST0_MA, 0);
1025 7d8406be pbrook
            break;
1026 7d8406be pbrook
        }
1027 7d8406be pbrook
        s->dnad = addr;
1028 b25cf589 aliguori
        s->dnad64 = addr_high;
1029 7d8406be pbrook
        switch (s->sstat1 & 0x7) {
1030 7d8406be pbrook
        case PHASE_DO:
1031 a917d384 pbrook
            s->waiting = 2;
1032 7d8406be pbrook
            lsi_do_dma(s, 1);
1033 a917d384 pbrook
            if (s->waiting)
1034 a917d384 pbrook
                s->waiting = 3;
1035 7d8406be pbrook
            break;
1036 7d8406be pbrook
        case PHASE_DI:
1037 a917d384 pbrook
            s->waiting = 2;
1038 7d8406be pbrook
            lsi_do_dma(s, 0);
1039 a917d384 pbrook
            if (s->waiting)
1040 a917d384 pbrook
                s->waiting = 3;
1041 7d8406be pbrook
            break;
1042 7d8406be pbrook
        case PHASE_CMD:
1043 7d8406be pbrook
            lsi_do_command(s);
1044 7d8406be pbrook
            break;
1045 7d8406be pbrook
        case PHASE_ST:
1046 7d8406be pbrook
            lsi_do_status(s);
1047 7d8406be pbrook
            break;
1048 7d8406be pbrook
        case PHASE_MO:
1049 7d8406be pbrook
            lsi_do_msgout(s);
1050 7d8406be pbrook
            break;
1051 7d8406be pbrook
        case PHASE_MI:
1052 7d8406be pbrook
            lsi_do_msgin(s);
1053 7d8406be pbrook
            break;
1054 7d8406be pbrook
        default:
1055 7d8406be pbrook
            BADF("Unimplemented phase %d\n", s->sstat1 & PHASE_MASK);
1056 7d8406be pbrook
            exit(1);
1057 7d8406be pbrook
        }
1058 7d8406be pbrook
        s->dfifo = s->dbc & 0xff;
1059 7d8406be pbrook
        s->ctest5 = (s->ctest5 & 0xfc) | ((s->dbc >> 8) & 3);
1060 7d8406be pbrook
        s->sbc = s->dbc;
1061 7d8406be pbrook
        s->rbc -= s->dbc;
1062 7d8406be pbrook
        s->ua = addr + s->dbc;
1063 7d8406be pbrook
        break;
1064 7d8406be pbrook
1065 7d8406be pbrook
    case 1: /* IO or Read/Write instruction.  */
1066 7d8406be pbrook
        opcode = (insn >> 27) & 7;
1067 7d8406be pbrook
        if (opcode < 5) {
1068 7d8406be pbrook
            uint32_t id;
1069 7d8406be pbrook
1070 7d8406be pbrook
            if (insn & (1 << 25)) {
1071 7d8406be pbrook
                id = read_dword(s, s->dsa + sxt24(insn));
1072 7d8406be pbrook
            } else {
1073 07a1bea8 Laszlo Ast
                id = insn;
1074 7d8406be pbrook
            }
1075 7d8406be pbrook
            id = (id >> 16) & 0xf;
1076 7d8406be pbrook
            if (insn & (1 << 26)) {
1077 7d8406be pbrook
                addr = s->dsp + sxt24(addr);
1078 7d8406be pbrook
            }
1079 7d8406be pbrook
            s->dnad = addr;
1080 7d8406be pbrook
            switch (opcode) {
1081 7d8406be pbrook
            case 0: /* Select */
1082 a917d384 pbrook
                s->sdid = id;
1083 38f5b2b8 Laszlo Ast
                if (s->scntl1 & LSI_SCNTL1_CON) {
1084 38f5b2b8 Laszlo Ast
                    DPRINTF("Already reselected, jumping to alternative address\n");
1085 38f5b2b8 Laszlo Ast
                    s->dsp = s->dnad;
1086 a917d384 pbrook
                    break;
1087 a917d384 pbrook
                }
1088 7d8406be pbrook
                s->sstat0 |= LSI_SSTAT0_WOA;
1089 7d8406be pbrook
                s->scntl1 &= ~LSI_SCNTL1_IARB;
1090 ca9c39fa Gerd Hoffmann
                if (id >= LSI_MAX_DEVS || !s->bus.devs[id]) {
1091 7d8406be pbrook
                    DPRINTF("Selected absent target %d\n", id);
1092 7d8406be pbrook
                    lsi_script_scsi_interrupt(s, 0, LSI_SIST1_STO);
1093 7d8406be pbrook
                    lsi_disconnect(s);
1094 7d8406be pbrook
                    break;
1095 7d8406be pbrook
                }
1096 7d8406be pbrook
                DPRINTF("Selected target %d%s\n",
1097 7d8406be pbrook
                        id, insn & (1 << 3) ? " ATN" : "");
1098 7d8406be pbrook
                /* ??? Linux drivers compain when this is set.  Maybe
1099 7d8406be pbrook
                   it only applies in low-level mode (unimplemented).
1100 7d8406be pbrook
                lsi_script_scsi_interrupt(s, LSI_SIST0_CMP, 0); */
1101 daa70311 Gerd Hoffmann
                s->select_dev = s->bus.devs[id];
1102 af12ac98 Gerd Hoffmann
                s->select_tag = id << 8;
1103 7d8406be pbrook
                s->scntl1 |= LSI_SCNTL1_CON;
1104 7d8406be pbrook
                if (insn & (1 << 3)) {
1105 7d8406be pbrook
                    s->socl |= LSI_SOCL_ATN;
1106 7d8406be pbrook
                }
1107 7d8406be pbrook
                lsi_set_phase(s, PHASE_MO);
1108 7d8406be pbrook
                break;
1109 7d8406be pbrook
            case 1: /* Disconnect */
1110 a15fdf86 Laszlo Ast
                DPRINTF("Wait Disconnect\n");
1111 7d8406be pbrook
                s->scntl1 &= ~LSI_SCNTL1_CON;
1112 7d8406be pbrook
                break;
1113 7d8406be pbrook
            case 2: /* Wait Reselect */
1114 e560125e Laszlo Ast
                if (!lsi_irq_on_rsl(s)) {
1115 e560125e Laszlo Ast
                    lsi_wait_reselect(s);
1116 e560125e Laszlo Ast
                }
1117 7d8406be pbrook
                break;
1118 7d8406be pbrook
            case 3: /* Set */
1119 7d8406be pbrook
                DPRINTF("Set%s%s%s%s\n",
1120 7d8406be pbrook
                        insn & (1 << 3) ? " ATN" : "",
1121 7d8406be pbrook
                        insn & (1 << 6) ? " ACK" : "",
1122 7d8406be pbrook
                        insn & (1 << 9) ? " TM" : "",
1123 7d8406be pbrook
                        insn & (1 << 10) ? " CC" : "");
1124 7d8406be pbrook
                if (insn & (1 << 3)) {
1125 7d8406be pbrook
                    s->socl |= LSI_SOCL_ATN;
1126 7d8406be pbrook
                    lsi_set_phase(s, PHASE_MO);
1127 7d8406be pbrook
                }
1128 7d8406be pbrook
                if (insn & (1 << 9)) {
1129 7d8406be pbrook
                    BADF("Target mode not implemented\n");
1130 7d8406be pbrook
                    exit(1);
1131 7d8406be pbrook
                }
1132 7d8406be pbrook
                if (insn & (1 << 10))
1133 7d8406be pbrook
                    s->carry = 1;
1134 7d8406be pbrook
                break;
1135 7d8406be pbrook
            case 4: /* Clear */
1136 7d8406be pbrook
                DPRINTF("Clear%s%s%s%s\n",
1137 7d8406be pbrook
                        insn & (1 << 3) ? " ATN" : "",
1138 7d8406be pbrook
                        insn & (1 << 6) ? " ACK" : "",
1139 7d8406be pbrook
                        insn & (1 << 9) ? " TM" : "",
1140 7d8406be pbrook
                        insn & (1 << 10) ? " CC" : "");
1141 7d8406be pbrook
                if (insn & (1 << 3)) {
1142 7d8406be pbrook
                    s->socl &= ~LSI_SOCL_ATN;
1143 7d8406be pbrook
                }
1144 7d8406be pbrook
                if (insn & (1 << 10))
1145 7d8406be pbrook
                    s->carry = 0;
1146 7d8406be pbrook
                break;
1147 7d8406be pbrook
            }
1148 7d8406be pbrook
        } else {
1149 7d8406be pbrook
            uint8_t op0;
1150 7d8406be pbrook
            uint8_t op1;
1151 7d8406be pbrook
            uint8_t data8;
1152 7d8406be pbrook
            int reg;
1153 7d8406be pbrook
            int operator;
1154 7d8406be pbrook
#ifdef DEBUG_LSI
1155 7d8406be pbrook
            static const char *opcode_names[3] =
1156 7d8406be pbrook
                {"Write", "Read", "Read-Modify-Write"};
1157 7d8406be pbrook
            static const char *operator_names[8] =
1158 7d8406be pbrook
                {"MOV", "SHL", "OR", "XOR", "AND", "SHR", "ADD", "ADC"};
1159 7d8406be pbrook
#endif
1160 7d8406be pbrook
1161 7d8406be pbrook
            reg = ((insn >> 16) & 0x7f) | (insn & 0x80);
1162 7d8406be pbrook
            data8 = (insn >> 8) & 0xff;
1163 7d8406be pbrook
            opcode = (insn >> 27) & 7;
1164 7d8406be pbrook
            operator = (insn >> 24) & 7;
1165 a917d384 pbrook
            DPRINTF("%s reg 0x%x %s data8=0x%02x sfbr=0x%02x%s\n",
1166 7d8406be pbrook
                    opcode_names[opcode - 5], reg,
1167 a917d384 pbrook
                    operator_names[operator], data8, s->sfbr,
1168 7d8406be pbrook
                    (insn & (1 << 23)) ? " SFBR" : "");
1169 7d8406be pbrook
            op0 = op1 = 0;
1170 7d8406be pbrook
            switch (opcode) {
1171 7d8406be pbrook
            case 5: /* From SFBR */
1172 7d8406be pbrook
                op0 = s->sfbr;
1173 7d8406be pbrook
                op1 = data8;
1174 7d8406be pbrook
                break;
1175 7d8406be pbrook
            case 6: /* To SFBR */
1176 7d8406be pbrook
                if (operator)
1177 7d8406be pbrook
                    op0 = lsi_reg_readb(s, reg);
1178 7d8406be pbrook
                op1 = data8;
1179 7d8406be pbrook
                break;
1180 7d8406be pbrook
            case 7: /* Read-modify-write */
1181 7d8406be pbrook
                if (operator)
1182 7d8406be pbrook
                    op0 = lsi_reg_readb(s, reg);
1183 7d8406be pbrook
                if (insn & (1 << 23)) {
1184 7d8406be pbrook
                    op1 = s->sfbr;
1185 7d8406be pbrook
                } else {
1186 7d8406be pbrook
                    op1 = data8;
1187 7d8406be pbrook
                }
1188 7d8406be pbrook
                break;
1189 7d8406be pbrook
            }
1190 7d8406be pbrook
1191 7d8406be pbrook
            switch (operator) {
1192 7d8406be pbrook
            case 0: /* move */
1193 7d8406be pbrook
                op0 = op1;
1194 7d8406be pbrook
                break;
1195 7d8406be pbrook
            case 1: /* Shift left */
1196 7d8406be pbrook
                op1 = op0 >> 7;
1197 7d8406be pbrook
                op0 = (op0 << 1) | s->carry;
1198 7d8406be pbrook
                s->carry = op1;
1199 7d8406be pbrook
                break;
1200 7d8406be pbrook
            case 2: /* OR */
1201 7d8406be pbrook
                op0 |= op1;
1202 7d8406be pbrook
                break;
1203 7d8406be pbrook
            case 3: /* XOR */
1204 dcfb9014 ths
                op0 ^= op1;
1205 7d8406be pbrook
                break;
1206 7d8406be pbrook
            case 4: /* AND */
1207 7d8406be pbrook
                op0 &= op1;
1208 7d8406be pbrook
                break;
1209 7d8406be pbrook
            case 5: /* SHR */
1210 7d8406be pbrook
                op1 = op0 & 1;
1211 7d8406be pbrook
                op0 = (op0 >> 1) | (s->carry << 7);
1212 687fa640 ths
                s->carry = op1;
1213 7d8406be pbrook
                break;
1214 7d8406be pbrook
            case 6: /* ADD */
1215 7d8406be pbrook
                op0 += op1;
1216 7d8406be pbrook
                s->carry = op0 < op1;
1217 7d8406be pbrook
                break;
1218 7d8406be pbrook
            case 7: /* ADC */
1219 7d8406be pbrook
                op0 += op1 + s->carry;
1220 7d8406be pbrook
                if (s->carry)
1221 7d8406be pbrook
                    s->carry = op0 <= op1;
1222 7d8406be pbrook
                else
1223 7d8406be pbrook
                    s->carry = op0 < op1;
1224 7d8406be pbrook
                break;
1225 7d8406be pbrook
            }
1226 7d8406be pbrook
1227 7d8406be pbrook
            switch (opcode) {
1228 7d8406be pbrook
            case 5: /* From SFBR */
1229 7d8406be pbrook
            case 7: /* Read-modify-write */
1230 7d8406be pbrook
                lsi_reg_writeb(s, reg, op0);
1231 7d8406be pbrook
                break;
1232 7d8406be pbrook
            case 6: /* To SFBR */
1233 7d8406be pbrook
                s->sfbr = op0;
1234 7d8406be pbrook
                break;
1235 7d8406be pbrook
            }
1236 7d8406be pbrook
        }
1237 7d8406be pbrook
        break;
1238 7d8406be pbrook
1239 7d8406be pbrook
    case 2: /* Transfer Control.  */
1240 7d8406be pbrook
        {
1241 7d8406be pbrook
            int cond;
1242 7d8406be pbrook
            int jmp;
1243 7d8406be pbrook
1244 7d8406be pbrook
            if ((insn & 0x002e0000) == 0) {
1245 7d8406be pbrook
                DPRINTF("NOP\n");
1246 7d8406be pbrook
                break;
1247 7d8406be pbrook
            }
1248 7d8406be pbrook
            if (s->sist1 & LSI_SIST1_STO) {
1249 7d8406be pbrook
                DPRINTF("Delayed select timeout\n");
1250 7d8406be pbrook
                lsi_stop_script(s);
1251 7d8406be pbrook
                break;
1252 7d8406be pbrook
            }
1253 7d8406be pbrook
            cond = jmp = (insn & (1 << 19)) != 0;
1254 7d8406be pbrook
            if (cond == jmp && (insn & (1 << 21))) {
1255 7d8406be pbrook
                DPRINTF("Compare carry %d\n", s->carry == jmp);
1256 7d8406be pbrook
                cond = s->carry != 0;
1257 7d8406be pbrook
            }
1258 7d8406be pbrook
            if (cond == jmp && (insn & (1 << 17))) {
1259 7d8406be pbrook
                DPRINTF("Compare phase %d %c= %d\n",
1260 7d8406be pbrook
                        (s->sstat1 & PHASE_MASK),
1261 7d8406be pbrook
                        jmp ? '=' : '!',
1262 7d8406be pbrook
                        ((insn >> 24) & 7));
1263 7d8406be pbrook
                cond = (s->sstat1 & PHASE_MASK) == ((insn >> 24) & 7);
1264 7d8406be pbrook
            }
1265 7d8406be pbrook
            if (cond == jmp && (insn & (1 << 18))) {
1266 7d8406be pbrook
                uint8_t mask;
1267 7d8406be pbrook
1268 7d8406be pbrook
                mask = (~insn >> 8) & 0xff;
1269 7d8406be pbrook
                DPRINTF("Compare data 0x%x & 0x%x %c= 0x%x\n",
1270 7d8406be pbrook
                        s->sfbr, mask, jmp ? '=' : '!', insn & mask);
1271 7d8406be pbrook
                cond = (s->sfbr & mask) == (insn & mask);
1272 7d8406be pbrook
            }
1273 7d8406be pbrook
            if (cond == jmp) {
1274 7d8406be pbrook
                if (insn & (1 << 23)) {
1275 7d8406be pbrook
                    /* Relative address.  */
1276 7d8406be pbrook
                    addr = s->dsp + sxt24(addr);
1277 7d8406be pbrook
                }
1278 7d8406be pbrook
                switch ((insn >> 27) & 7) {
1279 7d8406be pbrook
                case 0: /* Jump */
1280 7d8406be pbrook
                    DPRINTF("Jump to 0x%08x\n", addr);
1281 7d8406be pbrook
                    s->dsp = addr;
1282 7d8406be pbrook
                    break;
1283 7d8406be pbrook
                case 1: /* Call */
1284 7d8406be pbrook
                    DPRINTF("Call 0x%08x\n", addr);
1285 7d8406be pbrook
                    s->temp = s->dsp;
1286 7d8406be pbrook
                    s->dsp = addr;
1287 7d8406be pbrook
                    break;
1288 7d8406be pbrook
                case 2: /* Return */
1289 7d8406be pbrook
                    DPRINTF("Return to 0x%08x\n", s->temp);
1290 7d8406be pbrook
                    s->dsp = s->temp;
1291 7d8406be pbrook
                    break;
1292 7d8406be pbrook
                case 3: /* Interrupt */
1293 7d8406be pbrook
                    DPRINTF("Interrupt 0x%08x\n", s->dsps);
1294 7d8406be pbrook
                    if ((insn & (1 << 20)) != 0) {
1295 7d8406be pbrook
                        s->istat0 |= LSI_ISTAT0_INTF;
1296 7d8406be pbrook
                        lsi_update_irq(s);
1297 7d8406be pbrook
                    } else {
1298 7d8406be pbrook
                        lsi_script_dma_interrupt(s, LSI_DSTAT_SIR);
1299 7d8406be pbrook
                    }
1300 7d8406be pbrook
                    break;
1301 7d8406be pbrook
                default:
1302 7d8406be pbrook
                    DPRINTF("Illegal transfer control\n");
1303 7d8406be pbrook
                    lsi_script_dma_interrupt(s, LSI_DSTAT_IID);
1304 7d8406be pbrook
                    break;
1305 7d8406be pbrook
                }
1306 7d8406be pbrook
            } else {
1307 7d8406be pbrook
                DPRINTF("Control condition failed\n");
1308 7d8406be pbrook
            }
1309 7d8406be pbrook
        }
1310 7d8406be pbrook
        break;
1311 7d8406be pbrook
1312 7d8406be pbrook
    case 3:
1313 7d8406be pbrook
        if ((insn & (1 << 29)) == 0) {
1314 7d8406be pbrook
            /* Memory move.  */
1315 7d8406be pbrook
            uint32_t dest;
1316 7d8406be pbrook
            /* ??? The docs imply the destination address is loaded into
1317 7d8406be pbrook
               the TEMP register.  However the Linux drivers rely on
1318 7d8406be pbrook
               the value being presrved.  */
1319 7d8406be pbrook
            dest = read_dword(s, s->dsp);
1320 7d8406be pbrook
            s->dsp += 4;
1321 7d8406be pbrook
            lsi_memcpy(s, dest, addr, insn & 0xffffff);
1322 7d8406be pbrook
        } else {
1323 7d8406be pbrook
            uint8_t data[7];
1324 7d8406be pbrook
            int reg;
1325 7d8406be pbrook
            int n;
1326 7d8406be pbrook
            int i;
1327 7d8406be pbrook
1328 7d8406be pbrook
            if (insn & (1 << 28)) {
1329 7d8406be pbrook
                addr = s->dsa + sxt24(addr);
1330 7d8406be pbrook
            }
1331 7d8406be pbrook
            n = (insn & 7);
1332 7d8406be pbrook
            reg = (insn >> 16) & 0xff;
1333 7d8406be pbrook
            if (insn & (1 << 24)) {
1334 7d8406be pbrook
                cpu_physical_memory_read(addr, data, n);
1335 a917d384 pbrook
                DPRINTF("Load reg 0x%x size %d addr 0x%08x = %08x\n", reg, n,
1336 a917d384 pbrook
                        addr, *(int *)data);
1337 7d8406be pbrook
                for (i = 0; i < n; i++) {
1338 7d8406be pbrook
                    lsi_reg_writeb(s, reg + i, data[i]);
1339 7d8406be pbrook
                }
1340 7d8406be pbrook
            } else {
1341 7d8406be pbrook
                DPRINTF("Store reg 0x%x size %d addr 0x%08x\n", reg, n, addr);
1342 7d8406be pbrook
                for (i = 0; i < n; i++) {
1343 7d8406be pbrook
                    data[i] = lsi_reg_readb(s, reg + i);
1344 7d8406be pbrook
                }
1345 7d8406be pbrook
                cpu_physical_memory_write(addr, data, n);
1346 7d8406be pbrook
            }
1347 7d8406be pbrook
        }
1348 7d8406be pbrook
    }
1349 ee4d919f aliguori
    if (insn_processed > 10000 && !s->waiting) {
1350 64c68080 pbrook
        /* Some windows drivers make the device spin waiting for a memory
1351 64c68080 pbrook
           location to change.  If we have been executed a lot of code then
1352 64c68080 pbrook
           assume this is the case and force an unexpected device disconnect.
1353 64c68080 pbrook
           This is apparently sufficient to beat the drivers into submission.
1354 64c68080 pbrook
         */
1355 ee4d919f aliguori
        if (!(s->sien0 & LSI_SIST0_UDC))
1356 ee4d919f aliguori
            fprintf(stderr, "inf. loop with UDC masked\n");
1357 ee4d919f aliguori
        lsi_script_scsi_interrupt(s, LSI_SIST0_UDC, 0);
1358 ee4d919f aliguori
        lsi_disconnect(s);
1359 ee4d919f aliguori
    } else if (s->istat1 & LSI_ISTAT1_SRUN && !s->waiting) {
1360 7d8406be pbrook
        if (s->dcntl & LSI_DCNTL_SSM) {
1361 7d8406be pbrook
            lsi_script_dma_interrupt(s, LSI_DSTAT_SSI);
1362 7d8406be pbrook
        } else {
1363 7d8406be pbrook
            goto again;
1364 7d8406be pbrook
        }
1365 7d8406be pbrook
    }
1366 7d8406be pbrook
    DPRINTF("SCRIPTS execution stopped\n");
1367 7d8406be pbrook
}
1368 7d8406be pbrook
1369 7d8406be pbrook
static uint8_t lsi_reg_readb(LSIState *s, int offset)
1370 7d8406be pbrook
{
1371 7d8406be pbrook
    uint8_t tmp;
1372 75f76531 aurel32
#define CASE_GET_REG24(name, addr) \
1373 75f76531 aurel32
    case addr: return s->name & 0xff; \
1374 75f76531 aurel32
    case addr + 1: return (s->name >> 8) & 0xff; \
1375 75f76531 aurel32
    case addr + 2: return (s->name >> 16) & 0xff;
1376 75f76531 aurel32
1377 7d8406be pbrook
#define CASE_GET_REG32(name, addr) \
1378 7d8406be pbrook
    case addr: return s->name & 0xff; \
1379 7d8406be pbrook
    case addr + 1: return (s->name >> 8) & 0xff; \
1380 7d8406be pbrook
    case addr + 2: return (s->name >> 16) & 0xff; \
1381 7d8406be pbrook
    case addr + 3: return (s->name >> 24) & 0xff;
1382 7d8406be pbrook
1383 7d8406be pbrook
#ifdef DEBUG_LSI_REG
1384 7d8406be pbrook
    DPRINTF("Read reg %x\n", offset);
1385 7d8406be pbrook
#endif
1386 7d8406be pbrook
    switch (offset) {
1387 7d8406be pbrook
    case 0x00: /* SCNTL0 */
1388 7d8406be pbrook
        return s->scntl0;
1389 7d8406be pbrook
    case 0x01: /* SCNTL1 */
1390 7d8406be pbrook
        return s->scntl1;
1391 7d8406be pbrook
    case 0x02: /* SCNTL2 */
1392 7d8406be pbrook
        return s->scntl2;
1393 7d8406be pbrook
    case 0x03: /* SCNTL3 */
1394 7d8406be pbrook
        return s->scntl3;
1395 7d8406be pbrook
    case 0x04: /* SCID */
1396 7d8406be pbrook
        return s->scid;
1397 7d8406be pbrook
    case 0x05: /* SXFER */
1398 7d8406be pbrook
        return s->sxfer;
1399 7d8406be pbrook
    case 0x06: /* SDID */
1400 7d8406be pbrook
        return s->sdid;
1401 7d8406be pbrook
    case 0x07: /* GPREG0 */
1402 7d8406be pbrook
        return 0x7f;
1403 985a03b0 ths
    case 0x08: /* Revision ID */
1404 985a03b0 ths
        return 0x00;
1405 a917d384 pbrook
    case 0xa: /* SSID */
1406 a917d384 pbrook
        return s->ssid;
1407 7d8406be pbrook
    case 0xb: /* SBCL */
1408 7d8406be pbrook
        /* ??? This is not correct. However it's (hopefully) only
1409 7d8406be pbrook
           used for diagnostics, so should be ok.  */
1410 7d8406be pbrook
        return 0;
1411 7d8406be pbrook
    case 0xc: /* DSTAT */
1412 7d8406be pbrook
        tmp = s->dstat | 0x80;
1413 7d8406be pbrook
        if ((s->istat0 & LSI_ISTAT0_INTF) == 0)
1414 7d8406be pbrook
            s->dstat = 0;
1415 7d8406be pbrook
        lsi_update_irq(s);
1416 7d8406be pbrook
        return tmp;
1417 7d8406be pbrook
    case 0x0d: /* SSTAT0 */
1418 7d8406be pbrook
        return s->sstat0;
1419 7d8406be pbrook
    case 0x0e: /* SSTAT1 */
1420 7d8406be pbrook
        return s->sstat1;
1421 7d8406be pbrook
    case 0x0f: /* SSTAT2 */
1422 7d8406be pbrook
        return s->scntl1 & LSI_SCNTL1_CON ? 0 : 2;
1423 7d8406be pbrook
    CASE_GET_REG32(dsa, 0x10)
1424 7d8406be pbrook
    case 0x14: /* ISTAT0 */
1425 7d8406be pbrook
        return s->istat0;
1426 ecabe8cc aliguori
    case 0x15: /* ISTAT1 */
1427 ecabe8cc aliguori
        return s->istat1;
1428 7d8406be pbrook
    case 0x16: /* MBOX0 */
1429 7d8406be pbrook
        return s->mbox0;
1430 7d8406be pbrook
    case 0x17: /* MBOX1 */
1431 7d8406be pbrook
        return s->mbox1;
1432 7d8406be pbrook
    case 0x18: /* CTEST0 */
1433 7d8406be pbrook
        return 0xff;
1434 7d8406be pbrook
    case 0x19: /* CTEST1 */
1435 7d8406be pbrook
        return 0;
1436 7d8406be pbrook
    case 0x1a: /* CTEST2 */
1437 9167a69a balrog
        tmp = s->ctest2 | LSI_CTEST2_DACK | LSI_CTEST2_CM;
1438 7d8406be pbrook
        if (s->istat0 & LSI_ISTAT0_SIGP) {
1439 7d8406be pbrook
            s->istat0 &= ~LSI_ISTAT0_SIGP;
1440 7d8406be pbrook
            tmp |= LSI_CTEST2_SIGP;
1441 7d8406be pbrook
        }
1442 7d8406be pbrook
        return tmp;
1443 7d8406be pbrook
    case 0x1b: /* CTEST3 */
1444 7d8406be pbrook
        return s->ctest3;
1445 7d8406be pbrook
    CASE_GET_REG32(temp, 0x1c)
1446 7d8406be pbrook
    case 0x20: /* DFIFO */
1447 7d8406be pbrook
        return 0;
1448 7d8406be pbrook
    case 0x21: /* CTEST4 */
1449 7d8406be pbrook
        return s->ctest4;
1450 7d8406be pbrook
    case 0x22: /* CTEST5 */
1451 7d8406be pbrook
        return s->ctest5;
1452 985a03b0 ths
    case 0x23: /* CTEST6 */
1453 985a03b0 ths
         return 0;
1454 75f76531 aurel32
    CASE_GET_REG24(dbc, 0x24)
1455 7d8406be pbrook
    case 0x27: /* DCMD */
1456 7d8406be pbrook
        return s->dcmd;
1457 4b9a2d6d Sebastian Herbszt
    CASE_GET_REG32(dnad, 0x28)
1458 7d8406be pbrook
    CASE_GET_REG32(dsp, 0x2c)
1459 7d8406be pbrook
    CASE_GET_REG32(dsps, 0x30)
1460 7d8406be pbrook
    CASE_GET_REG32(scratch[0], 0x34)
1461 7d8406be pbrook
    case 0x38: /* DMODE */
1462 7d8406be pbrook
        return s->dmode;
1463 7d8406be pbrook
    case 0x39: /* DIEN */
1464 7d8406be pbrook
        return s->dien;
1465 bd8ee11a Sebastian Herbszt
    case 0x3a: /* SBR */
1466 bd8ee11a Sebastian Herbszt
        return s->sbr;
1467 7d8406be pbrook
    case 0x3b: /* DCNTL */
1468 7d8406be pbrook
        return s->dcntl;
1469 7d8406be pbrook
    case 0x40: /* SIEN0 */
1470 7d8406be pbrook
        return s->sien0;
1471 7d8406be pbrook
    case 0x41: /* SIEN1 */
1472 7d8406be pbrook
        return s->sien1;
1473 7d8406be pbrook
    case 0x42: /* SIST0 */
1474 7d8406be pbrook
        tmp = s->sist0;
1475 7d8406be pbrook
        s->sist0 = 0;
1476 7d8406be pbrook
        lsi_update_irq(s);
1477 7d8406be pbrook
        return tmp;
1478 7d8406be pbrook
    case 0x43: /* SIST1 */
1479 7d8406be pbrook
        tmp = s->sist1;
1480 7d8406be pbrook
        s->sist1 = 0;
1481 7d8406be pbrook
        lsi_update_irq(s);
1482 7d8406be pbrook
        return tmp;
1483 9167a69a balrog
    case 0x46: /* MACNTL */
1484 9167a69a balrog
        return 0x0f;
1485 7d8406be pbrook
    case 0x47: /* GPCNTL0 */
1486 7d8406be pbrook
        return 0x0f;
1487 7d8406be pbrook
    case 0x48: /* STIME0 */
1488 7d8406be pbrook
        return s->stime0;
1489 7d8406be pbrook
    case 0x4a: /* RESPID0 */
1490 7d8406be pbrook
        return s->respid0;
1491 7d8406be pbrook
    case 0x4b: /* RESPID1 */
1492 7d8406be pbrook
        return s->respid1;
1493 7d8406be pbrook
    case 0x4d: /* STEST1 */
1494 7d8406be pbrook
        return s->stest1;
1495 7d8406be pbrook
    case 0x4e: /* STEST2 */
1496 7d8406be pbrook
        return s->stest2;
1497 7d8406be pbrook
    case 0x4f: /* STEST3 */
1498 7d8406be pbrook
        return s->stest3;
1499 a917d384 pbrook
    case 0x50: /* SIDL */
1500 a917d384 pbrook
        /* This is needed by the linux drivers.  We currently only update it
1501 a917d384 pbrook
           during the MSG IN phase.  */
1502 a917d384 pbrook
        return s->sidl;
1503 7d8406be pbrook
    case 0x52: /* STEST4 */
1504 7d8406be pbrook
        return 0xe0;
1505 7d8406be pbrook
    case 0x56: /* CCNTL0 */
1506 7d8406be pbrook
        return s->ccntl0;
1507 7d8406be pbrook
    case 0x57: /* CCNTL1 */
1508 7d8406be pbrook
        return s->ccntl1;
1509 a917d384 pbrook
    case 0x58: /* SBDL */
1510 a917d384 pbrook
        /* Some drivers peek at the data bus during the MSG IN phase.  */
1511 a917d384 pbrook
        if ((s->sstat1 & PHASE_MASK) == PHASE_MI)
1512 a917d384 pbrook
            return s->msg[0];
1513 a917d384 pbrook
        return 0;
1514 a917d384 pbrook
    case 0x59: /* SBDL high */
1515 7d8406be pbrook
        return 0;
1516 7d8406be pbrook
    CASE_GET_REG32(mmrs, 0xa0)
1517 7d8406be pbrook
    CASE_GET_REG32(mmws, 0xa4)
1518 7d8406be pbrook
    CASE_GET_REG32(sfs, 0xa8)
1519 7d8406be pbrook
    CASE_GET_REG32(drs, 0xac)
1520 7d8406be pbrook
    CASE_GET_REG32(sbms, 0xb0)
1521 ab57d967 aliguori
    CASE_GET_REG32(dbms, 0xb4)
1522 7d8406be pbrook
    CASE_GET_REG32(dnad64, 0xb8)
1523 7d8406be pbrook
    CASE_GET_REG32(pmjad1, 0xc0)
1524 7d8406be pbrook
    CASE_GET_REG32(pmjad2, 0xc4)
1525 7d8406be pbrook
    CASE_GET_REG32(rbc, 0xc8)
1526 7d8406be pbrook
    CASE_GET_REG32(ua, 0xcc)
1527 7d8406be pbrook
    CASE_GET_REG32(ia, 0xd4)
1528 7d8406be pbrook
    CASE_GET_REG32(sbc, 0xd8)
1529 7d8406be pbrook
    CASE_GET_REG32(csbc, 0xdc)
1530 7d8406be pbrook
    }
1531 7d8406be pbrook
    if (offset >= 0x5c && offset < 0xa0) {
1532 7d8406be pbrook
        int n;
1533 7d8406be pbrook
        int shift;
1534 7d8406be pbrook
        n = (offset - 0x58) >> 2;
1535 7d8406be pbrook
        shift = (offset & 3) * 8;
1536 7d8406be pbrook
        return (s->scratch[n] >> shift) & 0xff;
1537 7d8406be pbrook
    }
1538 7d8406be pbrook
    BADF("readb 0x%x\n", offset);
1539 7d8406be pbrook
    exit(1);
1540 75f76531 aurel32
#undef CASE_GET_REG24
1541 7d8406be pbrook
#undef CASE_GET_REG32
1542 7d8406be pbrook
}
1543 7d8406be pbrook
1544 7d8406be pbrook
static void lsi_reg_writeb(LSIState *s, int offset, uint8_t val)
1545 7d8406be pbrook
{
1546 49c47daa Sebastian Herbszt
#define CASE_SET_REG24(name, addr) \
1547 49c47daa Sebastian Herbszt
    case addr    : s->name &= 0xffffff00; s->name |= val;       break; \
1548 49c47daa Sebastian Herbszt
    case addr + 1: s->name &= 0xffff00ff; s->name |= val << 8;  break; \
1549 49c47daa Sebastian Herbszt
    case addr + 2: s->name &= 0xff00ffff; s->name |= val << 16; break;
1550 49c47daa Sebastian Herbszt
1551 7d8406be pbrook
#define CASE_SET_REG32(name, addr) \
1552 7d8406be pbrook
    case addr    : s->name &= 0xffffff00; s->name |= val;       break; \
1553 7d8406be pbrook
    case addr + 1: s->name &= 0xffff00ff; s->name |= val << 8;  break; \
1554 7d8406be pbrook
    case addr + 2: s->name &= 0xff00ffff; s->name |= val << 16; break; \
1555 7d8406be pbrook
    case addr + 3: s->name &= 0x00ffffff; s->name |= val << 24; break;
1556 7d8406be pbrook
1557 7d8406be pbrook
#ifdef DEBUG_LSI_REG
1558 7d8406be pbrook
    DPRINTF("Write reg %x = %02x\n", offset, val);
1559 7d8406be pbrook
#endif
1560 7d8406be pbrook
    switch (offset) {
1561 7d8406be pbrook
    case 0x00: /* SCNTL0 */
1562 7d8406be pbrook
        s->scntl0 = val;
1563 7d8406be pbrook
        if (val & LSI_SCNTL0_START) {
1564 7d8406be pbrook
            BADF("Start sequence not implemented\n");
1565 7d8406be pbrook
        }
1566 7d8406be pbrook
        break;
1567 7d8406be pbrook
    case 0x01: /* SCNTL1 */
1568 7d8406be pbrook
        s->scntl1 = val & ~LSI_SCNTL1_SST;
1569 7d8406be pbrook
        if (val & LSI_SCNTL1_IARB) {
1570 7d8406be pbrook
            BADF("Immediate Arbritration not implemented\n");
1571 7d8406be pbrook
        }
1572 7d8406be pbrook
        if (val & LSI_SCNTL1_RST) {
1573 7d8406be pbrook
            s->sstat0 |= LSI_SSTAT0_RST;
1574 7d8406be pbrook
            lsi_script_scsi_interrupt(s, LSI_SIST0_RST, 0);
1575 7d8406be pbrook
        } else {
1576 7d8406be pbrook
            s->sstat0 &= ~LSI_SSTAT0_RST;
1577 7d8406be pbrook
        }
1578 7d8406be pbrook
        break;
1579 7d8406be pbrook
    case 0x02: /* SCNTL2 */
1580 7d8406be pbrook
        val &= ~(LSI_SCNTL2_WSR | LSI_SCNTL2_WSS);
1581 3d834c78 ths
        s->scntl2 = val;
1582 7d8406be pbrook
        break;
1583 7d8406be pbrook
    case 0x03: /* SCNTL3 */
1584 7d8406be pbrook
        s->scntl3 = val;
1585 7d8406be pbrook
        break;
1586 7d8406be pbrook
    case 0x04: /* SCID */
1587 7d8406be pbrook
        s->scid = val;
1588 7d8406be pbrook
        break;
1589 7d8406be pbrook
    case 0x05: /* SXFER */
1590 7d8406be pbrook
        s->sxfer = val;
1591 7d8406be pbrook
        break;
1592 a917d384 pbrook
    case 0x06: /* SDID */
1593 a917d384 pbrook
        if ((val & 0xf) != (s->ssid & 0xf))
1594 a917d384 pbrook
            BADF("Destination ID does not match SSID\n");
1595 a917d384 pbrook
        s->sdid = val & 0xf;
1596 a917d384 pbrook
        break;
1597 7d8406be pbrook
    case 0x07: /* GPREG0 */
1598 7d8406be pbrook
        break;
1599 a917d384 pbrook
    case 0x08: /* SFBR */
1600 a917d384 pbrook
        /* The CPU is not allowed to write to this register.  However the
1601 a917d384 pbrook
           SCRIPTS register move instructions are.  */
1602 a917d384 pbrook
        s->sfbr = val;
1603 a917d384 pbrook
        break;
1604 a15fdf86 Laszlo Ast
    case 0x0a: case 0x0b:
1605 9167a69a balrog
        /* Openserver writes to these readonly registers on startup */
1606 a15fdf86 Laszlo Ast
        return;
1607 7d8406be pbrook
    case 0x0c: case 0x0d: case 0x0e: case 0x0f:
1608 7d8406be pbrook
        /* Linux writes to these readonly registers on startup.  */
1609 7d8406be pbrook
        return;
1610 7d8406be pbrook
    CASE_SET_REG32(dsa, 0x10)
1611 7d8406be pbrook
    case 0x14: /* ISTAT0 */
1612 7d8406be pbrook
        s->istat0 = (s->istat0 & 0x0f) | (val & 0xf0);
1613 7d8406be pbrook
        if (val & LSI_ISTAT0_ABRT) {
1614 7d8406be pbrook
            lsi_script_dma_interrupt(s, LSI_DSTAT_ABRT);
1615 7d8406be pbrook
        }
1616 7d8406be pbrook
        if (val & LSI_ISTAT0_INTF) {
1617 7d8406be pbrook
            s->istat0 &= ~LSI_ISTAT0_INTF;
1618 7d8406be pbrook
            lsi_update_irq(s);
1619 7d8406be pbrook
        }
1620 4d611c9a pbrook
        if (s->waiting == 1 && val & LSI_ISTAT0_SIGP) {
1621 7d8406be pbrook
            DPRINTF("Woken by SIGP\n");
1622 7d8406be pbrook
            s->waiting = 0;
1623 7d8406be pbrook
            s->dsp = s->dnad;
1624 7d8406be pbrook
            lsi_execute_script(s);
1625 7d8406be pbrook
        }
1626 7d8406be pbrook
        if (val & LSI_ISTAT0_SRST) {
1627 7d8406be pbrook
            lsi_soft_reset(s);
1628 7d8406be pbrook
        }
1629 92d88ecb ths
        break;
1630 7d8406be pbrook
    case 0x16: /* MBOX0 */
1631 7d8406be pbrook
        s->mbox0 = val;
1632 92d88ecb ths
        break;
1633 7d8406be pbrook
    case 0x17: /* MBOX1 */
1634 7d8406be pbrook
        s->mbox1 = val;
1635 92d88ecb ths
        break;
1636 9167a69a balrog
    case 0x1a: /* CTEST2 */
1637 9167a69a balrog
        s->ctest2 = val & LSI_CTEST2_PCICIE;
1638 9167a69a balrog
        break;
1639 7d8406be pbrook
    case 0x1b: /* CTEST3 */
1640 7d8406be pbrook
        s->ctest3 = val & 0x0f;
1641 7d8406be pbrook
        break;
1642 7d8406be pbrook
    CASE_SET_REG32(temp, 0x1c)
1643 7d8406be pbrook
    case 0x21: /* CTEST4 */
1644 7d8406be pbrook
        if (val & 7) {
1645 7d8406be pbrook
           BADF("Unimplemented CTEST4-FBL 0x%x\n", val);
1646 7d8406be pbrook
        }
1647 7d8406be pbrook
        s->ctest4 = val;
1648 7d8406be pbrook
        break;
1649 7d8406be pbrook
    case 0x22: /* CTEST5 */
1650 7d8406be pbrook
        if (val & (LSI_CTEST5_ADCK | LSI_CTEST5_BBCK)) {
1651 7d8406be pbrook
            BADF("CTEST5 DMA increment not implemented\n");
1652 7d8406be pbrook
        }
1653 7d8406be pbrook
        s->ctest5 = val;
1654 7d8406be pbrook
        break;
1655 49c47daa Sebastian Herbszt
    CASE_SET_REG24(dbc, 0x24)
1656 4b9a2d6d Sebastian Herbszt
    CASE_SET_REG32(dnad, 0x28)
1657 3d834c78 ths
    case 0x2c: /* DSP[0:7] */
1658 7d8406be pbrook
        s->dsp &= 0xffffff00;
1659 7d8406be pbrook
        s->dsp |= val;
1660 7d8406be pbrook
        break;
1661 3d834c78 ths
    case 0x2d: /* DSP[8:15] */
1662 7d8406be pbrook
        s->dsp &= 0xffff00ff;
1663 7d8406be pbrook
        s->dsp |= val << 8;
1664 7d8406be pbrook
        break;
1665 3d834c78 ths
    case 0x2e: /* DSP[16:23] */
1666 7d8406be pbrook
        s->dsp &= 0xff00ffff;
1667 7d8406be pbrook
        s->dsp |= val << 16;
1668 7d8406be pbrook
        break;
1669 3d834c78 ths
    case 0x2f: /* DSP[24:31] */
1670 7d8406be pbrook
        s->dsp &= 0x00ffffff;
1671 7d8406be pbrook
        s->dsp |= val << 24;
1672 7d8406be pbrook
        if ((s->dmode & LSI_DMODE_MAN) == 0
1673 7d8406be pbrook
            && (s->istat1 & LSI_ISTAT1_SRUN) == 0)
1674 7d8406be pbrook
            lsi_execute_script(s);
1675 7d8406be pbrook
        break;
1676 7d8406be pbrook
    CASE_SET_REG32(dsps, 0x30)
1677 7d8406be pbrook
    CASE_SET_REG32(scratch[0], 0x34)
1678 7d8406be pbrook
    case 0x38: /* DMODE */
1679 7d8406be pbrook
        if (val & (LSI_DMODE_SIOM | LSI_DMODE_DIOM)) {
1680 7d8406be pbrook
            BADF("IO mappings not implemented\n");
1681 7d8406be pbrook
        }
1682 7d8406be pbrook
        s->dmode = val;
1683 7d8406be pbrook
        break;
1684 7d8406be pbrook
    case 0x39: /* DIEN */
1685 7d8406be pbrook
        s->dien = val;
1686 7d8406be pbrook
        lsi_update_irq(s);
1687 7d8406be pbrook
        break;
1688 bd8ee11a Sebastian Herbszt
    case 0x3a: /* SBR */
1689 bd8ee11a Sebastian Herbszt
        s->sbr = val;
1690 bd8ee11a Sebastian Herbszt
        break;
1691 7d8406be pbrook
    case 0x3b: /* DCNTL */
1692 7d8406be pbrook
        s->dcntl = val & ~(LSI_DCNTL_PFF | LSI_DCNTL_STD);
1693 7d8406be pbrook
        if ((val & LSI_DCNTL_STD) && (s->istat1 & LSI_ISTAT1_SRUN) == 0)
1694 7d8406be pbrook
            lsi_execute_script(s);
1695 7d8406be pbrook
        break;
1696 7d8406be pbrook
    case 0x40: /* SIEN0 */
1697 7d8406be pbrook
        s->sien0 = val;
1698 7d8406be pbrook
        lsi_update_irq(s);
1699 7d8406be pbrook
        break;
1700 7d8406be pbrook
    case 0x41: /* SIEN1 */
1701 7d8406be pbrook
        s->sien1 = val;
1702 7d8406be pbrook
        lsi_update_irq(s);
1703 7d8406be pbrook
        break;
1704 7d8406be pbrook
    case 0x47: /* GPCNTL0 */
1705 7d8406be pbrook
        break;
1706 7d8406be pbrook
    case 0x48: /* STIME0 */
1707 7d8406be pbrook
        s->stime0 = val;
1708 7d8406be pbrook
        break;
1709 7d8406be pbrook
    case 0x49: /* STIME1 */
1710 7d8406be pbrook
        if (val & 0xf) {
1711 7d8406be pbrook
            DPRINTF("General purpose timer not implemented\n");
1712 7d8406be pbrook
            /* ??? Raising the interrupt immediately seems to be sufficient
1713 7d8406be pbrook
               to keep the FreeBSD driver happy.  */
1714 7d8406be pbrook
            lsi_script_scsi_interrupt(s, 0, LSI_SIST1_GEN);
1715 7d8406be pbrook
        }
1716 7d8406be pbrook
        break;
1717 7d8406be pbrook
    case 0x4a: /* RESPID0 */
1718 7d8406be pbrook
        s->respid0 = val;
1719 7d8406be pbrook
        break;
1720 7d8406be pbrook
    case 0x4b: /* RESPID1 */
1721 7d8406be pbrook
        s->respid1 = val;
1722 7d8406be pbrook
        break;
1723 7d8406be pbrook
    case 0x4d: /* STEST1 */
1724 7d8406be pbrook
        s->stest1 = val;
1725 7d8406be pbrook
        break;
1726 7d8406be pbrook
    case 0x4e: /* STEST2 */
1727 7d8406be pbrook
        if (val & 1) {
1728 7d8406be pbrook
            BADF("Low level mode not implemented\n");
1729 7d8406be pbrook
        }
1730 7d8406be pbrook
        s->stest2 = val;
1731 7d8406be pbrook
        break;
1732 7d8406be pbrook
    case 0x4f: /* STEST3 */
1733 7d8406be pbrook
        if (val & 0x41) {
1734 7d8406be pbrook
            BADF("SCSI FIFO test mode not implemented\n");
1735 7d8406be pbrook
        }
1736 7d8406be pbrook
        s->stest3 = val;
1737 7d8406be pbrook
        break;
1738 7d8406be pbrook
    case 0x56: /* CCNTL0 */
1739 7d8406be pbrook
        s->ccntl0 = val;
1740 7d8406be pbrook
        break;
1741 7d8406be pbrook
    case 0x57: /* CCNTL1 */
1742 7d8406be pbrook
        s->ccntl1 = val;
1743 7d8406be pbrook
        break;
1744 7d8406be pbrook
    CASE_SET_REG32(mmrs, 0xa0)
1745 7d8406be pbrook
    CASE_SET_REG32(mmws, 0xa4)
1746 7d8406be pbrook
    CASE_SET_REG32(sfs, 0xa8)
1747 7d8406be pbrook
    CASE_SET_REG32(drs, 0xac)
1748 7d8406be pbrook
    CASE_SET_REG32(sbms, 0xb0)
1749 ab57d967 aliguori
    CASE_SET_REG32(dbms, 0xb4)
1750 7d8406be pbrook
    CASE_SET_REG32(dnad64, 0xb8)
1751 7d8406be pbrook
    CASE_SET_REG32(pmjad1, 0xc0)
1752 7d8406be pbrook
    CASE_SET_REG32(pmjad2, 0xc4)
1753 7d8406be pbrook
    CASE_SET_REG32(rbc, 0xc8)
1754 7d8406be pbrook
    CASE_SET_REG32(ua, 0xcc)
1755 7d8406be pbrook
    CASE_SET_REG32(ia, 0xd4)
1756 7d8406be pbrook
    CASE_SET_REG32(sbc, 0xd8)
1757 7d8406be pbrook
    CASE_SET_REG32(csbc, 0xdc)
1758 7d8406be pbrook
    default:
1759 7d8406be pbrook
        if (offset >= 0x5c && offset < 0xa0) {
1760 7d8406be pbrook
            int n;
1761 7d8406be pbrook
            int shift;
1762 7d8406be pbrook
            n = (offset - 0x58) >> 2;
1763 7d8406be pbrook
            shift = (offset & 3) * 8;
1764 7d8406be pbrook
            s->scratch[n] &= ~(0xff << shift);
1765 7d8406be pbrook
            s->scratch[n] |= (val & 0xff) << shift;
1766 7d8406be pbrook
        } else {
1767 7d8406be pbrook
            BADF("Unhandled writeb 0x%x = 0x%x\n", offset, val);
1768 7d8406be pbrook
        }
1769 7d8406be pbrook
    }
1770 49c47daa Sebastian Herbszt
#undef CASE_SET_REG24
1771 7d8406be pbrook
#undef CASE_SET_REG32
1772 7d8406be pbrook
}
1773 7d8406be pbrook
1774 c227f099 Anthony Liguori
static void lsi_mmio_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
1775 7d8406be pbrook
{
1776 eb40f984 Juan Quintela
    LSIState *s = opaque;
1777 7d8406be pbrook
1778 7d8406be pbrook
    lsi_reg_writeb(s, addr & 0xff, val);
1779 7d8406be pbrook
}
1780 7d8406be pbrook
1781 c227f099 Anthony Liguori
static void lsi_mmio_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
1782 7d8406be pbrook
{
1783 eb40f984 Juan Quintela
    LSIState *s = opaque;
1784 7d8406be pbrook
1785 7d8406be pbrook
    addr &= 0xff;
1786 7d8406be pbrook
    lsi_reg_writeb(s, addr, val & 0xff);
1787 7d8406be pbrook
    lsi_reg_writeb(s, addr + 1, (val >> 8) & 0xff);
1788 7d8406be pbrook
}
1789 7d8406be pbrook
1790 c227f099 Anthony Liguori
static void lsi_mmio_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
1791 7d8406be pbrook
{
1792 eb40f984 Juan Quintela
    LSIState *s = opaque;
1793 7d8406be pbrook
1794 7d8406be pbrook
    addr &= 0xff;
1795 7d8406be pbrook
    lsi_reg_writeb(s, addr, val & 0xff);
1796 7d8406be pbrook
    lsi_reg_writeb(s, addr + 1, (val >> 8) & 0xff);
1797 7d8406be pbrook
    lsi_reg_writeb(s, addr + 2, (val >> 16) & 0xff);
1798 7d8406be pbrook
    lsi_reg_writeb(s, addr + 3, (val >> 24) & 0xff);
1799 7d8406be pbrook
}
1800 7d8406be pbrook
1801 c227f099 Anthony Liguori
static uint32_t lsi_mmio_readb(void *opaque, target_phys_addr_t addr)
1802 7d8406be pbrook
{
1803 eb40f984 Juan Quintela
    LSIState *s = opaque;
1804 7d8406be pbrook
1805 7d8406be pbrook
    return lsi_reg_readb(s, addr & 0xff);
1806 7d8406be pbrook
}
1807 7d8406be pbrook
1808 c227f099 Anthony Liguori
static uint32_t lsi_mmio_readw(void *opaque, target_phys_addr_t addr)
1809 7d8406be pbrook
{
1810 eb40f984 Juan Quintela
    LSIState *s = opaque;
1811 7d8406be pbrook
    uint32_t val;
1812 7d8406be pbrook
1813 7d8406be pbrook
    addr &= 0xff;
1814 7d8406be pbrook
    val = lsi_reg_readb(s, addr);
1815 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 1) << 8;
1816 7d8406be pbrook
    return val;
1817 7d8406be pbrook
}
1818 7d8406be pbrook
1819 c227f099 Anthony Liguori
static uint32_t lsi_mmio_readl(void *opaque, target_phys_addr_t addr)
1820 7d8406be pbrook
{
1821 eb40f984 Juan Quintela
    LSIState *s = opaque;
1822 7d8406be pbrook
    uint32_t val;
1823 7d8406be pbrook
    addr &= 0xff;
1824 7d8406be pbrook
    val = lsi_reg_readb(s, addr);
1825 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 1) << 8;
1826 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 2) << 16;
1827 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 3) << 24;
1828 7d8406be pbrook
    return val;
1829 7d8406be pbrook
}
1830 7d8406be pbrook
1831 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const lsi_mmio_readfn[3] = {
1832 7d8406be pbrook
    lsi_mmio_readb,
1833 7d8406be pbrook
    lsi_mmio_readw,
1834 7d8406be pbrook
    lsi_mmio_readl,
1835 7d8406be pbrook
};
1836 7d8406be pbrook
1837 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const lsi_mmio_writefn[3] = {
1838 7d8406be pbrook
    lsi_mmio_writeb,
1839 7d8406be pbrook
    lsi_mmio_writew,
1840 7d8406be pbrook
    lsi_mmio_writel,
1841 7d8406be pbrook
};
1842 7d8406be pbrook
1843 c227f099 Anthony Liguori
static void lsi_ram_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
1844 7d8406be pbrook
{
1845 eb40f984 Juan Quintela
    LSIState *s = opaque;
1846 7d8406be pbrook
    uint32_t newval;
1847 7d8406be pbrook
    int shift;
1848 7d8406be pbrook
1849 7d8406be pbrook
    addr &= 0x1fff;
1850 7d8406be pbrook
    newval = s->script_ram[addr >> 2];
1851 7d8406be pbrook
    shift = (addr & 3) * 8;
1852 7d8406be pbrook
    newval &= ~(0xff << shift);
1853 7d8406be pbrook
    newval |= val << shift;
1854 7d8406be pbrook
    s->script_ram[addr >> 2] = newval;
1855 7d8406be pbrook
}
1856 7d8406be pbrook
1857 c227f099 Anthony Liguori
static void lsi_ram_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
1858 7d8406be pbrook
{
1859 eb40f984 Juan Quintela
    LSIState *s = opaque;
1860 7d8406be pbrook
    uint32_t newval;
1861 7d8406be pbrook
1862 7d8406be pbrook
    addr &= 0x1fff;
1863 7d8406be pbrook
    newval = s->script_ram[addr >> 2];
1864 7d8406be pbrook
    if (addr & 2) {
1865 7d8406be pbrook
        newval = (newval & 0xffff) | (val << 16);
1866 7d8406be pbrook
    } else {
1867 7d8406be pbrook
        newval = (newval & 0xffff0000) | val;
1868 7d8406be pbrook
    }
1869 7d8406be pbrook
    s->script_ram[addr >> 2] = newval;
1870 7d8406be pbrook
}
1871 7d8406be pbrook
1872 7d8406be pbrook
1873 c227f099 Anthony Liguori
static void lsi_ram_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
1874 7d8406be pbrook
{
1875 eb40f984 Juan Quintela
    LSIState *s = opaque;
1876 7d8406be pbrook
1877 7d8406be pbrook
    addr &= 0x1fff;
1878 7d8406be pbrook
    s->script_ram[addr >> 2] = val;
1879 7d8406be pbrook
}
1880 7d8406be pbrook
1881 c227f099 Anthony Liguori
static uint32_t lsi_ram_readb(void *opaque, target_phys_addr_t addr)
1882 7d8406be pbrook
{
1883 eb40f984 Juan Quintela
    LSIState *s = opaque;
1884 7d8406be pbrook
    uint32_t val;
1885 7d8406be pbrook
1886 7d8406be pbrook
    addr &= 0x1fff;
1887 7d8406be pbrook
    val = s->script_ram[addr >> 2];
1888 7d8406be pbrook
    val >>= (addr & 3) * 8;
1889 7d8406be pbrook
    return val & 0xff;
1890 7d8406be pbrook
}
1891 7d8406be pbrook
1892 c227f099 Anthony Liguori
static uint32_t lsi_ram_readw(void *opaque, target_phys_addr_t addr)
1893 7d8406be pbrook
{
1894 eb40f984 Juan Quintela
    LSIState *s = opaque;
1895 7d8406be pbrook
    uint32_t val;
1896 7d8406be pbrook
1897 7d8406be pbrook
    addr &= 0x1fff;
1898 7d8406be pbrook
    val = s->script_ram[addr >> 2];
1899 7d8406be pbrook
    if (addr & 2)
1900 7d8406be pbrook
        val >>= 16;
1901 7d8406be pbrook
    return le16_to_cpu(val);
1902 7d8406be pbrook
}
1903 7d8406be pbrook
1904 c227f099 Anthony Liguori
static uint32_t lsi_ram_readl(void *opaque, target_phys_addr_t addr)
1905 7d8406be pbrook
{
1906 eb40f984 Juan Quintela
    LSIState *s = opaque;
1907 7d8406be pbrook
1908 7d8406be pbrook
    addr &= 0x1fff;
1909 7d8406be pbrook
    return le32_to_cpu(s->script_ram[addr >> 2]);
1910 7d8406be pbrook
}
1911 7d8406be pbrook
1912 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const lsi_ram_readfn[3] = {
1913 7d8406be pbrook
    lsi_ram_readb,
1914 7d8406be pbrook
    lsi_ram_readw,
1915 7d8406be pbrook
    lsi_ram_readl,
1916 7d8406be pbrook
};
1917 7d8406be pbrook
1918 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const lsi_ram_writefn[3] = {
1919 7d8406be pbrook
    lsi_ram_writeb,
1920 7d8406be pbrook
    lsi_ram_writew,
1921 7d8406be pbrook
    lsi_ram_writel,
1922 7d8406be pbrook
};
1923 7d8406be pbrook
1924 7d8406be pbrook
static uint32_t lsi_io_readb(void *opaque, uint32_t addr)
1925 7d8406be pbrook
{
1926 eb40f984 Juan Quintela
    LSIState *s = opaque;
1927 7d8406be pbrook
    return lsi_reg_readb(s, addr & 0xff);
1928 7d8406be pbrook
}
1929 7d8406be pbrook
1930 7d8406be pbrook
static uint32_t lsi_io_readw(void *opaque, uint32_t addr)
1931 7d8406be pbrook
{
1932 eb40f984 Juan Quintela
    LSIState *s = opaque;
1933 7d8406be pbrook
    uint32_t val;
1934 7d8406be pbrook
    addr &= 0xff;
1935 7d8406be pbrook
    val = lsi_reg_readb(s, addr);
1936 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 1) << 8;
1937 7d8406be pbrook
    return val;
1938 7d8406be pbrook
}
1939 7d8406be pbrook
1940 7d8406be pbrook
static uint32_t lsi_io_readl(void *opaque, uint32_t addr)
1941 7d8406be pbrook
{
1942 eb40f984 Juan Quintela
    LSIState *s = opaque;
1943 7d8406be pbrook
    uint32_t val;
1944 7d8406be pbrook
    addr &= 0xff;
1945 7d8406be pbrook
    val = lsi_reg_readb(s, addr);
1946 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 1) << 8;
1947 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 2) << 16;
1948 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 3) << 24;
1949 7d8406be pbrook
    return val;
1950 7d8406be pbrook
}
1951 7d8406be pbrook
1952 7d8406be pbrook
static void lsi_io_writeb(void *opaque, uint32_t addr, uint32_t val)
1953 7d8406be pbrook
{
1954 eb40f984 Juan Quintela
    LSIState *s = opaque;
1955 7d8406be pbrook
    lsi_reg_writeb(s, addr & 0xff, val);
1956 7d8406be pbrook
}
1957 7d8406be pbrook
1958 7d8406be pbrook
static void lsi_io_writew(void *opaque, uint32_t addr, uint32_t val)
1959 7d8406be pbrook
{
1960 eb40f984 Juan Quintela
    LSIState *s = opaque;
1961 7d8406be pbrook
    addr &= 0xff;
1962 7d8406be pbrook
    lsi_reg_writeb(s, addr, val & 0xff);
1963 7d8406be pbrook
    lsi_reg_writeb(s, addr + 1, (val >> 8) & 0xff);
1964 7d8406be pbrook
}
1965 7d8406be pbrook
1966 7d8406be pbrook
static void lsi_io_writel(void *opaque, uint32_t addr, uint32_t val)
1967 7d8406be pbrook
{
1968 eb40f984 Juan Quintela
    LSIState *s = opaque;
1969 7d8406be pbrook
    addr &= 0xff;
1970 7d8406be pbrook
    lsi_reg_writeb(s, addr, val & 0xff);
1971 7d8406be pbrook
    lsi_reg_writeb(s, addr + 1, (val >> 8) & 0xff);
1972 7d8406be pbrook
    lsi_reg_writeb(s, addr + 2, (val >> 16) & 0xff);
1973 dcfb9014 ths
    lsi_reg_writeb(s, addr + 3, (val >> 24) & 0xff);
1974 7d8406be pbrook
}
1975 7d8406be pbrook
1976 5fafdf24 ths
static void lsi_io_mapfunc(PCIDevice *pci_dev, int region_num,
1977 6e355d90 Isaku Yamahata
                           pcibus_t addr, pcibus_t size, int type)
1978 7d8406be pbrook
{
1979 f305261f Juan Quintela
    LSIState *s = DO_UPCAST(LSIState, dev, pci_dev);
1980 7d8406be pbrook
1981 b4b2f054 Ryan Harper
    DPRINTF("Mapping IO at %08"FMT_PCIBUS"\n", addr);
1982 7d8406be pbrook
1983 7d8406be pbrook
    register_ioport_write(addr, 256, 1, lsi_io_writeb, s);
1984 7d8406be pbrook
    register_ioport_read(addr, 256, 1, lsi_io_readb, s);
1985 7d8406be pbrook
    register_ioport_write(addr, 256, 2, lsi_io_writew, s);
1986 7d8406be pbrook
    register_ioport_read(addr, 256, 2, lsi_io_readw, s);
1987 7d8406be pbrook
    register_ioport_write(addr, 256, 4, lsi_io_writel, s);
1988 7d8406be pbrook
    register_ioport_read(addr, 256, 4, lsi_io_readl, s);
1989 7d8406be pbrook
}
1990 7d8406be pbrook
1991 5fafdf24 ths
static void lsi_ram_mapfunc(PCIDevice *pci_dev, int region_num,
1992 6e355d90 Isaku Yamahata
                            pcibus_t addr, pcibus_t size, int type)
1993 7d8406be pbrook
{
1994 f305261f Juan Quintela
    LSIState *s = DO_UPCAST(LSIState, dev, pci_dev);
1995 7d8406be pbrook
1996 b4b2f054 Ryan Harper
    DPRINTF("Mapping ram at %08"FMT_PCIBUS"\n", addr);
1997 7d8406be pbrook
    s->script_ram_base = addr;
1998 7d8406be pbrook
    cpu_register_physical_memory(addr + 0, 0x2000, s->ram_io_addr);
1999 7d8406be pbrook
}
2000 7d8406be pbrook
2001 5fafdf24 ths
static void lsi_mmio_mapfunc(PCIDevice *pci_dev, int region_num,
2002 6e355d90 Isaku Yamahata
                             pcibus_t addr, pcibus_t size, int type)
2003 7d8406be pbrook
{
2004 f305261f Juan Quintela
    LSIState *s = DO_UPCAST(LSIState, dev, pci_dev);
2005 7d8406be pbrook
2006 b4b2f054 Ryan Harper
    DPRINTF("Mapping registers at %08"FMT_PCIBUS"\n", addr);
2007 7d8406be pbrook
    cpu_register_physical_memory(addr + 0, 0x400, s->mmio_io_addr);
2008 7d8406be pbrook
}
2009 7d8406be pbrook
2010 54eefd72 Jan Kiszka
static void lsi_scsi_reset(DeviceState *dev)
2011 54eefd72 Jan Kiszka
{
2012 54eefd72 Jan Kiszka
    LSIState *s = DO_UPCAST(LSIState, dev.qdev, dev);
2013 54eefd72 Jan Kiszka
2014 54eefd72 Jan Kiszka
    lsi_soft_reset(s);
2015 54eefd72 Jan Kiszka
}
2016 54eefd72 Jan Kiszka
2017 4a1b0f1c Juan Quintela
static void lsi_pre_save(void *opaque)
2018 777aec7a Nolan
{
2019 777aec7a Nolan
    LSIState *s = opaque;
2020 777aec7a Nolan
2021 b96a0da0 Gerd Hoffmann
    if (s->current) {
2022 b96a0da0 Gerd Hoffmann
        assert(s->current->dma_buf == NULL);
2023 b96a0da0 Gerd Hoffmann
        assert(s->current->dma_len == 0);
2024 b96a0da0 Gerd Hoffmann
    }
2025 042ec49d Gerd Hoffmann
    assert(QTAILQ_EMPTY(&s->queue));
2026 777aec7a Nolan
}
2027 777aec7a Nolan
2028 4a1b0f1c Juan Quintela
static const VMStateDescription vmstate_lsi_scsi = {
2029 4a1b0f1c Juan Quintela
    .name = "lsiscsi",
2030 4a1b0f1c Juan Quintela
    .version_id = 0,
2031 4a1b0f1c Juan Quintela
    .minimum_version_id = 0,
2032 4a1b0f1c Juan Quintela
    .minimum_version_id_old = 0,
2033 4a1b0f1c Juan Quintela
    .pre_save = lsi_pre_save,
2034 4a1b0f1c Juan Quintela
    .fields      = (VMStateField []) {
2035 4a1b0f1c Juan Quintela
        VMSTATE_PCI_DEVICE(dev, LSIState),
2036 4a1b0f1c Juan Quintela
2037 4a1b0f1c Juan Quintela
        VMSTATE_INT32(carry, LSIState),
2038 4a1b0f1c Juan Quintela
        VMSTATE_INT32(sense, LSIState),
2039 4a1b0f1c Juan Quintela
        VMSTATE_INT32(msg_action, LSIState),
2040 4a1b0f1c Juan Quintela
        VMSTATE_INT32(msg_len, LSIState),
2041 4a1b0f1c Juan Quintela
        VMSTATE_BUFFER(msg, LSIState),
2042 4a1b0f1c Juan Quintela
        VMSTATE_INT32(waiting, LSIState),
2043 4a1b0f1c Juan Quintela
2044 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dsa, LSIState),
2045 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(temp, LSIState),
2046 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dnad, LSIState),
2047 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dbc, LSIState),
2048 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(istat0, LSIState),
2049 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(istat1, LSIState),
2050 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dcmd, LSIState),
2051 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dstat, LSIState),
2052 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dien, LSIState),
2053 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sist0, LSIState),
2054 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sist1, LSIState),
2055 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sien0, LSIState),
2056 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sien1, LSIState),
2057 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(mbox0, LSIState),
2058 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(mbox1, LSIState),
2059 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dfifo, LSIState),
2060 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest2, LSIState),
2061 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest3, LSIState),
2062 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest4, LSIState),
2063 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest5, LSIState),
2064 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ccntl0, LSIState),
2065 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ccntl1, LSIState),
2066 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dsp, LSIState),
2067 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dsps, LSIState),
2068 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dmode, LSIState),
2069 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dcntl, LSIState),
2070 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl0, LSIState),
2071 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl1, LSIState),
2072 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl2, LSIState),
2073 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl3, LSIState),
2074 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sstat0, LSIState),
2075 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sstat1, LSIState),
2076 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scid, LSIState),
2077 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sxfer, LSIState),
2078 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(socl, LSIState),
2079 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sdid, LSIState),
2080 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ssid, LSIState),
2081 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sfbr, LSIState),
2082 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stest1, LSIState),
2083 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stest2, LSIState),
2084 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stest3, LSIState),
2085 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sidl, LSIState),
2086 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stime0, LSIState),
2087 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(respid0, LSIState),
2088 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(respid1, LSIState),
2089 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(mmrs, LSIState),
2090 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(mmws, LSIState),
2091 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(sfs, LSIState),
2092 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(drs, LSIState),
2093 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(sbms, LSIState),
2094 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dbms, LSIState),
2095 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dnad64, LSIState),
2096 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(pmjad1, LSIState),
2097 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(pmjad2, LSIState),
2098 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(rbc, LSIState),
2099 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(ua, LSIState),
2100 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(ia, LSIState),
2101 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(sbc, LSIState),
2102 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(csbc, LSIState),
2103 4a1b0f1c Juan Quintela
        VMSTATE_BUFFER_UNSAFE(scratch, LSIState, 0, 18 * sizeof(uint32_t)),
2104 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sbr, LSIState),
2105 4a1b0f1c Juan Quintela
2106 4a1b0f1c Juan Quintela
        VMSTATE_BUFFER_UNSAFE(script_ram, LSIState, 0, 2048 * sizeof(uint32_t)),
2107 4a1b0f1c Juan Quintela
        VMSTATE_END_OF_LIST()
2108 777aec7a Nolan
    }
2109 4a1b0f1c Juan Quintela
};
2110 777aec7a Nolan
2111 4b09be85 aliguori
static int lsi_scsi_uninit(PCIDevice *d)
2112 4b09be85 aliguori
{
2113 f305261f Juan Quintela
    LSIState *s = DO_UPCAST(LSIState, dev, d);
2114 4b09be85 aliguori
2115 4b09be85 aliguori
    cpu_unregister_io_memory(s->mmio_io_addr);
2116 4b09be85 aliguori
    cpu_unregister_io_memory(s->ram_io_addr);
2117 4b09be85 aliguori
2118 4b09be85 aliguori
    return 0;
2119 4b09be85 aliguori
}
2120 4b09be85 aliguori
2121 81a322d4 Gerd Hoffmann
static int lsi_scsi_init(PCIDevice *dev)
2122 7d8406be pbrook
{
2123 f305261f Juan Quintela
    LSIState *s = DO_UPCAST(LSIState, dev, dev);
2124 deb54399 aliguori
    uint8_t *pci_conf;
2125 7d8406be pbrook
2126 f305261f Juan Quintela
    pci_conf = s->dev.config;
2127 deb54399 aliguori
2128 9167a69a balrog
    /* PCI Vendor ID (word) */
2129 deb54399 aliguori
    pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_LSI_LOGIC);
2130 9167a69a balrog
    /* PCI device ID (word) */
2131 deb54399 aliguori
    pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_LSI_53C895A);
2132 9167a69a balrog
    /* PCI base class code */
2133 173a543b blueswir1
    pci_config_set_class(pci_conf, PCI_CLASS_STORAGE_SCSI);
2134 9167a69a balrog
    /* PCI subsystem ID */
2135 5845f0e5 Michael S. Tsirkin
    pci_conf[PCI_SUBSYSTEM_ID] = 0x00;
2136 5845f0e5 Michael S. Tsirkin
    pci_conf[PCI_SUBSYSTEM_ID + 1] = 0x10;
2137 9167a69a balrog
    /* PCI latency timer = 255 */
2138 5845f0e5 Michael S. Tsirkin
    pci_conf[PCI_LATENCY_TIMER] = 0xff;
2139 5845f0e5 Michael S. Tsirkin
    /* TODO: RST# value should be 0 */
2140 9167a69a balrog
    /* Interrupt pin 1 */
2141 5845f0e5 Michael S. Tsirkin
    pci_conf[PCI_INTERRUPT_PIN] = 0x01;
2142 7d8406be pbrook
2143 1eed09cb Avi Kivity
    s->mmio_io_addr = cpu_register_io_memory(lsi_mmio_readfn,
2144 7d8406be pbrook
                                             lsi_mmio_writefn, s);
2145 1eed09cb Avi Kivity
    s->ram_io_addr = cpu_register_io_memory(lsi_ram_readfn,
2146 7d8406be pbrook
                                            lsi_ram_writefn, s);
2147 7d8406be pbrook
2148 5845f0e5 Michael S. Tsirkin
    /* TODO: use dev and get rid of cast below */
2149 28c2c264 Avi Kivity
    pci_register_bar((struct PCIDevice *)s, 0, 256,
2150 0392a017 Isaku Yamahata
                           PCI_BASE_ADDRESS_SPACE_IO, lsi_io_mapfunc);
2151 28c2c264 Avi Kivity
    pci_register_bar((struct PCIDevice *)s, 1, 0x400,
2152 0392a017 Isaku Yamahata
                           PCI_BASE_ADDRESS_SPACE_MEMORY, lsi_mmio_mapfunc);
2153 28c2c264 Avi Kivity
    pci_register_bar((struct PCIDevice *)s, 2, 0x2000,
2154 0392a017 Isaku Yamahata
                           PCI_BASE_ADDRESS_SPACE_MEMORY, lsi_ram_mapfunc);
2155 042ec49d Gerd Hoffmann
    QTAILQ_INIT(&s->queue);
2156 7d8406be pbrook
2157 ca9c39fa Gerd Hoffmann
    scsi_bus_new(&s->bus, &dev->qdev, 1, LSI_MAX_DEVS, lsi_command_complete);
2158 5b684b5a Gerd Hoffmann
    if (!dev->qdev.hotplugged) {
2159 5b684b5a Gerd Hoffmann
        scsi_bus_legacy_handle_cmdline(&s->bus);
2160 5b684b5a Gerd Hoffmann
    }
2161 81a322d4 Gerd Hoffmann
    return 0;
2162 7d8406be pbrook
}
2163 9be5dafe Paul Brook
2164 0aab0d3a Gerd Hoffmann
static PCIDeviceInfo lsi_info = {
2165 d52affa7 Gerd Hoffmann
    .qdev.name  = "lsi53c895a",
2166 d52affa7 Gerd Hoffmann
    .qdev.alias = "lsi",
2167 d52affa7 Gerd Hoffmann
    .qdev.size  = sizeof(LSIState),
2168 54eefd72 Jan Kiszka
    .qdev.reset = lsi_scsi_reset,
2169 be73cfe2 Juan Quintela
    .qdev.vmsd  = &vmstate_lsi_scsi,
2170 d52affa7 Gerd Hoffmann
    .init       = lsi_scsi_init,
2171 e3936fa5 Gerd Hoffmann
    .exit       = lsi_scsi_uninit,
2172 0aab0d3a Gerd Hoffmann
};
2173 0aab0d3a Gerd Hoffmann
2174 9be5dafe Paul Brook
static void lsi53c895a_register_devices(void)
2175 9be5dafe Paul Brook
{
2176 0aab0d3a Gerd Hoffmann
    pci_qdev_register(&lsi_info);
2177 9be5dafe Paul Brook
}
2178 9be5dafe Paul Brook
2179 9be5dafe Paul Brook
device_init(lsi53c895a_register_devices);