Statistics
| Branch: | Revision:

root / hw / pxa2xx_timer.c @ 5dcb6b91

History | View | Annotate | Download (11.3 kB)

1 a171fe39 balrog
/*
2 a171fe39 balrog
 * Intel XScale PXA255/270 OS Timers.
3 a171fe39 balrog
 *
4 a171fe39 balrog
 * Copyright (c) 2006 Openedhand Ltd.
5 a171fe39 balrog
 * Copyright (c) 2006 Thorsten Zitterell
6 a171fe39 balrog
 *
7 a171fe39 balrog
 * This code is licenced under the GPL.
8 a171fe39 balrog
 */
9 a171fe39 balrog
10 a171fe39 balrog
#include "vl.h"
11 a171fe39 balrog
12 a171fe39 balrog
#define OSMR0        0x00
13 a171fe39 balrog
#define OSMR1        0x04
14 a171fe39 balrog
#define OSMR2        0x08
15 a171fe39 balrog
#define OSMR3        0x0c
16 a171fe39 balrog
#define OSMR4        0x80
17 a171fe39 balrog
#define OSMR5        0x84
18 a171fe39 balrog
#define OSMR6        0x88
19 a171fe39 balrog
#define OSMR7        0x8c
20 a171fe39 balrog
#define OSMR8        0x90
21 a171fe39 balrog
#define OSMR9        0x94
22 a171fe39 balrog
#define OSMR10        0x98
23 a171fe39 balrog
#define OSMR11        0x9c
24 a171fe39 balrog
#define OSCR        0x10        /* OS Timer Count */
25 a171fe39 balrog
#define OSCR4        0x40
26 a171fe39 balrog
#define OSCR5        0x44
27 a171fe39 balrog
#define OSCR6        0x48
28 a171fe39 balrog
#define OSCR7        0x4c
29 a171fe39 balrog
#define OSCR8        0x50
30 a171fe39 balrog
#define OSCR9        0x54
31 a171fe39 balrog
#define OSCR10        0x58
32 a171fe39 balrog
#define OSCR11        0x5c
33 a171fe39 balrog
#define OSSR        0x14        /* Timer status register */
34 a171fe39 balrog
#define OWER        0x18
35 a171fe39 balrog
#define OIER        0x1c        /* Interrupt enable register  3-0 to E3-E0 */
36 a171fe39 balrog
#define OMCR4        0xc0        /* OS Match Control registers */
37 a171fe39 balrog
#define OMCR5        0xc4
38 a171fe39 balrog
#define OMCR6        0xc8
39 a171fe39 balrog
#define OMCR7        0xcc
40 a171fe39 balrog
#define OMCR8        0xd0
41 a171fe39 balrog
#define OMCR9        0xd4
42 a171fe39 balrog
#define OMCR10        0xd8
43 a171fe39 balrog
#define OMCR11        0xdc
44 a171fe39 balrog
#define OSNR        0x20
45 a171fe39 balrog
46 a171fe39 balrog
#define PXA25X_FREQ        3686400        /* 3.6864 MHz */
47 a171fe39 balrog
#define PXA27X_FREQ        3250000        /* 3.25 MHz */
48 a171fe39 balrog
49 a171fe39 balrog
static int pxa2xx_timer4_freq[8] = {
50 a171fe39 balrog
    [0] = 0,
51 a171fe39 balrog
    [1] = 32768,
52 a171fe39 balrog
    [2] = 1000,
53 a171fe39 balrog
    [3] = 1,
54 a171fe39 balrog
    [4] = 1000000,
55 a171fe39 balrog
    /* [5] is the "Externally supplied clock".  Assign if necessary.  */
56 a171fe39 balrog
    [5 ... 7] = 0,
57 a171fe39 balrog
};
58 a171fe39 balrog
59 a171fe39 balrog
struct pxa2xx_timer0_s {
60 a171fe39 balrog
    uint32_t value;
61 a171fe39 balrog
    int level;
62 a171fe39 balrog
    qemu_irq irq;
63 a171fe39 balrog
    QEMUTimer *qtimer;
64 a171fe39 balrog
    int num;
65 a171fe39 balrog
    void *info;
66 a171fe39 balrog
};
67 a171fe39 balrog
68 a171fe39 balrog
struct pxa2xx_timer4_s {
69 3bdd58a4 balrog
    struct pxa2xx_timer0_s tm;
70 a171fe39 balrog
    int32_t oldclock;
71 a171fe39 balrog
    int32_t clock;
72 a171fe39 balrog
    uint64_t lastload;
73 a171fe39 balrog
    uint32_t freq;
74 a171fe39 balrog
    uint32_t control;
75 a171fe39 balrog
};
76 a171fe39 balrog
77 a171fe39 balrog
typedef struct {
78 a171fe39 balrog
    uint32_t base;
79 a171fe39 balrog
    int32_t clock;
80 a171fe39 balrog
    int32_t oldclock;
81 a171fe39 balrog
    uint64_t lastload;
82 a171fe39 balrog
    uint32_t freq;
83 a171fe39 balrog
    struct pxa2xx_timer0_s timer[4];
84 a171fe39 balrog
    struct pxa2xx_timer4_s *tm4;
85 a171fe39 balrog
    uint32_t events;
86 a171fe39 balrog
    uint32_t irq_enabled;
87 a171fe39 balrog
    uint32_t reset3;
88 a171fe39 balrog
    CPUState *cpustate;
89 a171fe39 balrog
    int64_t qemu_ticks;
90 a171fe39 balrog
    uint32_t snapshot;
91 a171fe39 balrog
} pxa2xx_timer_info;
92 a171fe39 balrog
93 a171fe39 balrog
static void pxa2xx_timer_update(void *opaque, uint64_t now_qemu)
94 a171fe39 balrog
{
95 a171fe39 balrog
    pxa2xx_timer_info *s = (pxa2xx_timer_info *) opaque;
96 a171fe39 balrog
    int i;
97 a171fe39 balrog
    uint32_t now_vm;
98 a171fe39 balrog
    uint64_t new_qemu;
99 a171fe39 balrog
100 a171fe39 balrog
    now_vm = s->clock +
101 a171fe39 balrog
            muldiv64(now_qemu - s->lastload, s->freq, ticks_per_sec);
102 a171fe39 balrog
103 a171fe39 balrog
    for (i = 0; i < 4; i ++) {
104 a171fe39 balrog
        new_qemu = now_qemu + muldiv64((uint32_t) (s->timer[i].value - now_vm),
105 a171fe39 balrog
                        ticks_per_sec, s->freq);
106 a171fe39 balrog
        qemu_mod_timer(s->timer[i].qtimer, new_qemu);
107 a171fe39 balrog
    }
108 a171fe39 balrog
}
109 a171fe39 balrog
110 a171fe39 balrog
static void pxa2xx_timer_update4(void *opaque, uint64_t now_qemu, int n)
111 a171fe39 balrog
{
112 a171fe39 balrog
    pxa2xx_timer_info *s = (pxa2xx_timer_info *) opaque;
113 a171fe39 balrog
    uint32_t now_vm;
114 a171fe39 balrog
    uint64_t new_qemu;
115 a171fe39 balrog
    static const int counters[8] = { 0, 0, 0, 0, 4, 4, 6, 6 };
116 a171fe39 balrog
    int counter;
117 a171fe39 balrog
118 a171fe39 balrog
    if (s->tm4[n].control & (1 << 7))
119 a171fe39 balrog
        counter = n;
120 a171fe39 balrog
    else
121 a171fe39 balrog
        counter = counters[n];
122 a171fe39 balrog
123 a171fe39 balrog
    if (!s->tm4[counter].freq) {
124 a171fe39 balrog
        qemu_del_timer(s->timer[n].qtimer);
125 a171fe39 balrog
        return;
126 a171fe39 balrog
    }
127 a171fe39 balrog
128 a171fe39 balrog
    now_vm = s->tm4[counter].clock + muldiv64(now_qemu -
129 a171fe39 balrog
                    s->tm4[counter].lastload,
130 a171fe39 balrog
                    s->tm4[counter].freq, ticks_per_sec);
131 a171fe39 balrog
132 3bdd58a4 balrog
    new_qemu = now_qemu + muldiv64((uint32_t) (s->tm4[n].tm.value - now_vm),
133 a171fe39 balrog
                    ticks_per_sec, s->tm4[counter].freq);
134 a171fe39 balrog
    qemu_mod_timer(s->timer[n].qtimer, new_qemu);
135 a171fe39 balrog
}
136 a171fe39 balrog
137 a171fe39 balrog
static uint32_t pxa2xx_timer_read(void *opaque, target_phys_addr_t offset)
138 a171fe39 balrog
{
139 a171fe39 balrog
    pxa2xx_timer_info *s = (pxa2xx_timer_info *) opaque;
140 a171fe39 balrog
    int tm = 0;
141 a171fe39 balrog
142 a171fe39 balrog
    offset -= s->base;
143 a171fe39 balrog
144 a171fe39 balrog
    switch (offset) {
145 a171fe39 balrog
    case OSMR3:  tm ++;
146 a171fe39 balrog
    case OSMR2:  tm ++;
147 a171fe39 balrog
    case OSMR1:  tm ++;
148 a171fe39 balrog
    case OSMR0:
149 a171fe39 balrog
        return s->timer[tm].value;
150 a171fe39 balrog
    case OSMR11: tm ++;
151 a171fe39 balrog
    case OSMR10: tm ++;
152 a171fe39 balrog
    case OSMR9:  tm ++;
153 a171fe39 balrog
    case OSMR8:  tm ++;
154 a171fe39 balrog
    case OSMR7:  tm ++;
155 a171fe39 balrog
    case OSMR6:  tm ++;
156 a171fe39 balrog
    case OSMR5:  tm ++;
157 a171fe39 balrog
    case OSMR4:
158 a171fe39 balrog
        if (!s->tm4)
159 a171fe39 balrog
            goto badreg;
160 3bdd58a4 balrog
        return s->tm4[tm].tm.value;
161 a171fe39 balrog
    case OSCR:
162 a171fe39 balrog
        return s->clock + muldiv64(qemu_get_clock(vm_clock) -
163 a171fe39 balrog
                        s->lastload, s->freq, ticks_per_sec);
164 a171fe39 balrog
    case OSCR11: tm ++;
165 a171fe39 balrog
    case OSCR10: tm ++;
166 a171fe39 balrog
    case OSCR9:  tm ++;
167 a171fe39 balrog
    case OSCR8:  tm ++;
168 a171fe39 balrog
    case OSCR7:  tm ++;
169 a171fe39 balrog
    case OSCR6:  tm ++;
170 a171fe39 balrog
    case OSCR5:  tm ++;
171 a171fe39 balrog
    case OSCR4:
172 a171fe39 balrog
        if (!s->tm4)
173 a171fe39 balrog
            goto badreg;
174 a171fe39 balrog
175 a171fe39 balrog
        if ((tm == 9 - 4 || tm == 11 - 4) && (s->tm4[tm].control & (1 << 9))) {
176 a171fe39 balrog
            if (s->tm4[tm - 1].freq)
177 a171fe39 balrog
                s->snapshot = s->tm4[tm - 1].clock + muldiv64(
178 a171fe39 balrog
                                qemu_get_clock(vm_clock) -
179 a171fe39 balrog
                                s->tm4[tm - 1].lastload,
180 a171fe39 balrog
                                s->tm4[tm - 1].freq, ticks_per_sec);
181 a171fe39 balrog
            else
182 a171fe39 balrog
                s->snapshot = s->tm4[tm - 1].clock;
183 a171fe39 balrog
        }
184 a171fe39 balrog
185 a171fe39 balrog
        if (!s->tm4[tm].freq)
186 a171fe39 balrog
            return s->tm4[tm].clock;
187 a171fe39 balrog
        return s->tm4[tm].clock + muldiv64(qemu_get_clock(vm_clock) -
188 a171fe39 balrog
                        s->tm4[tm].lastload, s->tm4[tm].freq, ticks_per_sec);
189 a171fe39 balrog
    case OIER:
190 a171fe39 balrog
        return s->irq_enabled;
191 a171fe39 balrog
    case OSSR:        /* Status register */
192 a171fe39 balrog
        return s->events;
193 a171fe39 balrog
    case OWER:
194 a171fe39 balrog
        return s->reset3;
195 a171fe39 balrog
    case OMCR11: tm ++;
196 a171fe39 balrog
    case OMCR10: tm ++;
197 a171fe39 balrog
    case OMCR9:  tm ++;
198 a171fe39 balrog
    case OMCR8:  tm ++;
199 a171fe39 balrog
    case OMCR7:  tm ++;
200 a171fe39 balrog
    case OMCR6:  tm ++;
201 a171fe39 balrog
    case OMCR5:  tm ++;
202 a171fe39 balrog
    case OMCR4:
203 a171fe39 balrog
        if (!s->tm4)
204 a171fe39 balrog
            goto badreg;
205 a171fe39 balrog
        return s->tm4[tm].control;
206 a171fe39 balrog
    case OSNR:
207 a171fe39 balrog
        return s->snapshot;
208 a171fe39 balrog
    default:
209 a171fe39 balrog
    badreg:
210 a171fe39 balrog
        cpu_abort(cpu_single_env, "pxa2xx_timer_read: Bad offset "
211 a171fe39 balrog
                        REG_FMT "\n", offset);
212 a171fe39 balrog
    }
213 a171fe39 balrog
214 a171fe39 balrog
    return 0;
215 a171fe39 balrog
}
216 a171fe39 balrog
217 a171fe39 balrog
static void pxa2xx_timer_write(void *opaque, target_phys_addr_t offset,
218 a171fe39 balrog
                uint32_t value)
219 a171fe39 balrog
{
220 a171fe39 balrog
    int i, tm = 0;
221 a171fe39 balrog
    pxa2xx_timer_info *s = (pxa2xx_timer_info *) opaque;
222 a171fe39 balrog
223 a171fe39 balrog
    offset -= s->base;
224 a171fe39 balrog
225 a171fe39 balrog
    switch (offset) {
226 a171fe39 balrog
    case OSMR3:  tm ++;
227 a171fe39 balrog
    case OSMR2:  tm ++;
228 a171fe39 balrog
    case OSMR1:  tm ++;
229 a171fe39 balrog
    case OSMR0:
230 a171fe39 balrog
        s->timer[tm].value = value;
231 a171fe39 balrog
        pxa2xx_timer_update(s, qemu_get_clock(vm_clock));
232 a171fe39 balrog
        break;
233 a171fe39 balrog
    case OSMR11: tm ++;
234 a171fe39 balrog
    case OSMR10: tm ++;
235 a171fe39 balrog
    case OSMR9:  tm ++;
236 a171fe39 balrog
    case OSMR8:  tm ++;
237 a171fe39 balrog
    case OSMR7:  tm ++;
238 a171fe39 balrog
    case OSMR6:  tm ++;
239 a171fe39 balrog
    case OSMR5:  tm ++;
240 a171fe39 balrog
    case OSMR4:
241 a171fe39 balrog
        if (!s->tm4)
242 a171fe39 balrog
            goto badreg;
243 3bdd58a4 balrog
        s->tm4[tm].tm.value = value;
244 a171fe39 balrog
        pxa2xx_timer_update4(s, qemu_get_clock(vm_clock), tm);
245 a171fe39 balrog
        break;
246 a171fe39 balrog
    case OSCR:
247 a171fe39 balrog
        s->oldclock = s->clock;
248 a171fe39 balrog
        s->lastload = qemu_get_clock(vm_clock);
249 a171fe39 balrog
        s->clock = value;
250 a171fe39 balrog
        pxa2xx_timer_update(s, s->lastload);
251 a171fe39 balrog
        break;
252 a171fe39 balrog
    case OSCR11: tm ++;
253 a171fe39 balrog
    case OSCR10: tm ++;
254 a171fe39 balrog
    case OSCR9:  tm ++;
255 a171fe39 balrog
    case OSCR8:  tm ++;
256 a171fe39 balrog
    case OSCR7:  tm ++;
257 a171fe39 balrog
    case OSCR6:  tm ++;
258 a171fe39 balrog
    case OSCR5:  tm ++;
259 a171fe39 balrog
    case OSCR4:
260 a171fe39 balrog
        if (!s->tm4)
261 a171fe39 balrog
            goto badreg;
262 a171fe39 balrog
        s->tm4[tm].oldclock = s->tm4[tm].clock;
263 a171fe39 balrog
        s->tm4[tm].lastload = qemu_get_clock(vm_clock);
264 a171fe39 balrog
        s->tm4[tm].clock = value;
265 a171fe39 balrog
        pxa2xx_timer_update4(s, s->tm4[tm].lastload, tm);
266 a171fe39 balrog
        break;
267 a171fe39 balrog
    case OIER:
268 a171fe39 balrog
        s->irq_enabled = value & 0xfff;
269 a171fe39 balrog
        break;
270 a171fe39 balrog
    case OSSR:        /* Status register */
271 a171fe39 balrog
        s->events &= ~value;
272 a171fe39 balrog
        for (i = 0; i < 4; i ++, value >>= 1) {
273 a171fe39 balrog
            if (s->timer[i].level && (value & 1)) {
274 a171fe39 balrog
                s->timer[i].level = 0;
275 a171fe39 balrog
                qemu_irq_lower(s->timer[i].irq);
276 a171fe39 balrog
            }
277 a171fe39 balrog
        }
278 a171fe39 balrog
        if (s->tm4) {
279 a171fe39 balrog
            for (i = 0; i < 8; i ++, value >>= 1)
280 3bdd58a4 balrog
                if (s->tm4[i].tm.level && (value & 1))
281 3bdd58a4 balrog
                    s->tm4[i].tm.level = 0;
282 a171fe39 balrog
            if (!(s->events & 0xff0))
283 3bdd58a4 balrog
                qemu_irq_lower(s->tm4->tm.irq);
284 a171fe39 balrog
        }
285 a171fe39 balrog
        break;
286 a171fe39 balrog
    case OWER:        /* XXX: Reset on OSMR3 match? */
287 a171fe39 balrog
        s->reset3 = value;
288 a171fe39 balrog
        break;
289 a171fe39 balrog
    case OMCR7:  tm ++;
290 a171fe39 balrog
    case OMCR6:  tm ++;
291 a171fe39 balrog
    case OMCR5:  tm ++;
292 a171fe39 balrog
    case OMCR4:
293 a171fe39 balrog
        if (!s->tm4)
294 a171fe39 balrog
            goto badreg;
295 a171fe39 balrog
        s->tm4[tm].control = value & 0x0ff;
296 a171fe39 balrog
        /* XXX Stop if running (shouldn't happen) */
297 a171fe39 balrog
        if ((value & (1 << 7)) || tm == 0)
298 a171fe39 balrog
            s->tm4[tm].freq = pxa2xx_timer4_freq[value & 7];
299 a171fe39 balrog
        else {
300 a171fe39 balrog
            s->tm4[tm].freq = 0;
301 a171fe39 balrog
            pxa2xx_timer_update4(s, qemu_get_clock(vm_clock), tm);
302 a171fe39 balrog
        }
303 a171fe39 balrog
        break;
304 a171fe39 balrog
    case OMCR11: tm ++;
305 a171fe39 balrog
    case OMCR10: tm ++;
306 a171fe39 balrog
    case OMCR9:  tm ++;
307 a171fe39 balrog
    case OMCR8:  tm += 4;
308 a171fe39 balrog
        if (!s->tm4)
309 a171fe39 balrog
            goto badreg;
310 a171fe39 balrog
        s->tm4[tm].control = value & 0x3ff;
311 a171fe39 balrog
        /* XXX Stop if running (shouldn't happen) */
312 a171fe39 balrog
        if ((value & (1 << 7)) || !(tm & 1))
313 a171fe39 balrog
            s->tm4[tm].freq =
314 a171fe39 balrog
                    pxa2xx_timer4_freq[(value & (1 << 8)) ?  0 : (value & 7)];
315 a171fe39 balrog
        else {
316 a171fe39 balrog
            s->tm4[tm].freq = 0;
317 a171fe39 balrog
            pxa2xx_timer_update4(s, qemu_get_clock(vm_clock), tm);
318 a171fe39 balrog
        }
319 a171fe39 balrog
        break;
320 a171fe39 balrog
    default:
321 a171fe39 balrog
    badreg:
322 a171fe39 balrog
        cpu_abort(cpu_single_env, "pxa2xx_timer_write: Bad offset "
323 a171fe39 balrog
                        REG_FMT "\n", offset);
324 a171fe39 balrog
    }
325 a171fe39 balrog
}
326 a171fe39 balrog
327 a171fe39 balrog
static CPUReadMemoryFunc *pxa2xx_timer_readfn[] = {
328 a171fe39 balrog
    pxa2xx_timer_read,
329 a171fe39 balrog
    pxa2xx_timer_read,
330 a171fe39 balrog
    pxa2xx_timer_read,
331 a171fe39 balrog
};
332 a171fe39 balrog
333 a171fe39 balrog
static CPUWriteMemoryFunc *pxa2xx_timer_writefn[] = {
334 a171fe39 balrog
    pxa2xx_timer_write,
335 a171fe39 balrog
    pxa2xx_timer_write,
336 a171fe39 balrog
    pxa2xx_timer_write,
337 a171fe39 balrog
};
338 a171fe39 balrog
339 a171fe39 balrog
static void pxa2xx_timer_tick(void *opaque)
340 a171fe39 balrog
{
341 a171fe39 balrog
    struct pxa2xx_timer0_s *t = (struct pxa2xx_timer0_s *) opaque;
342 a171fe39 balrog
    pxa2xx_timer_info *i = (pxa2xx_timer_info *) t->info;
343 a171fe39 balrog
344 a171fe39 balrog
    if (i->irq_enabled & (1 << t->num)) {
345 a171fe39 balrog
        t->level = 1;
346 a171fe39 balrog
        i->events |= 1 << t->num;
347 a171fe39 balrog
        qemu_irq_raise(t->irq);
348 a171fe39 balrog
    }
349 a171fe39 balrog
350 a171fe39 balrog
    if (t->num == 3)
351 a171fe39 balrog
        if (i->reset3 & 1) {
352 a171fe39 balrog
            i->reset3 = 0;
353 a171fe39 balrog
            cpu_reset(i->cpustate);
354 a171fe39 balrog
        }
355 a171fe39 balrog
}
356 a171fe39 balrog
357 a171fe39 balrog
static void pxa2xx_timer_tick4(void *opaque)
358 a171fe39 balrog
{
359 a171fe39 balrog
    struct pxa2xx_timer4_s *t = (struct pxa2xx_timer4_s *) opaque;
360 3bdd58a4 balrog
    pxa2xx_timer_info *i = (pxa2xx_timer_info *) t->tm.info;
361 a171fe39 balrog
362 3bdd58a4 balrog
    pxa2xx_timer_tick(&t->tm);
363 a171fe39 balrog
    if (t->control & (1 << 3))
364 a171fe39 balrog
        t->clock = 0;
365 a171fe39 balrog
    if (t->control & (1 << 6))
366 3bdd58a4 balrog
        pxa2xx_timer_update4(i, qemu_get_clock(vm_clock), t->tm.num - 4);
367 a171fe39 balrog
}
368 a171fe39 balrog
369 a171fe39 balrog
static pxa2xx_timer_info *pxa2xx_timer_init(target_phys_addr_t base,
370 a171fe39 balrog
                qemu_irq *irqs, CPUState *cpustate)
371 a171fe39 balrog
{
372 a171fe39 balrog
    int i;
373 a171fe39 balrog
    int iomemtype;
374 a171fe39 balrog
    pxa2xx_timer_info *s;
375 a171fe39 balrog
376 a171fe39 balrog
    s = (pxa2xx_timer_info *) qemu_mallocz(sizeof(pxa2xx_timer_info));
377 a171fe39 balrog
    s->base = base;
378 a171fe39 balrog
    s->irq_enabled = 0;
379 a171fe39 balrog
    s->oldclock = 0;
380 a171fe39 balrog
    s->clock = 0;
381 a171fe39 balrog
    s->lastload = qemu_get_clock(vm_clock);
382 a171fe39 balrog
    s->reset3 = 0;
383 a171fe39 balrog
    s->cpustate = cpustate;
384 a171fe39 balrog
385 a171fe39 balrog
    for (i = 0; i < 4; i ++) {
386 a171fe39 balrog
        s->timer[i].value = 0;
387 a171fe39 balrog
        s->timer[i].irq = irqs[i];
388 a171fe39 balrog
        s->timer[i].info = s;
389 a171fe39 balrog
        s->timer[i].num = i;
390 a171fe39 balrog
        s->timer[i].level = 0;
391 a171fe39 balrog
        s->timer[i].qtimer = qemu_new_timer(vm_clock,
392 a171fe39 balrog
                        pxa2xx_timer_tick, &s->timer[i]);
393 a171fe39 balrog
    }
394 a171fe39 balrog
395 a171fe39 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_timer_readfn,
396 a171fe39 balrog
                    pxa2xx_timer_writefn, s);
397 a171fe39 balrog
    cpu_register_physical_memory(base, 0x00000fff, iomemtype);
398 a171fe39 balrog
    return s;
399 a171fe39 balrog
}
400 a171fe39 balrog
401 a171fe39 balrog
void pxa25x_timer_init(target_phys_addr_t base,
402 a171fe39 balrog
                qemu_irq *irqs, CPUState *cpustate)
403 a171fe39 balrog
{
404 a171fe39 balrog
    pxa2xx_timer_info *s = pxa2xx_timer_init(base, irqs, cpustate);
405 a171fe39 balrog
    s->freq = PXA25X_FREQ;
406 a171fe39 balrog
    s->tm4 = 0;
407 a171fe39 balrog
}
408 a171fe39 balrog
409 a171fe39 balrog
void pxa27x_timer_init(target_phys_addr_t base,
410 a171fe39 balrog
                qemu_irq *irqs, qemu_irq irq4, CPUState *cpustate)
411 a171fe39 balrog
{
412 a171fe39 balrog
    pxa2xx_timer_info *s = pxa2xx_timer_init(base, irqs, cpustate);
413 a171fe39 balrog
    int i;
414 a171fe39 balrog
    s->freq = PXA27X_FREQ;
415 a171fe39 balrog
    s->tm4 = (struct pxa2xx_timer4_s *) qemu_mallocz(8 *
416 a171fe39 balrog
                    sizeof(struct pxa2xx_timer4_s));
417 a171fe39 balrog
    for (i = 0; i < 8; i ++) {
418 3bdd58a4 balrog
        s->tm4[i].tm.value = 0;
419 3bdd58a4 balrog
        s->tm4[i].tm.irq = irq4;
420 3bdd58a4 balrog
        s->tm4[i].tm.info = s;
421 3bdd58a4 balrog
        s->tm4[i].tm.num = i + 4;
422 3bdd58a4 balrog
        s->tm4[i].tm.level = 0;
423 a171fe39 balrog
        s->tm4[i].freq = 0;
424 a171fe39 balrog
        s->tm4[i].control = 0x0;
425 3bdd58a4 balrog
        s->tm4[i].tm.qtimer = qemu_new_timer(vm_clock,
426 a171fe39 balrog
                        pxa2xx_timer_tick4, &s->tm4[i]);
427 a171fe39 balrog
    }
428 a171fe39 balrog
}