Statistics
| Branch: | Revision:

root / hw / omap_i2c.c @ 5ef98b47

History | View | Annotate | Download (14.6 kB)

1 02645926 balrog
/*
2 02645926 balrog
 * TI OMAP on-chip I2C controller.  Only "new I2C" mode supported.
3 02645926 balrog
 *
4 02645926 balrog
 * Copyright (C) 2007 Andrzej Zaborowski  <balrog@zabor.org>
5 02645926 balrog
 *
6 02645926 balrog
 * This program is free software; you can redistribute it and/or
7 02645926 balrog
 * modify it under the terms of the GNU General Public License as
8 02645926 balrog
 * published by the Free Software Foundation; either version 2 of
9 02645926 balrog
 * the License, or (at your option) any later version.
10 02645926 balrog
 *
11 02645926 balrog
 * This program is distributed in the hope that it will be useful,
12 02645926 balrog
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 02645926 balrog
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14 02645926 balrog
 * GNU General Public License for more details.
15 02645926 balrog
 *
16 02645926 balrog
 * You should have received a copy of the GNU General Public License
17 02645926 balrog
 * along with this program; if not, write to the Free Software
18 02645926 balrog
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
19 02645926 balrog
 * MA 02111-1307 USA
20 02645926 balrog
 */
21 87ecb68b pbrook
#include "hw.h"
22 87ecb68b pbrook
#include "i2c.h"
23 87ecb68b pbrook
#include "omap.h"
24 02645926 balrog
25 02645926 balrog
struct omap_i2c_s {
26 02645926 balrog
    target_phys_addr_t base;
27 02645926 balrog
    qemu_irq irq;
28 02645926 balrog
    qemu_irq drq[2];
29 02645926 balrog
    i2c_slave slave;
30 02645926 balrog
    i2c_bus *bus;
31 02645926 balrog
32 29885477 balrog
    uint8_t revision;
33 02645926 balrog
    uint8_t mask;
34 02645926 balrog
    uint16_t stat;
35 02645926 balrog
    uint16_t dma;
36 02645926 balrog
    uint16_t count;
37 02645926 balrog
    int count_cur;
38 02645926 balrog
    uint32_t fifo;
39 02645926 balrog
    int rxlen;
40 02645926 balrog
    int txlen;
41 02645926 balrog
    uint16_t control;
42 02645926 balrog
    uint16_t addr[2];
43 02645926 balrog
    uint8_t divider;
44 02645926 balrog
    uint8_t times[2];
45 02645926 balrog
    uint16_t test;
46 02645926 balrog
};
47 02645926 balrog
48 29885477 balrog
#define OMAP2_INTR_REV        0x34
49 29885477 balrog
#define OMAP2_GC_REV        0x34
50 29885477 balrog
51 02645926 balrog
static void omap_i2c_interrupts_update(struct omap_i2c_s *s)
52 02645926 balrog
{
53 02645926 balrog
    qemu_set_irq(s->irq, s->stat & s->mask);
54 02645926 balrog
    if ((s->dma >> 15) & 1)                                        /* RDMA_EN */
55 02645926 balrog
        qemu_set_irq(s->drq[0], (s->stat >> 3) & 1);                /* RRDY */
56 02645926 balrog
    if ((s->dma >> 7) & 1)                                        /* XDMA_EN */
57 02645926 balrog
        qemu_set_irq(s->drq[1], (s->stat >> 4) & 1);                /* XRDY */
58 02645926 balrog
}
59 02645926 balrog
60 02645926 balrog
/* These are only stubs now.  */
61 02645926 balrog
static void omap_i2c_event(i2c_slave *i2c, enum i2c_event event)
62 02645926 balrog
{
63 02645926 balrog
    struct omap_i2c_s *s = (struct omap_i2c_s *) i2c;
64 02645926 balrog
65 02645926 balrog
    if ((~s->control >> 15) & 1)                                /* I2C_EN */
66 02645926 balrog
        return;
67 02645926 balrog
68 02645926 balrog
    switch (event) {
69 02645926 balrog
    case I2C_START_SEND:
70 02645926 balrog
    case I2C_START_RECV:
71 02645926 balrog
        s->stat |= 1 << 9;                                        /* AAS */
72 02645926 balrog
        break;
73 02645926 balrog
    case I2C_FINISH:
74 02645926 balrog
        s->stat |= 1 << 2;                                        /* ARDY */
75 02645926 balrog
        break;
76 02645926 balrog
    case I2C_NACK:
77 02645926 balrog
        s->stat |= 1 << 1;                                        /* NACK */
78 02645926 balrog
        break;
79 02645926 balrog
    }
80 02645926 balrog
81 02645926 balrog
    omap_i2c_interrupts_update(s);
82 02645926 balrog
}
83 02645926 balrog
84 02645926 balrog
static int omap_i2c_rx(i2c_slave *i2c)
85 02645926 balrog
{
86 02645926 balrog
    struct omap_i2c_s *s = (struct omap_i2c_s *) i2c;
87 02645926 balrog
    uint8_t ret = 0;
88 02645926 balrog
89 02645926 balrog
    if ((~s->control >> 15) & 1)                                /* I2C_EN */
90 02645926 balrog
        return -1;
91 02645926 balrog
92 02645926 balrog
    if (s->txlen)
93 02645926 balrog
        ret = s->fifo >> ((-- s->txlen) << 3) & 0xff;
94 02645926 balrog
    else
95 02645926 balrog
        s->stat |= 1 << 10;                                        /* XUDF */
96 02645926 balrog
    s->stat |= 1 << 4;                                                /* XRDY */
97 02645926 balrog
98 02645926 balrog
    omap_i2c_interrupts_update(s);
99 02645926 balrog
    return ret;
100 02645926 balrog
}
101 02645926 balrog
102 02645926 balrog
static int omap_i2c_tx(i2c_slave *i2c, uint8_t data)
103 02645926 balrog
{
104 02645926 balrog
    struct omap_i2c_s *s = (struct omap_i2c_s *) i2c;
105 02645926 balrog
106 02645926 balrog
    if ((~s->control >> 15) & 1)                                /* I2C_EN */
107 02645926 balrog
        return 1;
108 02645926 balrog
109 02645926 balrog
    if (s->rxlen < 4)
110 02645926 balrog
        s->fifo |= data << ((s->rxlen ++) << 3);
111 02645926 balrog
    else
112 02645926 balrog
        s->stat |= 1 << 11;                                        /* ROVR */
113 02645926 balrog
    s->stat |= 1 << 3;                                                /* RRDY */
114 02645926 balrog
115 02645926 balrog
    omap_i2c_interrupts_update(s);
116 02645926 balrog
    return 1;
117 02645926 balrog
}
118 02645926 balrog
119 02645926 balrog
static void omap_i2c_fifo_run(struct omap_i2c_s *s)
120 02645926 balrog
{
121 02645926 balrog
    int ack = 1;
122 02645926 balrog
123 02645926 balrog
    if (!i2c_bus_busy(s->bus))
124 02645926 balrog
        return;
125 02645926 balrog
126 02645926 balrog
    if ((s->control >> 2) & 1) {                                /* RM */
127 02645926 balrog
        if ((s->control >> 1) & 1) {                                /* STP */
128 02645926 balrog
            i2c_end_transfer(s->bus);
129 02645926 balrog
            s->control &= ~(1 << 1);                                /* STP */
130 02645926 balrog
            s->count_cur = s->count;
131 29885477 balrog
            s->txlen = 0;
132 02645926 balrog
        } else if ((s->control >> 9) & 1) {                        /* TRX */
133 02645926 balrog
            while (ack && s->txlen)
134 02645926 balrog
                ack = (i2c_send(s->bus,
135 02645926 balrog
                                        (s->fifo >> ((-- s->txlen) << 3)) &
136 02645926 balrog
                                        0xff) >= 0);
137 02645926 balrog
            s->stat |= 1 << 4;                                        /* XRDY */
138 02645926 balrog
        } else {
139 02645926 balrog
            while (s->rxlen < 4)
140 02645926 balrog
                s->fifo |= i2c_recv(s->bus) << ((s->rxlen ++) << 3);
141 02645926 balrog
            s->stat |= 1 << 3;                                        /* RRDY */
142 02645926 balrog
        }
143 02645926 balrog
    } else {
144 02645926 balrog
        if ((s->control >> 9) & 1) {                                /* TRX */
145 02645926 balrog
            while (ack && s->count_cur && s->txlen) {
146 02645926 balrog
                ack = (i2c_send(s->bus,
147 02645926 balrog
                                        (s->fifo >> ((-- s->txlen) << 3)) &
148 02645926 balrog
                                        0xff) >= 0);
149 02645926 balrog
                s->count_cur --;
150 02645926 balrog
            }
151 02645926 balrog
            if (ack && s->count_cur)
152 02645926 balrog
                s->stat |= 1 << 4;                                /* XRDY */
153 827df9f3 balrog
            else
154 827df9f3 balrog
                s->stat &= ~(1 << 4);                                /* XRDY */
155 02645926 balrog
            if (!s->count_cur) {
156 02645926 balrog
                s->stat |= 1 << 2;                                /* ARDY */
157 02645926 balrog
                s->control &= ~(1 << 10);                        /* MST */
158 02645926 balrog
            }
159 02645926 balrog
        } else {
160 02645926 balrog
            while (s->count_cur && s->rxlen < 4) {
161 02645926 balrog
                s->fifo |= i2c_recv(s->bus) << ((s->rxlen ++) << 3);
162 02645926 balrog
                s->count_cur --;
163 02645926 balrog
            }
164 02645926 balrog
            if (s->rxlen)
165 02645926 balrog
                s->stat |= 1 << 3;                                /* RRDY */
166 827df9f3 balrog
            else
167 827df9f3 balrog
                s->stat &= ~(1 << 3);                                /* RRDY */
168 02645926 balrog
        }
169 02645926 balrog
        if (!s->count_cur) {
170 02645926 balrog
            if ((s->control >> 1) & 1) {                        /* STP */
171 02645926 balrog
                i2c_end_transfer(s->bus);
172 02645926 balrog
                s->control &= ~(1 << 1);                        /* STP */
173 02645926 balrog
                s->count_cur = s->count;
174 29885477 balrog
                s->txlen = 0;
175 02645926 balrog
            } else {
176 02645926 balrog
                s->stat |= 1 << 2;                                /* ARDY */
177 02645926 balrog
                s->control &= ~(1 << 10);                        /* MST */
178 02645926 balrog
            }
179 02645926 balrog
        }
180 02645926 balrog
    }
181 02645926 balrog
182 02645926 balrog
    s->stat |= (!ack) << 1;                                        /* NACK */
183 02645926 balrog
    if (!ack)
184 02645926 balrog
        s->control &= ~(1 << 1);                                /* STP */
185 02645926 balrog
}
186 02645926 balrog
187 02645926 balrog
void omap_i2c_reset(struct omap_i2c_s *s)
188 02645926 balrog
{
189 02645926 balrog
    s->mask = 0;
190 02645926 balrog
    s->stat = 0;
191 02645926 balrog
    s->dma = 0;
192 02645926 balrog
    s->count = 0;
193 02645926 balrog
    s->count_cur = 0;
194 02645926 balrog
    s->fifo = 0;
195 02645926 balrog
    s->rxlen = 0;
196 02645926 balrog
    s->txlen = 0;
197 02645926 balrog
    s->control = 0;
198 02645926 balrog
    s->addr[0] = 0;
199 02645926 balrog
    s->addr[1] = 0;
200 02645926 balrog
    s->divider = 0;
201 02645926 balrog
    s->times[0] = 0;
202 02645926 balrog
    s->times[1] = 0;
203 02645926 balrog
    s->test = 0;
204 02645926 balrog
}
205 02645926 balrog
206 02645926 balrog
static uint32_t omap_i2c_read(void *opaque, target_phys_addr_t addr)
207 02645926 balrog
{
208 02645926 balrog
    struct omap_i2c_s *s = (struct omap_i2c_s *) opaque;
209 cf965d24 balrog
    int offset = addr & OMAP_MPUI_REG_MASK;
210 02645926 balrog
    uint16_t ret;
211 02645926 balrog
212 02645926 balrog
    switch (offset) {
213 02645926 balrog
    case 0x00:        /* I2C_REV */
214 29885477 balrog
        return s->revision;                                        /* REV */
215 02645926 balrog
216 02645926 balrog
    case 0x04:        /* I2C_IE */
217 02645926 balrog
        return s->mask;
218 02645926 balrog
219 02645926 balrog
    case 0x08:        /* I2C_STAT */
220 02645926 balrog
        return s->stat | (i2c_bus_busy(s->bus) << 12);
221 02645926 balrog
222 02645926 balrog
    case 0x0c:        /* I2C_IV */
223 29885477 balrog
        if (s->revision >= OMAP2_INTR_REV)
224 29885477 balrog
            break;
225 02645926 balrog
        ret = ffs(s->stat & s->mask);
226 02645926 balrog
        if (ret)
227 02645926 balrog
            s->stat ^= 1 << (ret - 1);
228 02645926 balrog
        omap_i2c_interrupts_update(s);
229 02645926 balrog
        return ret;
230 02645926 balrog
231 29885477 balrog
    case 0x10:        /* I2C_SYSS */
232 29885477 balrog
        return (s->control >> 15) & 1;                                /* I2C_EN */
233 29885477 balrog
234 02645926 balrog
    case 0x14:        /* I2C_BUF */
235 02645926 balrog
        return s->dma;
236 02645926 balrog
237 02645926 balrog
    case 0x18:        /* I2C_CNT */
238 02645926 balrog
        return s->count_cur;                                        /* DCOUNT */
239 02645926 balrog
240 02645926 balrog
    case 0x1c:        /* I2C_DATA */
241 02645926 balrog
        ret = 0;
242 02645926 balrog
        if (s->control & (1 << 14)) {                                /* BE */
243 02645926 balrog
            ret |= ((s->fifo >> 0) & 0xff) << 8;
244 02645926 balrog
            ret |= ((s->fifo >> 8) & 0xff) << 0;
245 02645926 balrog
        } else {
246 02645926 balrog
            ret |= ((s->fifo >> 8) & 0xff) << 8;
247 02645926 balrog
            ret |= ((s->fifo >> 0) & 0xff) << 0;
248 02645926 balrog
        }
249 02645926 balrog
        if (s->rxlen == 1) {
250 02645926 balrog
            s->stat |= 1 << 15;                                        /* SBD */
251 02645926 balrog
            s->rxlen = 0;
252 02645926 balrog
        } else if (s->rxlen > 1) {
253 02645926 balrog
            if (s->rxlen > 2)
254 02645926 balrog
                s->fifo >>= 16;
255 02645926 balrog
            s->rxlen -= 2;
256 02645926 balrog
        } else
257 02645926 balrog
            /* XXX: remote access (qualifier) error - what's that?  */;
258 02645926 balrog
        if (!s->rxlen) {
259 29885477 balrog
            s->stat &= ~(1 << 3);                                /* RRDY */
260 02645926 balrog
            if (((s->control >> 10) & 1) &&                        /* MST */
261 02645926 balrog
                            ((~s->control >> 9) & 1)) {                /* TRX */
262 02645926 balrog
                s->stat |= 1 << 2;                                /* ARDY */
263 02645926 balrog
                s->control &= ~(1 << 10);                        /* MST */
264 02645926 balrog
            }
265 02645926 balrog
        }
266 02645926 balrog
        s->stat &= ~(1 << 11);                                        /* ROVR */
267 02645926 balrog
        omap_i2c_fifo_run(s);
268 02645926 balrog
        omap_i2c_interrupts_update(s);
269 02645926 balrog
        return ret;
270 02645926 balrog
271 29885477 balrog
    case 0x20:        /* I2C_SYSC */
272 29885477 balrog
        return 0;
273 29885477 balrog
274 02645926 balrog
    case 0x24:        /* I2C_CON */
275 02645926 balrog
        return s->control;
276 02645926 balrog
277 02645926 balrog
    case 0x28:        /* I2C_OA */
278 02645926 balrog
        return s->addr[0];
279 02645926 balrog
280 02645926 balrog
    case 0x2c:        /* I2C_SA */
281 02645926 balrog
        return s->addr[1];
282 02645926 balrog
283 02645926 balrog
    case 0x30:        /* I2C_PSC */
284 02645926 balrog
        return s->divider;
285 02645926 balrog
286 02645926 balrog
    case 0x34:        /* I2C_SCLL */
287 02645926 balrog
        return s->times[0];
288 02645926 balrog
289 02645926 balrog
    case 0x38:        /* I2C_SCLH */
290 02645926 balrog
        return s->times[1];
291 02645926 balrog
292 02645926 balrog
    case 0x3c:        /* I2C_SYSTEST */
293 02645926 balrog
        if (s->test & (1 << 15)) {                                /* ST_EN */
294 02645926 balrog
            s->test ^= 0xa;
295 02645926 balrog
            return s->test;
296 02645926 balrog
        } else
297 02645926 balrog
            return s->test & ~0x300f;
298 02645926 balrog
    }
299 02645926 balrog
300 02645926 balrog
    OMAP_BAD_REG(addr);
301 02645926 balrog
    return 0;
302 02645926 balrog
}
303 02645926 balrog
304 02645926 balrog
static void omap_i2c_write(void *opaque, target_phys_addr_t addr,
305 02645926 balrog
                uint32_t value)
306 02645926 balrog
{
307 02645926 balrog
    struct omap_i2c_s *s = (struct omap_i2c_s *) opaque;
308 cf965d24 balrog
    int offset = addr & OMAP_MPUI_REG_MASK;
309 02645926 balrog
    int nack;
310 02645926 balrog
311 02645926 balrog
    switch (offset) {
312 02645926 balrog
    case 0x00:        /* I2C_REV */
313 02645926 balrog
    case 0x0c:        /* I2C_IV */
314 29885477 balrog
    case 0x10:        /* I2C_SYSS */
315 29885477 balrog
        OMAP_RO_REG(addr);
316 02645926 balrog
        return;
317 02645926 balrog
318 02645926 balrog
    case 0x04:        /* I2C_IE */
319 29885477 balrog
        s->mask = value & (s->revision < OMAP2_GC_REV ? 0x1f : 0x3f);
320 29885477 balrog
        break;
321 29885477 balrog
322 29885477 balrog
    case 0x08:        /* I2C_STAT */
323 29885477 balrog
        if (s->revision < OMAP2_INTR_REV) {
324 29885477 balrog
            OMAP_RO_REG(addr);
325 29885477 balrog
            return;
326 29885477 balrog
        }
327 29885477 balrog
328 827df9f3 balrog
        /* RRDY and XRDY are reset by hardware. (in all versions???) */
329 827df9f3 balrog
        s->stat &= ~(value & 0x27);
330 29885477 balrog
        omap_i2c_interrupts_update(s);
331 02645926 balrog
        break;
332 02645926 balrog
333 02645926 balrog
    case 0x14:        /* I2C_BUF */
334 02645926 balrog
        s->dma = value & 0x8080;
335 02645926 balrog
        if (value & (1 << 15))                                        /* RDMA_EN */
336 02645926 balrog
            s->mask &= ~(1 << 3);                                /* RRDY_IE */
337 02645926 balrog
        if (value & (1 << 7))                                        /* XDMA_EN */
338 02645926 balrog
            s->mask &= ~(1 << 4);                                /* XRDY_IE */
339 02645926 balrog
        break;
340 02645926 balrog
341 02645926 balrog
    case 0x18:        /* I2C_CNT */
342 02645926 balrog
        s->count = value;                                        /* DCOUNT */
343 02645926 balrog
        break;
344 02645926 balrog
345 02645926 balrog
    case 0x1c:        /* I2C_DATA */
346 02645926 balrog
        if (s->txlen > 2) {
347 02645926 balrog
            /* XXX: remote access (qualifier) error - what's that?  */
348 02645926 balrog
            break;
349 02645926 balrog
        }
350 02645926 balrog
        s->fifo <<= 16;
351 02645926 balrog
        s->txlen += 2;
352 02645926 balrog
        if (s->control & (1 << 14)) {                                /* BE */
353 02645926 balrog
            s->fifo |= ((value >> 8) & 0xff) << 8;
354 02645926 balrog
            s->fifo |= ((value >> 0) & 0xff) << 0;
355 02645926 balrog
        } else {
356 02645926 balrog
            s->fifo |= ((value >> 0) & 0xff) << 8;
357 02645926 balrog
            s->fifo |= ((value >> 8) & 0xff) << 0;
358 02645926 balrog
        }
359 02645926 balrog
        s->stat &= ~(1 << 10);                                        /* XUDF */
360 02645926 balrog
        if (s->txlen > 2)
361 02645926 balrog
            s->stat &= ~(1 << 4);                                /* XRDY */
362 02645926 balrog
        omap_i2c_fifo_run(s);
363 02645926 balrog
        omap_i2c_interrupts_update(s);
364 02645926 balrog
        break;
365 02645926 balrog
366 29885477 balrog
    case 0x20:        /* I2C_SYSC */
367 29885477 balrog
        if (s->revision < OMAP2_INTR_REV) {
368 29885477 balrog
            OMAP_BAD_REG(addr);
369 29885477 balrog
            return;
370 29885477 balrog
        }
371 29885477 balrog
372 29885477 balrog
        if (value & 2)
373 29885477 balrog
            omap_i2c_reset(s);
374 29885477 balrog
        break;
375 29885477 balrog
376 02645926 balrog
    case 0x24:        /* I2C_CON */
377 29885477 balrog
        s->control = value & 0xcf87;
378 02645926 balrog
        if (~value & (1 << 15)) {                                /* I2C_EN */
379 29885477 balrog
            if (s->revision < OMAP2_INTR_REV)
380 29885477 balrog
                omap_i2c_reset(s);
381 02645926 balrog
            break;
382 02645926 balrog
        }
383 29885477 balrog
        if ((value & (1 << 15)) && !(value & (1 << 10))) {        /* MST */
384 827df9f3 balrog
            fprintf(stderr, "%s: I^2C slave mode not supported\n",
385 827df9f3 balrog
                            __FUNCTION__);
386 02645926 balrog
            break;
387 02645926 balrog
        }
388 29885477 balrog
        if ((value & (1 << 15)) && value & (1 << 8)) {                /* XA */
389 827df9f3 balrog
            fprintf(stderr, "%s: 10-bit addressing mode not supported\n",
390 827df9f3 balrog
                            __FUNCTION__);
391 02645926 balrog
            break;
392 02645926 balrog
        }
393 29885477 balrog
        if ((value & (1 << 15)) && value & (1 << 0)) {                /* STT */
394 02645926 balrog
            nack = !!i2c_start_transfer(s->bus, s->addr[1],        /* SA */
395 02645926 balrog
                            (~value >> 9) & 1);                        /* TRX */
396 02645926 balrog
            s->stat |= nack << 1;                                /* NACK */
397 02645926 balrog
            s->control &= ~(1 << 0);                                /* STT */
398 02645926 balrog
            if (nack)
399 02645926 balrog
                s->control &= ~(1 << 1);                        /* STP */
400 29885477 balrog
            else {
401 29885477 balrog
                s->count_cur = s->count;
402 02645926 balrog
                omap_i2c_fifo_run(s);
403 29885477 balrog
            }
404 02645926 balrog
            omap_i2c_interrupts_update(s);
405 02645926 balrog
        }
406 02645926 balrog
        break;
407 02645926 balrog
408 02645926 balrog
    case 0x28:        /* I2C_OA */
409 02645926 balrog
        s->addr[0] = value & 0x3ff;
410 02645926 balrog
        i2c_set_slave_address(&s->slave, value & 0x7f);
411 02645926 balrog
        break;
412 02645926 balrog
413 02645926 balrog
    case 0x2c:        /* I2C_SA */
414 02645926 balrog
        s->addr[1] = value & 0x3ff;
415 02645926 balrog
        break;
416 02645926 balrog
417 02645926 balrog
    case 0x30:        /* I2C_PSC */
418 02645926 balrog
        s->divider = value;
419 02645926 balrog
        break;
420 02645926 balrog
421 02645926 balrog
    case 0x34:        /* I2C_SCLL */
422 02645926 balrog
        s->times[0] = value;
423 02645926 balrog
        break;
424 02645926 balrog
425 02645926 balrog
    case 0x38:        /* I2C_SCLH */
426 02645926 balrog
        s->times[1] = value;
427 02645926 balrog
        break;
428 02645926 balrog
429 02645926 balrog
    case 0x3c:        /* I2C_SYSTEST */
430 29885477 balrog
        s->test = value & 0xf80f;
431 29885477 balrog
        if (value & (1 << 11))                                        /* SBB */
432 29885477 balrog
            if (s->revision >= OMAP2_INTR_REV) {
433 29885477 balrog
                s->stat |= 0x3f;
434 29885477 balrog
                omap_i2c_interrupts_update(s);
435 29885477 balrog
            }
436 02645926 balrog
        if (value & (1 << 15))                                        /* ST_EN */
437 827df9f3 balrog
            fprintf(stderr, "%s: System Test not supported\n", __FUNCTION__);
438 02645926 balrog
        break;
439 02645926 balrog
440 02645926 balrog
    default:
441 02645926 balrog
        OMAP_BAD_REG(addr);
442 02645926 balrog
        return;
443 02645926 balrog
    }
444 02645926 balrog
}
445 02645926 balrog
446 29885477 balrog
static void omap_i2c_writeb(void *opaque, target_phys_addr_t addr,
447 29885477 balrog
                uint32_t value)
448 29885477 balrog
{
449 29885477 balrog
    struct omap_i2c_s *s = (struct omap_i2c_s *) opaque;
450 29885477 balrog
    int offset = addr & OMAP_MPUI_REG_MASK;
451 29885477 balrog
452 29885477 balrog
    switch (offset) {
453 29885477 balrog
    case 0x1c:        /* I2C_DATA */
454 29885477 balrog
        if (s->txlen > 2) {
455 29885477 balrog
            /* XXX: remote access (qualifier) error - what's that?  */
456 29885477 balrog
            break;
457 29885477 balrog
        }
458 29885477 balrog
        s->fifo <<= 8;
459 29885477 balrog
        s->txlen += 1;
460 29885477 balrog
        s->fifo |= value & 0xff;
461 29885477 balrog
        s->stat &= ~(1 << 10);                                        /* XUDF */
462 29885477 balrog
        if (s->txlen > 2)
463 29885477 balrog
            s->stat &= ~(1 << 4);                                /* XRDY */
464 29885477 balrog
        omap_i2c_fifo_run(s);
465 29885477 balrog
        omap_i2c_interrupts_update(s);
466 29885477 balrog
        break;
467 29885477 balrog
468 29885477 balrog
    default:
469 29885477 balrog
        OMAP_BAD_REG(addr);
470 29885477 balrog
        return;
471 29885477 balrog
    }
472 29885477 balrog
}
473 29885477 balrog
474 02645926 balrog
static CPUReadMemoryFunc *omap_i2c_readfn[] = {
475 02645926 balrog
    omap_badwidth_read16,
476 02645926 balrog
    omap_i2c_read,
477 02645926 balrog
    omap_badwidth_read16,
478 02645926 balrog
};
479 02645926 balrog
480 02645926 balrog
static CPUWriteMemoryFunc *omap_i2c_writefn[] = {
481 29885477 balrog
    omap_i2c_writeb,        /* Only the last fifo write can be 8 bit.  */
482 02645926 balrog
    omap_i2c_write,
483 29885477 balrog
    omap_badwidth_write16,
484 02645926 balrog
};
485 02645926 balrog
486 02645926 balrog
struct omap_i2c_s *omap_i2c_init(target_phys_addr_t base,
487 02645926 balrog
                qemu_irq irq, qemu_irq *dma, omap_clk clk)
488 02645926 balrog
{
489 02645926 balrog
    int iomemtype;
490 02645926 balrog
    struct omap_i2c_s *s = (struct omap_i2c_s *)
491 02645926 balrog
            qemu_mallocz(sizeof(struct omap_i2c_s));
492 02645926 balrog
493 29885477 balrog
    /* TODO: set a value greater or equal to real hardware */
494 29885477 balrog
    s->revision = 0x11;
495 02645926 balrog
    s->base = base;
496 02645926 balrog
    s->irq = irq;
497 02645926 balrog
    s->drq[0] = dma[0];
498 02645926 balrog
    s->drq[1] = dma[1];
499 02645926 balrog
    s->slave.event = omap_i2c_event;
500 02645926 balrog
    s->slave.recv = omap_i2c_rx;
501 02645926 balrog
    s->slave.send = omap_i2c_tx;
502 02645926 balrog
    s->bus = i2c_init_bus();
503 02645926 balrog
    omap_i2c_reset(s);
504 02645926 balrog
505 02645926 balrog
    iomemtype = cpu_register_io_memory(0, omap_i2c_readfn,
506 02645926 balrog
                    omap_i2c_writefn, s);
507 02645926 balrog
    cpu_register_physical_memory(s->base, 0x800, iomemtype);
508 02645926 balrog
509 02645926 balrog
    return s;
510 02645926 balrog
}
511 02645926 balrog
512 29885477 balrog
struct omap_i2c_s *omap2_i2c_init(struct omap_target_agent_s *ta,
513 29885477 balrog
                qemu_irq irq, qemu_irq *dma, omap_clk fclk, omap_clk iclk)
514 29885477 balrog
{
515 29885477 balrog
    int iomemtype;
516 29885477 balrog
    struct omap_i2c_s *s = (struct omap_i2c_s *)
517 29885477 balrog
            qemu_mallocz(sizeof(struct omap_i2c_s));
518 29885477 balrog
519 29885477 balrog
    s->revision = 0x34;
520 29885477 balrog
    s->irq = irq;
521 29885477 balrog
    s->drq[0] = dma[0];
522 29885477 balrog
    s->drq[1] = dma[1];
523 29885477 balrog
    s->slave.event = omap_i2c_event;
524 29885477 balrog
    s->slave.recv = omap_i2c_rx;
525 29885477 balrog
    s->slave.send = omap_i2c_tx;
526 29885477 balrog
    s->bus = i2c_init_bus();
527 29885477 balrog
    omap_i2c_reset(s);
528 29885477 balrog
529 c66fb5bc balrog
    iomemtype = l4_register_io_memory(0, omap_i2c_readfn,
530 29885477 balrog
                    omap_i2c_writefn, s);
531 29885477 balrog
    s->base = omap_l4_attach(ta, 0, iomemtype);
532 29885477 balrog
533 29885477 balrog
    return s;
534 29885477 balrog
}
535 29885477 balrog
536 02645926 balrog
i2c_bus *omap_i2c_bus(struct omap_i2c_s *s)
537 02645926 balrog
{
538 02645926 balrog
    return s->bus;
539 02645926 balrog
}