Statistics
| Branch: | Revision:

root / target-i386 / translate.c @ 6191b059

History | View | Annotate | Download (220.1 kB)

1 2c0262af bellard
/*
2 2c0262af bellard
 *  i386 translation
3 5fafdf24 ths
 *
4 2c0262af bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 2c0262af bellard
 *
6 2c0262af bellard
 * This library is free software; you can redistribute it and/or
7 2c0262af bellard
 * modify it under the terms of the GNU Lesser General Public
8 2c0262af bellard
 * License as published by the Free Software Foundation; either
9 2c0262af bellard
 * version 2 of the License, or (at your option) any later version.
10 2c0262af bellard
 *
11 2c0262af bellard
 * This library is distributed in the hope that it will be useful,
12 2c0262af bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 2c0262af bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 2c0262af bellard
 * Lesser General Public License for more details.
15 2c0262af bellard
 *
16 2c0262af bellard
 * You should have received a copy of the GNU Lesser General Public
17 2c0262af bellard
 * License along with this library; if not, write to the Free Software
18 2c0262af bellard
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 2c0262af bellard
 */
20 2c0262af bellard
#include <stdarg.h>
21 2c0262af bellard
#include <stdlib.h>
22 2c0262af bellard
#include <stdio.h>
23 2c0262af bellard
#include <string.h>
24 2c0262af bellard
#include <inttypes.h>
25 2c0262af bellard
#include <signal.h>
26 2c0262af bellard
#include <assert.h>
27 2c0262af bellard
28 2c0262af bellard
#include "cpu.h"
29 2c0262af bellard
#include "exec-all.h"
30 2c0262af bellard
#include "disas.h"
31 57fec1fe bellard
#include "helper.h"
32 57fec1fe bellard
#include "tcg-op.h"
33 2c0262af bellard
34 2c0262af bellard
#define PREFIX_REPZ   0x01
35 2c0262af bellard
#define PREFIX_REPNZ  0x02
36 2c0262af bellard
#define PREFIX_LOCK   0x04
37 2c0262af bellard
#define PREFIX_DATA   0x08
38 2c0262af bellard
#define PREFIX_ADR    0x10
39 2c0262af bellard
40 14ce26e7 bellard
#ifdef TARGET_X86_64
41 14ce26e7 bellard
#define X86_64_ONLY(x) x
42 14ce26e7 bellard
#define X86_64_DEF(x...) x
43 14ce26e7 bellard
#define CODE64(s) ((s)->code64)
44 14ce26e7 bellard
#define REX_X(s) ((s)->rex_x)
45 14ce26e7 bellard
#define REX_B(s) ((s)->rex_b)
46 14ce26e7 bellard
/* XXX: gcc generates push/pop in some opcodes, so we cannot use them */
47 14ce26e7 bellard
#if 1
48 14ce26e7 bellard
#define BUGGY_64(x) NULL
49 14ce26e7 bellard
#endif
50 14ce26e7 bellard
#else
51 14ce26e7 bellard
#define X86_64_ONLY(x) NULL
52 14ce26e7 bellard
#define X86_64_DEF(x...)
53 14ce26e7 bellard
#define CODE64(s) 0
54 14ce26e7 bellard
#define REX_X(s) 0
55 14ce26e7 bellard
#define REX_B(s) 0
56 14ce26e7 bellard
#endif
57 14ce26e7 bellard
58 57fec1fe bellard
//#define MACRO_TEST   1
59 57fec1fe bellard
60 57fec1fe bellard
/* global register indexes */
61 b6abf97d bellard
static TCGv cpu_env, cpu_T[2], cpu_A0, cpu_cc_op, cpu_cc_src, cpu_cc_dst;
62 b6abf97d bellard
static TCGv cpu_T3;
63 57fec1fe bellard
/* local register indexes (only used inside old micro ops) */
64 b6abf97d bellard
static TCGv cpu_tmp0, cpu_tmp1_i64, cpu_tmp2_i32, cpu_tmp3_i32, cpu_tmp4, cpu_ptr0, cpu_ptr1;
65 b6abf97d bellard
static TCGv cpu_tmp5, cpu_tmp6;
66 57fec1fe bellard
67 57fec1fe bellard
#ifdef TARGET_X86_64
68 57fec1fe bellard
static int x86_64_hregs;
69 ae063a68 bellard
#endif
70 ae063a68 bellard
71 2c0262af bellard
typedef struct DisasContext {
72 2c0262af bellard
    /* current insn context */
73 2c0262af bellard
    int override; /* -1 if no override */
74 2c0262af bellard
    int prefix;
75 2c0262af bellard
    int aflag, dflag;
76 14ce26e7 bellard
    target_ulong pc; /* pc = eip + cs_base */
77 2c0262af bellard
    int is_jmp; /* 1 = means jump (stop translation), 2 means CPU
78 2c0262af bellard
                   static state change (stop translation) */
79 2c0262af bellard
    /* current block context */
80 14ce26e7 bellard
    target_ulong cs_base; /* base of CS segment */
81 2c0262af bellard
    int pe;     /* protected mode */
82 2c0262af bellard
    int code32; /* 32 bit code segment */
83 14ce26e7 bellard
#ifdef TARGET_X86_64
84 14ce26e7 bellard
    int lma;    /* long mode active */
85 14ce26e7 bellard
    int code64; /* 64 bit code segment */
86 14ce26e7 bellard
    int rex_x, rex_b;
87 14ce26e7 bellard
#endif
88 2c0262af bellard
    int ss32;   /* 32 bit stack segment */
89 2c0262af bellard
    int cc_op;  /* current CC operation */
90 2c0262af bellard
    int addseg; /* non zero if either DS/ES/SS have a non zero base */
91 2c0262af bellard
    int f_st;   /* currently unused */
92 2c0262af bellard
    int vm86;   /* vm86 mode */
93 2c0262af bellard
    int cpl;
94 2c0262af bellard
    int iopl;
95 2c0262af bellard
    int tf;     /* TF cpu flag */
96 34865134 bellard
    int singlestep_enabled; /* "hardware" single step enabled */
97 2c0262af bellard
    int jmp_opt; /* use direct block chaining for direct jumps */
98 2c0262af bellard
    int mem_index; /* select memory access functions */
99 c068688b j_mayer
    uint64_t flags; /* all execution flags */
100 2c0262af bellard
    struct TranslationBlock *tb;
101 2c0262af bellard
    int popl_esp_hack; /* for correct popl with esp base handling */
102 14ce26e7 bellard
    int rip_offset; /* only used in x86_64, but left for simplicity */
103 14ce26e7 bellard
    int cpuid_features;
104 3d7374c5 bellard
    int cpuid_ext_features;
105 e771edab aurel32
    int cpuid_ext2_features;
106 2c0262af bellard
} DisasContext;
107 2c0262af bellard
108 2c0262af bellard
static void gen_eob(DisasContext *s);
109 14ce26e7 bellard
static void gen_jmp(DisasContext *s, target_ulong eip);
110 14ce26e7 bellard
static void gen_jmp_tb(DisasContext *s, target_ulong eip, int tb_num);
111 2c0262af bellard
112 2c0262af bellard
/* i386 arith/logic operations */
113 2c0262af bellard
enum {
114 5fafdf24 ths
    OP_ADDL,
115 5fafdf24 ths
    OP_ORL,
116 5fafdf24 ths
    OP_ADCL,
117 2c0262af bellard
    OP_SBBL,
118 5fafdf24 ths
    OP_ANDL,
119 5fafdf24 ths
    OP_SUBL,
120 5fafdf24 ths
    OP_XORL,
121 2c0262af bellard
    OP_CMPL,
122 2c0262af bellard
};
123 2c0262af bellard
124 2c0262af bellard
/* i386 shift ops */
125 2c0262af bellard
enum {
126 5fafdf24 ths
    OP_ROL,
127 5fafdf24 ths
    OP_ROR,
128 5fafdf24 ths
    OP_RCL,
129 5fafdf24 ths
    OP_RCR,
130 5fafdf24 ths
    OP_SHL,
131 5fafdf24 ths
    OP_SHR,
132 2c0262af bellard
    OP_SHL1, /* undocumented */
133 2c0262af bellard
    OP_SAR = 7,
134 2c0262af bellard
};
135 2c0262af bellard
136 2c0262af bellard
/* operand size */
137 2c0262af bellard
enum {
138 2c0262af bellard
    OT_BYTE = 0,
139 2c0262af bellard
    OT_WORD,
140 5fafdf24 ths
    OT_LONG,
141 2c0262af bellard
    OT_QUAD,
142 2c0262af bellard
};
143 2c0262af bellard
144 2c0262af bellard
enum {
145 2c0262af bellard
    /* I386 int registers */
146 2c0262af bellard
    OR_EAX,   /* MUST be even numbered */
147 2c0262af bellard
    OR_ECX,
148 2c0262af bellard
    OR_EDX,
149 2c0262af bellard
    OR_EBX,
150 2c0262af bellard
    OR_ESP,
151 2c0262af bellard
    OR_EBP,
152 2c0262af bellard
    OR_ESI,
153 2c0262af bellard
    OR_EDI,
154 14ce26e7 bellard
155 14ce26e7 bellard
    OR_TMP0 = 16,    /* temporary operand register */
156 2c0262af bellard
    OR_TMP1,
157 2c0262af bellard
    OR_A0, /* temporary register used when doing address evaluation */
158 2c0262af bellard
};
159 2c0262af bellard
160 57fec1fe bellard
static inline void gen_op_movl_T0_0(void)
161 57fec1fe bellard
{
162 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[0], 0);
163 57fec1fe bellard
}
164 57fec1fe bellard
165 57fec1fe bellard
static inline void gen_op_movl_T0_im(int32_t val)
166 57fec1fe bellard
{
167 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[0], val);
168 57fec1fe bellard
}
169 57fec1fe bellard
170 57fec1fe bellard
static inline void gen_op_movl_T0_imu(uint32_t val)
171 57fec1fe bellard
{
172 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[0], val);
173 57fec1fe bellard
}
174 57fec1fe bellard
175 57fec1fe bellard
static inline void gen_op_movl_T1_im(int32_t val)
176 57fec1fe bellard
{
177 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[1], val);
178 57fec1fe bellard
}
179 57fec1fe bellard
180 57fec1fe bellard
static inline void gen_op_movl_T1_imu(uint32_t val)
181 57fec1fe bellard
{
182 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[1], val);
183 57fec1fe bellard
}
184 57fec1fe bellard
185 57fec1fe bellard
static inline void gen_op_movl_A0_im(uint32_t val)
186 57fec1fe bellard
{
187 57fec1fe bellard
    tcg_gen_movi_tl(cpu_A0, val);
188 57fec1fe bellard
}
189 57fec1fe bellard
190 57fec1fe bellard
#ifdef TARGET_X86_64
191 57fec1fe bellard
static inline void gen_op_movq_A0_im(int64_t val)
192 57fec1fe bellard
{
193 57fec1fe bellard
    tcg_gen_movi_tl(cpu_A0, val);
194 57fec1fe bellard
}
195 57fec1fe bellard
#endif
196 57fec1fe bellard
197 57fec1fe bellard
static inline void gen_movtl_T0_im(target_ulong val)
198 57fec1fe bellard
{
199 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[0], val);
200 57fec1fe bellard
}
201 57fec1fe bellard
202 57fec1fe bellard
static inline void gen_movtl_T1_im(target_ulong val)
203 57fec1fe bellard
{
204 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[1], val);
205 57fec1fe bellard
}
206 57fec1fe bellard
207 57fec1fe bellard
static inline void gen_op_andl_T0_ffff(void)
208 57fec1fe bellard
{
209 57fec1fe bellard
    tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xffff);
210 57fec1fe bellard
}
211 57fec1fe bellard
212 57fec1fe bellard
static inline void gen_op_andl_T0_im(uint32_t val)
213 57fec1fe bellard
{
214 57fec1fe bellard
    tcg_gen_andi_tl(cpu_T[0], cpu_T[0], val);
215 57fec1fe bellard
}
216 57fec1fe bellard
217 57fec1fe bellard
static inline void gen_op_movl_T0_T1(void)
218 57fec1fe bellard
{
219 57fec1fe bellard
    tcg_gen_mov_tl(cpu_T[0], cpu_T[1]);
220 57fec1fe bellard
}
221 57fec1fe bellard
222 57fec1fe bellard
static inline void gen_op_andl_A0_ffff(void)
223 57fec1fe bellard
{
224 57fec1fe bellard
    tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffff);
225 57fec1fe bellard
}
226 57fec1fe bellard
227 14ce26e7 bellard
#ifdef TARGET_X86_64
228 14ce26e7 bellard
229 14ce26e7 bellard
#define NB_OP_SIZES 4
230 14ce26e7 bellard
231 14ce26e7 bellard
#define DEF_REGS(prefix, suffix) \
232 14ce26e7 bellard
  prefix ## EAX ## suffix,\
233 14ce26e7 bellard
  prefix ## ECX ## suffix,\
234 14ce26e7 bellard
  prefix ## EDX ## suffix,\
235 14ce26e7 bellard
  prefix ## EBX ## suffix,\
236 14ce26e7 bellard
  prefix ## ESP ## suffix,\
237 14ce26e7 bellard
  prefix ## EBP ## suffix,\
238 14ce26e7 bellard
  prefix ## ESI ## suffix,\
239 14ce26e7 bellard
  prefix ## EDI ## suffix,\
240 14ce26e7 bellard
  prefix ## R8 ## suffix,\
241 14ce26e7 bellard
  prefix ## R9 ## suffix,\
242 14ce26e7 bellard
  prefix ## R10 ## suffix,\
243 14ce26e7 bellard
  prefix ## R11 ## suffix,\
244 14ce26e7 bellard
  prefix ## R12 ## suffix,\
245 14ce26e7 bellard
  prefix ## R13 ## suffix,\
246 14ce26e7 bellard
  prefix ## R14 ## suffix,\
247 14ce26e7 bellard
  prefix ## R15 ## suffix,
248 14ce26e7 bellard
249 14ce26e7 bellard
#else /* !TARGET_X86_64 */
250 14ce26e7 bellard
251 14ce26e7 bellard
#define NB_OP_SIZES 3
252 14ce26e7 bellard
253 14ce26e7 bellard
#define DEF_REGS(prefix, suffix) \
254 14ce26e7 bellard
  prefix ## EAX ## suffix,\
255 14ce26e7 bellard
  prefix ## ECX ## suffix,\
256 14ce26e7 bellard
  prefix ## EDX ## suffix,\
257 14ce26e7 bellard
  prefix ## EBX ## suffix,\
258 14ce26e7 bellard
  prefix ## ESP ## suffix,\
259 14ce26e7 bellard
  prefix ## EBP ## suffix,\
260 14ce26e7 bellard
  prefix ## ESI ## suffix,\
261 14ce26e7 bellard
  prefix ## EDI ## suffix,
262 14ce26e7 bellard
263 14ce26e7 bellard
#endif /* !TARGET_X86_64 */
264 14ce26e7 bellard
265 57fec1fe bellard
#if defined(WORDS_BIGENDIAN)
266 57fec1fe bellard
#define REG_B_OFFSET (sizeof(target_ulong) - 1)
267 57fec1fe bellard
#define REG_H_OFFSET (sizeof(target_ulong) - 2)
268 57fec1fe bellard
#define REG_W_OFFSET (sizeof(target_ulong) - 2)
269 57fec1fe bellard
#define REG_L_OFFSET (sizeof(target_ulong) - 4)
270 57fec1fe bellard
#define REG_LH_OFFSET (sizeof(target_ulong) - 8)
271 14ce26e7 bellard
#else
272 57fec1fe bellard
#define REG_B_OFFSET 0
273 57fec1fe bellard
#define REG_H_OFFSET 1
274 57fec1fe bellard
#define REG_W_OFFSET 0
275 57fec1fe bellard
#define REG_L_OFFSET 0
276 57fec1fe bellard
#define REG_LH_OFFSET 4
277 14ce26e7 bellard
#endif
278 57fec1fe bellard
279 57fec1fe bellard
static inline void gen_op_mov_reg_TN(int ot, int t_index, int reg)
280 57fec1fe bellard
{
281 57fec1fe bellard
    switch(ot) {
282 57fec1fe bellard
    case OT_BYTE:
283 57fec1fe bellard
        if (reg < 4 X86_64_DEF( || reg >= 8 || x86_64_hregs)) {
284 57fec1fe bellard
            tcg_gen_st8_tl(cpu_T[t_index], cpu_env, offsetof(CPUState, regs[reg]) + REG_B_OFFSET);
285 57fec1fe bellard
        } else {
286 57fec1fe bellard
            tcg_gen_st8_tl(cpu_T[t_index], cpu_env, offsetof(CPUState, regs[reg - 4]) + REG_H_OFFSET);
287 57fec1fe bellard
        }
288 57fec1fe bellard
        break;
289 57fec1fe bellard
    case OT_WORD:
290 57fec1fe bellard
        tcg_gen_st16_tl(cpu_T[t_index], cpu_env, offsetof(CPUState, regs[reg]) + REG_W_OFFSET);
291 57fec1fe bellard
        break;
292 14ce26e7 bellard
#ifdef TARGET_X86_64
293 57fec1fe bellard
    case OT_LONG:
294 57fec1fe bellard
        tcg_gen_st32_tl(cpu_T[t_index], cpu_env, offsetof(CPUState, regs[reg]) + REG_L_OFFSET);
295 57fec1fe bellard
        /* high part of register set to zero */
296 57fec1fe bellard
        tcg_gen_movi_tl(cpu_tmp0, 0);
297 57fec1fe bellard
        tcg_gen_st32_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]) + REG_LH_OFFSET);
298 57fec1fe bellard
        break;
299 57fec1fe bellard
    default:
300 57fec1fe bellard
    case OT_QUAD:
301 57fec1fe bellard
        tcg_gen_st_tl(cpu_T[t_index], cpu_env, offsetof(CPUState, regs[reg]));
302 57fec1fe bellard
        break;
303 57fec1fe bellard
#else
304 57fec1fe bellard
    default:
305 57fec1fe bellard
    case OT_LONG:
306 57fec1fe bellard
        tcg_gen_st32_tl(cpu_T[t_index], cpu_env, offsetof(CPUState, regs[reg]) + REG_L_OFFSET);
307 57fec1fe bellard
        break;
308 14ce26e7 bellard
#endif
309 57fec1fe bellard
    }
310 57fec1fe bellard
}
311 2c0262af bellard
312 57fec1fe bellard
static inline void gen_op_mov_reg_T0(int ot, int reg)
313 57fec1fe bellard
{
314 57fec1fe bellard
    gen_op_mov_reg_TN(ot, 0, reg);
315 57fec1fe bellard
}
316 57fec1fe bellard
317 57fec1fe bellard
static inline void gen_op_mov_reg_T1(int ot, int reg)
318 57fec1fe bellard
{
319 57fec1fe bellard
    gen_op_mov_reg_TN(ot, 1, reg);
320 57fec1fe bellard
}
321 57fec1fe bellard
322 57fec1fe bellard
static inline void gen_op_mov_reg_A0(int size, int reg)
323 57fec1fe bellard
{
324 57fec1fe bellard
    switch(size) {
325 57fec1fe bellard
    case 0:
326 57fec1fe bellard
        tcg_gen_st16_tl(cpu_A0, cpu_env, offsetof(CPUState, regs[reg]) + REG_W_OFFSET);
327 57fec1fe bellard
        break;
328 14ce26e7 bellard
#ifdef TARGET_X86_64
329 57fec1fe bellard
    case 1:
330 57fec1fe bellard
        tcg_gen_st32_tl(cpu_A0, cpu_env, offsetof(CPUState, regs[reg]) + REG_L_OFFSET);
331 57fec1fe bellard
        /* high part of register set to zero */
332 57fec1fe bellard
        tcg_gen_movi_tl(cpu_tmp0, 0);
333 57fec1fe bellard
        tcg_gen_st32_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]) + REG_LH_OFFSET);
334 57fec1fe bellard
        break;
335 57fec1fe bellard
    default:
336 57fec1fe bellard
    case 2:
337 57fec1fe bellard
        tcg_gen_st_tl(cpu_A0, cpu_env, offsetof(CPUState, regs[reg]));
338 57fec1fe bellard
        break;
339 14ce26e7 bellard
#else
340 57fec1fe bellard
    default:
341 57fec1fe bellard
    case 1:
342 57fec1fe bellard
        tcg_gen_st32_tl(cpu_A0, cpu_env, offsetof(CPUState, regs[reg]) + REG_L_OFFSET);
343 57fec1fe bellard
        break;
344 14ce26e7 bellard
#endif
345 57fec1fe bellard
    }
346 57fec1fe bellard
}
347 57fec1fe bellard
348 57fec1fe bellard
static inline void gen_op_mov_TN_reg(int ot, int t_index, int reg)
349 57fec1fe bellard
{
350 57fec1fe bellard
    switch(ot) {
351 57fec1fe bellard
    case OT_BYTE:
352 57fec1fe bellard
        if (reg < 4 X86_64_DEF( || reg >= 8 || x86_64_hregs)) {
353 57fec1fe bellard
            goto std_case;
354 57fec1fe bellard
        } else {
355 57fec1fe bellard
            tcg_gen_ld8u_tl(cpu_T[t_index], cpu_env, offsetof(CPUState, regs[reg - 4]) + REG_H_OFFSET);
356 57fec1fe bellard
        }
357 57fec1fe bellard
        break;
358 57fec1fe bellard
    default:
359 57fec1fe bellard
    std_case:
360 57fec1fe bellard
        tcg_gen_ld_tl(cpu_T[t_index], cpu_env, offsetof(CPUState, regs[reg]));
361 57fec1fe bellard
        break;
362 57fec1fe bellard
    }
363 57fec1fe bellard
}
364 57fec1fe bellard
365 57fec1fe bellard
static inline void gen_op_movl_A0_reg(int reg)
366 57fec1fe bellard
{
367 57fec1fe bellard
    tcg_gen_ld32u_tl(cpu_A0, cpu_env, offsetof(CPUState, regs[reg]) + REG_L_OFFSET);
368 57fec1fe bellard
}
369 57fec1fe bellard
370 57fec1fe bellard
static inline void gen_op_addl_A0_im(int32_t val)
371 57fec1fe bellard
{
372 57fec1fe bellard
    tcg_gen_addi_tl(cpu_A0, cpu_A0, val);
373 14ce26e7 bellard
#ifdef TARGET_X86_64
374 57fec1fe bellard
    tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
375 14ce26e7 bellard
#endif
376 57fec1fe bellard
}
377 2c0262af bellard
378 14ce26e7 bellard
#ifdef TARGET_X86_64
379 57fec1fe bellard
static inline void gen_op_addq_A0_im(int64_t val)
380 57fec1fe bellard
{
381 57fec1fe bellard
    tcg_gen_addi_tl(cpu_A0, cpu_A0, val);
382 57fec1fe bellard
}
383 14ce26e7 bellard
#endif
384 57fec1fe bellard
    
385 57fec1fe bellard
static void gen_add_A0_im(DisasContext *s, int val)
386 57fec1fe bellard
{
387 57fec1fe bellard
#ifdef TARGET_X86_64
388 57fec1fe bellard
    if (CODE64(s))
389 57fec1fe bellard
        gen_op_addq_A0_im(val);
390 57fec1fe bellard
    else
391 57fec1fe bellard
#endif
392 57fec1fe bellard
        gen_op_addl_A0_im(val);
393 57fec1fe bellard
}
394 2c0262af bellard
395 57fec1fe bellard
static inline void gen_op_addl_T0_T1(void)
396 2c0262af bellard
{
397 57fec1fe bellard
    tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
398 57fec1fe bellard
}
399 57fec1fe bellard
400 57fec1fe bellard
static inline void gen_op_jmp_T0(void)
401 57fec1fe bellard
{
402 57fec1fe bellard
    tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUState, eip));
403 57fec1fe bellard
}
404 57fec1fe bellard
405 57fec1fe bellard
static inline void gen_op_addw_ESP_im(int32_t val)
406 57fec1fe bellard
{
407 57fec1fe bellard
    tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[R_ESP]));
408 57fec1fe bellard
    tcg_gen_addi_tl(cpu_tmp0, cpu_tmp0, val);
409 57fec1fe bellard
    tcg_gen_st16_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[R_ESP]) + REG_W_OFFSET);
410 57fec1fe bellard
}
411 57fec1fe bellard
412 57fec1fe bellard
static inline void gen_op_addl_ESP_im(int32_t val)
413 57fec1fe bellard
{
414 57fec1fe bellard
    tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[R_ESP]));
415 57fec1fe bellard
    tcg_gen_addi_tl(cpu_tmp0, cpu_tmp0, val);
416 14ce26e7 bellard
#ifdef TARGET_X86_64
417 57fec1fe bellard
    tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xffffffff);
418 14ce26e7 bellard
#endif
419 57fec1fe bellard
    tcg_gen_st_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[R_ESP]));
420 57fec1fe bellard
}
421 57fec1fe bellard
422 14ce26e7 bellard
#ifdef TARGET_X86_64
423 57fec1fe bellard
static inline void gen_op_addq_ESP_im(int32_t val)
424 57fec1fe bellard
{
425 57fec1fe bellard
    tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[R_ESP]));
426 57fec1fe bellard
    tcg_gen_addi_tl(cpu_tmp0, cpu_tmp0, val);
427 57fec1fe bellard
    tcg_gen_st_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[R_ESP]));
428 57fec1fe bellard
}
429 14ce26e7 bellard
#endif
430 57fec1fe bellard
431 57fec1fe bellard
static inline void gen_op_set_cc_op(int32_t val)
432 57fec1fe bellard
{
433 b6abf97d bellard
    tcg_gen_movi_i32(cpu_cc_op, val);
434 57fec1fe bellard
}
435 57fec1fe bellard
436 57fec1fe bellard
static inline void gen_op_addl_A0_reg_sN(int shift, int reg)
437 57fec1fe bellard
{
438 57fec1fe bellard
    tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
439 57fec1fe bellard
    if (shift != 0) 
440 57fec1fe bellard
        tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, shift);
441 57fec1fe bellard
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
442 14ce26e7 bellard
#ifdef TARGET_X86_64
443 57fec1fe bellard
    tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
444 14ce26e7 bellard
#endif
445 57fec1fe bellard
}
446 2c0262af bellard
447 57fec1fe bellard
static inline void gen_op_movl_A0_seg(int reg)
448 57fec1fe bellard
{
449 57fec1fe bellard
    tcg_gen_ld32u_tl(cpu_A0, cpu_env, offsetof(CPUState, segs[reg].base) + REG_L_OFFSET);
450 57fec1fe bellard
}
451 2c0262af bellard
452 57fec1fe bellard
static inline void gen_op_addl_A0_seg(int reg)
453 57fec1fe bellard
{
454 57fec1fe bellard
    tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, segs[reg].base));
455 57fec1fe bellard
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
456 57fec1fe bellard
#ifdef TARGET_X86_64
457 57fec1fe bellard
    tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
458 57fec1fe bellard
#endif
459 57fec1fe bellard
}
460 2c0262af bellard
461 14ce26e7 bellard
#ifdef TARGET_X86_64
462 57fec1fe bellard
static inline void gen_op_movq_A0_seg(int reg)
463 57fec1fe bellard
{
464 57fec1fe bellard
    tcg_gen_ld_tl(cpu_A0, cpu_env, offsetof(CPUState, segs[reg].base));
465 57fec1fe bellard
}
466 14ce26e7 bellard
467 57fec1fe bellard
static inline void gen_op_addq_A0_seg(int reg)
468 57fec1fe bellard
{
469 57fec1fe bellard
    tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, segs[reg].base));
470 57fec1fe bellard
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
471 57fec1fe bellard
}
472 57fec1fe bellard
473 57fec1fe bellard
static inline void gen_op_movq_A0_reg(int reg)
474 57fec1fe bellard
{
475 57fec1fe bellard
    tcg_gen_ld_tl(cpu_A0, cpu_env, offsetof(CPUState, regs[reg]));
476 57fec1fe bellard
}
477 57fec1fe bellard
478 57fec1fe bellard
static inline void gen_op_addq_A0_reg_sN(int shift, int reg)
479 57fec1fe bellard
{
480 57fec1fe bellard
    tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
481 57fec1fe bellard
    if (shift != 0) 
482 57fec1fe bellard
        tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, shift);
483 57fec1fe bellard
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
484 57fec1fe bellard
}
485 14ce26e7 bellard
#endif
486 14ce26e7 bellard
487 14ce26e7 bellard
static GenOpFunc *gen_op_cmov_reg_T1_T0[NB_OP_SIZES - 1][CPU_NB_REGS] = {
488 14ce26e7 bellard
    [0] = {
489 14ce26e7 bellard
        DEF_REGS(gen_op_cmovw_, _T1_T0)
490 14ce26e7 bellard
    },
491 14ce26e7 bellard
    [1] = {
492 14ce26e7 bellard
        DEF_REGS(gen_op_cmovl_, _T1_T0)
493 14ce26e7 bellard
    },
494 14ce26e7 bellard
#ifdef TARGET_X86_64
495 14ce26e7 bellard
    [2] = {
496 14ce26e7 bellard
        DEF_REGS(gen_op_cmovq_, _T1_T0)
497 14ce26e7 bellard
    },
498 14ce26e7 bellard
#endif
499 14ce26e7 bellard
};
500 2c0262af bellard
501 57fec1fe bellard
static inline void gen_op_lds_T0_A0(int idx)
502 57fec1fe bellard
{
503 57fec1fe bellard
    int mem_index = (idx >> 2) - 1;
504 57fec1fe bellard
    switch(idx & 3) {
505 57fec1fe bellard
    case 0:
506 57fec1fe bellard
        tcg_gen_qemu_ld8s(cpu_T[0], cpu_A0, mem_index);
507 57fec1fe bellard
        break;
508 57fec1fe bellard
    case 1:
509 57fec1fe bellard
        tcg_gen_qemu_ld16s(cpu_T[0], cpu_A0, mem_index);
510 57fec1fe bellard
        break;
511 57fec1fe bellard
    default:
512 57fec1fe bellard
    case 2:
513 57fec1fe bellard
        tcg_gen_qemu_ld32s(cpu_T[0], cpu_A0, mem_index);
514 57fec1fe bellard
        break;
515 57fec1fe bellard
    }
516 57fec1fe bellard
}
517 2c0262af bellard
518 2c0262af bellard
/* sign does not matter, except for lidt/lgdt call (TODO: fix it) */
519 57fec1fe bellard
static inline void gen_op_ld_T0_A0(int idx)
520 57fec1fe bellard
{
521 57fec1fe bellard
    int mem_index = (idx >> 2) - 1;
522 57fec1fe bellard
    switch(idx & 3) {
523 57fec1fe bellard
    case 0:
524 57fec1fe bellard
        tcg_gen_qemu_ld8u(cpu_T[0], cpu_A0, mem_index);
525 57fec1fe bellard
        break;
526 57fec1fe bellard
    case 1:
527 57fec1fe bellard
        tcg_gen_qemu_ld16u(cpu_T[0], cpu_A0, mem_index);
528 57fec1fe bellard
        break;
529 57fec1fe bellard
    case 2:
530 57fec1fe bellard
        tcg_gen_qemu_ld32u(cpu_T[0], cpu_A0, mem_index);
531 57fec1fe bellard
        break;
532 57fec1fe bellard
    default:
533 57fec1fe bellard
    case 3:
534 57fec1fe bellard
        tcg_gen_qemu_ld64(cpu_T[0], cpu_A0, mem_index);
535 57fec1fe bellard
        break;
536 57fec1fe bellard
    }
537 57fec1fe bellard
}
538 2c0262af bellard
539 57fec1fe bellard
static inline void gen_op_ldu_T0_A0(int idx)
540 57fec1fe bellard
{
541 57fec1fe bellard
    gen_op_ld_T0_A0(idx);
542 57fec1fe bellard
}
543 2c0262af bellard
544 57fec1fe bellard
static inline void gen_op_ld_T1_A0(int idx)
545 57fec1fe bellard
{
546 57fec1fe bellard
    int mem_index = (idx >> 2) - 1;
547 57fec1fe bellard
    switch(idx & 3) {
548 57fec1fe bellard
    case 0:
549 57fec1fe bellard
        tcg_gen_qemu_ld8u(cpu_T[1], cpu_A0, mem_index);
550 57fec1fe bellard
        break;
551 57fec1fe bellard
    case 1:
552 57fec1fe bellard
        tcg_gen_qemu_ld16u(cpu_T[1], cpu_A0, mem_index);
553 57fec1fe bellard
        break;
554 57fec1fe bellard
    case 2:
555 57fec1fe bellard
        tcg_gen_qemu_ld32u(cpu_T[1], cpu_A0, mem_index);
556 57fec1fe bellard
        break;
557 57fec1fe bellard
    default:
558 57fec1fe bellard
    case 3:
559 57fec1fe bellard
        tcg_gen_qemu_ld64(cpu_T[1], cpu_A0, mem_index);
560 57fec1fe bellard
        break;
561 57fec1fe bellard
    }
562 57fec1fe bellard
}
563 4f31916f bellard
564 57fec1fe bellard
static inline void gen_op_st_T0_A0(int idx)
565 57fec1fe bellard
{
566 57fec1fe bellard
    int mem_index = (idx >> 2) - 1;
567 57fec1fe bellard
    switch(idx & 3) {
568 57fec1fe bellard
    case 0:
569 57fec1fe bellard
        tcg_gen_qemu_st8(cpu_T[0], cpu_A0, mem_index);
570 57fec1fe bellard
        break;
571 57fec1fe bellard
    case 1:
572 57fec1fe bellard
        tcg_gen_qemu_st16(cpu_T[0], cpu_A0, mem_index);
573 57fec1fe bellard
        break;
574 57fec1fe bellard
    case 2:
575 57fec1fe bellard
        tcg_gen_qemu_st32(cpu_T[0], cpu_A0, mem_index);
576 57fec1fe bellard
        break;
577 57fec1fe bellard
    default:
578 57fec1fe bellard
    case 3:
579 57fec1fe bellard
        tcg_gen_qemu_st64(cpu_T[0], cpu_A0, mem_index);
580 57fec1fe bellard
        break;
581 57fec1fe bellard
    }
582 57fec1fe bellard
}
583 4f31916f bellard
584 57fec1fe bellard
static inline void gen_op_st_T1_A0(int idx)
585 57fec1fe bellard
{
586 57fec1fe bellard
    int mem_index = (idx >> 2) - 1;
587 57fec1fe bellard
    switch(idx & 3) {
588 57fec1fe bellard
    case 0:
589 57fec1fe bellard
        tcg_gen_qemu_st8(cpu_T[1], cpu_A0, mem_index);
590 57fec1fe bellard
        break;
591 57fec1fe bellard
    case 1:
592 57fec1fe bellard
        tcg_gen_qemu_st16(cpu_T[1], cpu_A0, mem_index);
593 57fec1fe bellard
        break;
594 57fec1fe bellard
    case 2:
595 57fec1fe bellard
        tcg_gen_qemu_st32(cpu_T[1], cpu_A0, mem_index);
596 57fec1fe bellard
        break;
597 57fec1fe bellard
    default:
598 57fec1fe bellard
    case 3:
599 57fec1fe bellard
        tcg_gen_qemu_st64(cpu_T[1], cpu_A0, mem_index);
600 57fec1fe bellard
        break;
601 57fec1fe bellard
    }
602 57fec1fe bellard
}
603 4f31916f bellard
604 14ce26e7 bellard
static inline void gen_jmp_im(target_ulong pc)
605 14ce26e7 bellard
{
606 57fec1fe bellard
    tcg_gen_movi_tl(cpu_tmp0, pc);
607 57fec1fe bellard
    tcg_gen_st_tl(cpu_tmp0, cpu_env, offsetof(CPUState, eip));
608 14ce26e7 bellard
}
609 14ce26e7 bellard
610 2c0262af bellard
static inline void gen_string_movl_A0_ESI(DisasContext *s)
611 2c0262af bellard
{
612 2c0262af bellard
    int override;
613 2c0262af bellard
614 2c0262af bellard
    override = s->override;
615 14ce26e7 bellard
#ifdef TARGET_X86_64
616 14ce26e7 bellard
    if (s->aflag == 2) {
617 14ce26e7 bellard
        if (override >= 0) {
618 57fec1fe bellard
            gen_op_movq_A0_seg(override);
619 57fec1fe bellard
            gen_op_addq_A0_reg_sN(0, R_ESI);
620 14ce26e7 bellard
        } else {
621 57fec1fe bellard
            gen_op_movq_A0_reg(R_ESI);
622 14ce26e7 bellard
        }
623 14ce26e7 bellard
    } else
624 14ce26e7 bellard
#endif
625 2c0262af bellard
    if (s->aflag) {
626 2c0262af bellard
        /* 32 bit address */
627 2c0262af bellard
        if (s->addseg && override < 0)
628 2c0262af bellard
            override = R_DS;
629 2c0262af bellard
        if (override >= 0) {
630 57fec1fe bellard
            gen_op_movl_A0_seg(override);
631 57fec1fe bellard
            gen_op_addl_A0_reg_sN(0, R_ESI);
632 2c0262af bellard
        } else {
633 57fec1fe bellard
            gen_op_movl_A0_reg(R_ESI);
634 2c0262af bellard
        }
635 2c0262af bellard
    } else {
636 2c0262af bellard
        /* 16 address, always override */
637 2c0262af bellard
        if (override < 0)
638 2c0262af bellard
            override = R_DS;
639 57fec1fe bellard
        gen_op_movl_A0_reg(R_ESI);
640 2c0262af bellard
        gen_op_andl_A0_ffff();
641 57fec1fe bellard
        gen_op_addl_A0_seg(override);
642 2c0262af bellard
    }
643 2c0262af bellard
}
644 2c0262af bellard
645 2c0262af bellard
static inline void gen_string_movl_A0_EDI(DisasContext *s)
646 2c0262af bellard
{
647 14ce26e7 bellard
#ifdef TARGET_X86_64
648 14ce26e7 bellard
    if (s->aflag == 2) {
649 57fec1fe bellard
        gen_op_movq_A0_reg(R_EDI);
650 14ce26e7 bellard
    } else
651 14ce26e7 bellard
#endif
652 2c0262af bellard
    if (s->aflag) {
653 2c0262af bellard
        if (s->addseg) {
654 57fec1fe bellard
            gen_op_movl_A0_seg(R_ES);
655 57fec1fe bellard
            gen_op_addl_A0_reg_sN(0, R_EDI);
656 2c0262af bellard
        } else {
657 57fec1fe bellard
            gen_op_movl_A0_reg(R_EDI);
658 2c0262af bellard
        }
659 2c0262af bellard
    } else {
660 57fec1fe bellard
        gen_op_movl_A0_reg(R_EDI);
661 2c0262af bellard
        gen_op_andl_A0_ffff();
662 57fec1fe bellard
        gen_op_addl_A0_seg(R_ES);
663 2c0262af bellard
    }
664 2c0262af bellard
}
665 2c0262af bellard
666 14ce26e7 bellard
static GenOpFunc *gen_op_movl_T0_Dshift[4] = {
667 2c0262af bellard
    gen_op_movl_T0_Dshiftb,
668 2c0262af bellard
    gen_op_movl_T0_Dshiftw,
669 2c0262af bellard
    gen_op_movl_T0_Dshiftl,
670 14ce26e7 bellard
    X86_64_ONLY(gen_op_movl_T0_Dshiftq),
671 2c0262af bellard
};
672 2c0262af bellard
673 14ce26e7 bellard
static GenOpFunc1 *gen_op_jnz_ecx[3] = {
674 14ce26e7 bellard
    gen_op_jnz_ecxw,
675 14ce26e7 bellard
    gen_op_jnz_ecxl,
676 14ce26e7 bellard
    X86_64_ONLY(gen_op_jnz_ecxq),
677 2c0262af bellard
};
678 3b46e624 ths
679 14ce26e7 bellard
static GenOpFunc1 *gen_op_jz_ecx[3] = {
680 14ce26e7 bellard
    gen_op_jz_ecxw,
681 14ce26e7 bellard
    gen_op_jz_ecxl,
682 14ce26e7 bellard
    X86_64_ONLY(gen_op_jz_ecxq),
683 2c0262af bellard
};
684 2c0262af bellard
685 14ce26e7 bellard
static GenOpFunc *gen_op_dec_ECX[3] = {
686 2c0262af bellard
    gen_op_decw_ECX,
687 2c0262af bellard
    gen_op_decl_ECX,
688 14ce26e7 bellard
    X86_64_ONLY(gen_op_decq_ECX),
689 2c0262af bellard
};
690 2c0262af bellard
691 14ce26e7 bellard
static GenOpFunc1 *gen_op_string_jnz_sub[2][4] = {
692 2c0262af bellard
    {
693 14ce26e7 bellard
        gen_op_jnz_subb,
694 14ce26e7 bellard
        gen_op_jnz_subw,
695 14ce26e7 bellard
        gen_op_jnz_subl,
696 14ce26e7 bellard
        X86_64_ONLY(gen_op_jnz_subq),
697 2c0262af bellard
    },
698 2c0262af bellard
    {
699 14ce26e7 bellard
        gen_op_jz_subb,
700 14ce26e7 bellard
        gen_op_jz_subw,
701 14ce26e7 bellard
        gen_op_jz_subl,
702 14ce26e7 bellard
        X86_64_ONLY(gen_op_jz_subq),
703 2c0262af bellard
    },
704 2c0262af bellard
};
705 2c0262af bellard
706 b8b6a50b bellard
static void *helper_in_func[3] = {
707 b8b6a50b bellard
    helper_inb,
708 b8b6a50b bellard
    helper_inw,
709 b8b6a50b bellard
    helper_inl,
710 2c0262af bellard
};
711 2c0262af bellard
712 b8b6a50b bellard
static void *helper_out_func[3] = {
713 b8b6a50b bellard
    helper_outb,
714 b8b6a50b bellard
    helper_outw,
715 b8b6a50b bellard
    helper_outl,
716 2c0262af bellard
};
717 2c0262af bellard
718 b8b6a50b bellard
static void *gen_check_io_func[3] = {
719 b8b6a50b bellard
    helper_check_iob,
720 b8b6a50b bellard
    helper_check_iow,
721 b8b6a50b bellard
    helper_check_iol,
722 f115e911 bellard
};
723 f115e911 bellard
724 b8b6a50b bellard
static void gen_check_io(DisasContext *s, int ot, target_ulong cur_eip,
725 b8b6a50b bellard
                         uint32_t svm_flags)
726 f115e911 bellard
{
727 b8b6a50b bellard
    int state_saved;
728 b8b6a50b bellard
    target_ulong next_eip;
729 b8b6a50b bellard
730 b8b6a50b bellard
    state_saved = 0;
731 f115e911 bellard
    if (s->pe && (s->cpl > s->iopl || s->vm86)) {
732 f115e911 bellard
        if (s->cc_op != CC_OP_DYNAMIC)
733 f115e911 bellard
            gen_op_set_cc_op(s->cc_op);
734 14ce26e7 bellard
        gen_jmp_im(cur_eip);
735 b8b6a50b bellard
        state_saved = 1;
736 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
737 b8b6a50b bellard
        tcg_gen_helper_0_1(gen_check_io_func[ot],
738 b6abf97d bellard
                           cpu_tmp2_i32);
739 b8b6a50b bellard
    }
740 b8b6a50b bellard
    if(s->flags & (1ULL << INTERCEPT_IOIO_PROT)) {
741 b8b6a50b bellard
        if (!state_saved) {
742 b8b6a50b bellard
            if (s->cc_op != CC_OP_DYNAMIC)
743 b8b6a50b bellard
                gen_op_set_cc_op(s->cc_op);
744 b8b6a50b bellard
            gen_jmp_im(cur_eip);
745 b8b6a50b bellard
            state_saved = 1;
746 b8b6a50b bellard
        }
747 b8b6a50b bellard
        svm_flags |= (1 << (4 + ot));
748 b8b6a50b bellard
        next_eip = s->pc - s->cs_base;
749 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
750 b8b6a50b bellard
        tcg_gen_helper_0_3(helper_svm_check_io,
751 b6abf97d bellard
                           cpu_tmp2_i32,
752 b8b6a50b bellard
                           tcg_const_i32(svm_flags),
753 b8b6a50b bellard
                           tcg_const_i32(next_eip - cur_eip));
754 f115e911 bellard
    }
755 f115e911 bellard
}
756 f115e911 bellard
757 2c0262af bellard
static inline void gen_movs(DisasContext *s, int ot)
758 2c0262af bellard
{
759 2c0262af bellard
    gen_string_movl_A0_ESI(s);
760 57fec1fe bellard
    gen_op_ld_T0_A0(ot + s->mem_index);
761 2c0262af bellard
    gen_string_movl_A0_EDI(s);
762 57fec1fe bellard
    gen_op_st_T0_A0(ot + s->mem_index);
763 2c0262af bellard
    gen_op_movl_T0_Dshift[ot]();
764 14ce26e7 bellard
#ifdef TARGET_X86_64
765 14ce26e7 bellard
    if (s->aflag == 2) {
766 14ce26e7 bellard
        gen_op_addq_ESI_T0();
767 14ce26e7 bellard
        gen_op_addq_EDI_T0();
768 5fafdf24 ths
    } else
769 14ce26e7 bellard
#endif
770 2c0262af bellard
    if (s->aflag) {
771 2c0262af bellard
        gen_op_addl_ESI_T0();
772 2c0262af bellard
        gen_op_addl_EDI_T0();
773 2c0262af bellard
    } else {
774 2c0262af bellard
        gen_op_addw_ESI_T0();
775 2c0262af bellard
        gen_op_addw_EDI_T0();
776 2c0262af bellard
    }
777 2c0262af bellard
}
778 2c0262af bellard
779 2c0262af bellard
static inline void gen_update_cc_op(DisasContext *s)
780 2c0262af bellard
{
781 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC) {
782 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
783 2c0262af bellard
        s->cc_op = CC_OP_DYNAMIC;
784 2c0262af bellard
    }
785 2c0262af bellard
}
786 2c0262af bellard
787 b6abf97d bellard
static void gen_op_update1_cc(void)
788 b6abf97d bellard
{
789 b6abf97d bellard
    tcg_gen_discard_tl(cpu_cc_src);
790 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
791 b6abf97d bellard
}
792 b6abf97d bellard
793 b6abf97d bellard
static void gen_op_update2_cc(void)
794 b6abf97d bellard
{
795 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
796 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
797 b6abf97d bellard
}
798 b6abf97d bellard
799 b6abf97d bellard
static inline void gen_op_cmpl_T0_T1_cc(void)
800 b6abf97d bellard
{
801 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
802 b6abf97d bellard
    tcg_gen_sub_tl(cpu_cc_dst, cpu_T[0], cpu_T[1]);
803 b6abf97d bellard
}
804 b6abf97d bellard
805 b6abf97d bellard
static inline void gen_op_testl_T0_T1_cc(void)
806 b6abf97d bellard
{
807 b6abf97d bellard
    tcg_gen_discard_tl(cpu_cc_src);
808 b6abf97d bellard
    tcg_gen_and_tl(cpu_cc_dst, cpu_T[0], cpu_T[1]);
809 b6abf97d bellard
}
810 b6abf97d bellard
811 b6abf97d bellard
static void gen_op_update_neg_cc(void)
812 b6abf97d bellard
{
813 b6abf97d bellard
    tcg_gen_neg_tl(cpu_cc_src, cpu_T[0]);
814 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
815 b6abf97d bellard
}
816 b6abf97d bellard
817 14ce26e7 bellard
/* XXX: does not work with gdbstub "ice" single step - not a
818 14ce26e7 bellard
   serious problem */
819 14ce26e7 bellard
static int gen_jz_ecx_string(DisasContext *s, target_ulong next_eip)
820 2c0262af bellard
{
821 14ce26e7 bellard
    int l1, l2;
822 14ce26e7 bellard
823 14ce26e7 bellard
    l1 = gen_new_label();
824 14ce26e7 bellard
    l2 = gen_new_label();
825 14ce26e7 bellard
    gen_op_jnz_ecx[s->aflag](l1);
826 14ce26e7 bellard
    gen_set_label(l2);
827 14ce26e7 bellard
    gen_jmp_tb(s, next_eip, 1);
828 14ce26e7 bellard
    gen_set_label(l1);
829 14ce26e7 bellard
    return l2;
830 2c0262af bellard
}
831 2c0262af bellard
832 2c0262af bellard
static inline void gen_stos(DisasContext *s, int ot)
833 2c0262af bellard
{
834 57fec1fe bellard
    gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
835 2c0262af bellard
    gen_string_movl_A0_EDI(s);
836 57fec1fe bellard
    gen_op_st_T0_A0(ot + s->mem_index);
837 2c0262af bellard
    gen_op_movl_T0_Dshift[ot]();
838 14ce26e7 bellard
#ifdef TARGET_X86_64
839 14ce26e7 bellard
    if (s->aflag == 2) {
840 14ce26e7 bellard
        gen_op_addq_EDI_T0();
841 5fafdf24 ths
    } else
842 14ce26e7 bellard
#endif
843 2c0262af bellard
    if (s->aflag) {
844 2c0262af bellard
        gen_op_addl_EDI_T0();
845 2c0262af bellard
    } else {
846 2c0262af bellard
        gen_op_addw_EDI_T0();
847 2c0262af bellard
    }
848 2c0262af bellard
}
849 2c0262af bellard
850 2c0262af bellard
static inline void gen_lods(DisasContext *s, int ot)
851 2c0262af bellard
{
852 2c0262af bellard
    gen_string_movl_A0_ESI(s);
853 57fec1fe bellard
    gen_op_ld_T0_A0(ot + s->mem_index);
854 57fec1fe bellard
    gen_op_mov_reg_T0(ot, R_EAX);
855 2c0262af bellard
    gen_op_movl_T0_Dshift[ot]();
856 14ce26e7 bellard
#ifdef TARGET_X86_64
857 14ce26e7 bellard
    if (s->aflag == 2) {
858 14ce26e7 bellard
        gen_op_addq_ESI_T0();
859 5fafdf24 ths
    } else
860 14ce26e7 bellard
#endif
861 2c0262af bellard
    if (s->aflag) {
862 2c0262af bellard
        gen_op_addl_ESI_T0();
863 2c0262af bellard
    } else {
864 2c0262af bellard
        gen_op_addw_ESI_T0();
865 2c0262af bellard
    }
866 2c0262af bellard
}
867 2c0262af bellard
868 2c0262af bellard
static inline void gen_scas(DisasContext *s, int ot)
869 2c0262af bellard
{
870 57fec1fe bellard
    gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
871 2c0262af bellard
    gen_string_movl_A0_EDI(s);
872 57fec1fe bellard
    gen_op_ld_T1_A0(ot + s->mem_index);
873 2c0262af bellard
    gen_op_cmpl_T0_T1_cc();
874 2c0262af bellard
    gen_op_movl_T0_Dshift[ot]();
875 14ce26e7 bellard
#ifdef TARGET_X86_64
876 14ce26e7 bellard
    if (s->aflag == 2) {
877 14ce26e7 bellard
        gen_op_addq_EDI_T0();
878 5fafdf24 ths
    } else
879 14ce26e7 bellard
#endif
880 2c0262af bellard
    if (s->aflag) {
881 2c0262af bellard
        gen_op_addl_EDI_T0();
882 2c0262af bellard
    } else {
883 2c0262af bellard
        gen_op_addw_EDI_T0();
884 2c0262af bellard
    }
885 2c0262af bellard
}
886 2c0262af bellard
887 2c0262af bellard
static inline void gen_cmps(DisasContext *s, int ot)
888 2c0262af bellard
{
889 2c0262af bellard
    gen_string_movl_A0_ESI(s);
890 57fec1fe bellard
    gen_op_ld_T0_A0(ot + s->mem_index);
891 2c0262af bellard
    gen_string_movl_A0_EDI(s);
892 57fec1fe bellard
    gen_op_ld_T1_A0(ot + s->mem_index);
893 2c0262af bellard
    gen_op_cmpl_T0_T1_cc();
894 2c0262af bellard
    gen_op_movl_T0_Dshift[ot]();
895 14ce26e7 bellard
#ifdef TARGET_X86_64
896 14ce26e7 bellard
    if (s->aflag == 2) {
897 14ce26e7 bellard
        gen_op_addq_ESI_T0();
898 14ce26e7 bellard
        gen_op_addq_EDI_T0();
899 5fafdf24 ths
    } else
900 14ce26e7 bellard
#endif
901 2c0262af bellard
    if (s->aflag) {
902 2c0262af bellard
        gen_op_addl_ESI_T0();
903 2c0262af bellard
        gen_op_addl_EDI_T0();
904 2c0262af bellard
    } else {
905 2c0262af bellard
        gen_op_addw_ESI_T0();
906 2c0262af bellard
        gen_op_addw_EDI_T0();
907 2c0262af bellard
    }
908 2c0262af bellard
}
909 2c0262af bellard
910 2c0262af bellard
static inline void gen_ins(DisasContext *s, int ot)
911 2c0262af bellard
{
912 2c0262af bellard
    gen_string_movl_A0_EDI(s);
913 9772c73b bellard
    gen_op_movl_T0_0();
914 57fec1fe bellard
    gen_op_st_T0_A0(ot + s->mem_index);
915 b8b6a50b bellard
    gen_op_mov_TN_reg(OT_WORD, 1, R_EDX);
916 b6abf97d bellard
    tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[1]);
917 b6abf97d bellard
    tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
918 b6abf97d bellard
    tcg_gen_helper_1_1(helper_in_func[ot], cpu_T[0], cpu_tmp2_i32);
919 57fec1fe bellard
    gen_op_st_T0_A0(ot + s->mem_index);
920 2c0262af bellard
    gen_op_movl_T0_Dshift[ot]();
921 14ce26e7 bellard
#ifdef TARGET_X86_64
922 14ce26e7 bellard
    if (s->aflag == 2) {
923 14ce26e7 bellard
        gen_op_addq_EDI_T0();
924 5fafdf24 ths
    } else
925 14ce26e7 bellard
#endif
926 2c0262af bellard
    if (s->aflag) {
927 2c0262af bellard
        gen_op_addl_EDI_T0();
928 2c0262af bellard
    } else {
929 2c0262af bellard
        gen_op_addw_EDI_T0();
930 2c0262af bellard
    }
931 2c0262af bellard
}
932 2c0262af bellard
933 2c0262af bellard
static inline void gen_outs(DisasContext *s, int ot)
934 2c0262af bellard
{
935 2c0262af bellard
    gen_string_movl_A0_ESI(s);
936 57fec1fe bellard
    gen_op_ld_T0_A0(ot + s->mem_index);
937 b8b6a50b bellard
938 b8b6a50b bellard
    gen_op_mov_TN_reg(OT_WORD, 1, R_EDX);
939 b6abf97d bellard
    tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[1]);
940 b6abf97d bellard
    tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
941 b6abf97d bellard
    tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[0]);
942 b6abf97d bellard
    tcg_gen_helper_0_2(helper_out_func[ot], cpu_tmp2_i32, cpu_tmp3_i32);
943 b8b6a50b bellard
944 2c0262af bellard
    gen_op_movl_T0_Dshift[ot]();
945 14ce26e7 bellard
#ifdef TARGET_X86_64
946 14ce26e7 bellard
    if (s->aflag == 2) {
947 14ce26e7 bellard
        gen_op_addq_ESI_T0();
948 5fafdf24 ths
    } else
949 14ce26e7 bellard
#endif
950 2c0262af bellard
    if (s->aflag) {
951 2c0262af bellard
        gen_op_addl_ESI_T0();
952 2c0262af bellard
    } else {
953 2c0262af bellard
        gen_op_addw_ESI_T0();
954 2c0262af bellard
    }
955 2c0262af bellard
}
956 2c0262af bellard
957 2c0262af bellard
/* same method as Valgrind : we generate jumps to current or next
958 2c0262af bellard
   instruction */
959 2c0262af bellard
#define GEN_REPZ(op)                                                          \
960 2c0262af bellard
static inline void gen_repz_ ## op(DisasContext *s, int ot,                   \
961 14ce26e7 bellard
                                 target_ulong cur_eip, target_ulong next_eip) \
962 2c0262af bellard
{                                                                             \
963 14ce26e7 bellard
    int l2;\
964 2c0262af bellard
    gen_update_cc_op(s);                                                      \
965 14ce26e7 bellard
    l2 = gen_jz_ecx_string(s, next_eip);                                      \
966 2c0262af bellard
    gen_ ## op(s, ot);                                                        \
967 2c0262af bellard
    gen_op_dec_ECX[s->aflag]();                                               \
968 2c0262af bellard
    /* a loop would cause two single step exceptions if ECX = 1               \
969 2c0262af bellard
       before rep string_insn */                                              \
970 2c0262af bellard
    if (!s->jmp_opt)                                                          \
971 14ce26e7 bellard
        gen_op_jz_ecx[s->aflag](l2);                                          \
972 2c0262af bellard
    gen_jmp(s, cur_eip);                                                      \
973 2c0262af bellard
}
974 2c0262af bellard
975 2c0262af bellard
#define GEN_REPZ2(op)                                                         \
976 2c0262af bellard
static inline void gen_repz_ ## op(DisasContext *s, int ot,                   \
977 14ce26e7 bellard
                                   target_ulong cur_eip,                      \
978 14ce26e7 bellard
                                   target_ulong next_eip,                     \
979 2c0262af bellard
                                   int nz)                                    \
980 2c0262af bellard
{                                                                             \
981 14ce26e7 bellard
    int l2;\
982 2c0262af bellard
    gen_update_cc_op(s);                                                      \
983 14ce26e7 bellard
    l2 = gen_jz_ecx_string(s, next_eip);                                      \
984 2c0262af bellard
    gen_ ## op(s, ot);                                                        \
985 2c0262af bellard
    gen_op_dec_ECX[s->aflag]();                                               \
986 2c0262af bellard
    gen_op_set_cc_op(CC_OP_SUBB + ot);                                        \
987 14ce26e7 bellard
    gen_op_string_jnz_sub[nz][ot](l2);\
988 2c0262af bellard
    if (!s->jmp_opt)                                                          \
989 14ce26e7 bellard
        gen_op_jz_ecx[s->aflag](l2);                                          \
990 2c0262af bellard
    gen_jmp(s, cur_eip);                                                      \
991 2c0262af bellard
}
992 2c0262af bellard
993 2c0262af bellard
GEN_REPZ(movs)
994 2c0262af bellard
GEN_REPZ(stos)
995 2c0262af bellard
GEN_REPZ(lods)
996 2c0262af bellard
GEN_REPZ(ins)
997 2c0262af bellard
GEN_REPZ(outs)
998 2c0262af bellard
GEN_REPZ2(scas)
999 2c0262af bellard
GEN_REPZ2(cmps)
1000 2c0262af bellard
1001 2c0262af bellard
enum {
1002 2c0262af bellard
    JCC_O,
1003 2c0262af bellard
    JCC_B,
1004 2c0262af bellard
    JCC_Z,
1005 2c0262af bellard
    JCC_BE,
1006 2c0262af bellard
    JCC_S,
1007 2c0262af bellard
    JCC_P,
1008 2c0262af bellard
    JCC_L,
1009 2c0262af bellard
    JCC_LE,
1010 2c0262af bellard
};
1011 2c0262af bellard
1012 14ce26e7 bellard
static GenOpFunc1 *gen_jcc_sub[4][8] = {
1013 2c0262af bellard
    [OT_BYTE] = {
1014 2c0262af bellard
        NULL,
1015 2c0262af bellard
        gen_op_jb_subb,
1016 2c0262af bellard
        gen_op_jz_subb,
1017 2c0262af bellard
        gen_op_jbe_subb,
1018 2c0262af bellard
        gen_op_js_subb,
1019 2c0262af bellard
        NULL,
1020 2c0262af bellard
        gen_op_jl_subb,
1021 2c0262af bellard
        gen_op_jle_subb,
1022 2c0262af bellard
    },
1023 2c0262af bellard
    [OT_WORD] = {
1024 2c0262af bellard
        NULL,
1025 2c0262af bellard
        gen_op_jb_subw,
1026 2c0262af bellard
        gen_op_jz_subw,
1027 2c0262af bellard
        gen_op_jbe_subw,
1028 2c0262af bellard
        gen_op_js_subw,
1029 2c0262af bellard
        NULL,
1030 2c0262af bellard
        gen_op_jl_subw,
1031 2c0262af bellard
        gen_op_jle_subw,
1032 2c0262af bellard
    },
1033 2c0262af bellard
    [OT_LONG] = {
1034 2c0262af bellard
        NULL,
1035 2c0262af bellard
        gen_op_jb_subl,
1036 2c0262af bellard
        gen_op_jz_subl,
1037 2c0262af bellard
        gen_op_jbe_subl,
1038 2c0262af bellard
        gen_op_js_subl,
1039 2c0262af bellard
        NULL,
1040 2c0262af bellard
        gen_op_jl_subl,
1041 2c0262af bellard
        gen_op_jle_subl,
1042 2c0262af bellard
    },
1043 14ce26e7 bellard
#ifdef TARGET_X86_64
1044 14ce26e7 bellard
    [OT_QUAD] = {
1045 14ce26e7 bellard
        NULL,
1046 14ce26e7 bellard
        BUGGY_64(gen_op_jb_subq),
1047 14ce26e7 bellard
        gen_op_jz_subq,
1048 14ce26e7 bellard
        BUGGY_64(gen_op_jbe_subq),
1049 14ce26e7 bellard
        gen_op_js_subq,
1050 14ce26e7 bellard
        NULL,
1051 14ce26e7 bellard
        BUGGY_64(gen_op_jl_subq),
1052 14ce26e7 bellard
        BUGGY_64(gen_op_jle_subq),
1053 14ce26e7 bellard
    },
1054 14ce26e7 bellard
#endif
1055 2c0262af bellard
};
1056 14ce26e7 bellard
static GenOpFunc1 *gen_op_loop[3][4] = {
1057 2c0262af bellard
    [0] = {
1058 2c0262af bellard
        gen_op_loopnzw,
1059 2c0262af bellard
        gen_op_loopzw,
1060 14ce26e7 bellard
        gen_op_jnz_ecxw,
1061 2c0262af bellard
    },
1062 2c0262af bellard
    [1] = {
1063 2c0262af bellard
        gen_op_loopnzl,
1064 2c0262af bellard
        gen_op_loopzl,
1065 14ce26e7 bellard
        gen_op_jnz_ecxl,
1066 14ce26e7 bellard
    },
1067 14ce26e7 bellard
#ifdef TARGET_X86_64
1068 14ce26e7 bellard
    [2] = {
1069 14ce26e7 bellard
        gen_op_loopnzq,
1070 14ce26e7 bellard
        gen_op_loopzq,
1071 14ce26e7 bellard
        gen_op_jnz_ecxq,
1072 2c0262af bellard
    },
1073 14ce26e7 bellard
#endif
1074 2c0262af bellard
};
1075 2c0262af bellard
1076 2c0262af bellard
static GenOpFunc *gen_setcc_slow[8] = {
1077 2c0262af bellard
    gen_op_seto_T0_cc,
1078 2c0262af bellard
    gen_op_setb_T0_cc,
1079 2c0262af bellard
    gen_op_setz_T0_cc,
1080 2c0262af bellard
    gen_op_setbe_T0_cc,
1081 2c0262af bellard
    gen_op_sets_T0_cc,
1082 2c0262af bellard
    gen_op_setp_T0_cc,
1083 2c0262af bellard
    gen_op_setl_T0_cc,
1084 2c0262af bellard
    gen_op_setle_T0_cc,
1085 2c0262af bellard
};
1086 2c0262af bellard
1087 14ce26e7 bellard
static GenOpFunc *gen_setcc_sub[4][8] = {
1088 2c0262af bellard
    [OT_BYTE] = {
1089 2c0262af bellard
        NULL,
1090 2c0262af bellard
        gen_op_setb_T0_subb,
1091 2c0262af bellard
        gen_op_setz_T0_subb,
1092 2c0262af bellard
        gen_op_setbe_T0_subb,
1093 2c0262af bellard
        gen_op_sets_T0_subb,
1094 2c0262af bellard
        NULL,
1095 2c0262af bellard
        gen_op_setl_T0_subb,
1096 2c0262af bellard
        gen_op_setle_T0_subb,
1097 2c0262af bellard
    },
1098 2c0262af bellard
    [OT_WORD] = {
1099 2c0262af bellard
        NULL,
1100 2c0262af bellard
        gen_op_setb_T0_subw,
1101 2c0262af bellard
        gen_op_setz_T0_subw,
1102 2c0262af bellard
        gen_op_setbe_T0_subw,
1103 2c0262af bellard
        gen_op_sets_T0_subw,
1104 2c0262af bellard
        NULL,
1105 2c0262af bellard
        gen_op_setl_T0_subw,
1106 2c0262af bellard
        gen_op_setle_T0_subw,
1107 2c0262af bellard
    },
1108 2c0262af bellard
    [OT_LONG] = {
1109 2c0262af bellard
        NULL,
1110 2c0262af bellard
        gen_op_setb_T0_subl,
1111 2c0262af bellard
        gen_op_setz_T0_subl,
1112 2c0262af bellard
        gen_op_setbe_T0_subl,
1113 2c0262af bellard
        gen_op_sets_T0_subl,
1114 2c0262af bellard
        NULL,
1115 2c0262af bellard
        gen_op_setl_T0_subl,
1116 2c0262af bellard
        gen_op_setle_T0_subl,
1117 2c0262af bellard
    },
1118 14ce26e7 bellard
#ifdef TARGET_X86_64
1119 14ce26e7 bellard
    [OT_QUAD] = {
1120 14ce26e7 bellard
        NULL,
1121 14ce26e7 bellard
        gen_op_setb_T0_subq,
1122 14ce26e7 bellard
        gen_op_setz_T0_subq,
1123 14ce26e7 bellard
        gen_op_setbe_T0_subq,
1124 14ce26e7 bellard
        gen_op_sets_T0_subq,
1125 14ce26e7 bellard
        NULL,
1126 14ce26e7 bellard
        gen_op_setl_T0_subq,
1127 14ce26e7 bellard
        gen_op_setle_T0_subq,
1128 14ce26e7 bellard
    },
1129 14ce26e7 bellard
#endif
1130 2c0262af bellard
};
1131 2c0262af bellard
1132 19e6c4b8 bellard
static void *helper_fp_arith_ST0_FT0[8] = {
1133 19e6c4b8 bellard
    helper_fadd_ST0_FT0,
1134 19e6c4b8 bellard
    helper_fmul_ST0_FT0,
1135 19e6c4b8 bellard
    helper_fcom_ST0_FT0,
1136 19e6c4b8 bellard
    helper_fcom_ST0_FT0,
1137 19e6c4b8 bellard
    helper_fsub_ST0_FT0,
1138 19e6c4b8 bellard
    helper_fsubr_ST0_FT0,
1139 19e6c4b8 bellard
    helper_fdiv_ST0_FT0,
1140 19e6c4b8 bellard
    helper_fdivr_ST0_FT0,
1141 2c0262af bellard
};
1142 2c0262af bellard
1143 2c0262af bellard
/* NOTE the exception in "r" op ordering */
1144 19e6c4b8 bellard
static void *helper_fp_arith_STN_ST0[8] = {
1145 19e6c4b8 bellard
    helper_fadd_STN_ST0,
1146 19e6c4b8 bellard
    helper_fmul_STN_ST0,
1147 2c0262af bellard
    NULL,
1148 2c0262af bellard
    NULL,
1149 19e6c4b8 bellard
    helper_fsubr_STN_ST0,
1150 19e6c4b8 bellard
    helper_fsub_STN_ST0,
1151 19e6c4b8 bellard
    helper_fdivr_STN_ST0,
1152 19e6c4b8 bellard
    helper_fdiv_STN_ST0,
1153 2c0262af bellard
};
1154 2c0262af bellard
1155 cad3a37d bellard
/* compute eflags.C to reg */
1156 cad3a37d bellard
static void gen_compute_eflags_c(TCGv reg)
1157 cad3a37d bellard
{
1158 cad3a37d bellard
#if TCG_TARGET_REG_BITS == 32
1159 cad3a37d bellard
    tcg_gen_shli_i32(cpu_tmp2_i32, cpu_cc_op, 3);
1160 cad3a37d bellard
    tcg_gen_addi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 
1161 cad3a37d bellard
                     (long)cc_table + offsetof(CCTable, compute_c));
1162 cad3a37d bellard
    tcg_gen_ld_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0);
1163 cad3a37d bellard
    tcg_gen_call(&tcg_ctx, cpu_tmp2_i32, TCG_CALL_PURE, 
1164 cad3a37d bellard
                 1, &cpu_tmp2_i32, 0, NULL);
1165 cad3a37d bellard
#else
1166 cad3a37d bellard
    tcg_gen_extu_i32_tl(cpu_tmp1_i64, cpu_cc_op);
1167 cad3a37d bellard
    tcg_gen_shli_i64(cpu_tmp1_i64, cpu_tmp1_i64, 4);
1168 cad3a37d bellard
    tcg_gen_addi_i64(cpu_tmp1_i64, cpu_tmp1_i64, 
1169 cad3a37d bellard
                     (long)cc_table + offsetof(CCTable, compute_c));
1170 cad3a37d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_tmp1_i64, 0);
1171 cad3a37d bellard
    tcg_gen_call(&tcg_ctx, cpu_tmp1_i64, TCG_CALL_PURE, 
1172 cad3a37d bellard
                 1, &cpu_tmp2_i32, 0, NULL);
1173 cad3a37d bellard
#endif
1174 cad3a37d bellard
    tcg_gen_extu_i32_tl(reg, cpu_tmp2_i32);
1175 cad3a37d bellard
}
1176 cad3a37d bellard
1177 cad3a37d bellard
/* compute all eflags to cc_src */
1178 cad3a37d bellard
static void gen_compute_eflags(TCGv reg)
1179 cad3a37d bellard
{
1180 cad3a37d bellard
#if TCG_TARGET_REG_BITS == 32
1181 cad3a37d bellard
    tcg_gen_shli_i32(cpu_tmp2_i32, cpu_cc_op, 3);
1182 cad3a37d bellard
    tcg_gen_addi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 
1183 cad3a37d bellard
                     (long)cc_table + offsetof(CCTable, compute_all));
1184 cad3a37d bellard
    tcg_gen_ld_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0);
1185 cad3a37d bellard
    tcg_gen_call(&tcg_ctx, cpu_tmp2_i32, TCG_CALL_PURE, 
1186 cad3a37d bellard
                 1, &cpu_tmp2_i32, 0, NULL);
1187 cad3a37d bellard
#else
1188 cad3a37d bellard
    tcg_gen_extu_i32_tl(cpu_tmp1_i64, cpu_cc_op);
1189 cad3a37d bellard
    tcg_gen_shli_i64(cpu_tmp1_i64, cpu_tmp1_i64, 4);
1190 cad3a37d bellard
    tcg_gen_addi_i64(cpu_tmp1_i64, cpu_tmp1_i64, 
1191 cad3a37d bellard
                     (long)cc_table + offsetof(CCTable, compute_all));
1192 cad3a37d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_tmp1_i64, 0);
1193 cad3a37d bellard
    tcg_gen_call(&tcg_ctx, cpu_tmp1_i64, TCG_CALL_PURE, 
1194 cad3a37d bellard
                 1, &cpu_tmp2_i32, 0, NULL);
1195 cad3a37d bellard
#endif
1196 cad3a37d bellard
    tcg_gen_extu_i32_tl(reg, cpu_tmp2_i32);
1197 cad3a37d bellard
}
1198 cad3a37d bellard
1199 2c0262af bellard
/* if d == OR_TMP0, it means memory operand (address in A0) */
1200 2c0262af bellard
static void gen_op(DisasContext *s1, int op, int ot, int d)
1201 2c0262af bellard
{
1202 2c0262af bellard
    if (d != OR_TMP0) {
1203 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 0, d);
1204 2c0262af bellard
    } else {
1205 57fec1fe bellard
        gen_op_ld_T0_A0(ot + s1->mem_index);
1206 2c0262af bellard
    }
1207 2c0262af bellard
    switch(op) {
1208 2c0262af bellard
    case OP_ADCL:
1209 cad3a37d bellard
        if (s1->cc_op != CC_OP_DYNAMIC)
1210 cad3a37d bellard
            gen_op_set_cc_op(s1->cc_op);
1211 cad3a37d bellard
        gen_compute_eflags_c(cpu_tmp4);
1212 cad3a37d bellard
        tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1213 cad3a37d bellard
        tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_tmp4);
1214 cad3a37d bellard
        if (d != OR_TMP0)
1215 cad3a37d bellard
            gen_op_mov_reg_T0(ot, d);
1216 cad3a37d bellard
        else
1217 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1218 cad3a37d bellard
        tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
1219 cad3a37d bellard
        tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1220 cad3a37d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp4);
1221 cad3a37d bellard
        tcg_gen_shli_i32(cpu_tmp2_i32, cpu_tmp2_i32, 2);
1222 cad3a37d bellard
        tcg_gen_addi_i32(cpu_cc_op, cpu_tmp2_i32, CC_OP_ADDB + ot);
1223 cad3a37d bellard
        s1->cc_op = CC_OP_DYNAMIC;
1224 cad3a37d bellard
        break;
1225 2c0262af bellard
    case OP_SBBL:
1226 2c0262af bellard
        if (s1->cc_op != CC_OP_DYNAMIC)
1227 2c0262af bellard
            gen_op_set_cc_op(s1->cc_op);
1228 cad3a37d bellard
        gen_compute_eflags_c(cpu_tmp4);
1229 cad3a37d bellard
        tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1230 cad3a37d bellard
        tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_tmp4);
1231 cad3a37d bellard
        if (d != OR_TMP0)
1232 57fec1fe bellard
            gen_op_mov_reg_T0(ot, d);
1233 cad3a37d bellard
        else
1234 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1235 cad3a37d bellard
        tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
1236 cad3a37d bellard
        tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1237 cad3a37d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp4);
1238 cad3a37d bellard
        tcg_gen_shli_i32(cpu_tmp2_i32, cpu_tmp2_i32, 2);
1239 cad3a37d bellard
        tcg_gen_addi_i32(cpu_cc_op, cpu_tmp2_i32, CC_OP_SUBB + ot);
1240 2c0262af bellard
        s1->cc_op = CC_OP_DYNAMIC;
1241 cad3a37d bellard
        break;
1242 2c0262af bellard
    case OP_ADDL:
1243 2c0262af bellard
        gen_op_addl_T0_T1();
1244 cad3a37d bellard
        if (d != OR_TMP0)
1245 cad3a37d bellard
            gen_op_mov_reg_T0(ot, d);
1246 cad3a37d bellard
        else
1247 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1248 cad3a37d bellard
        gen_op_update2_cc();
1249 2c0262af bellard
        s1->cc_op = CC_OP_ADDB + ot;
1250 2c0262af bellard
        break;
1251 2c0262af bellard
    case OP_SUBL:
1252 57fec1fe bellard
        tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1253 cad3a37d bellard
        if (d != OR_TMP0)
1254 cad3a37d bellard
            gen_op_mov_reg_T0(ot, d);
1255 cad3a37d bellard
        else
1256 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1257 cad3a37d bellard
        gen_op_update2_cc();
1258 2c0262af bellard
        s1->cc_op = CC_OP_SUBB + ot;
1259 2c0262af bellard
        break;
1260 2c0262af bellard
    default:
1261 2c0262af bellard
    case OP_ANDL:
1262 57fec1fe bellard
        tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1263 cad3a37d bellard
        if (d != OR_TMP0)
1264 cad3a37d bellard
            gen_op_mov_reg_T0(ot, d);
1265 cad3a37d bellard
        else
1266 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1267 cad3a37d bellard
        gen_op_update1_cc();
1268 57fec1fe bellard
        s1->cc_op = CC_OP_LOGICB + ot;
1269 57fec1fe bellard
        break;
1270 2c0262af bellard
    case OP_ORL:
1271 57fec1fe bellard
        tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1272 cad3a37d bellard
        if (d != OR_TMP0)
1273 cad3a37d bellard
            gen_op_mov_reg_T0(ot, d);
1274 cad3a37d bellard
        else
1275 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1276 cad3a37d bellard
        gen_op_update1_cc();
1277 57fec1fe bellard
        s1->cc_op = CC_OP_LOGICB + ot;
1278 57fec1fe bellard
        break;
1279 2c0262af bellard
    case OP_XORL:
1280 57fec1fe bellard
        tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1281 cad3a37d bellard
        if (d != OR_TMP0)
1282 cad3a37d bellard
            gen_op_mov_reg_T0(ot, d);
1283 cad3a37d bellard
        else
1284 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1285 cad3a37d bellard
        gen_op_update1_cc();
1286 2c0262af bellard
        s1->cc_op = CC_OP_LOGICB + ot;
1287 2c0262af bellard
        break;
1288 2c0262af bellard
    case OP_CMPL:
1289 2c0262af bellard
        gen_op_cmpl_T0_T1_cc();
1290 2c0262af bellard
        s1->cc_op = CC_OP_SUBB + ot;
1291 2c0262af bellard
        break;
1292 2c0262af bellard
    }
1293 b6abf97d bellard
}
1294 b6abf97d bellard
1295 2c0262af bellard
/* if d == OR_TMP0, it means memory operand (address in A0) */
1296 2c0262af bellard
static void gen_inc(DisasContext *s1, int ot, int d, int c)
1297 2c0262af bellard
{
1298 2c0262af bellard
    if (d != OR_TMP0)
1299 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 0, d);
1300 2c0262af bellard
    else
1301 57fec1fe bellard
        gen_op_ld_T0_A0(ot + s1->mem_index);
1302 2c0262af bellard
    if (s1->cc_op != CC_OP_DYNAMIC)
1303 2c0262af bellard
        gen_op_set_cc_op(s1->cc_op);
1304 2c0262af bellard
    if (c > 0) {
1305 b6abf97d bellard
        tcg_gen_addi_tl(cpu_T[0], cpu_T[0], 1);
1306 2c0262af bellard
        s1->cc_op = CC_OP_INCB + ot;
1307 2c0262af bellard
    } else {
1308 b6abf97d bellard
        tcg_gen_addi_tl(cpu_T[0], cpu_T[0], -1);
1309 2c0262af bellard
        s1->cc_op = CC_OP_DECB + ot;
1310 2c0262af bellard
    }
1311 2c0262af bellard
    if (d != OR_TMP0)
1312 57fec1fe bellard
        gen_op_mov_reg_T0(ot, d);
1313 2c0262af bellard
    else
1314 57fec1fe bellard
        gen_op_st_T0_A0(ot + s1->mem_index);
1315 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1316 b6abf97d bellard
    gen_compute_eflags_c(cpu_cc_src);
1317 2c0262af bellard
}
1318 2c0262af bellard
1319 cad3a37d bellard
static void gen_extu(int ot, TCGv reg)
1320 cad3a37d bellard
{
1321 cad3a37d bellard
    switch(ot) {
1322 cad3a37d bellard
    case OT_BYTE:
1323 cad3a37d bellard
        tcg_gen_ext8u_tl(reg, reg);
1324 cad3a37d bellard
        break;
1325 cad3a37d bellard
    case OT_WORD:
1326 cad3a37d bellard
        tcg_gen_ext16u_tl(reg, reg);
1327 cad3a37d bellard
        break;
1328 cad3a37d bellard
    case OT_LONG:
1329 cad3a37d bellard
        tcg_gen_ext32u_tl(reg, reg);
1330 cad3a37d bellard
        break;
1331 cad3a37d bellard
    default:
1332 cad3a37d bellard
        break;
1333 cad3a37d bellard
    }
1334 cad3a37d bellard
}
1335 cad3a37d bellard
1336 f484d386 bellard
static void gen_exts(int ot, TCGv reg)
1337 f484d386 bellard
{
1338 f484d386 bellard
    switch(ot) {
1339 f484d386 bellard
    case OT_BYTE:
1340 f484d386 bellard
        tcg_gen_ext8s_tl(reg, reg);
1341 f484d386 bellard
        break;
1342 f484d386 bellard
    case OT_WORD:
1343 f484d386 bellard
        tcg_gen_ext16s_tl(reg, reg);
1344 f484d386 bellard
        break;
1345 f484d386 bellard
    case OT_LONG:
1346 f484d386 bellard
        tcg_gen_ext32s_tl(reg, reg);
1347 f484d386 bellard
        break;
1348 f484d386 bellard
    default:
1349 f484d386 bellard
        break;
1350 f484d386 bellard
    }
1351 f484d386 bellard
}
1352 f484d386 bellard
1353 b6abf97d bellard
/* XXX: add faster immediate case */
1354 b6abf97d bellard
static void gen_shift_rm_T1(DisasContext *s, int ot, int op1, 
1355 b6abf97d bellard
                            int is_right, int is_arith)
1356 2c0262af bellard
{
1357 b6abf97d bellard
    target_ulong mask;
1358 b6abf97d bellard
    int shift_label;
1359 b6abf97d bellard
    
1360 b6abf97d bellard
    if (ot == OT_QUAD)
1361 b6abf97d bellard
        mask = 0x3f;
1362 2c0262af bellard
    else
1363 b6abf97d bellard
        mask = 0x1f;
1364 3b46e624 ths
1365 b6abf97d bellard
    /* load */
1366 b6abf97d bellard
    if (op1 == OR_TMP0)
1367 b6abf97d bellard
        gen_op_ld_T0_A0(ot + s->mem_index);
1368 2c0262af bellard
    else
1369 b6abf97d bellard
        gen_op_mov_TN_reg(ot, 0, op1);
1370 b6abf97d bellard
1371 b6abf97d bellard
    tcg_gen_andi_tl(cpu_T[1], cpu_T[1], mask);
1372 b6abf97d bellard
1373 b6abf97d bellard
    tcg_gen_addi_tl(cpu_tmp5, cpu_T[1], -1);
1374 b6abf97d bellard
1375 b6abf97d bellard
    if (is_right) {
1376 b6abf97d bellard
        if (is_arith) {
1377 f484d386 bellard
            gen_exts(ot, cpu_T[0]);
1378 b6abf97d bellard
            tcg_gen_sar_tl(cpu_T3, cpu_T[0], cpu_tmp5);
1379 b6abf97d bellard
            tcg_gen_sar_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1380 b6abf97d bellard
        } else {
1381 cad3a37d bellard
            gen_extu(ot, cpu_T[0]);
1382 b6abf97d bellard
            tcg_gen_shr_tl(cpu_T3, cpu_T[0], cpu_tmp5);
1383 b6abf97d bellard
            tcg_gen_shr_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1384 b6abf97d bellard
        }
1385 b6abf97d bellard
    } else {
1386 b6abf97d bellard
        tcg_gen_shl_tl(cpu_T3, cpu_T[0], cpu_tmp5);
1387 b6abf97d bellard
        tcg_gen_shl_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1388 b6abf97d bellard
    }
1389 b6abf97d bellard
1390 b6abf97d bellard
    /* store */
1391 b6abf97d bellard
    if (op1 == OR_TMP0)
1392 b6abf97d bellard
        gen_op_st_T0_A0(ot + s->mem_index);
1393 b6abf97d bellard
    else
1394 b6abf97d bellard
        gen_op_mov_reg_T0(ot, op1);
1395 b6abf97d bellard
        
1396 b6abf97d bellard
    /* update eflags if non zero shift */
1397 b6abf97d bellard
    if (s->cc_op != CC_OP_DYNAMIC)
1398 b6abf97d bellard
        gen_op_set_cc_op(s->cc_op);
1399 b6abf97d bellard
1400 b6abf97d bellard
    shift_label = gen_new_label();
1401 b6abf97d bellard
    tcg_gen_brcond_tl(TCG_COND_EQ, cpu_T[1], tcg_const_tl(0), shift_label);
1402 b6abf97d bellard
1403 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_src, cpu_T3);
1404 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1405 b6abf97d bellard
    if (is_right)
1406 b6abf97d bellard
        tcg_gen_movi_i32(cpu_cc_op, CC_OP_SARB + ot);
1407 b6abf97d bellard
    else
1408 b6abf97d bellard
        tcg_gen_movi_i32(cpu_cc_op, CC_OP_SHLB + ot);
1409 b6abf97d bellard
        
1410 b6abf97d bellard
    gen_set_label(shift_label);
1411 b6abf97d bellard
    s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1412 b6abf97d bellard
}
1413 b6abf97d bellard
1414 b6abf97d bellard
static inline void tcg_gen_lshift(TCGv ret, TCGv arg1, target_long arg2)
1415 b6abf97d bellard
{
1416 b6abf97d bellard
    if (arg2 >= 0)
1417 b6abf97d bellard
        tcg_gen_shli_tl(ret, arg1, arg2);
1418 b6abf97d bellard
    else
1419 b6abf97d bellard
        tcg_gen_shri_tl(ret, arg1, -arg2);
1420 b6abf97d bellard
}
1421 b6abf97d bellard
1422 b6abf97d bellard
/* XXX: add faster immediate case */
1423 b6abf97d bellard
static void gen_rot_rm_T1(DisasContext *s, int ot, int op1, 
1424 b6abf97d bellard
                          int is_right)
1425 b6abf97d bellard
{
1426 b6abf97d bellard
    target_ulong mask;
1427 b6abf97d bellard
    int label1, label2, data_bits;
1428 b6abf97d bellard
    
1429 b6abf97d bellard
    if (ot == OT_QUAD)
1430 b6abf97d bellard
        mask = 0x3f;
1431 b6abf97d bellard
    else
1432 b6abf97d bellard
        mask = 0x1f;
1433 b6abf97d bellard
1434 b6abf97d bellard
    /* load */
1435 b6abf97d bellard
    if (op1 == OR_TMP0)
1436 b6abf97d bellard
        gen_op_ld_T0_A0(ot + s->mem_index);
1437 b6abf97d bellard
    else
1438 b6abf97d bellard
        gen_op_mov_TN_reg(ot, 0, op1);
1439 b6abf97d bellard
1440 b6abf97d bellard
    tcg_gen_andi_tl(cpu_T[1], cpu_T[1], mask);
1441 b6abf97d bellard
1442 b6abf97d bellard
    /* Must test zero case to avoid using undefined behaviour in TCG
1443 b6abf97d bellard
       shifts. */
1444 b6abf97d bellard
    label1 = gen_new_label();
1445 b6abf97d bellard
    tcg_gen_brcond_tl(TCG_COND_EQ, cpu_T[1], tcg_const_tl(0), label1);
1446 b6abf97d bellard
    
1447 b6abf97d bellard
    if (ot <= OT_WORD)
1448 b6abf97d bellard
        tcg_gen_andi_tl(cpu_tmp0, cpu_T[1], (1 << (3 + ot)) - 1);
1449 b6abf97d bellard
    else
1450 b6abf97d bellard
        tcg_gen_mov_tl(cpu_tmp0, cpu_T[1]);
1451 b6abf97d bellard
    
1452 cad3a37d bellard
    gen_extu(ot, cpu_T[0]);
1453 b6abf97d bellard
    tcg_gen_mov_tl(cpu_T3, cpu_T[0]);
1454 b6abf97d bellard
1455 b6abf97d bellard
    data_bits = 8 << ot;
1456 b6abf97d bellard
    /* XXX: rely on behaviour of shifts when operand 2 overflows (XXX:
1457 b6abf97d bellard
       fix TCG definition) */
1458 b6abf97d bellard
    if (is_right) {
1459 b6abf97d bellard
        tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_tmp0);
1460 b6abf97d bellard
        tcg_gen_sub_tl(cpu_tmp0, tcg_const_tl(data_bits), cpu_tmp0);
1461 b6abf97d bellard
        tcg_gen_shl_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
1462 b6abf97d bellard
    } else {
1463 b6abf97d bellard
        tcg_gen_shl_tl(cpu_tmp4, cpu_T[0], cpu_tmp0);
1464 b6abf97d bellard
        tcg_gen_sub_tl(cpu_tmp0, tcg_const_tl(data_bits), cpu_tmp0);
1465 b6abf97d bellard
        tcg_gen_shr_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
1466 b6abf97d bellard
    }
1467 b6abf97d bellard
    tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp4);
1468 b6abf97d bellard
1469 b6abf97d bellard
    gen_set_label(label1);
1470 b6abf97d bellard
    /* store */
1471 b6abf97d bellard
    if (op1 == OR_TMP0)
1472 b6abf97d bellard
        gen_op_st_T0_A0(ot + s->mem_index);
1473 b6abf97d bellard
    else
1474 b6abf97d bellard
        gen_op_mov_reg_T0(ot, op1);
1475 b6abf97d bellard
    
1476 b6abf97d bellard
    /* update eflags */
1477 b6abf97d bellard
    if (s->cc_op != CC_OP_DYNAMIC)
1478 b6abf97d bellard
        gen_op_set_cc_op(s->cc_op);
1479 b6abf97d bellard
1480 b6abf97d bellard
    label2 = gen_new_label();
1481 b6abf97d bellard
    tcg_gen_brcond_tl(TCG_COND_EQ, cpu_T[1], tcg_const_tl(0), label2);
1482 b6abf97d bellard
1483 b6abf97d bellard
    gen_compute_eflags(cpu_cc_src);
1484 b6abf97d bellard
    tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~(CC_O | CC_C));
1485 b6abf97d bellard
    tcg_gen_xor_tl(cpu_tmp0, cpu_T3, cpu_T[0]);
1486 b6abf97d bellard
    tcg_gen_lshift(cpu_tmp0, cpu_tmp0, 11 - (data_bits - 1));
1487 b6abf97d bellard
    tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, CC_O);
1488 b6abf97d bellard
    tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, cpu_tmp0);
1489 b6abf97d bellard
    if (is_right) {
1490 b6abf97d bellard
        tcg_gen_shri_tl(cpu_T[0], cpu_T[0], data_bits - 1);
1491 b6abf97d bellard
    }
1492 b6abf97d bellard
    tcg_gen_andi_tl(cpu_T[0], cpu_T[0], CC_C);
1493 b6abf97d bellard
    tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, cpu_T[0]);
1494 b6abf97d bellard
    
1495 b6abf97d bellard
    tcg_gen_discard_tl(cpu_cc_dst);
1496 b6abf97d bellard
    tcg_gen_movi_i32(cpu_cc_op, CC_OP_EFLAGS);
1497 b6abf97d bellard
        
1498 b6abf97d bellard
    gen_set_label(label2);
1499 b6abf97d bellard
    s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1500 b6abf97d bellard
}
1501 b6abf97d bellard
1502 b6abf97d bellard
static void *helper_rotc[8] = {
1503 b6abf97d bellard
    helper_rclb,
1504 b6abf97d bellard
    helper_rclw,
1505 b6abf97d bellard
    helper_rcll,
1506 b6abf97d bellard
    X86_64_ONLY(helper_rclq),
1507 b6abf97d bellard
    helper_rcrb,
1508 b6abf97d bellard
    helper_rcrw,
1509 b6abf97d bellard
    helper_rcrl,
1510 b6abf97d bellard
    X86_64_ONLY(helper_rcrq),
1511 b6abf97d bellard
};
1512 b6abf97d bellard
1513 b6abf97d bellard
/* XXX: add faster immediate = 1 case */
1514 b6abf97d bellard
static void gen_rotc_rm_T1(DisasContext *s, int ot, int op1, 
1515 b6abf97d bellard
                           int is_right)
1516 b6abf97d bellard
{
1517 b6abf97d bellard
    int label1;
1518 b6abf97d bellard
1519 b6abf97d bellard
    if (s->cc_op != CC_OP_DYNAMIC)
1520 b6abf97d bellard
        gen_op_set_cc_op(s->cc_op);
1521 b6abf97d bellard
1522 b6abf97d bellard
    /* load */
1523 b6abf97d bellard
    if (op1 == OR_TMP0)
1524 b6abf97d bellard
        gen_op_ld_T0_A0(ot + s->mem_index);
1525 b6abf97d bellard
    else
1526 b6abf97d bellard
        gen_op_mov_TN_reg(ot, 0, op1);
1527 b6abf97d bellard
    
1528 b6abf97d bellard
    tcg_gen_helper_1_2(helper_rotc[ot + (is_right * 4)],
1529 b6abf97d bellard
                       cpu_T[0], cpu_T[0], cpu_T[1]);
1530 b6abf97d bellard
    /* store */
1531 b6abf97d bellard
    if (op1 == OR_TMP0)
1532 b6abf97d bellard
        gen_op_st_T0_A0(ot + s->mem_index);
1533 b6abf97d bellard
    else
1534 b6abf97d bellard
        gen_op_mov_reg_T0(ot, op1);
1535 b6abf97d bellard
1536 b6abf97d bellard
    /* update eflags */
1537 b6abf97d bellard
    label1 = gen_new_label();
1538 b6abf97d bellard
    tcg_gen_brcond_tl(TCG_COND_EQ, cpu_T3, tcg_const_tl(-1), label1);
1539 b6abf97d bellard
1540 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_src, cpu_T3);
1541 b6abf97d bellard
    tcg_gen_discard_tl(cpu_cc_dst);
1542 b6abf97d bellard
    tcg_gen_movi_i32(cpu_cc_op, CC_OP_EFLAGS);
1543 b6abf97d bellard
        
1544 b6abf97d bellard
    gen_set_label(label1);
1545 b6abf97d bellard
    s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1546 b6abf97d bellard
}
1547 b6abf97d bellard
1548 b6abf97d bellard
/* XXX: add faster immediate case */
1549 b6abf97d bellard
static void gen_shiftd_rm_T1_T3(DisasContext *s, int ot, int op1, 
1550 b6abf97d bellard
                                int is_right)
1551 b6abf97d bellard
{
1552 b6abf97d bellard
    int label1, label2, data_bits;
1553 b6abf97d bellard
    target_ulong mask;
1554 b6abf97d bellard
1555 b6abf97d bellard
    if (ot == OT_QUAD)
1556 b6abf97d bellard
        mask = 0x3f;
1557 b6abf97d bellard
    else
1558 b6abf97d bellard
        mask = 0x1f;
1559 b6abf97d bellard
1560 b6abf97d bellard
    /* load */
1561 b6abf97d bellard
    if (op1 == OR_TMP0)
1562 b6abf97d bellard
        gen_op_ld_T0_A0(ot + s->mem_index);
1563 b6abf97d bellard
    else
1564 b6abf97d bellard
        gen_op_mov_TN_reg(ot, 0, op1);
1565 b6abf97d bellard
1566 b6abf97d bellard
    tcg_gen_andi_tl(cpu_T3, cpu_T3, mask);
1567 b6abf97d bellard
    /* Must test zero case to avoid using undefined behaviour in TCG
1568 b6abf97d bellard
       shifts. */
1569 b6abf97d bellard
    label1 = gen_new_label();
1570 b6abf97d bellard
    tcg_gen_brcond_tl(TCG_COND_EQ, cpu_T3, tcg_const_tl(0), label1);
1571 b6abf97d bellard
    
1572 b6abf97d bellard
    tcg_gen_addi_tl(cpu_tmp5, cpu_T3, -1);
1573 b6abf97d bellard
    if (ot == OT_WORD) {
1574 b6abf97d bellard
        /* Note: we implement the Intel behaviour for shift count > 16 */
1575 b6abf97d bellard
        if (is_right) {
1576 b6abf97d bellard
            tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xffff);
1577 b6abf97d bellard
            tcg_gen_shli_tl(cpu_tmp0, cpu_T[1], 16);
1578 b6abf97d bellard
            tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
1579 b6abf97d bellard
            tcg_gen_ext32u_tl(cpu_T[0], cpu_T[0]);
1580 b6abf97d bellard
1581 b6abf97d bellard
            tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_tmp5);
1582 b6abf97d bellard
            
1583 b6abf97d bellard
            /* only needed if count > 16, but a test would complicate */
1584 b6abf97d bellard
            tcg_gen_sub_tl(cpu_tmp5, tcg_const_tl(32), cpu_T3);
1585 b6abf97d bellard
            tcg_gen_shl_tl(cpu_tmp0, cpu_T[0], cpu_tmp5);
1586 b6abf97d bellard
1587 b6abf97d bellard
            tcg_gen_shr_tl(cpu_T[0], cpu_T[0], cpu_T3);
1588 b6abf97d bellard
1589 b6abf97d bellard
            tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
1590 b6abf97d bellard
        } else {
1591 b6abf97d bellard
            /* XXX: not optimal */
1592 b6abf97d bellard
            tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xffff);
1593 b6abf97d bellard
            tcg_gen_shli_tl(cpu_T[1], cpu_T[1], 16);
1594 b6abf97d bellard
            tcg_gen_or_tl(cpu_T[1], cpu_T[1], cpu_T[0]);
1595 b6abf97d bellard
            tcg_gen_ext32u_tl(cpu_T[1], cpu_T[1]);
1596 b6abf97d bellard
            
1597 b6abf97d bellard
            tcg_gen_shl_tl(cpu_tmp4, cpu_T[0], cpu_tmp5);
1598 b6abf97d bellard
            tcg_gen_sub_tl(cpu_tmp0, tcg_const_tl(32), cpu_tmp5);
1599 b6abf97d bellard
            tcg_gen_shr_tl(cpu_tmp6, cpu_T[1], cpu_tmp0);
1600 b6abf97d bellard
            tcg_gen_or_tl(cpu_tmp4, cpu_tmp4, cpu_tmp6);
1601 b6abf97d bellard
1602 b6abf97d bellard
            tcg_gen_shl_tl(cpu_T[0], cpu_T[0], cpu_T3);
1603 b6abf97d bellard
            tcg_gen_sub_tl(cpu_tmp5, tcg_const_tl(32), cpu_T3);
1604 b6abf97d bellard
            tcg_gen_shr_tl(cpu_T[1], cpu_T[1], cpu_tmp5);
1605 b6abf97d bellard
            tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1606 b6abf97d bellard
        }
1607 b6abf97d bellard
    } else {
1608 b6abf97d bellard
        data_bits = 8 << ot;
1609 b6abf97d bellard
        if (is_right) {
1610 b6abf97d bellard
            if (ot == OT_LONG)
1611 b6abf97d bellard
                tcg_gen_ext32u_tl(cpu_T[0], cpu_T[0]);
1612 b6abf97d bellard
1613 b6abf97d bellard
            tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_tmp5);
1614 b6abf97d bellard
1615 b6abf97d bellard
            tcg_gen_shr_tl(cpu_T[0], cpu_T[0], cpu_T3);
1616 b6abf97d bellard
            tcg_gen_sub_tl(cpu_tmp5, tcg_const_tl(data_bits), cpu_T3);
1617 b6abf97d bellard
            tcg_gen_shl_tl(cpu_T[1], cpu_T[1], cpu_tmp5);
1618 b6abf97d bellard
            tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1619 b6abf97d bellard
            
1620 b6abf97d bellard
        } else {
1621 b6abf97d bellard
            if (ot == OT_LONG)
1622 b6abf97d bellard
                tcg_gen_ext32u_tl(cpu_T[1], cpu_T[1]);
1623 b6abf97d bellard
1624 b6abf97d bellard
            tcg_gen_shl_tl(cpu_tmp4, cpu_T[0], cpu_tmp5);
1625 b6abf97d bellard
            
1626 b6abf97d bellard
            tcg_gen_shl_tl(cpu_T[0], cpu_T[0], cpu_T3);
1627 b6abf97d bellard
            tcg_gen_sub_tl(cpu_tmp5, tcg_const_tl(data_bits), cpu_T3);
1628 b6abf97d bellard
            tcg_gen_shr_tl(cpu_T[1], cpu_T[1], cpu_tmp5);
1629 b6abf97d bellard
            tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1630 b6abf97d bellard
        }
1631 b6abf97d bellard
    }
1632 b6abf97d bellard
    tcg_gen_mov_tl(cpu_T[1], cpu_tmp4);
1633 b6abf97d bellard
1634 b6abf97d bellard
    gen_set_label(label1);
1635 b6abf97d bellard
    /* store */
1636 b6abf97d bellard
    if (op1 == OR_TMP0)
1637 b6abf97d bellard
        gen_op_st_T0_A0(ot + s->mem_index);
1638 b6abf97d bellard
    else
1639 b6abf97d bellard
        gen_op_mov_reg_T0(ot, op1);
1640 b6abf97d bellard
    
1641 b6abf97d bellard
    /* update eflags */
1642 b6abf97d bellard
    if (s->cc_op != CC_OP_DYNAMIC)
1643 b6abf97d bellard
        gen_op_set_cc_op(s->cc_op);
1644 b6abf97d bellard
1645 b6abf97d bellard
    label2 = gen_new_label();
1646 b6abf97d bellard
    tcg_gen_brcond_tl(TCG_COND_EQ, cpu_T3, tcg_const_tl(0), label2);
1647 b6abf97d bellard
1648 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
1649 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1650 b6abf97d bellard
    if (is_right) {
1651 b6abf97d bellard
        tcg_gen_movi_i32(cpu_cc_op, CC_OP_SARB + ot);
1652 b6abf97d bellard
    } else {
1653 b6abf97d bellard
        tcg_gen_movi_i32(cpu_cc_op, CC_OP_SHLB + ot);
1654 b6abf97d bellard
    }
1655 b6abf97d bellard
    gen_set_label(label2);
1656 b6abf97d bellard
    s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1657 b6abf97d bellard
}
1658 b6abf97d bellard
1659 b6abf97d bellard
static void gen_shift(DisasContext *s1, int op, int ot, int d, int s)
1660 b6abf97d bellard
{
1661 b6abf97d bellard
    if (s != OR_TMP1)
1662 b6abf97d bellard
        gen_op_mov_TN_reg(ot, 1, s);
1663 b6abf97d bellard
    switch(op) {
1664 b6abf97d bellard
    case OP_ROL:
1665 b6abf97d bellard
        gen_rot_rm_T1(s1, ot, d, 0);
1666 b6abf97d bellard
        break;
1667 b6abf97d bellard
    case OP_ROR:
1668 b6abf97d bellard
        gen_rot_rm_T1(s1, ot, d, 1);
1669 b6abf97d bellard
        break;
1670 b6abf97d bellard
    case OP_SHL:
1671 b6abf97d bellard
    case OP_SHL1:
1672 b6abf97d bellard
        gen_shift_rm_T1(s1, ot, d, 0, 0);
1673 b6abf97d bellard
        break;
1674 b6abf97d bellard
    case OP_SHR:
1675 b6abf97d bellard
        gen_shift_rm_T1(s1, ot, d, 1, 0);
1676 b6abf97d bellard
        break;
1677 b6abf97d bellard
    case OP_SAR:
1678 b6abf97d bellard
        gen_shift_rm_T1(s1, ot, d, 1, 1);
1679 b6abf97d bellard
        break;
1680 b6abf97d bellard
    case OP_RCL:
1681 b6abf97d bellard
        gen_rotc_rm_T1(s1, ot, d, 0);
1682 b6abf97d bellard
        break;
1683 b6abf97d bellard
    case OP_RCR:
1684 b6abf97d bellard
        gen_rotc_rm_T1(s1, ot, d, 1);
1685 b6abf97d bellard
        break;
1686 b6abf97d bellard
    }
1687 2c0262af bellard
}
1688 2c0262af bellard
1689 2c0262af bellard
static void gen_shifti(DisasContext *s1, int op, int ot, int d, int c)
1690 2c0262af bellard
{
1691 2c0262af bellard
    /* currently not optimized */
1692 2c0262af bellard
    gen_op_movl_T1_im(c);
1693 2c0262af bellard
    gen_shift(s1, op, ot, d, OR_TMP1);
1694 2c0262af bellard
}
1695 2c0262af bellard
1696 2c0262af bellard
static void gen_lea_modrm(DisasContext *s, int modrm, int *reg_ptr, int *offset_ptr)
1697 2c0262af bellard
{
1698 14ce26e7 bellard
    target_long disp;
1699 2c0262af bellard
    int havesib;
1700 14ce26e7 bellard
    int base;
1701 2c0262af bellard
    int index;
1702 2c0262af bellard
    int scale;
1703 2c0262af bellard
    int opreg;
1704 2c0262af bellard
    int mod, rm, code, override, must_add_seg;
1705 2c0262af bellard
1706 2c0262af bellard
    override = s->override;
1707 2c0262af bellard
    must_add_seg = s->addseg;
1708 2c0262af bellard
    if (override >= 0)
1709 2c0262af bellard
        must_add_seg = 1;
1710 2c0262af bellard
    mod = (modrm >> 6) & 3;
1711 2c0262af bellard
    rm = modrm & 7;
1712 2c0262af bellard
1713 2c0262af bellard
    if (s->aflag) {
1714 2c0262af bellard
1715 2c0262af bellard
        havesib = 0;
1716 2c0262af bellard
        base = rm;
1717 2c0262af bellard
        index = 0;
1718 2c0262af bellard
        scale = 0;
1719 3b46e624 ths
1720 2c0262af bellard
        if (base == 4) {
1721 2c0262af bellard
            havesib = 1;
1722 61382a50 bellard
            code = ldub_code(s->pc++);
1723 2c0262af bellard
            scale = (code >> 6) & 3;
1724 14ce26e7 bellard
            index = ((code >> 3) & 7) | REX_X(s);
1725 14ce26e7 bellard
            base = (code & 7);
1726 2c0262af bellard
        }
1727 14ce26e7 bellard
        base |= REX_B(s);
1728 2c0262af bellard
1729 2c0262af bellard
        switch (mod) {
1730 2c0262af bellard
        case 0:
1731 14ce26e7 bellard
            if ((base & 7) == 5) {
1732 2c0262af bellard
                base = -1;
1733 14ce26e7 bellard
                disp = (int32_t)ldl_code(s->pc);
1734 2c0262af bellard
                s->pc += 4;
1735 14ce26e7 bellard
                if (CODE64(s) && !havesib) {
1736 14ce26e7 bellard
                    disp += s->pc + s->rip_offset;
1737 14ce26e7 bellard
                }
1738 2c0262af bellard
            } else {
1739 2c0262af bellard
                disp = 0;
1740 2c0262af bellard
            }
1741 2c0262af bellard
            break;
1742 2c0262af bellard
        case 1:
1743 61382a50 bellard
            disp = (int8_t)ldub_code(s->pc++);
1744 2c0262af bellard
            break;
1745 2c0262af bellard
        default:
1746 2c0262af bellard
        case 2:
1747 61382a50 bellard
            disp = ldl_code(s->pc);
1748 2c0262af bellard
            s->pc += 4;
1749 2c0262af bellard
            break;
1750 2c0262af bellard
        }
1751 3b46e624 ths
1752 2c0262af bellard
        if (base >= 0) {
1753 2c0262af bellard
            /* for correct popl handling with esp */
1754 2c0262af bellard
            if (base == 4 && s->popl_esp_hack)
1755 2c0262af bellard
                disp += s->popl_esp_hack;
1756 14ce26e7 bellard
#ifdef TARGET_X86_64
1757 14ce26e7 bellard
            if (s->aflag == 2) {
1758 57fec1fe bellard
                gen_op_movq_A0_reg(base);
1759 14ce26e7 bellard
                if (disp != 0) {
1760 57fec1fe bellard
                    gen_op_addq_A0_im(disp);
1761 14ce26e7 bellard
                }
1762 5fafdf24 ths
            } else
1763 14ce26e7 bellard
#endif
1764 14ce26e7 bellard
            {
1765 57fec1fe bellard
                gen_op_movl_A0_reg(base);
1766 14ce26e7 bellard
                if (disp != 0)
1767 14ce26e7 bellard
                    gen_op_addl_A0_im(disp);
1768 14ce26e7 bellard
            }
1769 2c0262af bellard
        } else {
1770 14ce26e7 bellard
#ifdef TARGET_X86_64
1771 14ce26e7 bellard
            if (s->aflag == 2) {
1772 57fec1fe bellard
                gen_op_movq_A0_im(disp);
1773 5fafdf24 ths
            } else
1774 14ce26e7 bellard
#endif
1775 14ce26e7 bellard
            {
1776 14ce26e7 bellard
                gen_op_movl_A0_im(disp);
1777 14ce26e7 bellard
            }
1778 2c0262af bellard
        }
1779 2c0262af bellard
        /* XXX: index == 4 is always invalid */
1780 2c0262af bellard
        if (havesib && (index != 4 || scale != 0)) {
1781 14ce26e7 bellard
#ifdef TARGET_X86_64
1782 14ce26e7 bellard
            if (s->aflag == 2) {
1783 57fec1fe bellard
                gen_op_addq_A0_reg_sN(scale, index);
1784 5fafdf24 ths
            } else
1785 14ce26e7 bellard
#endif
1786 14ce26e7 bellard
            {
1787 57fec1fe bellard
                gen_op_addl_A0_reg_sN(scale, index);
1788 14ce26e7 bellard
            }
1789 2c0262af bellard
        }
1790 2c0262af bellard
        if (must_add_seg) {
1791 2c0262af bellard
            if (override < 0) {
1792 2c0262af bellard
                if (base == R_EBP || base == R_ESP)
1793 2c0262af bellard
                    override = R_SS;
1794 2c0262af bellard
                else
1795 2c0262af bellard
                    override = R_DS;
1796 2c0262af bellard
            }
1797 14ce26e7 bellard
#ifdef TARGET_X86_64
1798 14ce26e7 bellard
            if (s->aflag == 2) {
1799 57fec1fe bellard
                gen_op_addq_A0_seg(override);
1800 5fafdf24 ths
            } else
1801 14ce26e7 bellard
#endif
1802 14ce26e7 bellard
            {
1803 57fec1fe bellard
                gen_op_addl_A0_seg(override);
1804 14ce26e7 bellard
            }
1805 2c0262af bellard
        }
1806 2c0262af bellard
    } else {
1807 2c0262af bellard
        switch (mod) {
1808 2c0262af bellard
        case 0:
1809 2c0262af bellard
            if (rm == 6) {
1810 61382a50 bellard
                disp = lduw_code(s->pc);
1811 2c0262af bellard
                s->pc += 2;
1812 2c0262af bellard
                gen_op_movl_A0_im(disp);
1813 2c0262af bellard
                rm = 0; /* avoid SS override */
1814 2c0262af bellard
                goto no_rm;
1815 2c0262af bellard
            } else {
1816 2c0262af bellard
                disp = 0;
1817 2c0262af bellard
            }
1818 2c0262af bellard
            break;
1819 2c0262af bellard
        case 1:
1820 61382a50 bellard
            disp = (int8_t)ldub_code(s->pc++);
1821 2c0262af bellard
            break;
1822 2c0262af bellard
        default:
1823 2c0262af bellard
        case 2:
1824 61382a50 bellard
            disp = lduw_code(s->pc);
1825 2c0262af bellard
            s->pc += 2;
1826 2c0262af bellard
            break;
1827 2c0262af bellard
        }
1828 2c0262af bellard
        switch(rm) {
1829 2c0262af bellard
        case 0:
1830 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBX);
1831 57fec1fe bellard
            gen_op_addl_A0_reg_sN(0, R_ESI);
1832 2c0262af bellard
            break;
1833 2c0262af bellard
        case 1:
1834 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBX);
1835 57fec1fe bellard
            gen_op_addl_A0_reg_sN(0, R_EDI);
1836 2c0262af bellard
            break;
1837 2c0262af bellard
        case 2:
1838 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBP);
1839 57fec1fe bellard
            gen_op_addl_A0_reg_sN(0, R_ESI);
1840 2c0262af bellard
            break;
1841 2c0262af bellard
        case 3:
1842 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBP);
1843 57fec1fe bellard
            gen_op_addl_A0_reg_sN(0, R_EDI);
1844 2c0262af bellard
            break;
1845 2c0262af bellard
        case 4:
1846 57fec1fe bellard
            gen_op_movl_A0_reg(R_ESI);
1847 2c0262af bellard
            break;
1848 2c0262af bellard
        case 5:
1849 57fec1fe bellard
            gen_op_movl_A0_reg(R_EDI);
1850 2c0262af bellard
            break;
1851 2c0262af bellard
        case 6:
1852 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBP);
1853 2c0262af bellard
            break;
1854 2c0262af bellard
        default:
1855 2c0262af bellard
        case 7:
1856 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBX);
1857 2c0262af bellard
            break;
1858 2c0262af bellard
        }
1859 2c0262af bellard
        if (disp != 0)
1860 2c0262af bellard
            gen_op_addl_A0_im(disp);
1861 2c0262af bellard
        gen_op_andl_A0_ffff();
1862 2c0262af bellard
    no_rm:
1863 2c0262af bellard
        if (must_add_seg) {
1864 2c0262af bellard
            if (override < 0) {
1865 2c0262af bellard
                if (rm == 2 || rm == 3 || rm == 6)
1866 2c0262af bellard
                    override = R_SS;
1867 2c0262af bellard
                else
1868 2c0262af bellard
                    override = R_DS;
1869 2c0262af bellard
            }
1870 57fec1fe bellard
            gen_op_addl_A0_seg(override);
1871 2c0262af bellard
        }
1872 2c0262af bellard
    }
1873 2c0262af bellard
1874 2c0262af bellard
    opreg = OR_A0;
1875 2c0262af bellard
    disp = 0;
1876 2c0262af bellard
    *reg_ptr = opreg;
1877 2c0262af bellard
    *offset_ptr = disp;
1878 2c0262af bellard
}
1879 2c0262af bellard
1880 e17a36ce bellard
static void gen_nop_modrm(DisasContext *s, int modrm)
1881 e17a36ce bellard
{
1882 e17a36ce bellard
    int mod, rm, base, code;
1883 e17a36ce bellard
1884 e17a36ce bellard
    mod = (modrm >> 6) & 3;
1885 e17a36ce bellard
    if (mod == 3)
1886 e17a36ce bellard
        return;
1887 e17a36ce bellard
    rm = modrm & 7;
1888 e17a36ce bellard
1889 e17a36ce bellard
    if (s->aflag) {
1890 e17a36ce bellard
1891 e17a36ce bellard
        base = rm;
1892 3b46e624 ths
1893 e17a36ce bellard
        if (base == 4) {
1894 e17a36ce bellard
            code = ldub_code(s->pc++);
1895 e17a36ce bellard
            base = (code & 7);
1896 e17a36ce bellard
        }
1897 3b46e624 ths
1898 e17a36ce bellard
        switch (mod) {
1899 e17a36ce bellard
        case 0:
1900 e17a36ce bellard
            if (base == 5) {
1901 e17a36ce bellard
                s->pc += 4;
1902 e17a36ce bellard
            }
1903 e17a36ce bellard
            break;
1904 e17a36ce bellard
        case 1:
1905 e17a36ce bellard
            s->pc++;
1906 e17a36ce bellard
            break;
1907 e17a36ce bellard
        default:
1908 e17a36ce bellard
        case 2:
1909 e17a36ce bellard
            s->pc += 4;
1910 e17a36ce bellard
            break;
1911 e17a36ce bellard
        }
1912 e17a36ce bellard
    } else {
1913 e17a36ce bellard
        switch (mod) {
1914 e17a36ce bellard
        case 0:
1915 e17a36ce bellard
            if (rm == 6) {
1916 e17a36ce bellard
                s->pc += 2;
1917 e17a36ce bellard
            }
1918 e17a36ce bellard
            break;
1919 e17a36ce bellard
        case 1:
1920 e17a36ce bellard
            s->pc++;
1921 e17a36ce bellard
            break;
1922 e17a36ce bellard
        default:
1923 e17a36ce bellard
        case 2:
1924 e17a36ce bellard
            s->pc += 2;
1925 e17a36ce bellard
            break;
1926 e17a36ce bellard
        }
1927 e17a36ce bellard
    }
1928 e17a36ce bellard
}
1929 e17a36ce bellard
1930 664e0f19 bellard
/* used for LEA and MOV AX, mem */
1931 664e0f19 bellard
static void gen_add_A0_ds_seg(DisasContext *s)
1932 664e0f19 bellard
{
1933 664e0f19 bellard
    int override, must_add_seg;
1934 664e0f19 bellard
    must_add_seg = s->addseg;
1935 664e0f19 bellard
    override = R_DS;
1936 664e0f19 bellard
    if (s->override >= 0) {
1937 664e0f19 bellard
        override = s->override;
1938 664e0f19 bellard
        must_add_seg = 1;
1939 664e0f19 bellard
    } else {
1940 664e0f19 bellard
        override = R_DS;
1941 664e0f19 bellard
    }
1942 664e0f19 bellard
    if (must_add_seg) {
1943 8f091a59 bellard
#ifdef TARGET_X86_64
1944 8f091a59 bellard
        if (CODE64(s)) {
1945 57fec1fe bellard
            gen_op_addq_A0_seg(override);
1946 5fafdf24 ths
        } else
1947 8f091a59 bellard
#endif
1948 8f091a59 bellard
        {
1949 57fec1fe bellard
            gen_op_addl_A0_seg(override);
1950 8f091a59 bellard
        }
1951 664e0f19 bellard
    }
1952 664e0f19 bellard
}
1953 664e0f19 bellard
1954 2c0262af bellard
/* generate modrm memory load or store of 'reg'. TMP0 is used if reg !=
1955 2c0262af bellard
   OR_TMP0 */
1956 2c0262af bellard
static void gen_ldst_modrm(DisasContext *s, int modrm, int ot, int reg, int is_store)
1957 2c0262af bellard
{
1958 2c0262af bellard
    int mod, rm, opreg, disp;
1959 2c0262af bellard
1960 2c0262af bellard
    mod = (modrm >> 6) & 3;
1961 14ce26e7 bellard
    rm = (modrm & 7) | REX_B(s);
1962 2c0262af bellard
    if (mod == 3) {
1963 2c0262af bellard
        if (is_store) {
1964 2c0262af bellard
            if (reg != OR_TMP0)
1965 57fec1fe bellard
                gen_op_mov_TN_reg(ot, 0, reg);
1966 57fec1fe bellard
            gen_op_mov_reg_T0(ot, rm);
1967 2c0262af bellard
        } else {
1968 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, rm);
1969 2c0262af bellard
            if (reg != OR_TMP0)
1970 57fec1fe bellard
                gen_op_mov_reg_T0(ot, reg);
1971 2c0262af bellard
        }
1972 2c0262af bellard
    } else {
1973 2c0262af bellard
        gen_lea_modrm(s, modrm, &opreg, &disp);
1974 2c0262af bellard
        if (is_store) {
1975 2c0262af bellard
            if (reg != OR_TMP0)
1976 57fec1fe bellard
                gen_op_mov_TN_reg(ot, 0, reg);
1977 57fec1fe bellard
            gen_op_st_T0_A0(ot + s->mem_index);
1978 2c0262af bellard
        } else {
1979 57fec1fe bellard
            gen_op_ld_T0_A0(ot + s->mem_index);
1980 2c0262af bellard
            if (reg != OR_TMP0)
1981 57fec1fe bellard
                gen_op_mov_reg_T0(ot, reg);
1982 2c0262af bellard
        }
1983 2c0262af bellard
    }
1984 2c0262af bellard
}
1985 2c0262af bellard
1986 2c0262af bellard
static inline uint32_t insn_get(DisasContext *s, int ot)
1987 2c0262af bellard
{
1988 2c0262af bellard
    uint32_t ret;
1989 2c0262af bellard
1990 2c0262af bellard
    switch(ot) {
1991 2c0262af bellard
    case OT_BYTE:
1992 61382a50 bellard
        ret = ldub_code(s->pc);
1993 2c0262af bellard
        s->pc++;
1994 2c0262af bellard
        break;
1995 2c0262af bellard
    case OT_WORD:
1996 61382a50 bellard
        ret = lduw_code(s->pc);
1997 2c0262af bellard
        s->pc += 2;
1998 2c0262af bellard
        break;
1999 2c0262af bellard
    default:
2000 2c0262af bellard
    case OT_LONG:
2001 61382a50 bellard
        ret = ldl_code(s->pc);
2002 2c0262af bellard
        s->pc += 4;
2003 2c0262af bellard
        break;
2004 2c0262af bellard
    }
2005 2c0262af bellard
    return ret;
2006 2c0262af bellard
}
2007 2c0262af bellard
2008 14ce26e7 bellard
static inline int insn_const_size(unsigned int ot)
2009 14ce26e7 bellard
{
2010 14ce26e7 bellard
    if (ot <= OT_LONG)
2011 14ce26e7 bellard
        return 1 << ot;
2012 14ce26e7 bellard
    else
2013 14ce26e7 bellard
        return 4;
2014 14ce26e7 bellard
}
2015 14ce26e7 bellard
2016 6e256c93 bellard
static inline void gen_goto_tb(DisasContext *s, int tb_num, target_ulong eip)
2017 6e256c93 bellard
{
2018 6e256c93 bellard
    TranslationBlock *tb;
2019 6e256c93 bellard
    target_ulong pc;
2020 6e256c93 bellard
2021 6e256c93 bellard
    pc = s->cs_base + eip;
2022 6e256c93 bellard
    tb = s->tb;
2023 6e256c93 bellard
    /* NOTE: we handle the case where the TB spans two pages here */
2024 6e256c93 bellard
    if ((pc & TARGET_PAGE_MASK) == (tb->pc & TARGET_PAGE_MASK) ||
2025 6e256c93 bellard
        (pc & TARGET_PAGE_MASK) == ((s->pc - 1) & TARGET_PAGE_MASK))  {
2026 6e256c93 bellard
        /* jump to same page: we can use a direct jump */
2027 57fec1fe bellard
        tcg_gen_goto_tb(tb_num);
2028 6e256c93 bellard
        gen_jmp_im(eip);
2029 57fec1fe bellard
        tcg_gen_exit_tb((long)tb + tb_num);
2030 6e256c93 bellard
    } else {
2031 6e256c93 bellard
        /* jump to another page: currently not optimized */
2032 6e256c93 bellard
        gen_jmp_im(eip);
2033 6e256c93 bellard
        gen_eob(s);
2034 6e256c93 bellard
    }
2035 6e256c93 bellard
}
2036 6e256c93 bellard
2037 5fafdf24 ths
static inline void gen_jcc(DisasContext *s, int b,
2038 14ce26e7 bellard
                           target_ulong val, target_ulong next_eip)
2039 2c0262af bellard
{
2040 2c0262af bellard
    TranslationBlock *tb;
2041 2c0262af bellard
    int inv, jcc_op;
2042 14ce26e7 bellard
    GenOpFunc1 *func;
2043 14ce26e7 bellard
    target_ulong tmp;
2044 14ce26e7 bellard
    int l1, l2;
2045 2c0262af bellard
2046 2c0262af bellard
    inv = b & 1;
2047 2c0262af bellard
    jcc_op = (b >> 1) & 7;
2048 3b46e624 ths
2049 2c0262af bellard
    if (s->jmp_opt) {
2050 2c0262af bellard
        switch(s->cc_op) {
2051 2c0262af bellard
            /* we optimize the cmp/jcc case */
2052 2c0262af bellard
        case CC_OP_SUBB:
2053 2c0262af bellard
        case CC_OP_SUBW:
2054 2c0262af bellard
        case CC_OP_SUBL:
2055 14ce26e7 bellard
        case CC_OP_SUBQ:
2056 2c0262af bellard
            func = gen_jcc_sub[s->cc_op - CC_OP_SUBB][jcc_op];
2057 2c0262af bellard
            break;
2058 3b46e624 ths
2059 2c0262af bellard
            /* some jumps are easy to compute */
2060 2c0262af bellard
        case CC_OP_ADDB:
2061 2c0262af bellard
        case CC_OP_ADDW:
2062 2c0262af bellard
        case CC_OP_ADDL:
2063 14ce26e7 bellard
        case CC_OP_ADDQ:
2064 14ce26e7 bellard
2065 2c0262af bellard
        case CC_OP_ADCB:
2066 2c0262af bellard
        case CC_OP_ADCW:
2067 2c0262af bellard
        case CC_OP_ADCL:
2068 14ce26e7 bellard
        case CC_OP_ADCQ:
2069 14ce26e7 bellard
2070 2c0262af bellard
        case CC_OP_SBBB:
2071 2c0262af bellard
        case CC_OP_SBBW:
2072 2c0262af bellard
        case CC_OP_SBBL:
2073 14ce26e7 bellard
        case CC_OP_SBBQ:
2074 14ce26e7 bellard
2075 2c0262af bellard
        case CC_OP_LOGICB:
2076 2c0262af bellard
        case CC_OP_LOGICW:
2077 2c0262af bellard
        case CC_OP_LOGICL:
2078 14ce26e7 bellard
        case CC_OP_LOGICQ:
2079 14ce26e7 bellard
2080 2c0262af bellard
        case CC_OP_INCB:
2081 2c0262af bellard
        case CC_OP_INCW:
2082 2c0262af bellard
        case CC_OP_INCL:
2083 14ce26e7 bellard
        case CC_OP_INCQ:
2084 14ce26e7 bellard
2085 2c0262af bellard
        case CC_OP_DECB:
2086 2c0262af bellard
        case CC_OP_DECW:
2087 2c0262af bellard
        case CC_OP_DECL:
2088 14ce26e7 bellard
        case CC_OP_DECQ:
2089 14ce26e7 bellard
2090 2c0262af bellard
        case CC_OP_SHLB:
2091 2c0262af bellard
        case CC_OP_SHLW:
2092 2c0262af bellard
        case CC_OP_SHLL:
2093 14ce26e7 bellard
        case CC_OP_SHLQ:
2094 14ce26e7 bellard
2095 2c0262af bellard
        case CC_OP_SARB:
2096 2c0262af bellard
        case CC_OP_SARW:
2097 2c0262af bellard
        case CC_OP_SARL:
2098 14ce26e7 bellard
        case CC_OP_SARQ:
2099 2c0262af bellard
            switch(jcc_op) {
2100 2c0262af bellard
            case JCC_Z:
2101 14ce26e7 bellard
                func = gen_jcc_sub[(s->cc_op - CC_OP_ADDB) % 4][jcc_op];
2102 2c0262af bellard
                break;
2103 2c0262af bellard
            case JCC_S:
2104 14ce26e7 bellard
                func = gen_jcc_sub[(s->cc_op - CC_OP_ADDB) % 4][jcc_op];
2105 2c0262af bellard
                break;
2106 2c0262af bellard
            default:
2107 2c0262af bellard
                func = NULL;
2108 2c0262af bellard
                break;
2109 2c0262af bellard
            }
2110 2c0262af bellard
            break;
2111 2c0262af bellard
        default:
2112 2c0262af bellard
            func = NULL;
2113 2c0262af bellard
            break;
2114 2c0262af bellard
        }
2115 2c0262af bellard
2116 6e256c93 bellard
        if (s->cc_op != CC_OP_DYNAMIC) {
2117 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
2118 6e256c93 bellard
            s->cc_op = CC_OP_DYNAMIC;
2119 6e256c93 bellard
        }
2120 2c0262af bellard
2121 2c0262af bellard
        if (!func) {
2122 2c0262af bellard
            gen_setcc_slow[jcc_op]();
2123 14ce26e7 bellard
            func = gen_op_jnz_T0_label;
2124 2c0262af bellard
        }
2125 3b46e624 ths
2126 14ce26e7 bellard
        if (inv) {
2127 14ce26e7 bellard
            tmp = val;
2128 14ce26e7 bellard
            val = next_eip;
2129 14ce26e7 bellard
            next_eip = tmp;
2130 2c0262af bellard
        }
2131 14ce26e7 bellard
        tb = s->tb;
2132 14ce26e7 bellard
2133 14ce26e7 bellard
        l1 = gen_new_label();
2134 14ce26e7 bellard
        func(l1);
2135 14ce26e7 bellard
2136 6e256c93 bellard
        gen_goto_tb(s, 0, next_eip);
2137 14ce26e7 bellard
2138 14ce26e7 bellard
        gen_set_label(l1);
2139 6e256c93 bellard
        gen_goto_tb(s, 1, val);
2140 14ce26e7 bellard
2141 2c0262af bellard
        s->is_jmp = 3;
2142 2c0262af bellard
    } else {
2143 14ce26e7 bellard
2144 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC) {
2145 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
2146 2c0262af bellard
            s->cc_op = CC_OP_DYNAMIC;
2147 2c0262af bellard
        }
2148 2c0262af bellard
        gen_setcc_slow[jcc_op]();
2149 14ce26e7 bellard
        if (inv) {
2150 14ce26e7 bellard
            tmp = val;
2151 14ce26e7 bellard
            val = next_eip;
2152 14ce26e7 bellard
            next_eip = tmp;
2153 2c0262af bellard
        }
2154 14ce26e7 bellard
        l1 = gen_new_label();
2155 14ce26e7 bellard
        l2 = gen_new_label();
2156 14ce26e7 bellard
        gen_op_jnz_T0_label(l1);
2157 14ce26e7 bellard
        gen_jmp_im(next_eip);
2158 14ce26e7 bellard
        gen_op_jmp_label(l2);
2159 14ce26e7 bellard
        gen_set_label(l1);
2160 14ce26e7 bellard
        gen_jmp_im(val);
2161 14ce26e7 bellard
        gen_set_label(l2);
2162 2c0262af bellard
        gen_eob(s);
2163 2c0262af bellard
    }
2164 2c0262af bellard
}
2165 2c0262af bellard
2166 2c0262af bellard
static void gen_setcc(DisasContext *s, int b)
2167 2c0262af bellard
{
2168 2c0262af bellard
    int inv, jcc_op;
2169 2c0262af bellard
    GenOpFunc *func;
2170 2c0262af bellard
2171 2c0262af bellard
    inv = b & 1;
2172 2c0262af bellard
    jcc_op = (b >> 1) & 7;
2173 2c0262af bellard
    switch(s->cc_op) {
2174 2c0262af bellard
        /* we optimize the cmp/jcc case */
2175 2c0262af bellard
    case CC_OP_SUBB:
2176 2c0262af bellard
    case CC_OP_SUBW:
2177 2c0262af bellard
    case CC_OP_SUBL:
2178 14ce26e7 bellard
    case CC_OP_SUBQ:
2179 2c0262af bellard
        func = gen_setcc_sub[s->cc_op - CC_OP_SUBB][jcc_op];
2180 2c0262af bellard
        if (!func)
2181 2c0262af bellard
            goto slow_jcc;
2182 2c0262af bellard
        break;
2183 3b46e624 ths
2184 2c0262af bellard
        /* some jumps are easy to compute */
2185 2c0262af bellard
    case CC_OP_ADDB:
2186 2c0262af bellard
    case CC_OP_ADDW:
2187 2c0262af bellard
    case CC_OP_ADDL:
2188 14ce26e7 bellard
    case CC_OP_ADDQ:
2189 14ce26e7 bellard
2190 2c0262af bellard
    case CC_OP_LOGICB:
2191 2c0262af bellard
    case CC_OP_LOGICW:
2192 2c0262af bellard
    case CC_OP_LOGICL:
2193 14ce26e7 bellard
    case CC_OP_LOGICQ:
2194 14ce26e7 bellard
2195 2c0262af bellard
    case CC_OP_INCB:
2196 2c0262af bellard
    case CC_OP_INCW:
2197 2c0262af bellard
    case CC_OP_INCL:
2198 14ce26e7 bellard
    case CC_OP_INCQ:
2199 14ce26e7 bellard
2200 2c0262af bellard
    case CC_OP_DECB:
2201 2c0262af bellard
    case CC_OP_DECW:
2202 2c0262af bellard
    case CC_OP_DECL:
2203 14ce26e7 bellard
    case CC_OP_DECQ:
2204 14ce26e7 bellard
2205 2c0262af bellard
    case CC_OP_SHLB:
2206 2c0262af bellard
    case CC_OP_SHLW:
2207 2c0262af bellard
    case CC_OP_SHLL:
2208 14ce26e7 bellard
    case CC_OP_SHLQ:
2209 2c0262af bellard
        switch(jcc_op) {
2210 2c0262af bellard
        case JCC_Z:
2211 14ce26e7 bellard
            func = gen_setcc_sub[(s->cc_op - CC_OP_ADDB) % 4][jcc_op];
2212 2c0262af bellard
            break;
2213 2c0262af bellard
        case JCC_S:
2214 14ce26e7 bellard
            func = gen_setcc_sub[(s->cc_op - CC_OP_ADDB) % 4][jcc_op];
2215 2c0262af bellard
            break;
2216 2c0262af bellard
        default:
2217 2c0262af bellard
            goto slow_jcc;
2218 2c0262af bellard
        }
2219 2c0262af bellard
        break;
2220 2c0262af bellard
    default:
2221 2c0262af bellard
    slow_jcc:
2222 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
2223 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
2224 2c0262af bellard
        func = gen_setcc_slow[jcc_op];
2225 2c0262af bellard
        break;
2226 2c0262af bellard
    }
2227 2c0262af bellard
    func();
2228 2c0262af bellard
    if (inv) {
2229 2c0262af bellard
        gen_op_xor_T0_1();
2230 2c0262af bellard
    }
2231 2c0262af bellard
}
2232 2c0262af bellard
2233 2c0262af bellard
/* move T0 to seg_reg and compute if the CPU state may change. Never
2234 2c0262af bellard
   call this function with seg_reg == R_CS */
2235 14ce26e7 bellard
static void gen_movl_seg_T0(DisasContext *s, int seg_reg, target_ulong cur_eip)
2236 2c0262af bellard
{
2237 3415a4dd bellard
    if (s->pe && !s->vm86) {
2238 3415a4dd bellard
        /* XXX: optimize by finding processor state dynamically */
2239 3415a4dd bellard
        if (s->cc_op != CC_OP_DYNAMIC)
2240 3415a4dd bellard
            gen_op_set_cc_op(s->cc_op);
2241 14ce26e7 bellard
        gen_jmp_im(cur_eip);
2242 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
2243 b6abf97d bellard
        tcg_gen_helper_0_2(helper_load_seg, tcg_const_i32(seg_reg), cpu_tmp2_i32);
2244 dc196a57 bellard
        /* abort translation because the addseg value may change or
2245 dc196a57 bellard
           because ss32 may change. For R_SS, translation must always
2246 dc196a57 bellard
           stop as a special handling must be done to disable hardware
2247 dc196a57 bellard
           interrupts for the next instruction */
2248 dc196a57 bellard
        if (seg_reg == R_SS || (s->code32 && seg_reg < R_FS))
2249 dc196a57 bellard
            s->is_jmp = 3;
2250 3415a4dd bellard
    } else {
2251 2c0262af bellard
        gen_op_movl_seg_T0_vm(offsetof(CPUX86State,segs[seg_reg]));
2252 dc196a57 bellard
        if (seg_reg == R_SS)
2253 dc196a57 bellard
            s->is_jmp = 3;
2254 3415a4dd bellard
    }
2255 2c0262af bellard
}
2256 2c0262af bellard
2257 0573fbfc ths
static inline int svm_is_rep(int prefixes)
2258 0573fbfc ths
{
2259 0573fbfc ths
    return ((prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) ? 8 : 0);
2260 0573fbfc ths
}
2261 0573fbfc ths
2262 0573fbfc ths
static inline int
2263 0573fbfc ths
gen_svm_check_intercept_param(DisasContext *s, target_ulong pc_start,
2264 b8b6a50b bellard
                              uint32_t type, uint64_t param)
2265 0573fbfc ths
{
2266 0573fbfc ths
    if(!(s->flags & (INTERCEPT_SVM_MASK)))
2267 0573fbfc ths
        /* no SVM activated */
2268 0573fbfc ths
        return 0;
2269 0573fbfc ths
    switch(type) {
2270 0573fbfc ths
        /* CRx and DRx reads/writes */
2271 0573fbfc ths
        case SVM_EXIT_READ_CR0 ... SVM_EXIT_EXCP_BASE - 1:
2272 0573fbfc ths
            if (s->cc_op != CC_OP_DYNAMIC) {
2273 0573fbfc ths
                gen_op_set_cc_op(s->cc_op);
2274 0573fbfc ths
            }
2275 0573fbfc ths
            gen_jmp_im(pc_start - s->cs_base);
2276 b8b6a50b bellard
            tcg_gen_helper_0_2(helper_svm_check_intercept_param, 
2277 b8b6a50b bellard
                               tcg_const_i32(type), tcg_const_i64(param));
2278 0573fbfc ths
            /* this is a special case as we do not know if the interception occurs
2279 0573fbfc ths
               so we assume there was none */
2280 0573fbfc ths
            return 0;
2281 0573fbfc ths
        case SVM_EXIT_MSR:
2282 0573fbfc ths
            if(s->flags & (1ULL << INTERCEPT_MSR_PROT)) {
2283 0573fbfc ths
                if (s->cc_op != CC_OP_DYNAMIC) {
2284 0573fbfc ths
                    gen_op_set_cc_op(s->cc_op);
2285 0573fbfc ths
                }
2286 0573fbfc ths
                gen_jmp_im(pc_start - s->cs_base);
2287 b8b6a50b bellard
                tcg_gen_helper_0_2(helper_svm_check_intercept_param,
2288 b8b6a50b bellard
                                   tcg_const_i32(type), tcg_const_i64(param));
2289 0573fbfc ths
                /* this is a special case as we do not know if the interception occurs
2290 0573fbfc ths
                   so we assume there was none */
2291 0573fbfc ths
                return 0;
2292 0573fbfc ths
            }
2293 0573fbfc ths
            break;
2294 0573fbfc ths
        default:
2295 0573fbfc ths
            if(s->flags & (1ULL << ((type - SVM_EXIT_INTR) + INTERCEPT_INTR))) {
2296 0573fbfc ths
                if (s->cc_op != CC_OP_DYNAMIC) {
2297 0573fbfc ths
                    gen_op_set_cc_op(s->cc_op);
2298 0573fbfc ths
                }
2299 0573fbfc ths
                gen_jmp_im(pc_start - s->cs_base);
2300 b8b6a50b bellard
                tcg_gen_helper_0_2(helper_vmexit,
2301 b8b6a50b bellard
                                   tcg_const_i32(type), tcg_const_i64(param));
2302 0573fbfc ths
                /* we can optimize this one so TBs don't get longer
2303 0573fbfc ths
                   than up to vmexit */
2304 0573fbfc ths
                gen_eob(s);
2305 0573fbfc ths
                return 1;
2306 0573fbfc ths
            }
2307 0573fbfc ths
    }
2308 0573fbfc ths
    return 0;
2309 0573fbfc ths
}
2310 0573fbfc ths
2311 0573fbfc ths
static inline int
2312 0573fbfc ths
gen_svm_check_intercept(DisasContext *s, target_ulong pc_start, uint64_t type)
2313 0573fbfc ths
{
2314 0573fbfc ths
    return gen_svm_check_intercept_param(s, pc_start, type, 0);
2315 0573fbfc ths
}
2316 0573fbfc ths
2317 4f31916f bellard
static inline void gen_stack_update(DisasContext *s, int addend)
2318 4f31916f bellard
{
2319 14ce26e7 bellard
#ifdef TARGET_X86_64
2320 14ce26e7 bellard
    if (CODE64(s)) {
2321 57fec1fe bellard
        gen_op_addq_ESP_im(addend);
2322 14ce26e7 bellard
    } else
2323 14ce26e7 bellard
#endif
2324 4f31916f bellard
    if (s->ss32) {
2325 57fec1fe bellard
        gen_op_addl_ESP_im(addend);
2326 4f31916f bellard
    } else {
2327 57fec1fe bellard
        gen_op_addw_ESP_im(addend);
2328 4f31916f bellard
    }
2329 4f31916f bellard
}
2330 4f31916f bellard
2331 2c0262af bellard
/* generate a push. It depends on ss32, addseg and dflag */
2332 2c0262af bellard
static void gen_push_T0(DisasContext *s)
2333 2c0262af bellard
{
2334 14ce26e7 bellard
#ifdef TARGET_X86_64
2335 14ce26e7 bellard
    if (CODE64(s)) {
2336 57fec1fe bellard
        gen_op_movq_A0_reg(R_ESP);
2337 8f091a59 bellard
        if (s->dflag) {
2338 57fec1fe bellard
            gen_op_addq_A0_im(-8);
2339 57fec1fe bellard
            gen_op_st_T0_A0(OT_QUAD + s->mem_index);
2340 8f091a59 bellard
        } else {
2341 57fec1fe bellard
            gen_op_addq_A0_im(-2);
2342 57fec1fe bellard
            gen_op_st_T0_A0(OT_WORD + s->mem_index);
2343 8f091a59 bellard
        }
2344 57fec1fe bellard
        gen_op_mov_reg_A0(2, R_ESP);
2345 5fafdf24 ths
    } else
2346 14ce26e7 bellard
#endif
2347 14ce26e7 bellard
    {
2348 57fec1fe bellard
        gen_op_movl_A0_reg(R_ESP);
2349 14ce26e7 bellard
        if (!s->dflag)
2350 57fec1fe bellard
            gen_op_addl_A0_im(-2);
2351 14ce26e7 bellard
        else
2352 57fec1fe bellard
            gen_op_addl_A0_im(-4);
2353 14ce26e7 bellard
        if (s->ss32) {
2354 14ce26e7 bellard
            if (s->addseg) {
2355 14ce26e7 bellard
                gen_op_movl_T1_A0();
2356 57fec1fe bellard
                gen_op_addl_A0_seg(R_SS);
2357 14ce26e7 bellard
            }
2358 14ce26e7 bellard
        } else {
2359 14ce26e7 bellard
            gen_op_andl_A0_ffff();
2360 4f31916f bellard
            gen_op_movl_T1_A0();
2361 57fec1fe bellard
            gen_op_addl_A0_seg(R_SS);
2362 2c0262af bellard
        }
2363 57fec1fe bellard
        gen_op_st_T0_A0(s->dflag + 1 + s->mem_index);
2364 14ce26e7 bellard
        if (s->ss32 && !s->addseg)
2365 57fec1fe bellard
            gen_op_mov_reg_A0(1, R_ESP);
2366 14ce26e7 bellard
        else
2367 57fec1fe bellard
            gen_op_mov_reg_T1(s->ss32 + 1, R_ESP);
2368 2c0262af bellard
    }
2369 2c0262af bellard
}
2370 2c0262af bellard
2371 4f31916f bellard
/* generate a push. It depends on ss32, addseg and dflag */
2372 4f31916f bellard
/* slower version for T1, only used for call Ev */
2373 4f31916f bellard
static void gen_push_T1(DisasContext *s)
2374 2c0262af bellard
{
2375 14ce26e7 bellard
#ifdef TARGET_X86_64
2376 14ce26e7 bellard
    if (CODE64(s)) {
2377 57fec1fe bellard
        gen_op_movq_A0_reg(R_ESP);
2378 8f091a59 bellard
        if (s->dflag) {
2379 57fec1fe bellard
            gen_op_addq_A0_im(-8);
2380 57fec1fe bellard
            gen_op_st_T1_A0(OT_QUAD + s->mem_index);
2381 8f091a59 bellard
        } else {
2382 57fec1fe bellard
            gen_op_addq_A0_im(-2);
2383 57fec1fe bellard
            gen_op_st_T0_A0(OT_WORD + s->mem_index);
2384 8f091a59 bellard
        }
2385 57fec1fe bellard
        gen_op_mov_reg_A0(2, R_ESP);
2386 5fafdf24 ths
    } else
2387 14ce26e7 bellard
#endif
2388 14ce26e7 bellard
    {
2389 57fec1fe bellard
        gen_op_movl_A0_reg(R_ESP);
2390 14ce26e7 bellard
        if (!s->dflag)
2391 57fec1fe bellard
            gen_op_addl_A0_im(-2);
2392 14ce26e7 bellard
        else
2393 57fec1fe bellard
            gen_op_addl_A0_im(-4);
2394 14ce26e7 bellard
        if (s->ss32) {
2395 14ce26e7 bellard
            if (s->addseg) {
2396 57fec1fe bellard
                gen_op_addl_A0_seg(R_SS);
2397 14ce26e7 bellard
            }
2398 14ce26e7 bellard
        } else {
2399 14ce26e7 bellard
            gen_op_andl_A0_ffff();
2400 57fec1fe bellard
            gen_op_addl_A0_seg(R_SS);
2401 2c0262af bellard
        }
2402 57fec1fe bellard
        gen_op_st_T1_A0(s->dflag + 1 + s->mem_index);
2403 3b46e624 ths
2404 14ce26e7 bellard
        if (s->ss32 && !s->addseg)
2405 57fec1fe bellard
            gen_op_mov_reg_A0(1, R_ESP);
2406 14ce26e7 bellard
        else
2407 14ce26e7 bellard
            gen_stack_update(s, (-2) << s->dflag);
2408 2c0262af bellard
    }
2409 2c0262af bellard
}
2410 2c0262af bellard
2411 4f31916f bellard
/* two step pop is necessary for precise exceptions */
2412 4f31916f bellard
static void gen_pop_T0(DisasContext *s)
2413 2c0262af bellard
{
2414 14ce26e7 bellard
#ifdef TARGET_X86_64
2415 14ce26e7 bellard
    if (CODE64(s)) {
2416 57fec1fe bellard
        gen_op_movq_A0_reg(R_ESP);
2417 57fec1fe bellard
        gen_op_ld_T0_A0((s->dflag ? OT_QUAD : OT_WORD) + s->mem_index);
2418 5fafdf24 ths
    } else
2419 14ce26e7 bellard
#endif
2420 14ce26e7 bellard
    {
2421 57fec1fe bellard
        gen_op_movl_A0_reg(R_ESP);
2422 14ce26e7 bellard
        if (s->ss32) {
2423 14ce26e7 bellard
            if (s->addseg)
2424 57fec1fe bellard
                gen_op_addl_A0_seg(R_SS);
2425 14ce26e7 bellard
        } else {
2426 14ce26e7 bellard
            gen_op_andl_A0_ffff();
2427 57fec1fe bellard
            gen_op_addl_A0_seg(R_SS);
2428 14ce26e7 bellard
        }
2429 57fec1fe bellard
        gen_op_ld_T0_A0(s->dflag + 1 + s->mem_index);
2430 2c0262af bellard
    }
2431 2c0262af bellard
}
2432 2c0262af bellard
2433 2c0262af bellard
static void gen_pop_update(DisasContext *s)
2434 2c0262af bellard
{
2435 14ce26e7 bellard
#ifdef TARGET_X86_64
2436 8f091a59 bellard
    if (CODE64(s) && s->dflag) {
2437 14ce26e7 bellard
        gen_stack_update(s, 8);
2438 14ce26e7 bellard
    } else
2439 14ce26e7 bellard
#endif
2440 14ce26e7 bellard
    {
2441 14ce26e7 bellard
        gen_stack_update(s, 2 << s->dflag);
2442 14ce26e7 bellard
    }
2443 2c0262af bellard
}
2444 2c0262af bellard
2445 2c0262af bellard
static void gen_stack_A0(DisasContext *s)
2446 2c0262af bellard
{
2447 57fec1fe bellard
    gen_op_movl_A0_reg(R_ESP);
2448 2c0262af bellard
    if (!s->ss32)
2449 2c0262af bellard
        gen_op_andl_A0_ffff();
2450 2c0262af bellard
    gen_op_movl_T1_A0();
2451 2c0262af bellard
    if (s->addseg)
2452 57fec1fe bellard
        gen_op_addl_A0_seg(R_SS);
2453 2c0262af bellard
}
2454 2c0262af bellard
2455 2c0262af bellard
/* NOTE: wrap around in 16 bit not fully handled */
2456 2c0262af bellard
static void gen_pusha(DisasContext *s)
2457 2c0262af bellard
{
2458 2c0262af bellard
    int i;
2459 57fec1fe bellard
    gen_op_movl_A0_reg(R_ESP);
2460 2c0262af bellard
    gen_op_addl_A0_im(-16 <<  s->dflag);
2461 2c0262af bellard
    if (!s->ss32)
2462 2c0262af bellard
        gen_op_andl_A0_ffff();
2463 2c0262af bellard
    gen_op_movl_T1_A0();
2464 2c0262af bellard
    if (s->addseg)
2465 57fec1fe bellard
        gen_op_addl_A0_seg(R_SS);
2466 2c0262af bellard
    for(i = 0;i < 8; i++) {
2467 57fec1fe bellard
        gen_op_mov_TN_reg(OT_LONG, 0, 7 - i);
2468 57fec1fe bellard
        gen_op_st_T0_A0(OT_WORD + s->dflag + s->mem_index);
2469 2c0262af bellard
        gen_op_addl_A0_im(2 <<  s->dflag);
2470 2c0262af bellard
    }
2471 57fec1fe bellard
    gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP);
2472 2c0262af bellard
}
2473 2c0262af bellard
2474 2c0262af bellard
/* NOTE: wrap around in 16 bit not fully handled */
2475 2c0262af bellard
static void gen_popa(DisasContext *s)
2476 2c0262af bellard
{
2477 2c0262af bellard
    int i;
2478 57fec1fe bellard
    gen_op_movl_A0_reg(R_ESP);
2479 2c0262af bellard
    if (!s->ss32)
2480 2c0262af bellard
        gen_op_andl_A0_ffff();
2481 2c0262af bellard
    gen_op_movl_T1_A0();
2482 2c0262af bellard
    gen_op_addl_T1_im(16 <<  s->dflag);
2483 2c0262af bellard
    if (s->addseg)
2484 57fec1fe bellard
        gen_op_addl_A0_seg(R_SS);
2485 2c0262af bellard
    for(i = 0;i < 8; i++) {
2486 2c0262af bellard
        /* ESP is not reloaded */
2487 2c0262af bellard
        if (i != 3) {
2488 57fec1fe bellard
            gen_op_ld_T0_A0(OT_WORD + s->dflag + s->mem_index);
2489 57fec1fe bellard
            gen_op_mov_reg_T0(OT_WORD + s->dflag, 7 - i);
2490 2c0262af bellard
        }
2491 2c0262af bellard
        gen_op_addl_A0_im(2 <<  s->dflag);
2492 2c0262af bellard
    }
2493 57fec1fe bellard
    gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP);
2494 2c0262af bellard
}
2495 2c0262af bellard
2496 2c0262af bellard
static void gen_enter(DisasContext *s, int esp_addend, int level)
2497 2c0262af bellard
{
2498 61a8c4ec bellard
    int ot, opsize;
2499 2c0262af bellard
2500 2c0262af bellard
    level &= 0x1f;
2501 8f091a59 bellard
#ifdef TARGET_X86_64
2502 8f091a59 bellard
    if (CODE64(s)) {
2503 8f091a59 bellard
        ot = s->dflag ? OT_QUAD : OT_WORD;
2504 8f091a59 bellard
        opsize = 1 << ot;
2505 3b46e624 ths
2506 57fec1fe bellard
        gen_op_movl_A0_reg(R_ESP);
2507 8f091a59 bellard
        gen_op_addq_A0_im(-opsize);
2508 8f091a59 bellard
        gen_op_movl_T1_A0();
2509 8f091a59 bellard
2510 8f091a59 bellard
        /* push bp */
2511 57fec1fe bellard
        gen_op_mov_TN_reg(OT_LONG, 0, R_EBP);
2512 57fec1fe bellard
        gen_op_st_T0_A0(ot + s->mem_index);
2513 8f091a59 bellard
        if (level) {
2514 b5b38f61 bellard
            /* XXX: must save state */
2515 b8b6a50b bellard
            tcg_gen_helper_0_3(helper_enter64_level,
2516 b5b38f61 bellard
                               tcg_const_i32(level),
2517 b8b6a50b bellard
                               tcg_const_i32((ot == OT_QUAD)),
2518 b8b6a50b bellard
                               cpu_T[1]);
2519 8f091a59 bellard
        }
2520 57fec1fe bellard
        gen_op_mov_reg_T1(ot, R_EBP);
2521 8f091a59 bellard
        gen_op_addl_T1_im( -esp_addend + (-opsize * level) );
2522 57fec1fe bellard
        gen_op_mov_reg_T1(OT_QUAD, R_ESP);
2523 5fafdf24 ths
    } else
2524 8f091a59 bellard
#endif
2525 8f091a59 bellard
    {
2526 8f091a59 bellard
        ot = s->dflag + OT_WORD;
2527 8f091a59 bellard
        opsize = 2 << s->dflag;
2528 3b46e624 ths
2529 57fec1fe bellard
        gen_op_movl_A0_reg(R_ESP);
2530 8f091a59 bellard
        gen_op_addl_A0_im(-opsize);
2531 8f091a59 bellard
        if (!s->ss32)
2532 8f091a59 bellard
            gen_op_andl_A0_ffff();
2533 8f091a59 bellard
        gen_op_movl_T1_A0();
2534 8f091a59 bellard
        if (s->addseg)
2535 57fec1fe bellard
            gen_op_addl_A0_seg(R_SS);
2536 8f091a59 bellard
        /* push bp */
2537 57fec1fe bellard
        gen_op_mov_TN_reg(OT_LONG, 0, R_EBP);
2538 57fec1fe bellard
        gen_op_st_T0_A0(ot + s->mem_index);
2539 8f091a59 bellard
        if (level) {
2540 b5b38f61 bellard
            /* XXX: must save state */
2541 b8b6a50b bellard
            tcg_gen_helper_0_3(helper_enter_level,
2542 b5b38f61 bellard
                               tcg_const_i32(level),
2543 b8b6a50b bellard
                               tcg_const_i32(s->dflag),
2544 b8b6a50b bellard
                               cpu_T[1]);
2545 8f091a59 bellard
        }
2546 57fec1fe bellard
        gen_op_mov_reg_T1(ot, R_EBP);
2547 8f091a59 bellard
        gen_op_addl_T1_im( -esp_addend + (-opsize * level) );
2548 57fec1fe bellard
        gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP);
2549 2c0262af bellard
    }
2550 2c0262af bellard
}
2551 2c0262af bellard
2552 14ce26e7 bellard
static void gen_exception(DisasContext *s, int trapno, target_ulong cur_eip)
2553 2c0262af bellard
{
2554 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC)
2555 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
2556 14ce26e7 bellard
    gen_jmp_im(cur_eip);
2557 b5b38f61 bellard
    tcg_gen_helper_0_1(helper_raise_exception, tcg_const_i32(trapno));
2558 2c0262af bellard
    s->is_jmp = 3;
2559 2c0262af bellard
}
2560 2c0262af bellard
2561 2c0262af bellard
/* an interrupt is different from an exception because of the
2562 7f75ffd3 blueswir1
   privilege checks */
2563 5fafdf24 ths
static void gen_interrupt(DisasContext *s, int intno,
2564 14ce26e7 bellard
                          target_ulong cur_eip, target_ulong next_eip)
2565 2c0262af bellard
{
2566 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC)
2567 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
2568 14ce26e7 bellard
    gen_jmp_im(cur_eip);
2569 b5b38f61 bellard
    tcg_gen_helper_0_2(helper_raise_interrupt, 
2570 b5b38f61 bellard
                       tcg_const_i32(intno), 
2571 b5b38f61 bellard
                       tcg_const_i32(next_eip - cur_eip));
2572 2c0262af bellard
    s->is_jmp = 3;
2573 2c0262af bellard
}
2574 2c0262af bellard
2575 14ce26e7 bellard
static void gen_debug(DisasContext *s, target_ulong cur_eip)
2576 2c0262af bellard
{
2577 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC)
2578 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
2579 14ce26e7 bellard
    gen_jmp_im(cur_eip);
2580 b5b38f61 bellard
    tcg_gen_helper_0_0(helper_debug);
2581 2c0262af bellard
    s->is_jmp = 3;
2582 2c0262af bellard
}
2583 2c0262af bellard
2584 2c0262af bellard
/* generate a generic end of block. Trace exception is also generated
2585 2c0262af bellard
   if needed */
2586 2c0262af bellard
static void gen_eob(DisasContext *s)
2587 2c0262af bellard
{
2588 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC)
2589 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
2590 a2cc3b24 bellard
    if (s->tb->flags & HF_INHIBIT_IRQ_MASK) {
2591 b5b38f61 bellard
        tcg_gen_helper_0_0(helper_reset_inhibit_irq);
2592 a2cc3b24 bellard
    }
2593 34865134 bellard
    if (s->singlestep_enabled) {
2594 b5b38f61 bellard
        tcg_gen_helper_0_0(helper_debug);
2595 34865134 bellard
    } else if (s->tf) {
2596 b5b38f61 bellard
        tcg_gen_helper_0_0(helper_single_step);
2597 2c0262af bellard
    } else {
2598 57fec1fe bellard
        tcg_gen_exit_tb(0);
2599 2c0262af bellard
    }
2600 2c0262af bellard
    s->is_jmp = 3;
2601 2c0262af bellard
}
2602 2c0262af bellard
2603 2c0262af bellard
/* generate a jump to eip. No segment change must happen before as a
2604 2c0262af bellard
   direct call to the next block may occur */
2605 14ce26e7 bellard
static void gen_jmp_tb(DisasContext *s, target_ulong eip, int tb_num)
2606 2c0262af bellard
{
2607 2c0262af bellard
    if (s->jmp_opt) {
2608 6e256c93 bellard
        if (s->cc_op != CC_OP_DYNAMIC) {
2609 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
2610 6e256c93 bellard
            s->cc_op = CC_OP_DYNAMIC;
2611 6e256c93 bellard
        }
2612 6e256c93 bellard
        gen_goto_tb(s, tb_num, eip);
2613 2c0262af bellard
        s->is_jmp = 3;
2614 2c0262af bellard
    } else {
2615 14ce26e7 bellard
        gen_jmp_im(eip);
2616 2c0262af bellard
        gen_eob(s);
2617 2c0262af bellard
    }
2618 2c0262af bellard
}
2619 2c0262af bellard
2620 14ce26e7 bellard
static void gen_jmp(DisasContext *s, target_ulong eip)
2621 14ce26e7 bellard
{
2622 14ce26e7 bellard
    gen_jmp_tb(s, eip, 0);
2623 14ce26e7 bellard
}
2624 14ce26e7 bellard
2625 8686c490 bellard
static inline void gen_ldq_env_A0(int idx, int offset)
2626 8686c490 bellard
{
2627 8686c490 bellard
    int mem_index = (idx >> 2) - 1;
2628 b6abf97d bellard
    tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, mem_index);
2629 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset);
2630 8686c490 bellard
}
2631 664e0f19 bellard
2632 8686c490 bellard
static inline void gen_stq_env_A0(int idx, int offset)
2633 8686c490 bellard
{
2634 8686c490 bellard
    int mem_index = (idx >> 2) - 1;
2635 b6abf97d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset);
2636 b6abf97d bellard
    tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, mem_index);
2637 8686c490 bellard
}
2638 664e0f19 bellard
2639 8686c490 bellard
static inline void gen_ldo_env_A0(int idx, int offset)
2640 8686c490 bellard
{
2641 8686c490 bellard
    int mem_index = (idx >> 2) - 1;
2642 b6abf97d bellard
    tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, mem_index);
2643 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(0)));
2644 8686c490 bellard
    tcg_gen_addi_tl(cpu_tmp0, cpu_A0, 8);
2645 b6abf97d bellard
    tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_tmp0, mem_index);
2646 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(1)));
2647 8686c490 bellard
}
2648 14ce26e7 bellard
2649 8686c490 bellard
static inline void gen_sto_env_A0(int idx, int offset)
2650 8686c490 bellard
{
2651 8686c490 bellard
    int mem_index = (idx >> 2) - 1;
2652 b6abf97d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(0)));
2653 b6abf97d bellard
    tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, mem_index);
2654 8686c490 bellard
    tcg_gen_addi_tl(cpu_tmp0, cpu_A0, 8);
2655 b6abf97d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(1)));
2656 b6abf97d bellard
    tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_tmp0, mem_index);
2657 8686c490 bellard
}
2658 14ce26e7 bellard
2659 5af45186 bellard
static inline void gen_op_movo(int d_offset, int s_offset)
2660 5af45186 bellard
{
2661 b6abf97d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset);
2662 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
2663 b6abf97d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset + 8);
2664 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset + 8);
2665 5af45186 bellard
}
2666 5af45186 bellard
2667 5af45186 bellard
static inline void gen_op_movq(int d_offset, int s_offset)
2668 5af45186 bellard
{
2669 b6abf97d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset);
2670 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
2671 5af45186 bellard
}
2672 5af45186 bellard
2673 5af45186 bellard
static inline void gen_op_movl(int d_offset, int s_offset)
2674 5af45186 bellard
{
2675 b6abf97d bellard
    tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env, s_offset);
2676 b6abf97d bellard
    tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, d_offset);
2677 5af45186 bellard
}
2678 5af45186 bellard
2679 5af45186 bellard
static inline void gen_op_movq_env_0(int d_offset)
2680 5af45186 bellard
{
2681 b6abf97d bellard
    tcg_gen_movi_i64(cpu_tmp1_i64, 0);
2682 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
2683 5af45186 bellard
}
2684 664e0f19 bellard
2685 5af45186 bellard
#define SSE_SPECIAL ((void *)1)
2686 5af45186 bellard
#define SSE_DUMMY ((void *)2)
2687 664e0f19 bellard
2688 5af45186 bellard
#define MMX_OP2(x) { helper_ ## x ## _mmx, helper_ ## x ## _xmm }
2689 5af45186 bellard
#define SSE_FOP(x) { helper_ ## x ## ps, helper_ ## x ## pd, \
2690 5af45186 bellard
                     helper_ ## x ## ss, helper_ ## x ## sd, }
2691 5af45186 bellard
2692 5af45186 bellard
static void *sse_op_table1[256][4] = {
2693 a35f3ec7 aurel32
    /* 3DNow! extensions */
2694 a35f3ec7 aurel32
    [0x0e] = { SSE_DUMMY }, /* femms */
2695 a35f3ec7 aurel32
    [0x0f] = { SSE_DUMMY }, /* pf... */
2696 664e0f19 bellard
    /* pure SSE operations */
2697 664e0f19 bellard
    [0x10] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movups, movupd, movss, movsd */
2698 664e0f19 bellard
    [0x11] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movups, movupd, movss, movsd */
2699 465e9838 bellard
    [0x12] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movlps, movlpd, movsldup, movddup */
2700 664e0f19 bellard
    [0x13] = { SSE_SPECIAL, SSE_SPECIAL },  /* movlps, movlpd */
2701 5af45186 bellard
    [0x14] = { helper_punpckldq_xmm, helper_punpcklqdq_xmm },
2702 5af45186 bellard
    [0x15] = { helper_punpckhdq_xmm, helper_punpckhqdq_xmm },
2703 664e0f19 bellard
    [0x16] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL },  /* movhps, movhpd, movshdup */
2704 664e0f19 bellard
    [0x17] = { SSE_SPECIAL, SSE_SPECIAL },  /* movhps, movhpd */
2705 664e0f19 bellard
2706 664e0f19 bellard
    [0x28] = { SSE_SPECIAL, SSE_SPECIAL },  /* movaps, movapd */
2707 664e0f19 bellard
    [0x29] = { SSE_SPECIAL, SSE_SPECIAL },  /* movaps, movapd */
2708 664e0f19 bellard
    [0x2a] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvtpi2ps, cvtpi2pd, cvtsi2ss, cvtsi2sd */
2709 664e0f19 bellard
    [0x2b] = { SSE_SPECIAL, SSE_SPECIAL },  /* movntps, movntpd */
2710 664e0f19 bellard
    [0x2c] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvttps2pi, cvttpd2pi, cvttsd2si, cvttss2si */
2711 664e0f19 bellard
    [0x2d] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvtps2pi, cvtpd2pi, cvtsd2si, cvtss2si */
2712 5af45186 bellard
    [0x2e] = { helper_ucomiss, helper_ucomisd },
2713 5af45186 bellard
    [0x2f] = { helper_comiss, helper_comisd },
2714 664e0f19 bellard
    [0x50] = { SSE_SPECIAL, SSE_SPECIAL }, /* movmskps, movmskpd */
2715 664e0f19 bellard
    [0x51] = SSE_FOP(sqrt),
2716 5af45186 bellard
    [0x52] = { helper_rsqrtps, NULL, helper_rsqrtss, NULL },
2717 5af45186 bellard
    [0x53] = { helper_rcpps, NULL, helper_rcpss, NULL },
2718 5af45186 bellard
    [0x54] = { helper_pand_xmm, helper_pand_xmm }, /* andps, andpd */
2719 5af45186 bellard
    [0x55] = { helper_pandn_xmm, helper_pandn_xmm }, /* andnps, andnpd */
2720 5af45186 bellard
    [0x56] = { helper_por_xmm, helper_por_xmm }, /* orps, orpd */
2721 5af45186 bellard
    [0x57] = { helper_pxor_xmm, helper_pxor_xmm }, /* xorps, xorpd */
2722 664e0f19 bellard
    [0x58] = SSE_FOP(add),
2723 664e0f19 bellard
    [0x59] = SSE_FOP(mul),
2724 5af45186 bellard
    [0x5a] = { helper_cvtps2pd, helper_cvtpd2ps,
2725 5af45186 bellard
               helper_cvtss2sd, helper_cvtsd2ss },
2726 5af45186 bellard
    [0x5b] = { helper_cvtdq2ps, helper_cvtps2dq, helper_cvttps2dq },
2727 664e0f19 bellard
    [0x5c] = SSE_FOP(sub),
2728 664e0f19 bellard
    [0x5d] = SSE_FOP(min),
2729 664e0f19 bellard
    [0x5e] = SSE_FOP(div),
2730 664e0f19 bellard
    [0x5f] = SSE_FOP(max),
2731 664e0f19 bellard
2732 664e0f19 bellard
    [0xc2] = SSE_FOP(cmpeq),
2733 5af45186 bellard
    [0xc6] = { helper_shufps, helper_shufpd },
2734 664e0f19 bellard
2735 664e0f19 bellard
    /* MMX ops and their SSE extensions */
2736 664e0f19 bellard
    [0x60] = MMX_OP2(punpcklbw),
2737 664e0f19 bellard
    [0x61] = MMX_OP2(punpcklwd),
2738 664e0f19 bellard
    [0x62] = MMX_OP2(punpckldq),
2739 664e0f19 bellard
    [0x63] = MMX_OP2(packsswb),
2740 664e0f19 bellard
    [0x64] = MMX_OP2(pcmpgtb),
2741 664e0f19 bellard
    [0x65] = MMX_OP2(pcmpgtw),
2742 664e0f19 bellard
    [0x66] = MMX_OP2(pcmpgtl),
2743 664e0f19 bellard
    [0x67] = MMX_OP2(packuswb),
2744 664e0f19 bellard
    [0x68] = MMX_OP2(punpckhbw),
2745 664e0f19 bellard
    [0x69] = MMX_OP2(punpckhwd),
2746 664e0f19 bellard
    [0x6a] = MMX_OP2(punpckhdq),
2747 664e0f19 bellard
    [0x6b] = MMX_OP2(packssdw),
2748 5af45186 bellard
    [0x6c] = { NULL, helper_punpcklqdq_xmm },
2749 5af45186 bellard
    [0x6d] = { NULL, helper_punpckhqdq_xmm },
2750 664e0f19 bellard
    [0x6e] = { SSE_SPECIAL, SSE_SPECIAL }, /* movd mm, ea */
2751 664e0f19 bellard
    [0x6f] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movq, movdqa, , movqdu */
2752 5af45186 bellard
    [0x70] = { helper_pshufw_mmx,
2753 5af45186 bellard
               helper_pshufd_xmm,
2754 5af45186 bellard
               helper_pshufhw_xmm,
2755 5af45186 bellard
               helper_pshuflw_xmm },
2756 664e0f19 bellard
    [0x71] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftw */
2757 664e0f19 bellard
    [0x72] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftd */
2758 664e0f19 bellard
    [0x73] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftq */
2759 664e0f19 bellard
    [0x74] = MMX_OP2(pcmpeqb),
2760 664e0f19 bellard
    [0x75] = MMX_OP2(pcmpeqw),
2761 664e0f19 bellard
    [0x76] = MMX_OP2(pcmpeql),
2762 a35f3ec7 aurel32
    [0x77] = { SSE_DUMMY }, /* emms */
2763 5af45186 bellard
    [0x7c] = { NULL, helper_haddpd, NULL, helper_haddps },
2764 5af45186 bellard
    [0x7d] = { NULL, helper_hsubpd, NULL, helper_hsubps },
2765 664e0f19 bellard
    [0x7e] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movd, movd, , movq */
2766 664e0f19 bellard
    [0x7f] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movq, movdqa, movdqu */
2767 664e0f19 bellard
    [0xc4] = { SSE_SPECIAL, SSE_SPECIAL }, /* pinsrw */
2768 664e0f19 bellard
    [0xc5] = { SSE_SPECIAL, SSE_SPECIAL }, /* pextrw */
2769 5af45186 bellard
    [0xd0] = { NULL, helper_addsubpd, NULL, helper_addsubps },
2770 664e0f19 bellard
    [0xd1] = MMX_OP2(psrlw),
2771 664e0f19 bellard
    [0xd2] = MMX_OP2(psrld),
2772 664e0f19 bellard
    [0xd3] = MMX_OP2(psrlq),
2773 664e0f19 bellard
    [0xd4] = MMX_OP2(paddq),
2774 664e0f19 bellard
    [0xd5] = MMX_OP2(pmullw),
2775 664e0f19 bellard
    [0xd6] = { NULL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL },
2776 664e0f19 bellard
    [0xd7] = { SSE_SPECIAL, SSE_SPECIAL }, /* pmovmskb */
2777 664e0f19 bellard
    [0xd8] = MMX_OP2(psubusb),
2778 664e0f19 bellard
    [0xd9] = MMX_OP2(psubusw),
2779 664e0f19 bellard
    [0xda] = MMX_OP2(pminub),
2780 664e0f19 bellard
    [0xdb] = MMX_OP2(pand),
2781 664e0f19 bellard
    [0xdc] = MMX_OP2(paddusb),
2782 664e0f19 bellard
    [0xdd] = MMX_OP2(paddusw),
2783 664e0f19 bellard
    [0xde] = MMX_OP2(pmaxub),
2784 664e0f19 bellard
    [0xdf] = MMX_OP2(pandn),
2785 664e0f19 bellard
    [0xe0] = MMX_OP2(pavgb),
2786 664e0f19 bellard
    [0xe1] = MMX_OP2(psraw),
2787 664e0f19 bellard
    [0xe2] = MMX_OP2(psrad),
2788 664e0f19 bellard
    [0xe3] = MMX_OP2(pavgw),
2789 664e0f19 bellard
    [0xe4] = MMX_OP2(pmulhuw),
2790 664e0f19 bellard
    [0xe5] = MMX_OP2(pmulhw),
2791 5af45186 bellard
    [0xe6] = { NULL, helper_cvttpd2dq, helper_cvtdq2pd, helper_cvtpd2dq },
2792 664e0f19 bellard
    [0xe7] = { SSE_SPECIAL , SSE_SPECIAL },  /* movntq, movntq */
2793 664e0f19 bellard
    [0xe8] = MMX_OP2(psubsb),
2794 664e0f19 bellard
    [0xe9] = MMX_OP2(psubsw),
2795 664e0f19 bellard
    [0xea] = MMX_OP2(pminsw),
2796 664e0f19 bellard
    [0xeb] = MMX_OP2(por),
2797 664e0f19 bellard
    [0xec] = MMX_OP2(paddsb),
2798 664e0f19 bellard
    [0xed] = MMX_OP2(paddsw),
2799 664e0f19 bellard
    [0xee] = MMX_OP2(pmaxsw),
2800 664e0f19 bellard
    [0xef] = MMX_OP2(pxor),
2801 465e9838 bellard
    [0xf0] = { NULL, NULL, NULL, SSE_SPECIAL }, /* lddqu */
2802 664e0f19 bellard
    [0xf1] = MMX_OP2(psllw),
2803 664e0f19 bellard
    [0xf2] = MMX_OP2(pslld),
2804 664e0f19 bellard
    [0xf3] = MMX_OP2(psllq),
2805 664e0f19 bellard
    [0xf4] = MMX_OP2(pmuludq),
2806 664e0f19 bellard
    [0xf5] = MMX_OP2(pmaddwd),
2807 664e0f19 bellard
    [0xf6] = MMX_OP2(psadbw),
2808 664e0f19 bellard
    [0xf7] = MMX_OP2(maskmov),
2809 664e0f19 bellard
    [0xf8] = MMX_OP2(psubb),
2810 664e0f19 bellard
    [0xf9] = MMX_OP2(psubw),
2811 664e0f19 bellard
    [0xfa] = MMX_OP2(psubl),
2812 664e0f19 bellard
    [0xfb] = MMX_OP2(psubq),
2813 664e0f19 bellard
    [0xfc] = MMX_OP2(paddb),
2814 664e0f19 bellard
    [0xfd] = MMX_OP2(paddw),
2815 664e0f19 bellard
    [0xfe] = MMX_OP2(paddl),
2816 664e0f19 bellard
};
2817 664e0f19 bellard
2818 5af45186 bellard
static void *sse_op_table2[3 * 8][2] = {
2819 664e0f19 bellard
    [0 + 2] = MMX_OP2(psrlw),
2820 664e0f19 bellard
    [0 + 4] = MMX_OP2(psraw),
2821 664e0f19 bellard
    [0 + 6] = MMX_OP2(psllw),
2822 664e0f19 bellard
    [8 + 2] = MMX_OP2(psrld),
2823 664e0f19 bellard
    [8 + 4] = MMX_OP2(psrad),
2824 664e0f19 bellard
    [8 + 6] = MMX_OP2(pslld),
2825 664e0f19 bellard
    [16 + 2] = MMX_OP2(psrlq),
2826 5af45186 bellard
    [16 + 3] = { NULL, helper_psrldq_xmm },
2827 664e0f19 bellard
    [16 + 6] = MMX_OP2(psllq),
2828 5af45186 bellard
    [16 + 7] = { NULL, helper_pslldq_xmm },
2829 664e0f19 bellard
};
2830 664e0f19 bellard
2831 5af45186 bellard
static void *sse_op_table3[4 * 3] = {
2832 5af45186 bellard
    helper_cvtsi2ss,
2833 5af45186 bellard
    helper_cvtsi2sd,
2834 5af45186 bellard
    X86_64_ONLY(helper_cvtsq2ss),
2835 5af45186 bellard
    X86_64_ONLY(helper_cvtsq2sd),
2836 5af45186 bellard
2837 5af45186 bellard
    helper_cvttss2si,
2838 5af45186 bellard
    helper_cvttsd2si,
2839 5af45186 bellard
    X86_64_ONLY(helper_cvttss2sq),
2840 5af45186 bellard
    X86_64_ONLY(helper_cvttsd2sq),
2841 5af45186 bellard
2842 5af45186 bellard
    helper_cvtss2si,
2843 5af45186 bellard
    helper_cvtsd2si,
2844 5af45186 bellard
    X86_64_ONLY(helper_cvtss2sq),
2845 5af45186 bellard
    X86_64_ONLY(helper_cvtsd2sq),
2846 664e0f19 bellard
};
2847 3b46e624 ths
2848 5af45186 bellard
static void *sse_op_table4[8][4] = {
2849 664e0f19 bellard
    SSE_FOP(cmpeq),
2850 664e0f19 bellard
    SSE_FOP(cmplt),
2851 664e0f19 bellard
    SSE_FOP(cmple),
2852 664e0f19 bellard
    SSE_FOP(cmpunord),
2853 664e0f19 bellard
    SSE_FOP(cmpneq),
2854 664e0f19 bellard
    SSE_FOP(cmpnlt),
2855 664e0f19 bellard
    SSE_FOP(cmpnle),
2856 664e0f19 bellard
    SSE_FOP(cmpord),
2857 664e0f19 bellard
};
2858 3b46e624 ths
2859 5af45186 bellard
static void *sse_op_table5[256] = {
2860 5af45186 bellard
    [0x0c] = helper_pi2fw,
2861 5af45186 bellard
    [0x0d] = helper_pi2fd,
2862 5af45186 bellard
    [0x1c] = helper_pf2iw,
2863 5af45186 bellard
    [0x1d] = helper_pf2id,
2864 5af45186 bellard
    [0x8a] = helper_pfnacc,
2865 5af45186 bellard
    [0x8e] = helper_pfpnacc,
2866 5af45186 bellard
    [0x90] = helper_pfcmpge,
2867 5af45186 bellard
    [0x94] = helper_pfmin,
2868 5af45186 bellard
    [0x96] = helper_pfrcp,
2869 5af45186 bellard
    [0x97] = helper_pfrsqrt,
2870 5af45186 bellard
    [0x9a] = helper_pfsub,
2871 5af45186 bellard
    [0x9e] = helper_pfadd,
2872 5af45186 bellard
    [0xa0] = helper_pfcmpgt,
2873 5af45186 bellard
    [0xa4] = helper_pfmax,
2874 5af45186 bellard
    [0xa6] = helper_movq, /* pfrcpit1; no need to actually increase precision */
2875 5af45186 bellard
    [0xa7] = helper_movq, /* pfrsqit1 */
2876 5af45186 bellard
    [0xaa] = helper_pfsubr,
2877 5af45186 bellard
    [0xae] = helper_pfacc,
2878 5af45186 bellard
    [0xb0] = helper_pfcmpeq,
2879 5af45186 bellard
    [0xb4] = helper_pfmul,
2880 5af45186 bellard
    [0xb6] = helper_movq, /* pfrcpit2 */
2881 5af45186 bellard
    [0xb7] = helper_pmulhrw_mmx,
2882 5af45186 bellard
    [0xbb] = helper_pswapd,
2883 5af45186 bellard
    [0xbf] = helper_pavgb_mmx /* pavgusb */
2884 a35f3ec7 aurel32
};
2885 a35f3ec7 aurel32
2886 664e0f19 bellard
static void gen_sse(DisasContext *s, int b, target_ulong pc_start, int rex_r)
2887 664e0f19 bellard
{
2888 664e0f19 bellard
    int b1, op1_offset, op2_offset, is_xmm, val, ot;
2889 664e0f19 bellard
    int modrm, mod, rm, reg, reg_addr, offset_addr;
2890 5af45186 bellard
    void *sse_op2;
2891 664e0f19 bellard
2892 664e0f19 bellard
    b &= 0xff;
2893 5fafdf24 ths
    if (s->prefix & PREFIX_DATA)
2894 664e0f19 bellard
        b1 = 1;
2895 5fafdf24 ths
    else if (s->prefix & PREFIX_REPZ)
2896 664e0f19 bellard
        b1 = 2;
2897 5fafdf24 ths
    else if (s->prefix & PREFIX_REPNZ)
2898 664e0f19 bellard
        b1 = 3;
2899 664e0f19 bellard
    else
2900 664e0f19 bellard
        b1 = 0;
2901 664e0f19 bellard
    sse_op2 = sse_op_table1[b][b1];
2902 5fafdf24 ths
    if (!sse_op2)
2903 664e0f19 bellard
        goto illegal_op;
2904 a35f3ec7 aurel32
    if ((b <= 0x5f && b >= 0x10) || b == 0xc6 || b == 0xc2) {
2905 664e0f19 bellard
        is_xmm = 1;
2906 664e0f19 bellard
    } else {
2907 664e0f19 bellard
        if (b1 == 0) {
2908 664e0f19 bellard
            /* MMX case */
2909 664e0f19 bellard
            is_xmm = 0;
2910 664e0f19 bellard
        } else {
2911 664e0f19 bellard
            is_xmm = 1;
2912 664e0f19 bellard
        }
2913 664e0f19 bellard
    }
2914 664e0f19 bellard
    /* simple MMX/SSE operation */
2915 664e0f19 bellard
    if (s->flags & HF_TS_MASK) {
2916 664e0f19 bellard
        gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
2917 664e0f19 bellard
        return;
2918 664e0f19 bellard
    }
2919 664e0f19 bellard
    if (s->flags & HF_EM_MASK) {
2920 664e0f19 bellard
    illegal_op:
2921 664e0f19 bellard
        gen_exception(s, EXCP06_ILLOP, pc_start - s->cs_base);
2922 664e0f19 bellard
        return;
2923 664e0f19 bellard
    }
2924 664e0f19 bellard
    if (is_xmm && !(s->flags & HF_OSFXSR_MASK))
2925 664e0f19 bellard
        goto illegal_op;
2926 e771edab aurel32
    if (b == 0x0e) {
2927 e771edab aurel32
        if (!(s->cpuid_ext2_features & CPUID_EXT2_3DNOW))
2928 e771edab aurel32
            goto illegal_op;
2929 e771edab aurel32
        /* femms */
2930 5af45186 bellard
        tcg_gen_helper_0_0(helper_emms);
2931 e771edab aurel32
        return;
2932 e771edab aurel32
    }
2933 e771edab aurel32
    if (b == 0x77) {
2934 e771edab aurel32
        /* emms */
2935 5af45186 bellard
        tcg_gen_helper_0_0(helper_emms);
2936 664e0f19 bellard
        return;
2937 664e0f19 bellard
    }
2938 664e0f19 bellard
    /* prepare MMX state (XXX: optimize by storing fptt and fptags in
2939 664e0f19 bellard
       the static cpu state) */
2940 664e0f19 bellard
    if (!is_xmm) {
2941 5af45186 bellard
        tcg_gen_helper_0_0(helper_enter_mmx);
2942 664e0f19 bellard
    }
2943 664e0f19 bellard
2944 664e0f19 bellard
    modrm = ldub_code(s->pc++);
2945 664e0f19 bellard
    reg = ((modrm >> 3) & 7);
2946 664e0f19 bellard
    if (is_xmm)
2947 664e0f19 bellard
        reg |= rex_r;
2948 664e0f19 bellard
    mod = (modrm >> 6) & 3;
2949 664e0f19 bellard
    if (sse_op2 == SSE_SPECIAL) {
2950 664e0f19 bellard
        b |= (b1 << 8);
2951 664e0f19 bellard
        switch(b) {
2952 664e0f19 bellard
        case 0x0e7: /* movntq */
2953 5fafdf24 ths
            if (mod == 3)
2954 664e0f19 bellard
                goto illegal_op;
2955 664e0f19 bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2956 8686c490 bellard
            gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx));
2957 664e0f19 bellard
            break;
2958 664e0f19 bellard
        case 0x1e7: /* movntdq */
2959 664e0f19 bellard
        case 0x02b: /* movntps */
2960 664e0f19 bellard
        case 0x12b: /* movntps */
2961 465e9838 bellard
        case 0x3f0: /* lddqu */
2962 465e9838 bellard
            if (mod == 3)
2963 664e0f19 bellard
                goto illegal_op;
2964 664e0f19 bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2965 8686c490 bellard
            gen_sto_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
2966 664e0f19 bellard
            break;
2967 664e0f19 bellard
        case 0x6e: /* movd mm, ea */
2968 dabd98dd bellard
#ifdef TARGET_X86_64
2969 dabd98dd bellard
            if (s->dflag == 2) {
2970 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 0);
2971 5af45186 bellard
                tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,fpregs[reg].mmx));
2972 5fafdf24 ths
            } else
2973 dabd98dd bellard
#endif
2974 dabd98dd bellard
            {
2975 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 0);
2976 5af45186 bellard
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
2977 5af45186 bellard
                                 offsetof(CPUX86State,fpregs[reg].mmx));
2978 5af45186 bellard
                tcg_gen_helper_0_2(helper_movl_mm_T0_mmx, cpu_ptr0, cpu_T[0]);
2979 dabd98dd bellard
            }
2980 664e0f19 bellard
            break;
2981 664e0f19 bellard
        case 0x16e: /* movd xmm, ea */
2982 dabd98dd bellard
#ifdef TARGET_X86_64
2983 dabd98dd bellard
            if (s->dflag == 2) {
2984 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 0);
2985 5af45186 bellard
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
2986 5af45186 bellard
                                 offsetof(CPUX86State,xmm_regs[reg]));
2987 5af45186 bellard
                tcg_gen_helper_0_2(helper_movq_mm_T0_xmm, cpu_ptr0, cpu_T[0]);
2988 5fafdf24 ths
            } else
2989 dabd98dd bellard
#endif
2990 dabd98dd bellard
            {
2991 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 0);
2992 5af45186 bellard
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
2993 5af45186 bellard
                                 offsetof(CPUX86State,xmm_regs[reg]));
2994 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
2995 b6abf97d bellard
                tcg_gen_helper_0_2(helper_movl_mm_T0_xmm, cpu_ptr0, cpu_tmp2_i32);
2996 dabd98dd bellard
            }
2997 664e0f19 bellard
            break;
2998 664e0f19 bellard
        case 0x6f: /* movq mm, ea */
2999 664e0f19 bellard
            if (mod != 3) {
3000 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3001 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx));
3002 664e0f19 bellard
            } else {
3003 664e0f19 bellard
                rm = (modrm & 7);
3004 b6abf97d bellard
                tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env,
3005 5af45186 bellard
                               offsetof(CPUX86State,fpregs[rm].mmx));
3006 b6abf97d bellard
                tcg_gen_st_i64(cpu_tmp1_i64, cpu_env,
3007 5af45186 bellard
                               offsetof(CPUX86State,fpregs[reg].mmx));
3008 664e0f19 bellard
            }
3009 664e0f19 bellard
            break;
3010 664e0f19 bellard
        case 0x010: /* movups */
3011 664e0f19 bellard
        case 0x110: /* movupd */
3012 664e0f19 bellard
        case 0x028: /* movaps */
3013 664e0f19 bellard
        case 0x128: /* movapd */
3014 664e0f19 bellard
        case 0x16f: /* movdqa xmm, ea */
3015 664e0f19 bellard
        case 0x26f: /* movdqu xmm, ea */
3016 664e0f19 bellard
            if (mod != 3) {
3017 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3018 8686c490 bellard
                gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3019 664e0f19 bellard
            } else {
3020 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3021 664e0f19 bellard
                gen_op_movo(offsetof(CPUX86State,xmm_regs[reg]),
3022 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm]));
3023 664e0f19 bellard
            }
3024 664e0f19 bellard
            break;
3025 664e0f19 bellard
        case 0x210: /* movss xmm, ea */
3026 664e0f19 bellard
            if (mod != 3) {
3027 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3028 57fec1fe bellard
                gen_op_ld_T0_A0(OT_LONG + s->mem_index);
3029 664e0f19 bellard
                gen_op_movl_env_T0(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3030 664e0f19 bellard
                gen_op_movl_T0_0();
3031 664e0f19 bellard
                gen_op_movl_env_T0(offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)));
3032 664e0f19 bellard
                gen_op_movl_env_T0(offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
3033 664e0f19 bellard
                gen_op_movl_env_T0(offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
3034 664e0f19 bellard
            } else {
3035 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3036 664e0f19 bellard
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
3037 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)));
3038 664e0f19 bellard
            }
3039 664e0f19 bellard
            break;
3040 664e0f19 bellard
        case 0x310: /* movsd xmm, ea */
3041 664e0f19 bellard
            if (mod != 3) {
3042 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3043 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3044 664e0f19 bellard
                gen_op_movl_T0_0();
3045 664e0f19 bellard
                gen_op_movl_env_T0(offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
3046 664e0f19 bellard
                gen_op_movl_env_T0(offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
3047 664e0f19 bellard
            } else {
3048 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3049 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3050 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3051 664e0f19 bellard
            }
3052 664e0f19 bellard
            break;
3053 664e0f19 bellard
        case 0x012: /* movlps */
3054 664e0f19 bellard
        case 0x112: /* movlpd */
3055 664e0f19 bellard
            if (mod != 3) {
3056 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3057 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3058 664e0f19 bellard
            } else {
3059 664e0f19 bellard
                /* movhlps */
3060 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3061 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3062 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(1)));
3063 664e0f19 bellard
            }
3064 664e0f19 bellard
            break;
3065 465e9838 bellard
        case 0x212: /* movsldup */
3066 465e9838 bellard
            if (mod != 3) {
3067 465e9838 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3068 8686c490 bellard
                gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3069 465e9838 bellard
            } else {
3070 465e9838 bellard
                rm = (modrm & 7) | REX_B(s);
3071 465e9838 bellard
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
3072 465e9838 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)));
3073 465e9838 bellard
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)),
3074 465e9838 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(2)));
3075 465e9838 bellard
            }
3076 465e9838 bellard
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)),
3077 465e9838 bellard
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3078 465e9838 bellard
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)),
3079 465e9838 bellard
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
3080 465e9838 bellard
            break;
3081 465e9838 bellard
        case 0x312: /* movddup */
3082 465e9838 bellard
            if (mod != 3) {
3083 465e9838 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3084 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3085 465e9838 bellard
            } else {
3086 465e9838 bellard
                rm = (modrm & 7) | REX_B(s);
3087 465e9838 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3088 465e9838 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3089 465e9838 bellard
            }
3090 465e9838 bellard
            gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)),
3091 ba6526df bellard
                        offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3092 465e9838 bellard
            break;
3093 664e0f19 bellard
        case 0x016: /* movhps */
3094 664e0f19 bellard
        case 0x116: /* movhpd */
3095 664e0f19 bellard
            if (mod != 3) {
3096 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3097 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
3098 664e0f19 bellard
            } else {
3099 664e0f19 bellard
                /* movlhps */
3100 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3101 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)),
3102 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3103 664e0f19 bellard
            }
3104 664e0f19 bellard
            break;
3105 664e0f19 bellard
        case 0x216: /* movshdup */
3106 664e0f19 bellard
            if (mod != 3) {
3107 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3108 8686c490 bellard
                gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3109 664e0f19 bellard
            } else {
3110 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3111 664e0f19 bellard
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)),
3112 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(1)));
3113 664e0f19 bellard
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)),
3114 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(3)));
3115 664e0f19 bellard
            }
3116 664e0f19 bellard
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
3117 664e0f19 bellard
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)));
3118 664e0f19 bellard
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)),
3119 664e0f19 bellard
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
3120 664e0f19 bellard
            break;
3121 664e0f19 bellard
        case 0x7e: /* movd ea, mm */
3122 dabd98dd bellard
#ifdef TARGET_X86_64
3123 dabd98dd bellard
            if (s->dflag == 2) {
3124 5af45186 bellard
                tcg_gen_ld_i64(cpu_T[0], cpu_env, 
3125 5af45186 bellard
                               offsetof(CPUX86State,fpregs[reg].mmx));
3126 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 1);
3127 5fafdf24 ths
            } else
3128 dabd98dd bellard
#endif
3129 dabd98dd bellard
            {
3130 5af45186 bellard
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, 
3131 5af45186 bellard
                                 offsetof(CPUX86State,fpregs[reg].mmx.MMX_L(0)));
3132 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 1);
3133 dabd98dd bellard
            }
3134 664e0f19 bellard
            break;
3135 664e0f19 bellard
        case 0x17e: /* movd ea, xmm */
3136 dabd98dd bellard
#ifdef TARGET_X86_64
3137 dabd98dd bellard
            if (s->dflag == 2) {
3138 5af45186 bellard
                tcg_gen_ld_i64(cpu_T[0], cpu_env, 
3139 5af45186 bellard
                               offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3140 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 1);
3141 5fafdf24 ths
            } else
3142 dabd98dd bellard
#endif
3143 dabd98dd bellard
            {
3144 5af45186 bellard
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, 
3145 5af45186 bellard
                                 offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3146 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 1);
3147 dabd98dd bellard
            }
3148 664e0f19 bellard
            break;
3149 664e0f19 bellard
        case 0x27e: /* movq xmm, ea */
3150 664e0f19 bellard
            if (mod != 3) {
3151 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3152 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3153 664e0f19 bellard
            } else {
3154 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3155 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3156 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3157 664e0f19 bellard
            }
3158 664e0f19 bellard
            gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
3159 664e0f19 bellard
            break;
3160 664e0f19 bellard
        case 0x7f: /* movq ea, mm */
3161 664e0f19 bellard
            if (mod != 3) {
3162 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3163 8686c490 bellard
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx));
3164 664e0f19 bellard
            } else {
3165 664e0f19 bellard
                rm = (modrm & 7);
3166 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,fpregs[rm].mmx),
3167 664e0f19 bellard
                            offsetof(CPUX86State,fpregs[reg].mmx));
3168 664e0f19 bellard
            }
3169 664e0f19 bellard
            break;
3170 664e0f19 bellard
        case 0x011: /* movups */
3171 664e0f19 bellard
        case 0x111: /* movupd */
3172 664e0f19 bellard
        case 0x029: /* movaps */
3173 664e0f19 bellard
        case 0x129: /* movapd */
3174 664e0f19 bellard
        case 0x17f: /* movdqa ea, xmm */
3175 664e0f19 bellard
        case 0x27f: /* movdqu ea, xmm */
3176 664e0f19 bellard
            if (mod != 3) {
3177 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3178 8686c490 bellard
                gen_sto_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3179 664e0f19 bellard
            } else {
3180 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3181 664e0f19 bellard
                gen_op_movo(offsetof(CPUX86State,xmm_regs[rm]),
3182 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[reg]));
3183 664e0f19 bellard
            }
3184 664e0f19 bellard
            break;
3185 664e0f19 bellard
        case 0x211: /* movss ea, xmm */
3186 664e0f19 bellard
            if (mod != 3) {
3187 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3188 664e0f19 bellard
                gen_op_movl_T0_env(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3189 57fec1fe bellard
                gen_op_st_T0_A0(OT_LONG + s->mem_index);
3190 664e0f19 bellard
            } else {
3191 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3192 664e0f19 bellard
                gen_op_movl(offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)),
3193 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3194 664e0f19 bellard
            }
3195 664e0f19 bellard
            break;
3196 664e0f19 bellard
        case 0x311: /* movsd ea, xmm */
3197 664e0f19 bellard
            if (mod != 3) {
3198 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3199 8686c490 bellard
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3200 664e0f19 bellard
            } else {
3201 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3202 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)),
3203 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3204 664e0f19 bellard
            }
3205 664e0f19 bellard
            break;
3206 664e0f19 bellard
        case 0x013: /* movlps */
3207 664e0f19 bellard
        case 0x113: /* movlpd */
3208 664e0f19 bellard
            if (mod != 3) {
3209 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3210 8686c490 bellard
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3211 664e0f19 bellard
            } else {
3212 664e0f19 bellard
                goto illegal_op;
3213 664e0f19 bellard
            }
3214 664e0f19 bellard
            break;
3215 664e0f19 bellard
        case 0x017: /* movhps */
3216 664e0f19 bellard
        case 0x117: /* movhpd */
3217 664e0f19 bellard
            if (mod != 3) {
3218 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3219 8686c490 bellard
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
3220 664e0f19 bellard
            } else {
3221 664e0f19 bellard
                goto illegal_op;
3222 664e0f19 bellard
            }
3223 664e0f19 bellard
            break;
3224 664e0f19 bellard
        case 0x71: /* shift mm, im */
3225 664e0f19 bellard
        case 0x72:
3226 664e0f19 bellard
        case 0x73:
3227 664e0f19 bellard
        case 0x171: /* shift xmm, im */
3228 664e0f19 bellard
        case 0x172:
3229 664e0f19 bellard
        case 0x173:
3230 664e0f19 bellard
            val = ldub_code(s->pc++);
3231 664e0f19 bellard
            if (is_xmm) {
3232 664e0f19 bellard
                gen_op_movl_T0_im(val);
3233 664e0f19 bellard
                gen_op_movl_env_T0(offsetof(CPUX86State,xmm_t0.XMM_L(0)));
3234 664e0f19 bellard
                gen_op_movl_T0_0();
3235 664e0f19 bellard
                gen_op_movl_env_T0(offsetof(CPUX86State,xmm_t0.XMM_L(1)));
3236 664e0f19 bellard
                op1_offset = offsetof(CPUX86State,xmm_t0);
3237 664e0f19 bellard
            } else {
3238 664e0f19 bellard
                gen_op_movl_T0_im(val);
3239 664e0f19 bellard
                gen_op_movl_env_T0(offsetof(CPUX86State,mmx_t0.MMX_L(0)));
3240 664e0f19 bellard
                gen_op_movl_T0_0();
3241 664e0f19 bellard
                gen_op_movl_env_T0(offsetof(CPUX86State,mmx_t0.MMX_L(1)));
3242 664e0f19 bellard
                op1_offset = offsetof(CPUX86State,mmx_t0);
3243 664e0f19 bellard
            }
3244 664e0f19 bellard
            sse_op2 = sse_op_table2[((b - 1) & 3) * 8 + (((modrm >> 3)) & 7)][b1];
3245 664e0f19 bellard
            if (!sse_op2)
3246 664e0f19 bellard
                goto illegal_op;
3247 664e0f19 bellard
            if (is_xmm) {
3248 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3249 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
3250 664e0f19 bellard
            } else {
3251 664e0f19 bellard
                rm = (modrm & 7);
3252 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
3253 664e0f19 bellard
            }
3254 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op2_offset);
3255 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op1_offset);
3256 5af45186 bellard
            tcg_gen_helper_0_2(sse_op2, cpu_ptr0, cpu_ptr1);
3257 664e0f19 bellard
            break;
3258 664e0f19 bellard
        case 0x050: /* movmskps */
3259 664e0f19 bellard
            rm = (modrm & 7) | REX_B(s);
3260 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
3261 5af45186 bellard
                             offsetof(CPUX86State,xmm_regs[rm]));
3262 b6abf97d bellard
            tcg_gen_helper_1_1(helper_movmskps, cpu_tmp2_i32, cpu_ptr0);
3263 b6abf97d bellard
            tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
3264 57fec1fe bellard
            gen_op_mov_reg_T0(OT_LONG, reg);
3265 664e0f19 bellard
            break;
3266 664e0f19 bellard
        case 0x150: /* movmskpd */
3267 664e0f19 bellard
            rm = (modrm & 7) | REX_B(s);
3268 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
3269 5af45186 bellard
                             offsetof(CPUX86State,xmm_regs[rm]));
3270 b6abf97d bellard
            tcg_gen_helper_1_1(helper_movmskpd, cpu_tmp2_i32, cpu_ptr0);
3271 b6abf97d bellard
            tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
3272 57fec1fe bellard
            gen_op_mov_reg_T0(OT_LONG, reg);
3273 664e0f19 bellard
            break;
3274 664e0f19 bellard
        case 0x02a: /* cvtpi2ps */
3275 664e0f19 bellard
        case 0x12a: /* cvtpi2pd */
3276 5af45186 bellard
            tcg_gen_helper_0_0(helper_enter_mmx);
3277 664e0f19 bellard
            if (mod != 3) {
3278 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3279 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,mmx_t0);
3280 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, op2_offset);
3281 664e0f19 bellard
            } else {
3282 664e0f19 bellard
                rm = (modrm & 7);
3283 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
3284 664e0f19 bellard
            }
3285 664e0f19 bellard
            op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3286 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3287 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3288 664e0f19 bellard
            switch(b >> 8) {
3289 664e0f19 bellard
            case 0x0:
3290 5af45186 bellard
                tcg_gen_helper_0_2(helper_cvtpi2ps, cpu_ptr0, cpu_ptr1);
3291 664e0f19 bellard
                break;
3292 664e0f19 bellard
            default:
3293 664e0f19 bellard
            case 0x1:
3294 5af45186 bellard
                tcg_gen_helper_0_2(helper_cvtpi2pd, cpu_ptr0, cpu_ptr1);
3295 664e0f19 bellard
                break;
3296 664e0f19 bellard
            }
3297 664e0f19 bellard
            break;
3298 664e0f19 bellard
        case 0x22a: /* cvtsi2ss */
3299 664e0f19 bellard
        case 0x32a: /* cvtsi2sd */
3300 664e0f19 bellard
            ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3301 664e0f19 bellard
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
3302 664e0f19 bellard
            op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3303 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3304 5af45186 bellard
            sse_op2 = sse_op_table3[(s->dflag == 2) * 2 + ((b >> 8) - 2)];
3305 b6abf97d bellard
            tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
3306 b6abf97d bellard
            tcg_gen_helper_0_2(sse_op2, cpu_ptr0, cpu_tmp2_i32);
3307 664e0f19 bellard
            break;
3308 664e0f19 bellard
        case 0x02c: /* cvttps2pi */
3309 664e0f19 bellard
        case 0x12c: /* cvttpd2pi */
3310 664e0f19 bellard
        case 0x02d: /* cvtps2pi */
3311 664e0f19 bellard
        case 0x12d: /* cvtpd2pi */
3312 5af45186 bellard
            tcg_gen_helper_0_0(helper_enter_mmx);
3313 664e0f19 bellard
            if (mod != 3) {
3314 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3315 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,xmm_t0);
3316 8686c490 bellard
                gen_ldo_env_A0(s->mem_index, op2_offset);
3317 664e0f19 bellard
            } else {
3318 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3319 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
3320 664e0f19 bellard
            }
3321 664e0f19 bellard
            op1_offset = offsetof(CPUX86State,fpregs[reg & 7].mmx);
3322 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3323 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3324 664e0f19 bellard
            switch(b) {
3325 664e0f19 bellard
            case 0x02c:
3326 5af45186 bellard
                tcg_gen_helper_0_2(helper_cvttps2pi, cpu_ptr0, cpu_ptr1);
3327 664e0f19 bellard
                break;
3328 664e0f19 bellard
            case 0x12c:
3329 5af45186 bellard
                tcg_gen_helper_0_2(helper_cvttpd2pi, cpu_ptr0, cpu_ptr1);
3330 664e0f19 bellard
                break;
3331 664e0f19 bellard
            case 0x02d:
3332 5af45186 bellard
                tcg_gen_helper_0_2(helper_cvtps2pi, cpu_ptr0, cpu_ptr1);
3333 664e0f19 bellard
                break;
3334 664e0f19 bellard
            case 0x12d:
3335 5af45186 bellard
                tcg_gen_helper_0_2(helper_cvtpd2pi, cpu_ptr0, cpu_ptr1);
3336 664e0f19 bellard
                break;
3337 664e0f19 bellard
            }
3338 664e0f19 bellard
            break;
3339 664e0f19 bellard
        case 0x22c: /* cvttss2si */
3340 664e0f19 bellard
        case 0x32c: /* cvttsd2si */
3341 664e0f19 bellard
        case 0x22d: /* cvtss2si */
3342 664e0f19 bellard
        case 0x32d: /* cvtsd2si */
3343 664e0f19 bellard
            ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3344 31313213 bellard
            if (mod != 3) {
3345 31313213 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3346 31313213 bellard
                if ((b >> 8) & 1) {
3347 8686c490 bellard
                    gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_t0.XMM_Q(0)));
3348 31313213 bellard
                } else {
3349 57fec1fe bellard
                    gen_op_ld_T0_A0(OT_LONG + s->mem_index);
3350 31313213 bellard
                    gen_op_movl_env_T0(offsetof(CPUX86State,xmm_t0.XMM_L(0)));
3351 31313213 bellard
                }
3352 31313213 bellard
                op2_offset = offsetof(CPUX86State,xmm_t0);
3353 31313213 bellard
            } else {
3354 31313213 bellard
                rm = (modrm & 7) | REX_B(s);
3355 31313213 bellard
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
3356 31313213 bellard
            }
3357 5af45186 bellard
            sse_op2 = sse_op_table3[(s->dflag == 2) * 2 + ((b >> 8) - 2) + 4 +
3358 5af45186 bellard
                                    (b & 1) * 4];
3359 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op2_offset);
3360 5af45186 bellard
            if (ot == OT_LONG) {
3361 b6abf97d bellard
                tcg_gen_helper_1_1(sse_op2, cpu_tmp2_i32, cpu_ptr0);
3362 b6abf97d bellard
                tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
3363 5af45186 bellard
            } else {
3364 5af45186 bellard
                tcg_gen_helper_1_1(sse_op2, cpu_T[0], cpu_ptr0);
3365 5af45186 bellard
            }
3366 57fec1fe bellard
            gen_op_mov_reg_T0(ot, reg);
3367 664e0f19 bellard
            break;
3368 664e0f19 bellard
        case 0xc4: /* pinsrw */
3369 5fafdf24 ths
        case 0x1c4:
3370 d1e42c5c bellard
            s->rip_offset = 1;
3371 664e0f19 bellard
            gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
3372 664e0f19 bellard
            val = ldub_code(s->pc++);
3373 664e0f19 bellard
            if (b1) {
3374 664e0f19 bellard
                val &= 7;
3375 5af45186 bellard
                tcg_gen_st16_tl(cpu_T[0], cpu_env,
3376 5af45186 bellard
                                offsetof(CPUX86State,xmm_regs[reg].XMM_W(val)));
3377 664e0f19 bellard
            } else {
3378 664e0f19 bellard
                val &= 3;
3379 5af45186 bellard
                tcg_gen_st16_tl(cpu_T[0], cpu_env,
3380 5af45186 bellard
                                offsetof(CPUX86State,fpregs[reg].mmx.MMX_W(val)));
3381 664e0f19 bellard
            }
3382 664e0f19 bellard
            break;
3383 664e0f19 bellard
        case 0xc5: /* pextrw */
3384 5fafdf24 ths
        case 0x1c5:
3385 664e0f19 bellard
            if (mod != 3)
3386 664e0f19 bellard
                goto illegal_op;
3387 664e0f19 bellard
            val = ldub_code(s->pc++);
3388 664e0f19 bellard
            if (b1) {
3389 664e0f19 bellard
                val &= 7;
3390 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3391 5af45186 bellard
                tcg_gen_ld16u_tl(cpu_T[0], cpu_env,
3392 5af45186 bellard
                                 offsetof(CPUX86State,xmm_regs[rm].XMM_W(val)));
3393 664e0f19 bellard
            } else {
3394 664e0f19 bellard
                val &= 3;
3395 664e0f19 bellard
                rm = (modrm & 7);
3396 5af45186 bellard
                tcg_gen_ld16u_tl(cpu_T[0], cpu_env,
3397 5af45186 bellard
                                offsetof(CPUX86State,fpregs[rm].mmx.MMX_W(val)));
3398 664e0f19 bellard
            }
3399 664e0f19 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
3400 57fec1fe bellard
            gen_op_mov_reg_T0(OT_LONG, reg);
3401 664e0f19 bellard
            break;
3402 664e0f19 bellard
        case 0x1d6: /* movq ea, xmm */
3403 664e0f19 bellard
            if (mod != 3) {
3404 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3405 8686c490 bellard
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3406 664e0f19 bellard
            } else {
3407 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3408 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)),
3409 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3410 664e0f19 bellard
                gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(1)));
3411 664e0f19 bellard
            }
3412 664e0f19 bellard
            break;
3413 664e0f19 bellard
        case 0x2d6: /* movq2dq */
3414 5af45186 bellard
            tcg_gen_helper_0_0(helper_enter_mmx);
3415 480c1cdb bellard
            rm = (modrm & 7);
3416 480c1cdb bellard
            gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3417 480c1cdb bellard
                        offsetof(CPUX86State,fpregs[rm].mmx));
3418 480c1cdb bellard
            gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
3419 664e0f19 bellard
            break;
3420 664e0f19 bellard
        case 0x3d6: /* movdq2q */
3421 5af45186 bellard
            tcg_gen_helper_0_0(helper_enter_mmx);
3422 480c1cdb bellard
            rm = (modrm & 7) | REX_B(s);
3423 480c1cdb bellard
            gen_op_movq(offsetof(CPUX86State,fpregs[reg & 7].mmx),
3424 480c1cdb bellard
                        offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3425 664e0f19 bellard
            break;
3426 664e0f19 bellard
        case 0xd7: /* pmovmskb */
3427 664e0f19 bellard
        case 0x1d7:
3428 664e0f19 bellard
            if (mod != 3)
3429 664e0f19 bellard
                goto illegal_op;
3430 664e0f19 bellard
            if (b1) {
3431 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3432 5af45186 bellard
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, offsetof(CPUX86State,xmm_regs[rm]));
3433 b6abf97d bellard
                tcg_gen_helper_1_1(helper_pmovmskb_xmm, cpu_tmp2_i32, cpu_ptr0);
3434 664e0f19 bellard
            } else {
3435 664e0f19 bellard
                rm = (modrm & 7);
3436 5af45186 bellard
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, offsetof(CPUX86State,fpregs[rm].mmx));
3437 b6abf97d bellard
                tcg_gen_helper_1_1(helper_pmovmskb_mmx, cpu_tmp2_i32, cpu_ptr0);
3438 664e0f19 bellard
            }
3439 b6abf97d bellard
            tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
3440 664e0f19 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
3441 57fec1fe bellard
            gen_op_mov_reg_T0(OT_LONG, reg);
3442 664e0f19 bellard
            break;
3443 664e0f19 bellard
        default:
3444 664e0f19 bellard
            goto illegal_op;
3445 664e0f19 bellard
        }
3446 664e0f19 bellard
    } else {
3447 664e0f19 bellard
        /* generic MMX or SSE operation */
3448 d1e42c5c bellard
        switch(b) {
3449 d1e42c5c bellard
        case 0x70: /* pshufx insn */
3450 d1e42c5c bellard
        case 0xc6: /* pshufx insn */
3451 d1e42c5c bellard
        case 0xc2: /* compare insns */
3452 d1e42c5c bellard
            s->rip_offset = 1;
3453 d1e42c5c bellard
            break;
3454 d1e42c5c bellard
        default:
3455 d1e42c5c bellard
            break;
3456 664e0f19 bellard
        }
3457 664e0f19 bellard
        if (is_xmm) {
3458 664e0f19 bellard
            op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3459 664e0f19 bellard
            if (mod != 3) {
3460 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3461 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,xmm_t0);
3462 480c1cdb bellard
                if (b1 >= 2 && ((b >= 0x50 && b <= 0x5f && b != 0x5b) ||
3463 664e0f19 bellard
                                b == 0xc2)) {
3464 664e0f19 bellard
                    /* specific case for SSE single instructions */
3465 664e0f19 bellard
                    if (b1 == 2) {
3466 664e0f19 bellard
                        /* 32 bit access */
3467 57fec1fe bellard
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
3468 664e0f19 bellard
                        gen_op_movl_env_T0(offsetof(CPUX86State,xmm_t0.XMM_L(0)));
3469 664e0f19 bellard
                    } else {
3470 664e0f19 bellard
                        /* 64 bit access */
3471 8686c490 bellard
                        gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_t0.XMM_D(0)));
3472 664e0f19 bellard
                    }
3473 664e0f19 bellard
                } else {
3474 8686c490 bellard
                    gen_ldo_env_A0(s->mem_index, op2_offset);
3475 664e0f19 bellard
                }
3476 664e0f19 bellard
            } else {
3477 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3478 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
3479 664e0f19 bellard
            }
3480 664e0f19 bellard
        } else {
3481 664e0f19 bellard
            op1_offset = offsetof(CPUX86State,fpregs[reg].mmx);
3482 664e0f19 bellard
            if (mod != 3) {
3483 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3484 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,mmx_t0);
3485 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, op2_offset);
3486 664e0f19 bellard
            } else {
3487 664e0f19 bellard
                rm = (modrm & 7);
3488 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
3489 664e0f19 bellard
            }
3490 664e0f19 bellard
        }
3491 664e0f19 bellard
        switch(b) {
3492 a35f3ec7 aurel32
        case 0x0f: /* 3DNow! data insns */
3493 e771edab aurel32
            if (!(s->cpuid_ext2_features & CPUID_EXT2_3DNOW))
3494 e771edab aurel32
                goto illegal_op;
3495 a35f3ec7 aurel32
            val = ldub_code(s->pc++);
3496 a35f3ec7 aurel32
            sse_op2 = sse_op_table5[val];
3497 a35f3ec7 aurel32
            if (!sse_op2)
3498 a35f3ec7 aurel32
                goto illegal_op;
3499 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3500 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3501 5af45186 bellard
            tcg_gen_helper_0_2(sse_op2, cpu_ptr0, cpu_ptr1);
3502 a35f3ec7 aurel32
            break;
3503 664e0f19 bellard
        case 0x70: /* pshufx insn */
3504 664e0f19 bellard
        case 0xc6: /* pshufx insn */
3505 664e0f19 bellard
            val = ldub_code(s->pc++);
3506 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3507 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3508 5af45186 bellard
            tcg_gen_helper_0_3(sse_op2, cpu_ptr0, cpu_ptr1, tcg_const_i32(val));
3509 664e0f19 bellard
            break;
3510 664e0f19 bellard
        case 0xc2:
3511 664e0f19 bellard
            /* compare insns */
3512 664e0f19 bellard
            val = ldub_code(s->pc++);
3513 664e0f19 bellard
            if (val >= 8)
3514 664e0f19 bellard
                goto illegal_op;
3515 664e0f19 bellard
            sse_op2 = sse_op_table4[val][b1];
3516 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3517 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3518 5af45186 bellard
            tcg_gen_helper_0_2(sse_op2, cpu_ptr0, cpu_ptr1);
3519 664e0f19 bellard
            break;
3520 b8b6a50b bellard
        case 0xf7:
3521 b8b6a50b bellard
            /* maskmov : we must prepare A0 */
3522 b8b6a50b bellard
            if (mod != 3)
3523 b8b6a50b bellard
                goto illegal_op;
3524 b8b6a50b bellard
#ifdef TARGET_X86_64
3525 b8b6a50b bellard
            if (s->aflag == 2) {
3526 b8b6a50b bellard
                gen_op_movq_A0_reg(R_EDI);
3527 b8b6a50b bellard
            } else
3528 b8b6a50b bellard
#endif
3529 b8b6a50b bellard
            {
3530 b8b6a50b bellard
                gen_op_movl_A0_reg(R_EDI);
3531 b8b6a50b bellard
                if (s->aflag == 0)
3532 b8b6a50b bellard
                    gen_op_andl_A0_ffff();
3533 b8b6a50b bellard
            }
3534 b8b6a50b bellard
            gen_add_A0_ds_seg(s);
3535 b8b6a50b bellard
3536 b8b6a50b bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3537 b8b6a50b bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3538 b8b6a50b bellard
            tcg_gen_helper_0_3(sse_op2, cpu_ptr0, cpu_ptr1, cpu_A0);
3539 b8b6a50b bellard
            break;
3540 664e0f19 bellard
        default:
3541 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3542 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3543 5af45186 bellard
            tcg_gen_helper_0_2(sse_op2, cpu_ptr0, cpu_ptr1);
3544 664e0f19 bellard
            break;
3545 664e0f19 bellard
        }
3546 664e0f19 bellard
        if (b == 0x2e || b == 0x2f) {
3547 5af45186 bellard
            /* just to keep the EFLAGS optimization correct */
3548 5af45186 bellard
            gen_op_com_dummy();
3549 664e0f19 bellard
            s->cc_op = CC_OP_EFLAGS;
3550 664e0f19 bellard
        }
3551 664e0f19 bellard
    }
3552 664e0f19 bellard
}
3553 664e0f19 bellard
3554 2c0262af bellard
/* convert one instruction. s->is_jmp is set if the translation must
3555 2c0262af bellard
   be stopped. Return the next pc value */
3556 14ce26e7 bellard
static target_ulong disas_insn(DisasContext *s, target_ulong pc_start)
3557 2c0262af bellard
{
3558 2c0262af bellard
    int b, prefixes, aflag, dflag;
3559 2c0262af bellard
    int shift, ot;
3560 2c0262af bellard
    int modrm, reg, rm, mod, reg_addr, op, opreg, offset_addr, val;
3561 14ce26e7 bellard
    target_ulong next_eip, tval;
3562 14ce26e7 bellard
    int rex_w, rex_r;
3563 2c0262af bellard
3564 2c0262af bellard
    s->pc = pc_start;
3565 2c0262af bellard
    prefixes = 0;
3566 2c0262af bellard
    aflag = s->code32;
3567 2c0262af bellard
    dflag = s->code32;
3568 2c0262af bellard
    s->override = -1;
3569 14ce26e7 bellard
    rex_w = -1;
3570 14ce26e7 bellard
    rex_r = 0;
3571 14ce26e7 bellard
#ifdef TARGET_X86_64
3572 14ce26e7 bellard
    s->rex_x = 0;
3573 14ce26e7 bellard
    s->rex_b = 0;
3574 5fafdf24 ths
    x86_64_hregs = 0;
3575 14ce26e7 bellard
#endif
3576 14ce26e7 bellard
    s->rip_offset = 0; /* for relative ip address */
3577 2c0262af bellard
 next_byte:
3578 61382a50 bellard
    b = ldub_code(s->pc);
3579 2c0262af bellard
    s->pc++;
3580 2c0262af bellard
    /* check prefixes */
3581 14ce26e7 bellard
#ifdef TARGET_X86_64
3582 14ce26e7 bellard
    if (CODE64(s)) {
3583 14ce26e7 bellard
        switch (b) {
3584 14ce26e7 bellard
        case 0xf3:
3585 14ce26e7 bellard
            prefixes |= PREFIX_REPZ;
3586 14ce26e7 bellard
            goto next_byte;
3587 14ce26e7 bellard
        case 0xf2:
3588 14ce26e7 bellard
            prefixes |= PREFIX_REPNZ;
3589 14ce26e7 bellard
            goto next_byte;
3590 14ce26e7 bellard
        case 0xf0:
3591 14ce26e7 bellard
            prefixes |= PREFIX_LOCK;
3592 14ce26e7 bellard
            goto next_byte;
3593 14ce26e7 bellard
        case 0x2e:
3594 14ce26e7 bellard
            s->override = R_CS;
3595 14ce26e7 bellard
            goto next_byte;
3596 14ce26e7 bellard
        case 0x36:
3597 14ce26e7 bellard
            s->override = R_SS;
3598 14ce26e7 bellard
            goto next_byte;
3599 14ce26e7 bellard
        case 0x3e:
3600 14ce26e7 bellard
            s->override = R_DS;
3601 14ce26e7 bellard
            goto next_byte;
3602 14ce26e7 bellard
        case 0x26:
3603 14ce26e7 bellard
            s->override = R_ES;
3604 14ce26e7 bellard
            goto next_byte;
3605 14ce26e7 bellard
        case 0x64:
3606 14ce26e7 bellard
            s->override = R_FS;
3607 14ce26e7 bellard
            goto next_byte;
3608 14ce26e7 bellard
        case 0x65:
3609 14ce26e7 bellard
            s->override = R_GS;
3610 14ce26e7 bellard
            goto next_byte;
3611 14ce26e7 bellard
        case 0x66:
3612 14ce26e7 bellard
            prefixes |= PREFIX_DATA;
3613 14ce26e7 bellard
            goto next_byte;
3614 14ce26e7 bellard
        case 0x67:
3615 14ce26e7 bellard
            prefixes |= PREFIX_ADR;
3616 14ce26e7 bellard
            goto next_byte;
3617 14ce26e7 bellard
        case 0x40 ... 0x4f:
3618 14ce26e7 bellard
            /* REX prefix */
3619 14ce26e7 bellard
            rex_w = (b >> 3) & 1;
3620 14ce26e7 bellard
            rex_r = (b & 0x4) << 1;
3621 14ce26e7 bellard
            s->rex_x = (b & 0x2) << 2;
3622 14ce26e7 bellard
            REX_B(s) = (b & 0x1) << 3;
3623 14ce26e7 bellard
            x86_64_hregs = 1; /* select uniform byte register addressing */
3624 14ce26e7 bellard
            goto next_byte;
3625 14ce26e7 bellard
        }
3626 14ce26e7 bellard
        if (rex_w == 1) {
3627 14ce26e7 bellard
            /* 0x66 is ignored if rex.w is set */
3628 14ce26e7 bellard
            dflag = 2;
3629 14ce26e7 bellard
        } else {
3630 14ce26e7 bellard
            if (prefixes & PREFIX_DATA)
3631 14ce26e7 bellard
                dflag ^= 1;
3632 14ce26e7 bellard
        }
3633 14ce26e7 bellard
        if (!(prefixes & PREFIX_ADR))
3634 14ce26e7 bellard
            aflag = 2;
3635 5fafdf24 ths
    } else
3636 14ce26e7 bellard
#endif
3637 14ce26e7 bellard
    {
3638 14ce26e7 bellard
        switch (b) {
3639 14ce26e7 bellard
        case 0xf3:
3640 14ce26e7 bellard
            prefixes |= PREFIX_REPZ;
3641 14ce26e7 bellard
            goto next_byte;
3642 14ce26e7 bellard
        case 0xf2:
3643 14ce26e7 bellard
            prefixes |= PREFIX_REPNZ;
3644 14ce26e7 bellard
            goto next_byte;
3645 14ce26e7 bellard
        case 0xf0:
3646 14ce26e7 bellard
            prefixes |= PREFIX_LOCK;
3647 14ce26e7 bellard
            goto next_byte;
3648 14ce26e7 bellard
        case 0x2e:
3649 14ce26e7 bellard
            s->override = R_CS;
3650 14ce26e7 bellard
            goto next_byte;
3651 14ce26e7 bellard
        case 0x36:
3652 14ce26e7 bellard
            s->override = R_SS;
3653 14ce26e7 bellard
            goto next_byte;
3654 14ce26e7 bellard
        case 0x3e:
3655 14ce26e7 bellard
            s->override = R_DS;
3656 14ce26e7 bellard
            goto next_byte;
3657 14ce26e7 bellard
        case 0x26:
3658 14ce26e7 bellard
            s->override = R_ES;
3659 14ce26e7 bellard
            goto next_byte;
3660 14ce26e7 bellard
        case 0x64:
3661 14ce26e7 bellard
            s->override = R_FS;
3662 14ce26e7 bellard
            goto next_byte;
3663 14ce26e7 bellard
        case 0x65:
3664 14ce26e7 bellard
            s->override = R_GS;
3665 14ce26e7 bellard
            goto next_byte;
3666 14ce26e7 bellard
        case 0x66:
3667 14ce26e7 bellard
            prefixes |= PREFIX_DATA;
3668 14ce26e7 bellard
            goto next_byte;
3669 14ce26e7 bellard
        case 0x67:
3670 14ce26e7 bellard
            prefixes |= PREFIX_ADR;
3671 14ce26e7 bellard
            goto next_byte;
3672 14ce26e7 bellard
        }
3673 14ce26e7 bellard
        if (prefixes & PREFIX_DATA)
3674 14ce26e7 bellard
            dflag ^= 1;
3675 14ce26e7 bellard
        if (prefixes & PREFIX_ADR)
3676 14ce26e7 bellard
            aflag ^= 1;
3677 2c0262af bellard
    }
3678 2c0262af bellard
3679 2c0262af bellard
    s->prefix = prefixes;
3680 2c0262af bellard
    s->aflag = aflag;
3681 2c0262af bellard
    s->dflag = dflag;
3682 2c0262af bellard
3683 2c0262af bellard
    /* lock generation */
3684 2c0262af bellard
    if (prefixes & PREFIX_LOCK)
3685 b8b6a50b bellard
        tcg_gen_helper_0_0(helper_lock);
3686 2c0262af bellard
3687 2c0262af bellard
    /* now check op code */
3688 2c0262af bellard
 reswitch:
3689 2c0262af bellard
    switch(b) {
3690 2c0262af bellard
    case 0x0f:
3691 2c0262af bellard
        /**************************/
3692 2c0262af bellard
        /* extended op code */
3693 61382a50 bellard
        b = ldub_code(s->pc++) | 0x100;
3694 2c0262af bellard
        goto reswitch;
3695 3b46e624 ths
3696 2c0262af bellard
        /**************************/
3697 2c0262af bellard
        /* arith & logic */
3698 2c0262af bellard
    case 0x00 ... 0x05:
3699 2c0262af bellard
    case 0x08 ... 0x0d:
3700 2c0262af bellard
    case 0x10 ... 0x15:
3701 2c0262af bellard
    case 0x18 ... 0x1d:
3702 2c0262af bellard
    case 0x20 ... 0x25:
3703 2c0262af bellard
    case 0x28 ... 0x2d:
3704 2c0262af bellard
    case 0x30 ... 0x35:
3705 2c0262af bellard
    case 0x38 ... 0x3d:
3706 2c0262af bellard
        {
3707 2c0262af bellard
            int op, f, val;
3708 2c0262af bellard
            op = (b >> 3) & 7;
3709 2c0262af bellard
            f = (b >> 1) & 3;
3710 2c0262af bellard
3711 2c0262af bellard
            if ((b & 1) == 0)
3712 2c0262af bellard
                ot = OT_BYTE;
3713 2c0262af bellard
            else
3714 14ce26e7 bellard
                ot = dflag + OT_WORD;
3715 3b46e624 ths
3716 2c0262af bellard
            switch(f) {
3717 2c0262af bellard
            case 0: /* OP Ev, Gv */
3718 61382a50 bellard
                modrm = ldub_code(s->pc++);
3719 14ce26e7 bellard
                reg = ((modrm >> 3) & 7) | rex_r;
3720 2c0262af bellard
                mod = (modrm >> 6) & 3;
3721 14ce26e7 bellard
                rm = (modrm & 7) | REX_B(s);
3722 2c0262af bellard
                if (mod != 3) {
3723 2c0262af bellard
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3724 2c0262af bellard
                    opreg = OR_TMP0;
3725 2c0262af bellard
                } else if (op == OP_XORL && rm == reg) {
3726 2c0262af bellard
                xor_zero:
3727 2c0262af bellard
                    /* xor reg, reg optimisation */
3728 2c0262af bellard
                    gen_op_movl_T0_0();
3729 2c0262af bellard
                    s->cc_op = CC_OP_LOGICB + ot;
3730 57fec1fe bellard
                    gen_op_mov_reg_T0(ot, reg);
3731 2c0262af bellard
                    gen_op_update1_cc();
3732 2c0262af bellard
                    break;
3733 2c0262af bellard
                } else {
3734 2c0262af bellard
                    opreg = rm;
3735 2c0262af bellard
                }
3736 57fec1fe bellard
                gen_op_mov_TN_reg(ot, 1, reg);
3737 2c0262af bellard
                gen_op(s, op, ot, opreg);
3738 2c0262af bellard
                break;
3739 2c0262af bellard
            case 1: /* OP Gv, Ev */
3740 61382a50 bellard
                modrm = ldub_code(s->pc++);
3741 2c0262af bellard
                mod = (modrm >> 6) & 3;
3742 14ce26e7 bellard
                reg = ((modrm >> 3) & 7) | rex_r;
3743 14ce26e7 bellard
                rm = (modrm & 7) | REX_B(s);
3744 2c0262af bellard
                if (mod != 3) {
3745 2c0262af bellard
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3746 57fec1fe bellard
                    gen_op_ld_T1_A0(ot + s->mem_index);
3747 2c0262af bellard
                } else if (op == OP_XORL && rm == reg) {
3748 2c0262af bellard
                    goto xor_zero;
3749 2c0262af bellard
                } else {
3750 57fec1fe bellard
                    gen_op_mov_TN_reg(ot, 1, rm);
3751 2c0262af bellard
                }
3752 2c0262af bellard
                gen_op(s, op, ot, reg);
3753 2c0262af bellard
                break;
3754 2c0262af bellard
            case 2: /* OP A, Iv */
3755 2c0262af bellard
                val = insn_get(s, ot);
3756 2c0262af bellard
                gen_op_movl_T1_im(val);
3757 2c0262af bellard
                gen_op(s, op, ot, OR_EAX);
3758 2c0262af bellard
                break;
3759 2c0262af bellard
            }
3760 2c0262af bellard
        }
3761 2c0262af bellard
        break;
3762 2c0262af bellard
3763 2c0262af bellard
    case 0x80: /* GRP1 */
3764 2c0262af bellard
    case 0x81:
3765 d64477af bellard
    case 0x82:
3766 2c0262af bellard
    case 0x83:
3767 2c0262af bellard
        {
3768 2c0262af bellard
            int val;
3769 2c0262af bellard
3770 2c0262af bellard
            if ((b & 1) == 0)
3771 2c0262af bellard
                ot = OT_BYTE;
3772 2c0262af bellard
            else
3773 14ce26e7 bellard
                ot = dflag + OT_WORD;
3774 3b46e624 ths
3775 61382a50 bellard
            modrm = ldub_code(s->pc++);
3776 2c0262af bellard
            mod = (modrm >> 6) & 3;
3777 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
3778 2c0262af bellard
            op = (modrm >> 3) & 7;
3779 3b46e624 ths
3780 2c0262af bellard
            if (mod != 3) {
3781 14ce26e7 bellard
                if (b == 0x83)
3782 14ce26e7 bellard
                    s->rip_offset = 1;
3783 14ce26e7 bellard
                else
3784 14ce26e7 bellard
                    s->rip_offset = insn_const_size(ot);
3785 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3786 2c0262af bellard
                opreg = OR_TMP0;
3787 2c0262af bellard
            } else {
3788 14ce26e7 bellard
                opreg = rm;
3789 2c0262af bellard
            }
3790 2c0262af bellard
3791 2c0262af bellard
            switch(b) {
3792 2c0262af bellard
            default:
3793 2c0262af bellard
            case 0x80:
3794 2c0262af bellard
            case 0x81:
3795 d64477af bellard
            case 0x82:
3796 2c0262af bellard
                val = insn_get(s, ot);
3797 2c0262af bellard
                break;
3798 2c0262af bellard
            case 0x83:
3799 2c0262af bellard
                val = (int8_t)insn_get(s, OT_BYTE);
3800 2c0262af bellard
                break;
3801 2c0262af bellard
            }
3802 2c0262af bellard
            gen_op_movl_T1_im(val);
3803 2c0262af bellard
            gen_op(s, op, ot, opreg);
3804 2c0262af bellard
        }
3805 2c0262af bellard
        break;
3806 2c0262af bellard
3807 2c0262af bellard
        /**************************/
3808 2c0262af bellard
        /* inc, dec, and other misc arith */
3809 2c0262af bellard
    case 0x40 ... 0x47: /* inc Gv */
3810 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
3811 2c0262af bellard
        gen_inc(s, ot, OR_EAX + (b & 7), 1);
3812 2c0262af bellard
        break;
3813 2c0262af bellard
    case 0x48 ... 0x4f: /* dec Gv */
3814 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
3815 2c0262af bellard
        gen_inc(s, ot, OR_EAX + (b & 7), -1);
3816 2c0262af bellard
        break;
3817 2c0262af bellard
    case 0xf6: /* GRP3 */
3818 2c0262af bellard
    case 0xf7:
3819 2c0262af bellard
        if ((b & 1) == 0)
3820 2c0262af bellard
            ot = OT_BYTE;
3821 2c0262af bellard
        else
3822 14ce26e7 bellard
            ot = dflag + OT_WORD;
3823 2c0262af bellard
3824 61382a50 bellard
        modrm = ldub_code(s->pc++);
3825 2c0262af bellard
        mod = (modrm >> 6) & 3;
3826 14ce26e7 bellard
        rm = (modrm & 7) | REX_B(s);
3827 2c0262af bellard
        op = (modrm >> 3) & 7;
3828 2c0262af bellard
        if (mod != 3) {
3829 14ce26e7 bellard
            if (op == 0)
3830 14ce26e7 bellard
                s->rip_offset = insn_const_size(ot);
3831 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3832 57fec1fe bellard
            gen_op_ld_T0_A0(ot + s->mem_index);
3833 2c0262af bellard
        } else {
3834 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, rm);
3835 2c0262af bellard
        }
3836 2c0262af bellard
3837 2c0262af bellard
        switch(op) {
3838 2c0262af bellard
        case 0: /* test */
3839 2c0262af bellard
            val = insn_get(s, ot);
3840 2c0262af bellard
            gen_op_movl_T1_im(val);
3841 2c0262af bellard
            gen_op_testl_T0_T1_cc();
3842 2c0262af bellard
            s->cc_op = CC_OP_LOGICB + ot;
3843 2c0262af bellard
            break;
3844 2c0262af bellard
        case 2: /* not */
3845 b6abf97d bellard
            tcg_gen_not_tl(cpu_T[0], cpu_T[0]);
3846 2c0262af bellard
            if (mod != 3) {
3847 57fec1fe bellard
                gen_op_st_T0_A0(ot + s->mem_index);
3848 2c0262af bellard
            } else {
3849 57fec1fe bellard
                gen_op_mov_reg_T0(ot, rm);
3850 2c0262af bellard
            }
3851 2c0262af bellard
            break;
3852 2c0262af bellard
        case 3: /* neg */
3853 b6abf97d bellard
            tcg_gen_neg_tl(cpu_T[0], cpu_T[0]);
3854 2c0262af bellard
            if (mod != 3) {
3855 57fec1fe bellard
                gen_op_st_T0_A0(ot + s->mem_index);
3856 2c0262af bellard
            } else {
3857 57fec1fe bellard
                gen_op_mov_reg_T0(ot, rm);
3858 2c0262af bellard
            }
3859 2c0262af bellard
            gen_op_update_neg_cc();
3860 2c0262af bellard
            s->cc_op = CC_OP_SUBB + ot;
3861 2c0262af bellard
            break;
3862 2c0262af bellard
        case 4: /* mul */
3863 2c0262af bellard
            switch(ot) {
3864 2c0262af bellard
            case OT_BYTE:
3865 2c0262af bellard
                gen_op_mulb_AL_T0();
3866 d36cd60e bellard
                s->cc_op = CC_OP_MULB;
3867 2c0262af bellard
                break;
3868 2c0262af bellard
            case OT_WORD:
3869 2c0262af bellard
                gen_op_mulw_AX_T0();
3870 d36cd60e bellard
                s->cc_op = CC_OP_MULW;
3871 2c0262af bellard
                break;
3872 2c0262af bellard
            default:
3873 2c0262af bellard
            case OT_LONG:
3874 2c0262af bellard
                gen_op_mull_EAX_T0();
3875 d36cd60e bellard
                s->cc_op = CC_OP_MULL;
3876 2c0262af bellard
                break;
3877 14ce26e7 bellard
#ifdef TARGET_X86_64
3878 14ce26e7 bellard
            case OT_QUAD:
3879 14ce26e7 bellard
                gen_op_mulq_EAX_T0();
3880 14ce26e7 bellard
                s->cc_op = CC_OP_MULQ;
3881 14ce26e7 bellard
                break;
3882 14ce26e7 bellard
#endif
3883 2c0262af bellard
            }
3884 2c0262af bellard
            break;
3885 2c0262af bellard
        case 5: /* imul */
3886 2c0262af bellard
            switch(ot) {
3887 2c0262af bellard
            case OT_BYTE:
3888 2c0262af bellard
                gen_op_imulb_AL_T0();
3889 d36cd60e bellard
                s->cc_op = CC_OP_MULB;
3890 2c0262af bellard
                break;
3891 2c0262af bellard
            case OT_WORD:
3892 2c0262af bellard
                gen_op_imulw_AX_T0();
3893 d36cd60e bellard
                s->cc_op = CC_OP_MULW;
3894 2c0262af bellard
                break;
3895 2c0262af bellard
            default:
3896 2c0262af bellard
            case OT_LONG:
3897 2c0262af bellard
                gen_op_imull_EAX_T0();
3898 d36cd60e bellard
                s->cc_op = CC_OP_MULL;
3899 2c0262af bellard
                break;
3900 14ce26e7 bellard
#ifdef TARGET_X86_64
3901 14ce26e7 bellard
            case OT_QUAD:
3902 14ce26e7 bellard
                gen_op_imulq_EAX_T0();
3903 14ce26e7 bellard
                s->cc_op = CC_OP_MULQ;
3904 14ce26e7 bellard
                break;
3905 14ce26e7 bellard
#endif
3906 2c0262af bellard
            }
3907 2c0262af bellard
            break;
3908 2c0262af bellard
        case 6: /* div */
3909 2c0262af bellard
            switch(ot) {
3910 2c0262af bellard
            case OT_BYTE:
3911 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
3912 b5b38f61 bellard
                tcg_gen_helper_0_1(helper_divb_AL, cpu_T[0]);
3913 2c0262af bellard
                break;
3914 2c0262af bellard
            case OT_WORD:
3915 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
3916 b5b38f61 bellard
                tcg_gen_helper_0_1(helper_divw_AX, cpu_T[0]);
3917 2c0262af bellard
                break;
3918 2c0262af bellard
            default:
3919 2c0262af bellard
            case OT_LONG:
3920 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
3921 b5b38f61 bellard
                tcg_gen_helper_0_1(helper_divl_EAX, cpu_T[0]);
3922 14ce26e7 bellard
                break;
3923 14ce26e7 bellard
#ifdef TARGET_X86_64
3924 14ce26e7 bellard
            case OT_QUAD:
3925 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
3926 b5b38f61 bellard
                tcg_gen_helper_0_1(helper_divq_EAX, cpu_T[0]);
3927 2c0262af bellard
                break;
3928 14ce26e7 bellard
#endif
3929 2c0262af bellard
            }
3930 2c0262af bellard
            break;
3931 2c0262af bellard
        case 7: /* idiv */
3932 2c0262af bellard
            switch(ot) {
3933 2c0262af bellard
            case OT_BYTE:
3934 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
3935 b5b38f61 bellard
                tcg_gen_helper_0_1(helper_idivb_AL, cpu_T[0]);
3936 2c0262af bellard
                break;
3937 2c0262af bellard
            case OT_WORD:
3938 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
3939 b5b38f61 bellard
                tcg_gen_helper_0_1(helper_idivw_AX, cpu_T[0]);
3940 2c0262af bellard
                break;
3941 2c0262af bellard
            default:
3942 2c0262af bellard
            case OT_LONG:
3943 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
3944 b5b38f61 bellard
                tcg_gen_helper_0_1(helper_idivl_EAX, cpu_T[0]);
3945 14ce26e7 bellard
                break;
3946 14ce26e7 bellard
#ifdef TARGET_X86_64
3947 14ce26e7 bellard
            case OT_QUAD:
3948 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
3949 b5b38f61 bellard
                tcg_gen_helper_0_1(helper_idivq_EAX, cpu_T[0]);
3950 2c0262af bellard
                break;
3951 14ce26e7 bellard
#endif
3952 2c0262af bellard
            }
3953 2c0262af bellard
            break;
3954 2c0262af bellard
        default:
3955 2c0262af bellard
            goto illegal_op;
3956 2c0262af bellard
        }
3957 2c0262af bellard
        break;
3958 2c0262af bellard
3959 2c0262af bellard
    case 0xfe: /* GRP4 */
3960 2c0262af bellard
    case 0xff: /* GRP5 */
3961 2c0262af bellard
        if ((b & 1) == 0)
3962 2c0262af bellard
            ot = OT_BYTE;
3963 2c0262af bellard
        else
3964 14ce26e7 bellard
            ot = dflag + OT_WORD;
3965 2c0262af bellard
3966 61382a50 bellard
        modrm = ldub_code(s->pc++);
3967 2c0262af bellard
        mod = (modrm >> 6) & 3;
3968 14ce26e7 bellard
        rm = (modrm & 7) | REX_B(s);
3969 2c0262af bellard
        op = (modrm >> 3) & 7;
3970 2c0262af bellard
        if (op >= 2 && b == 0xfe) {
3971 2c0262af bellard
            goto illegal_op;
3972 2c0262af bellard
        }
3973 14ce26e7 bellard
        if (CODE64(s)) {
3974 aba9d61e bellard
            if (op == 2 || op == 4) {
3975 14ce26e7 bellard
                /* operand size for jumps is 64 bit */
3976 14ce26e7 bellard
                ot = OT_QUAD;
3977 aba9d61e bellard
            } else if (op == 3 || op == 5) {
3978 aba9d61e bellard
                /* for call calls, the operand is 16 or 32 bit, even
3979 aba9d61e bellard
                   in long mode */
3980 aba9d61e bellard
                ot = dflag ? OT_LONG : OT_WORD;
3981 14ce26e7 bellard
            } else if (op == 6) {
3982 14ce26e7 bellard
                /* default push size is 64 bit */
3983 14ce26e7 bellard
                ot = dflag ? OT_QUAD : OT_WORD;
3984 14ce26e7 bellard
            }
3985 14ce26e7 bellard
        }
3986 2c0262af bellard
        if (mod != 3) {
3987 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3988 2c0262af bellard
            if (op >= 2 && op != 3 && op != 5)
3989 57fec1fe bellard
                gen_op_ld_T0_A0(ot + s->mem_index);
3990 2c0262af bellard
        } else {
3991 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, rm);
3992 2c0262af bellard
        }
3993 2c0262af bellard
3994 2c0262af bellard
        switch(op) {
3995 2c0262af bellard
        case 0: /* inc Ev */
3996 2c0262af bellard
            if (mod != 3)
3997 2c0262af bellard
                opreg = OR_TMP0;
3998 2c0262af bellard
            else
3999 2c0262af bellard
                opreg = rm;
4000 2c0262af bellard
            gen_inc(s, ot, opreg, 1);
4001 2c0262af bellard
            break;
4002 2c0262af bellard
        case 1: /* dec Ev */
4003 2c0262af bellard
            if (mod != 3)
4004 2c0262af bellard
                opreg = OR_TMP0;
4005 2c0262af bellard
            else
4006 2c0262af bellard
                opreg = rm;
4007 2c0262af bellard
            gen_inc(s, ot, opreg, -1);
4008 2c0262af bellard
            break;
4009 2c0262af bellard
        case 2: /* call Ev */
4010 4f31916f bellard
            /* XXX: optimize if memory (no 'and' is necessary) */
4011 2c0262af bellard
            if (s->dflag == 0)
4012 2c0262af bellard
                gen_op_andl_T0_ffff();
4013 2c0262af bellard
            next_eip = s->pc - s->cs_base;
4014 1ef38687 bellard
            gen_movtl_T1_im(next_eip);
4015 4f31916f bellard
            gen_push_T1(s);
4016 4f31916f bellard
            gen_op_jmp_T0();
4017 2c0262af bellard
            gen_eob(s);
4018 2c0262af bellard
            break;
4019 61382a50 bellard
        case 3: /* lcall Ev */
4020 57fec1fe bellard
            gen_op_ld_T1_A0(ot + s->mem_index);
4021 aba9d61e bellard
            gen_add_A0_im(s, 1 << (ot - OT_WORD + 1));
4022 57fec1fe bellard
            gen_op_ldu_T0_A0(OT_WORD + s->mem_index);
4023 2c0262af bellard
        do_lcall:
4024 2c0262af bellard
            if (s->pe && !s->vm86) {
4025 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
4026 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
4027 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4028 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
4029 b8b6a50b bellard
                tcg_gen_helper_0_4(helper_lcall_protected,
4030 b6abf97d bellard
                                   cpu_tmp2_i32, cpu_T[1],
4031 b8b6a50b bellard
                                   tcg_const_i32(dflag), 
4032 b8b6a50b bellard
                                   tcg_const_i32(s->pc - pc_start));
4033 2c0262af bellard
            } else {
4034 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
4035 b8b6a50b bellard
                tcg_gen_helper_0_4(helper_lcall_real,
4036 b6abf97d bellard
                                   cpu_tmp2_i32, cpu_T[1],
4037 b8b6a50b bellard
                                   tcg_const_i32(dflag), 
4038 b8b6a50b bellard
                                   tcg_const_i32(s->pc - s->cs_base));
4039 2c0262af bellard
            }
4040 2c0262af bellard
            gen_eob(s);
4041 2c0262af bellard
            break;
4042 2c0262af bellard
        case 4: /* jmp Ev */
4043 2c0262af bellard
            if (s->dflag == 0)
4044 2c0262af bellard
                gen_op_andl_T0_ffff();
4045 2c0262af bellard
            gen_op_jmp_T0();
4046 2c0262af bellard
            gen_eob(s);
4047 2c0262af bellard
            break;
4048 2c0262af bellard
        case 5: /* ljmp Ev */
4049 57fec1fe bellard
            gen_op_ld_T1_A0(ot + s->mem_index);
4050 aba9d61e bellard
            gen_add_A0_im(s, 1 << (ot - OT_WORD + 1));
4051 57fec1fe bellard
            gen_op_ldu_T0_A0(OT_WORD + s->mem_index);
4052 2c0262af bellard
        do_ljmp:
4053 2c0262af bellard
            if (s->pe && !s->vm86) {
4054 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
4055 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
4056 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4057 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
4058 b8b6a50b bellard
                tcg_gen_helper_0_3(helper_ljmp_protected,
4059 b6abf97d bellard
                                   cpu_tmp2_i32,
4060 b8b6a50b bellard
                                   cpu_T[1],
4061 b8b6a50b bellard
                                   tcg_const_i32(s->pc - pc_start));
4062 2c0262af bellard
            } else {
4063 2c0262af bellard
                gen_op_movl_seg_T0_vm(offsetof(CPUX86State,segs[R_CS]));
4064 2c0262af bellard
                gen_op_movl_T0_T1();
4065 2c0262af bellard
                gen_op_jmp_T0();
4066 2c0262af bellard
            }
4067 2c0262af bellard
            gen_eob(s);
4068 2c0262af bellard
            break;
4069 2c0262af bellard
        case 6: /* push Ev */
4070 2c0262af bellard
            gen_push_T0(s);
4071 2c0262af bellard
            break;
4072 2c0262af bellard
        default:
4073 2c0262af bellard
            goto illegal_op;
4074 2c0262af bellard
        }
4075 2c0262af bellard
        break;
4076 2c0262af bellard
4077 2c0262af bellard
    case 0x84: /* test Ev, Gv */
4078 5fafdf24 ths
    case 0x85:
4079 2c0262af bellard
        if ((b & 1) == 0)
4080 2c0262af bellard
            ot = OT_BYTE;
4081 2c0262af bellard
        else
4082 14ce26e7 bellard
            ot = dflag + OT_WORD;
4083 2c0262af bellard
4084 61382a50 bellard
        modrm = ldub_code(s->pc++);
4085 2c0262af bellard
        mod = (modrm >> 6) & 3;
4086 14ce26e7 bellard
        rm = (modrm & 7) | REX_B(s);
4087 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
4088 3b46e624 ths
4089 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
4090 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 1, reg);
4091 2c0262af bellard
        gen_op_testl_T0_T1_cc();
4092 2c0262af bellard
        s->cc_op = CC_OP_LOGICB + ot;
4093 2c0262af bellard
        break;
4094 3b46e624 ths
4095 2c0262af bellard
    case 0xa8: /* test eAX, Iv */
4096 2c0262af bellard
    case 0xa9:
4097 2c0262af bellard
        if ((b & 1) == 0)
4098 2c0262af bellard
            ot = OT_BYTE;
4099 2c0262af bellard
        else
4100 14ce26e7 bellard
            ot = dflag + OT_WORD;
4101 2c0262af bellard
        val = insn_get(s, ot);
4102 2c0262af bellard
4103 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 0, OR_EAX);
4104 2c0262af bellard
        gen_op_movl_T1_im(val);
4105 2c0262af bellard
        gen_op_testl_T0_T1_cc();
4106 2c0262af bellard
        s->cc_op = CC_OP_LOGICB + ot;
4107 2c0262af bellard
        break;
4108 3b46e624 ths
4109 2c0262af bellard
    case 0x98: /* CWDE/CBW */
4110 14ce26e7 bellard
#ifdef TARGET_X86_64
4111 14ce26e7 bellard
        if (dflag == 2) {
4112 14ce26e7 bellard
            gen_op_movslq_RAX_EAX();
4113 14ce26e7 bellard
        } else
4114 14ce26e7 bellard
#endif
4115 14ce26e7 bellard
        if (dflag == 1)
4116 2c0262af bellard
            gen_op_movswl_EAX_AX();
4117 2c0262af bellard
        else
4118 2c0262af bellard
            gen_op_movsbw_AX_AL();
4119 2c0262af bellard
        break;
4120 2c0262af bellard
    case 0x99: /* CDQ/CWD */
4121 14ce26e7 bellard
#ifdef TARGET_X86_64
4122 14ce26e7 bellard
        if (dflag == 2) {
4123 14ce26e7 bellard
            gen_op_movsqo_RDX_RAX();
4124 14ce26e7 bellard
        } else
4125 14ce26e7 bellard
#endif
4126 14ce26e7 bellard
        if (dflag == 1)
4127 2c0262af bellard
            gen_op_movslq_EDX_EAX();
4128 2c0262af bellard
        else
4129 2c0262af bellard
            gen_op_movswl_DX_AX();
4130 2c0262af bellard
        break;
4131 2c0262af bellard
    case 0x1af: /* imul Gv, Ev */
4132 2c0262af bellard
    case 0x69: /* imul Gv, Ev, I */
4133 2c0262af bellard
    case 0x6b:
4134 14ce26e7 bellard
        ot = dflag + OT_WORD;
4135 61382a50 bellard
        modrm = ldub_code(s->pc++);
4136 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
4137 14ce26e7 bellard
        if (b == 0x69)
4138 14ce26e7 bellard
            s->rip_offset = insn_const_size(ot);
4139 14ce26e7 bellard
        else if (b == 0x6b)
4140 14ce26e7 bellard
            s->rip_offset = 1;
4141 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
4142 2c0262af bellard
        if (b == 0x69) {
4143 2c0262af bellard
            val = insn_get(s, ot);
4144 2c0262af bellard
            gen_op_movl_T1_im(val);
4145 2c0262af bellard
        } else if (b == 0x6b) {
4146 d64477af bellard
            val = (int8_t)insn_get(s, OT_BYTE);
4147 2c0262af bellard
            gen_op_movl_T1_im(val);
4148 2c0262af bellard
        } else {
4149 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 1, reg);
4150 2c0262af bellard
        }
4151 2c0262af bellard
4152 14ce26e7 bellard
#ifdef TARGET_X86_64
4153 14ce26e7 bellard
        if (ot == OT_QUAD) {
4154 14ce26e7 bellard
            gen_op_imulq_T0_T1();
4155 14ce26e7 bellard
        } else
4156 14ce26e7 bellard
#endif
4157 2c0262af bellard
        if (ot == OT_LONG) {
4158 2c0262af bellard
            gen_op_imull_T0_T1();
4159 2c0262af bellard
        } else {
4160 2c0262af bellard
            gen_op_imulw_T0_T1();
4161 2c0262af bellard
        }
4162 57fec1fe bellard
        gen_op_mov_reg_T0(ot, reg);
4163 d36cd60e bellard
        s->cc_op = CC_OP_MULB + ot;
4164 2c0262af bellard
        break;
4165 2c0262af bellard
    case 0x1c0:
4166 2c0262af bellard
    case 0x1c1: /* xadd Ev, Gv */
4167 2c0262af bellard
        if ((b & 1) == 0)
4168 2c0262af bellard
            ot = OT_BYTE;
4169 2c0262af bellard
        else
4170 14ce26e7 bellard
            ot = dflag + OT_WORD;
4171 61382a50 bellard
        modrm = ldub_code(s->pc++);
4172 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
4173 2c0262af bellard
        mod = (modrm >> 6) & 3;
4174 2c0262af bellard
        if (mod == 3) {
4175 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
4176 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, reg);
4177 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 1, rm);
4178 2c0262af bellard
            gen_op_addl_T0_T1();
4179 57fec1fe bellard
            gen_op_mov_reg_T1(ot, reg);
4180 57fec1fe bellard
            gen_op_mov_reg_T0(ot, rm);
4181 2c0262af bellard
        } else {
4182 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4183 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, reg);
4184 57fec1fe bellard
            gen_op_ld_T1_A0(ot + s->mem_index);
4185 2c0262af bellard
            gen_op_addl_T0_T1();
4186 57fec1fe bellard
            gen_op_st_T0_A0(ot + s->mem_index);
4187 57fec1fe bellard
            gen_op_mov_reg_T1(ot, reg);
4188 2c0262af bellard
        }
4189 2c0262af bellard
        gen_op_update2_cc();
4190 2c0262af bellard
        s->cc_op = CC_OP_ADDB + ot;
4191 2c0262af bellard
        break;
4192 2c0262af bellard
    case 0x1b0:
4193 2c0262af bellard
    case 0x1b1: /* cmpxchg Ev, Gv */
4194 cad3a37d bellard
        {
4195 cad3a37d bellard
            int label1;
4196 cad3a37d bellard
4197 cad3a37d bellard
            if ((b & 1) == 0)
4198 cad3a37d bellard
                ot = OT_BYTE;
4199 cad3a37d bellard
            else
4200 cad3a37d bellard
                ot = dflag + OT_WORD;
4201 cad3a37d bellard
            modrm = ldub_code(s->pc++);
4202 cad3a37d bellard
            reg = ((modrm >> 3) & 7) | rex_r;
4203 cad3a37d bellard
            mod = (modrm >> 6) & 3;
4204 cad3a37d bellard
            gen_op_mov_TN_reg(ot, 1, reg);
4205 cad3a37d bellard
            if (mod == 3) {
4206 cad3a37d bellard
                rm = (modrm & 7) | REX_B(s);
4207 cad3a37d bellard
                gen_op_mov_TN_reg(ot, 0, rm);
4208 cad3a37d bellard
            } else {
4209 cad3a37d bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4210 cad3a37d bellard
                gen_op_ld_T0_A0(ot + s->mem_index);
4211 cad3a37d bellard
                rm = 0; /* avoid warning */
4212 cad3a37d bellard
            }
4213 cad3a37d bellard
            label1 = gen_new_label();
4214 cad3a37d bellard
            tcg_gen_ld_tl(cpu_T3, cpu_env, offsetof(CPUState, regs[R_EAX]));
4215 cad3a37d bellard
            tcg_gen_sub_tl(cpu_T3, cpu_T3, cpu_T[0]);
4216 cad3a37d bellard
            gen_extu(ot, cpu_T3);
4217 cad3a37d bellard
            tcg_gen_brcond_tl(TCG_COND_EQ, cpu_T3, tcg_const_tl(0), label1);
4218 cad3a37d bellard
            tcg_gen_mov_tl(cpu_T[1], cpu_T[0]);
4219 cad3a37d bellard
            gen_op_mov_reg_T0(ot, R_EAX);
4220 cad3a37d bellard
            gen_set_label(label1);
4221 cad3a37d bellard
            if (mod == 3) {
4222 cad3a37d bellard
                gen_op_mov_reg_T1(ot, rm);
4223 cad3a37d bellard
            } else {
4224 cad3a37d bellard
                gen_op_st_T1_A0(ot + s->mem_index);
4225 cad3a37d bellard
            }
4226 cad3a37d bellard
            tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
4227 cad3a37d bellard
            tcg_gen_mov_tl(cpu_cc_dst, cpu_T3);
4228 cad3a37d bellard
            s->cc_op = CC_OP_SUBB + ot;
4229 2c0262af bellard
        }
4230 2c0262af bellard
        break;
4231 2c0262af bellard
    case 0x1c7: /* cmpxchg8b */
4232 61382a50 bellard
        modrm = ldub_code(s->pc++);
4233 2c0262af bellard
        mod = (modrm >> 6) & 3;
4234 71c3558e balrog
        if ((mod == 3) || ((modrm & 0x38) != 0x8))
4235 2c0262af bellard
            goto illegal_op;
4236 2f6ecc62 ths
        gen_jmp_im(pc_start - s->cs_base);
4237 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
4238 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
4239 2c0262af bellard
        gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4240 2c0262af bellard
        gen_op_cmpxchg8b();
4241 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
4242 2c0262af bellard
        break;
4243 3b46e624 ths
4244 2c0262af bellard
        /**************************/
4245 2c0262af bellard
        /* push/pop */
4246 2c0262af bellard
    case 0x50 ... 0x57: /* push */
4247 57fec1fe bellard
        gen_op_mov_TN_reg(OT_LONG, 0, (b & 7) | REX_B(s));
4248 2c0262af bellard
        gen_push_T0(s);
4249 2c0262af bellard
        break;
4250 2c0262af bellard
    case 0x58 ... 0x5f: /* pop */
4251 14ce26e7 bellard
        if (CODE64(s)) {
4252 14ce26e7 bellard
            ot = dflag ? OT_QUAD : OT_WORD;
4253 14ce26e7 bellard
        } else {
4254 14ce26e7 bellard
            ot = dflag + OT_WORD;
4255 14ce26e7 bellard
        }
4256 2c0262af bellard
        gen_pop_T0(s);
4257 77729c24 bellard
        /* NOTE: order is important for pop %sp */
4258 2c0262af bellard
        gen_pop_update(s);
4259 57fec1fe bellard
        gen_op_mov_reg_T0(ot, (b & 7) | REX_B(s));
4260 2c0262af bellard
        break;
4261 2c0262af bellard
    case 0x60: /* pusha */
4262 14ce26e7 bellard
        if (CODE64(s))
4263 14ce26e7 bellard
            goto illegal_op;
4264 2c0262af bellard
        gen_pusha(s);
4265 2c0262af bellard
        break;
4266 2c0262af bellard
    case 0x61: /* popa */
4267 14ce26e7 bellard
        if (CODE64(s))
4268 14ce26e7 bellard
            goto illegal_op;
4269 2c0262af bellard
        gen_popa(s);
4270 2c0262af bellard
        break;
4271 2c0262af bellard
    case 0x68: /* push Iv */
4272 2c0262af bellard
    case 0x6a:
4273 14ce26e7 bellard
        if (CODE64(s)) {
4274 14ce26e7 bellard
            ot = dflag ? OT_QUAD : OT_WORD;
4275 14ce26e7 bellard
        } else {
4276 14ce26e7 bellard
            ot = dflag + OT_WORD;
4277 14ce26e7 bellard
        }
4278 2c0262af bellard
        if (b == 0x68)
4279 2c0262af bellard
            val = insn_get(s, ot);
4280 2c0262af bellard
        else
4281 2c0262af bellard
            val = (int8_t)insn_get(s, OT_BYTE);
4282 2c0262af bellard
        gen_op_movl_T0_im(val);
4283 2c0262af bellard
        gen_push_T0(s);
4284 2c0262af bellard
        break;
4285 2c0262af bellard
    case 0x8f: /* pop Ev */
4286 14ce26e7 bellard
        if (CODE64(s)) {
4287 14ce26e7 bellard
            ot = dflag ? OT_QUAD : OT_WORD;
4288 14ce26e7 bellard
        } else {
4289 14ce26e7 bellard
            ot = dflag + OT_WORD;
4290 14ce26e7 bellard
        }
4291 61382a50 bellard
        modrm = ldub_code(s->pc++);
4292 77729c24 bellard
        mod = (modrm >> 6) & 3;
4293 2c0262af bellard
        gen_pop_T0(s);
4294 77729c24 bellard
        if (mod == 3) {
4295 77729c24 bellard
            /* NOTE: order is important for pop %sp */
4296 77729c24 bellard
            gen_pop_update(s);
4297 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
4298 57fec1fe bellard
            gen_op_mov_reg_T0(ot, rm);
4299 77729c24 bellard
        } else {
4300 77729c24 bellard
            /* NOTE: order is important too for MMU exceptions */
4301 14ce26e7 bellard
            s->popl_esp_hack = 1 << ot;
4302 77729c24 bellard
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
4303 77729c24 bellard
            s->popl_esp_hack = 0;
4304 77729c24 bellard
            gen_pop_update(s);
4305 77729c24 bellard
        }
4306 2c0262af bellard
        break;
4307 2c0262af bellard
    case 0xc8: /* enter */
4308 2c0262af bellard
        {
4309 2c0262af bellard
            int level;
4310 61382a50 bellard
            val = lduw_code(s->pc);
4311 2c0262af bellard
            s->pc += 2;
4312 61382a50 bellard
            level = ldub_code(s->pc++);
4313 2c0262af bellard
            gen_enter(s, val, level);
4314 2c0262af bellard
        }
4315 2c0262af bellard
        break;
4316 2c0262af bellard
    case 0xc9: /* leave */
4317 2c0262af bellard
        /* XXX: exception not precise (ESP is updated before potential exception) */
4318 14ce26e7 bellard
        if (CODE64(s)) {
4319 57fec1fe bellard
            gen_op_mov_TN_reg(OT_QUAD, 0, R_EBP);
4320 57fec1fe bellard
            gen_op_mov_reg_T0(OT_QUAD, R_ESP);
4321 14ce26e7 bellard
        } else if (s->ss32) {
4322 57fec1fe bellard
            gen_op_mov_TN_reg(OT_LONG, 0, R_EBP);
4323 57fec1fe bellard
            gen_op_mov_reg_T0(OT_LONG, R_ESP);
4324 2c0262af bellard
        } else {
4325 57fec1fe bellard
            gen_op_mov_TN_reg(OT_WORD, 0, R_EBP);
4326 57fec1fe bellard
            gen_op_mov_reg_T0(OT_WORD, R_ESP);
4327 2c0262af bellard
        }
4328 2c0262af bellard
        gen_pop_T0(s);
4329 14ce26e7 bellard
        if (CODE64(s)) {
4330 14ce26e7 bellard
            ot = dflag ? OT_QUAD : OT_WORD;
4331 14ce26e7 bellard
        } else {
4332 14ce26e7 bellard
            ot = dflag + OT_WORD;
4333 14ce26e7 bellard
        }
4334 57fec1fe bellard
        gen_op_mov_reg_T0(ot, R_EBP);
4335 2c0262af bellard
        gen_pop_update(s);
4336 2c0262af bellard
        break;
4337 2c0262af bellard
    case 0x06: /* push es */
4338 2c0262af bellard
    case 0x0e: /* push cs */
4339 2c0262af bellard
    case 0x16: /* push ss */
4340 2c0262af bellard
    case 0x1e: /* push ds */
4341 14ce26e7 bellard
        if (CODE64(s))
4342 14ce26e7 bellard
            goto illegal_op;
4343 2c0262af bellard
        gen_op_movl_T0_seg(b >> 3);
4344 2c0262af bellard
        gen_push_T0(s);
4345 2c0262af bellard
        break;
4346 2c0262af bellard
    case 0x1a0: /* push fs */
4347 2c0262af bellard
    case 0x1a8: /* push gs */
4348 2c0262af bellard
        gen_op_movl_T0_seg((b >> 3) & 7);
4349 2c0262af bellard
        gen_push_T0(s);
4350 2c0262af bellard
        break;
4351 2c0262af bellard
    case 0x07: /* pop es */
4352 2c0262af bellard
    case 0x17: /* pop ss */
4353 2c0262af bellard
    case 0x1f: /* pop ds */
4354 14ce26e7 bellard
        if (CODE64(s))
4355 14ce26e7 bellard
            goto illegal_op;
4356 2c0262af bellard
        reg = b >> 3;
4357 2c0262af bellard
        gen_pop_T0(s);
4358 2c0262af bellard
        gen_movl_seg_T0(s, reg, pc_start - s->cs_base);
4359 2c0262af bellard
        gen_pop_update(s);
4360 2c0262af bellard
        if (reg == R_SS) {
4361 a2cc3b24 bellard
            /* if reg == SS, inhibit interrupts/trace. */
4362 a2cc3b24 bellard
            /* If several instructions disable interrupts, only the
4363 a2cc3b24 bellard
               _first_ does it */
4364 a2cc3b24 bellard
            if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
4365 b5b38f61 bellard
                tcg_gen_helper_0_0(helper_set_inhibit_irq);
4366 2c0262af bellard
            s->tf = 0;
4367 2c0262af bellard
        }
4368 2c0262af bellard
        if (s->is_jmp) {
4369 14ce26e7 bellard
            gen_jmp_im(s->pc - s->cs_base);
4370 2c0262af bellard
            gen_eob(s);
4371 2c0262af bellard
        }
4372 2c0262af bellard
        break;
4373 2c0262af bellard
    case 0x1a1: /* pop fs */
4374 2c0262af bellard
    case 0x1a9: /* pop gs */
4375 2c0262af bellard
        gen_pop_T0(s);
4376 2c0262af bellard
        gen_movl_seg_T0(s, (b >> 3) & 7, pc_start - s->cs_base);
4377 2c0262af bellard
        gen_pop_update(s);
4378 2c0262af bellard
        if (s->is_jmp) {
4379 14ce26e7 bellard
            gen_jmp_im(s->pc - s->cs_base);
4380 2c0262af bellard
            gen_eob(s);
4381 2c0262af bellard
        }
4382 2c0262af bellard
        break;
4383 2c0262af bellard
4384 2c0262af bellard
        /**************************/
4385 2c0262af bellard
        /* mov */
4386 2c0262af bellard
    case 0x88:
4387 2c0262af bellard
    case 0x89: /* mov Gv, Ev */
4388 2c0262af bellard
        if ((b & 1) == 0)
4389 2c0262af bellard
            ot = OT_BYTE;
4390 2c0262af bellard
        else
4391 14ce26e7 bellard
            ot = dflag + OT_WORD;
4392 61382a50 bellard
        modrm = ldub_code(s->pc++);
4393 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
4394 3b46e624 ths
4395 2c0262af bellard
        /* generate a generic store */
4396 14ce26e7 bellard
        gen_ldst_modrm(s, modrm, ot, reg, 1);
4397 2c0262af bellard
        break;
4398 2c0262af bellard
    case 0xc6:
4399 2c0262af bellard
    case 0xc7: /* mov Ev, Iv */
4400 2c0262af bellard
        if ((b & 1) == 0)
4401 2c0262af bellard
            ot = OT_BYTE;
4402 2c0262af bellard
        else
4403 14ce26e7 bellard
            ot = dflag + OT_WORD;
4404 61382a50 bellard
        modrm = ldub_code(s->pc++);
4405 2c0262af bellard
        mod = (modrm >> 6) & 3;
4406 14ce26e7 bellard
        if (mod != 3) {
4407 14ce26e7 bellard
            s->rip_offset = insn_const_size(ot);
4408 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4409 14ce26e7 bellard
        }
4410 2c0262af bellard
        val = insn_get(s, ot);
4411 2c0262af bellard
        gen_op_movl_T0_im(val);
4412 2c0262af bellard
        if (mod != 3)
4413 57fec1fe bellard
            gen_op_st_T0_A0(ot + s->mem_index);
4414 2c0262af bellard
        else
4415 57fec1fe bellard
            gen_op_mov_reg_T0(ot, (modrm & 7) | REX_B(s));
4416 2c0262af bellard
        break;
4417 2c0262af bellard
    case 0x8a:
4418 2c0262af bellard
    case 0x8b: /* mov Ev, Gv */
4419 2c0262af bellard
        if ((b & 1) == 0)
4420 2c0262af bellard
            ot = OT_BYTE;
4421 2c0262af bellard
        else
4422 14ce26e7 bellard
            ot = OT_WORD + dflag;
4423 61382a50 bellard
        modrm = ldub_code(s->pc++);
4424 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
4425 3b46e624 ths
4426 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
4427 57fec1fe bellard
        gen_op_mov_reg_T0(ot, reg);
4428 2c0262af bellard
        break;
4429 2c0262af bellard
    case 0x8e: /* mov seg, Gv */
4430 61382a50 bellard
        modrm = ldub_code(s->pc++);
4431 2c0262af bellard
        reg = (modrm >> 3) & 7;
4432 2c0262af bellard
        if (reg >= 6 || reg == R_CS)
4433 2c0262af bellard
            goto illegal_op;
4434 2c0262af bellard
        gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
4435 2c0262af bellard
        gen_movl_seg_T0(s, reg, pc_start - s->cs_base);
4436 2c0262af bellard
        if (reg == R_SS) {
4437 2c0262af bellard
            /* if reg == SS, inhibit interrupts/trace */
4438 a2cc3b24 bellard
            /* If several instructions disable interrupts, only the
4439 a2cc3b24 bellard
               _first_ does it */
4440 a2cc3b24 bellard
            if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
4441 b5b38f61 bellard
                tcg_gen_helper_0_0(helper_set_inhibit_irq);
4442 2c0262af bellard
            s->tf = 0;
4443 2c0262af bellard
        }
4444 2c0262af bellard
        if (s->is_jmp) {
4445 14ce26e7 bellard
            gen_jmp_im(s->pc - s->cs_base);
4446 2c0262af bellard
            gen_eob(s);
4447 2c0262af bellard
        }
4448 2c0262af bellard
        break;
4449 2c0262af bellard
    case 0x8c: /* mov Gv, seg */
4450 61382a50 bellard
        modrm = ldub_code(s->pc++);
4451 2c0262af bellard
        reg = (modrm >> 3) & 7;
4452 2c0262af bellard
        mod = (modrm >> 6) & 3;
4453 2c0262af bellard
        if (reg >= 6)
4454 2c0262af bellard
            goto illegal_op;
4455 2c0262af bellard
        gen_op_movl_T0_seg(reg);
4456 14ce26e7 bellard
        if (mod == 3)
4457 14ce26e7 bellard
            ot = OT_WORD + dflag;
4458 14ce26e7 bellard
        else
4459 14ce26e7 bellard
            ot = OT_WORD;
4460 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
4461 2c0262af bellard
        break;
4462 2c0262af bellard
4463 2c0262af bellard
    case 0x1b6: /* movzbS Gv, Eb */
4464 2c0262af bellard
    case 0x1b7: /* movzwS Gv, Eb */
4465 2c0262af bellard
    case 0x1be: /* movsbS Gv, Eb */
4466 2c0262af bellard
    case 0x1bf: /* movswS Gv, Eb */
4467 2c0262af bellard
        {
4468 2c0262af bellard
            int d_ot;
4469 2c0262af bellard
            /* d_ot is the size of destination */
4470 2c0262af bellard
            d_ot = dflag + OT_WORD;
4471 2c0262af bellard
            /* ot is the size of source */
4472 2c0262af bellard
            ot = (b & 1) + OT_BYTE;
4473 61382a50 bellard
            modrm = ldub_code(s->pc++);
4474 14ce26e7 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
4475 2c0262af bellard
            mod = (modrm >> 6) & 3;
4476 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
4477 3b46e624 ths
4478 2c0262af bellard
            if (mod == 3) {
4479 57fec1fe bellard
                gen_op_mov_TN_reg(ot, 0, rm);
4480 2c0262af bellard
                switch(ot | (b & 8)) {
4481 2c0262af bellard
                case OT_BYTE:
4482 2c0262af bellard
                    gen_op_movzbl_T0_T0();
4483 2c0262af bellard
                    break;
4484 2c0262af bellard
                case OT_BYTE | 8:
4485 2c0262af bellard
                    gen_op_movsbl_T0_T0();
4486 2c0262af bellard
                    break;
4487 2c0262af bellard
                case OT_WORD:
4488 2c0262af bellard
                    gen_op_movzwl_T0_T0();
4489 2c0262af bellard
                    break;
4490 2c0262af bellard
                default:
4491 2c0262af bellard
                case OT_WORD | 8:
4492 2c0262af bellard
                    gen_op_movswl_T0_T0();
4493 2c0262af bellard
                    break;
4494 2c0262af bellard
                }
4495 57fec1fe bellard
                gen_op_mov_reg_T0(d_ot, reg);
4496 2c0262af bellard
            } else {
4497 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4498 2c0262af bellard
                if (b & 8) {
4499 57fec1fe bellard
                    gen_op_lds_T0_A0(ot + s->mem_index);
4500 2c0262af bellard
                } else {
4501 57fec1fe bellard
                    gen_op_ldu_T0_A0(ot + s->mem_index);
4502 2c0262af bellard
                }
4503 57fec1fe bellard
                gen_op_mov_reg_T0(d_ot, reg);
4504 2c0262af bellard
            }
4505 2c0262af bellard
        }
4506 2c0262af bellard
        break;
4507 2c0262af bellard
4508 2c0262af bellard
    case 0x8d: /* lea */
4509 14ce26e7 bellard
        ot = dflag + OT_WORD;
4510 61382a50 bellard
        modrm = ldub_code(s->pc++);
4511 3a1d9b8b bellard
        mod = (modrm >> 6) & 3;
4512 3a1d9b8b bellard
        if (mod == 3)
4513 3a1d9b8b bellard
            goto illegal_op;
4514 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
4515 2c0262af bellard
        /* we must ensure that no segment is added */
4516 2c0262af bellard
        s->override = -1;
4517 2c0262af bellard
        val = s->addseg;
4518 2c0262af bellard
        s->addseg = 0;
4519 2c0262af bellard
        gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4520 2c0262af bellard
        s->addseg = val;
4521 57fec1fe bellard
        gen_op_mov_reg_A0(ot - OT_WORD, reg);
4522 2c0262af bellard
        break;
4523 3b46e624 ths
4524 2c0262af bellard
    case 0xa0: /* mov EAX, Ov */
4525 2c0262af bellard
    case 0xa1:
4526 2c0262af bellard
    case 0xa2: /* mov Ov, EAX */
4527 2c0262af bellard
    case 0xa3:
4528 2c0262af bellard
        {
4529 14ce26e7 bellard
            target_ulong offset_addr;
4530 14ce26e7 bellard
4531 14ce26e7 bellard
            if ((b & 1) == 0)
4532 14ce26e7 bellard
                ot = OT_BYTE;
4533 14ce26e7 bellard
            else
4534 14ce26e7 bellard
                ot = dflag + OT_WORD;
4535 14ce26e7 bellard
#ifdef TARGET_X86_64
4536 8f091a59 bellard
            if (s->aflag == 2) {
4537 14ce26e7 bellard
                offset_addr = ldq_code(s->pc);
4538 14ce26e7 bellard
                s->pc += 8;
4539 57fec1fe bellard
                gen_op_movq_A0_im(offset_addr);
4540 5fafdf24 ths
            } else
4541 14ce26e7 bellard
#endif
4542 14ce26e7 bellard
            {
4543 14ce26e7 bellard
                if (s->aflag) {
4544 14ce26e7 bellard
                    offset_addr = insn_get(s, OT_LONG);
4545 14ce26e7 bellard
                } else {
4546 14ce26e7 bellard
                    offset_addr = insn_get(s, OT_WORD);
4547 14ce26e7 bellard
                }
4548 14ce26e7 bellard
                gen_op_movl_A0_im(offset_addr);
4549 14ce26e7 bellard
            }
4550 664e0f19 bellard
            gen_add_A0_ds_seg(s);
4551 14ce26e7 bellard
            if ((b & 2) == 0) {
4552 57fec1fe bellard
                gen_op_ld_T0_A0(ot + s->mem_index);
4553 57fec1fe bellard
                gen_op_mov_reg_T0(ot, R_EAX);
4554 14ce26e7 bellard
            } else {
4555 57fec1fe bellard
                gen_op_mov_TN_reg(ot, 0, R_EAX);
4556 57fec1fe bellard
                gen_op_st_T0_A0(ot + s->mem_index);
4557 2c0262af bellard
            }
4558 2c0262af bellard
        }
4559 2c0262af bellard
        break;
4560 2c0262af bellard
    case 0xd7: /* xlat */
4561 14ce26e7 bellard
#ifdef TARGET_X86_64
4562 8f091a59 bellard
        if (s->aflag == 2) {
4563 57fec1fe bellard
            gen_op_movq_A0_reg(R_EBX);
4564 14ce26e7 bellard
            gen_op_addq_A0_AL();
4565 5fafdf24 ths
        } else
4566 14ce26e7 bellard
#endif
4567 14ce26e7 bellard
        {
4568 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBX);
4569 14ce26e7 bellard
            gen_op_addl_A0_AL();
4570 14ce26e7 bellard
            if (s->aflag == 0)
4571 14ce26e7 bellard
                gen_op_andl_A0_ffff();
4572 14ce26e7 bellard
        }
4573 664e0f19 bellard
        gen_add_A0_ds_seg(s);
4574 57fec1fe bellard
        gen_op_ldu_T0_A0(OT_BYTE + s->mem_index);
4575 57fec1fe bellard
        gen_op_mov_reg_T0(OT_BYTE, R_EAX);
4576 2c0262af bellard
        break;
4577 2c0262af bellard
    case 0xb0 ... 0xb7: /* mov R, Ib */
4578 2c0262af bellard
        val = insn_get(s, OT_BYTE);
4579 2c0262af bellard
        gen_op_movl_T0_im(val);
4580 57fec1fe bellard
        gen_op_mov_reg_T0(OT_BYTE, (b & 7) | REX_B(s));
4581 2c0262af bellard
        break;
4582 2c0262af bellard
    case 0xb8 ... 0xbf: /* mov R, Iv */
4583 14ce26e7 bellard
#ifdef TARGET_X86_64
4584 14ce26e7 bellard
        if (dflag == 2) {
4585 14ce26e7 bellard
            uint64_t tmp;
4586 14ce26e7 bellard
            /* 64 bit case */
4587 14ce26e7 bellard
            tmp = ldq_code(s->pc);
4588 14ce26e7 bellard
            s->pc += 8;
4589 14ce26e7 bellard
            reg = (b & 7) | REX_B(s);
4590 14ce26e7 bellard
            gen_movtl_T0_im(tmp);
4591 57fec1fe bellard
            gen_op_mov_reg_T0(OT_QUAD, reg);
4592 5fafdf24 ths
        } else
4593 14ce26e7 bellard
#endif
4594 14ce26e7 bellard
        {
4595 14ce26e7 bellard
            ot = dflag ? OT_LONG : OT_WORD;
4596 14ce26e7 bellard
            val = insn_get(s, ot);
4597 14ce26e7 bellard
            reg = (b & 7) | REX_B(s);
4598 14ce26e7 bellard
            gen_op_movl_T0_im(val);
4599 57fec1fe bellard
            gen_op_mov_reg_T0(ot, reg);
4600 14ce26e7 bellard
        }
4601 2c0262af bellard
        break;
4602 2c0262af bellard
4603 2c0262af bellard
    case 0x91 ... 0x97: /* xchg R, EAX */
4604 14ce26e7 bellard
        ot = dflag + OT_WORD;
4605 14ce26e7 bellard
        reg = (b & 7) | REX_B(s);
4606 2c0262af bellard
        rm = R_EAX;
4607 2c0262af bellard
        goto do_xchg_reg;
4608 2c0262af bellard
    case 0x86:
4609 2c0262af bellard
    case 0x87: /* xchg Ev, Gv */
4610 2c0262af bellard
        if ((b & 1) == 0)
4611 2c0262af bellard
            ot = OT_BYTE;
4612 2c0262af bellard
        else
4613 14ce26e7 bellard
            ot = dflag + OT_WORD;
4614 61382a50 bellard
        modrm = ldub_code(s->pc++);
4615 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
4616 2c0262af bellard
        mod = (modrm >> 6) & 3;
4617 2c0262af bellard
        if (mod == 3) {
4618 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
4619 2c0262af bellard
        do_xchg_reg:
4620 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, reg);
4621 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 1, rm);
4622 57fec1fe bellard
            gen_op_mov_reg_T0(ot, rm);
4623 57fec1fe bellard
            gen_op_mov_reg_T1(ot, reg);
4624 2c0262af bellard
        } else {
4625 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4626 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, reg);
4627 2c0262af bellard
            /* for xchg, lock is implicit */
4628 2c0262af bellard
            if (!(prefixes & PREFIX_LOCK))
4629 b8b6a50b bellard
                tcg_gen_helper_0_0(helper_lock);
4630 57fec1fe bellard
            gen_op_ld_T1_A0(ot + s->mem_index);
4631 57fec1fe bellard
            gen_op_st_T0_A0(ot + s->mem_index);
4632 2c0262af bellard
            if (!(prefixes & PREFIX_LOCK))
4633 b8b6a50b bellard
                tcg_gen_helper_0_0(helper_unlock);
4634 57fec1fe bellard
            gen_op_mov_reg_T1(ot, reg);
4635 2c0262af bellard
        }
4636 2c0262af bellard
        break;
4637 2c0262af bellard
    case 0xc4: /* les Gv */
4638 14ce26e7 bellard
        if (CODE64(s))
4639 14ce26e7 bellard
            goto illegal_op;
4640 2c0262af bellard
        op = R_ES;
4641 2c0262af bellard
        goto do_lxx;
4642 2c0262af bellard
    case 0xc5: /* lds Gv */
4643 14ce26e7 bellard
        if (CODE64(s))
4644 14ce26e7 bellard
            goto illegal_op;
4645 2c0262af bellard
        op = R_DS;
4646 2c0262af bellard
        goto do_lxx;
4647 2c0262af bellard
    case 0x1b2: /* lss Gv */
4648 2c0262af bellard
        op = R_SS;
4649 2c0262af bellard
        goto do_lxx;
4650 2c0262af bellard
    case 0x1b4: /* lfs Gv */
4651 2c0262af bellard
        op = R_FS;
4652 2c0262af bellard
        goto do_lxx;
4653 2c0262af bellard
    case 0x1b5: /* lgs Gv */
4654 2c0262af bellard
        op = R_GS;
4655 2c0262af bellard
    do_lxx:
4656 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
4657 61382a50 bellard
        modrm = ldub_code(s->pc++);
4658 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
4659 2c0262af bellard
        mod = (modrm >> 6) & 3;
4660 2c0262af bellard
        if (mod == 3)
4661 2c0262af bellard
            goto illegal_op;
4662 2c0262af bellard
        gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4663 57fec1fe bellard
        gen_op_ld_T1_A0(ot + s->mem_index);
4664 aba9d61e bellard
        gen_add_A0_im(s, 1 << (ot - OT_WORD + 1));
4665 2c0262af bellard
        /* load the segment first to handle exceptions properly */
4666 57fec1fe bellard
        gen_op_ldu_T0_A0(OT_WORD + s->mem_index);
4667 2c0262af bellard
        gen_movl_seg_T0(s, op, pc_start - s->cs_base);
4668 2c0262af bellard
        /* then put the data */
4669 57fec1fe bellard
        gen_op_mov_reg_T1(ot, reg);
4670 2c0262af bellard
        if (s->is_jmp) {
4671 14ce26e7 bellard
            gen_jmp_im(s->pc - s->cs_base);
4672 2c0262af bellard
            gen_eob(s);
4673 2c0262af bellard
        }
4674 2c0262af bellard
        break;
4675 3b46e624 ths
4676 2c0262af bellard
        /************************/
4677 2c0262af bellard
        /* shifts */
4678 2c0262af bellard
    case 0xc0:
4679 2c0262af bellard
    case 0xc1:
4680 2c0262af bellard
        /* shift Ev,Ib */
4681 2c0262af bellard
        shift = 2;
4682 2c0262af bellard
    grp2:
4683 2c0262af bellard
        {
4684 2c0262af bellard
            if ((b & 1) == 0)
4685 2c0262af bellard
                ot = OT_BYTE;
4686 2c0262af bellard
            else
4687 14ce26e7 bellard
                ot = dflag + OT_WORD;
4688 3b46e624 ths
4689 61382a50 bellard
            modrm = ldub_code(s->pc++);
4690 2c0262af bellard
            mod = (modrm >> 6) & 3;
4691 2c0262af bellard
            op = (modrm >> 3) & 7;
4692 3b46e624 ths
4693 2c0262af bellard
            if (mod != 3) {
4694 14ce26e7 bellard
                if (shift == 2) {
4695 14ce26e7 bellard
                    s->rip_offset = 1;
4696 14ce26e7 bellard
                }
4697 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4698 2c0262af bellard
                opreg = OR_TMP0;
4699 2c0262af bellard
            } else {
4700 14ce26e7 bellard
                opreg = (modrm & 7) | REX_B(s);
4701 2c0262af bellard
            }
4702 2c0262af bellard
4703 2c0262af bellard
            /* simpler op */
4704 2c0262af bellard
            if (shift == 0) {
4705 2c0262af bellard
                gen_shift(s, op, ot, opreg, OR_ECX);
4706 2c0262af bellard
            } else {
4707 2c0262af bellard
                if (shift == 2) {
4708 61382a50 bellard
                    shift = ldub_code(s->pc++);
4709 2c0262af bellard
                }
4710 2c0262af bellard
                gen_shifti(s, op, ot, opreg, shift);
4711 2c0262af bellard
            }
4712 2c0262af bellard
        }
4713 2c0262af bellard
        break;
4714 2c0262af bellard
    case 0xd0:
4715 2c0262af bellard
    case 0xd1:
4716 2c0262af bellard
        /* shift Ev,1 */
4717 2c0262af bellard
        shift = 1;
4718 2c0262af bellard
        goto grp2;
4719 2c0262af bellard
    case 0xd2:
4720 2c0262af bellard
    case 0xd3:
4721 2c0262af bellard
        /* shift Ev,cl */
4722 2c0262af bellard
        shift = 0;
4723 2c0262af bellard
        goto grp2;
4724 2c0262af bellard
4725 2c0262af bellard
    case 0x1a4: /* shld imm */
4726 2c0262af bellard
        op = 0;
4727 2c0262af bellard
        shift = 1;
4728 2c0262af bellard
        goto do_shiftd;
4729 2c0262af bellard
    case 0x1a5: /* shld cl */
4730 2c0262af bellard
        op = 0;
4731 2c0262af bellard
        shift = 0;
4732 2c0262af bellard
        goto do_shiftd;
4733 2c0262af bellard
    case 0x1ac: /* shrd imm */
4734 2c0262af bellard
        op = 1;
4735 2c0262af bellard
        shift = 1;
4736 2c0262af bellard
        goto do_shiftd;
4737 2c0262af bellard
    case 0x1ad: /* shrd cl */
4738 2c0262af bellard
        op = 1;
4739 2c0262af bellard
        shift = 0;
4740 2c0262af bellard
    do_shiftd:
4741 14ce26e7 bellard
        ot = dflag + OT_WORD;
4742 61382a50 bellard
        modrm = ldub_code(s->pc++);
4743 2c0262af bellard
        mod = (modrm >> 6) & 3;
4744 14ce26e7 bellard
        rm = (modrm & 7) | REX_B(s);
4745 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
4746 2c0262af bellard
        if (mod != 3) {
4747 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4748 b6abf97d bellard
            opreg = OR_TMP0;
4749 2c0262af bellard
        } else {
4750 b6abf97d bellard
            opreg = rm;
4751 2c0262af bellard
        }
4752 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 1, reg);
4753 3b46e624 ths
4754 2c0262af bellard
        if (shift) {
4755 61382a50 bellard
            val = ldub_code(s->pc++);
4756 b6abf97d bellard
            tcg_gen_movi_tl(cpu_T3, val);
4757 2c0262af bellard
        } else {
4758 b6abf97d bellard
            tcg_gen_ld_tl(cpu_T3, cpu_env, offsetof(CPUState, regs[R_ECX]));
4759 2c0262af bellard
        }
4760 b6abf97d bellard
        gen_shiftd_rm_T1_T3(s, ot, opreg, op);
4761 2c0262af bellard
        break;
4762 2c0262af bellard
4763 2c0262af bellard
        /************************/
4764 2c0262af bellard
        /* floats */
4765 5fafdf24 ths
    case 0xd8 ... 0xdf:
4766 7eee2a50 bellard
        if (s->flags & (HF_EM_MASK | HF_TS_MASK)) {
4767 7eee2a50 bellard
            /* if CR0.EM or CR0.TS are set, generate an FPU exception */
4768 7eee2a50 bellard
            /* XXX: what to do if illegal op ? */
4769 7eee2a50 bellard
            gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
4770 7eee2a50 bellard
            break;
4771 7eee2a50 bellard
        }
4772 61382a50 bellard
        modrm = ldub_code(s->pc++);
4773 2c0262af bellard
        mod = (modrm >> 6) & 3;
4774 2c0262af bellard
        rm = modrm & 7;
4775 2c0262af bellard
        op = ((b & 7) << 3) | ((modrm >> 3) & 7);
4776 2c0262af bellard
        if (mod != 3) {
4777 2c0262af bellard
            /* memory op */
4778 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4779 2c0262af bellard
            switch(op) {
4780 2c0262af bellard
            case 0x00 ... 0x07: /* fxxxs */
4781 2c0262af bellard
            case 0x10 ... 0x17: /* fixxxl */
4782 2c0262af bellard
            case 0x20 ... 0x27: /* fxxxl */
4783 2c0262af bellard
            case 0x30 ... 0x37: /* fixxx */
4784 2c0262af bellard
                {
4785 2c0262af bellard
                    int op1;
4786 2c0262af bellard
                    op1 = op & 7;
4787 2c0262af bellard
4788 2c0262af bellard
                    switch(op >> 4) {
4789 2c0262af bellard
                    case 0:
4790 ba7cd150 bellard
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
4791 b6abf97d bellard
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
4792 b6abf97d bellard
                        tcg_gen_helper_0_1(helper_flds_FT0, cpu_tmp2_i32);
4793 2c0262af bellard
                        break;
4794 2c0262af bellard
                    case 1:
4795 ba7cd150 bellard
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
4796 b6abf97d bellard
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
4797 b6abf97d bellard
                        tcg_gen_helper_0_1(helper_fildl_FT0, cpu_tmp2_i32);
4798 2c0262af bellard
                        break;
4799 2c0262af bellard
                    case 2:
4800 b6abf97d bellard
                        tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, 
4801 19e6c4b8 bellard
                                          (s->mem_index >> 2) - 1);
4802 b6abf97d bellard
                        tcg_gen_helper_0_1(helper_fldl_FT0, cpu_tmp1_i64);
4803 2c0262af bellard
                        break;
4804 2c0262af bellard
                    case 3:
4805 2c0262af bellard
                    default:
4806 ba7cd150 bellard
                        gen_op_lds_T0_A0(OT_WORD + s->mem_index);
4807 b6abf97d bellard
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
4808 b6abf97d bellard
                        tcg_gen_helper_0_1(helper_fildl_FT0, cpu_tmp2_i32);
4809 2c0262af bellard
                        break;
4810 2c0262af bellard
                    }
4811 3b46e624 ths
4812 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fp_arith_ST0_FT0[op1]);
4813 2c0262af bellard
                    if (op1 == 3) {
4814 2c0262af bellard
                        /* fcomp needs pop */
4815 19e6c4b8 bellard
                        tcg_gen_helper_0_0(helper_fpop);
4816 2c0262af bellard
                    }
4817 2c0262af bellard
                }
4818 2c0262af bellard
                break;
4819 2c0262af bellard
            case 0x08: /* flds */
4820 2c0262af bellard
            case 0x0a: /* fsts */
4821 2c0262af bellard
            case 0x0b: /* fstps */
4822 465e9838 bellard
            case 0x18 ... 0x1b: /* fildl, fisttpl, fistl, fistpl */
4823 465e9838 bellard
            case 0x28 ... 0x2b: /* fldl, fisttpll, fstl, fstpl */
4824 465e9838 bellard
            case 0x38 ... 0x3b: /* filds, fisttps, fists, fistps */
4825 2c0262af bellard
                switch(op & 7) {
4826 2c0262af bellard
                case 0:
4827 2c0262af bellard
                    switch(op >> 4) {
4828 2c0262af bellard
                    case 0:
4829 ba7cd150 bellard
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
4830 b6abf97d bellard
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
4831 b6abf97d bellard
                        tcg_gen_helper_0_1(helper_flds_ST0, cpu_tmp2_i32);
4832 2c0262af bellard
                        break;
4833 2c0262af bellard
                    case 1:
4834 ba7cd150 bellard
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
4835 b6abf97d bellard
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
4836 b6abf97d bellard
                        tcg_gen_helper_0_1(helper_fildl_ST0, cpu_tmp2_i32);
4837 2c0262af bellard
                        break;
4838 2c0262af bellard
                    case 2:
4839 b6abf97d bellard
                        tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, 
4840 19e6c4b8 bellard
                                          (s->mem_index >> 2) - 1);
4841 b6abf97d bellard
                        tcg_gen_helper_0_1(helper_fldl_ST0, cpu_tmp1_i64);
4842 2c0262af bellard
                        break;
4843 2c0262af bellard
                    case 3:
4844 2c0262af bellard
                    default:
4845 ba7cd150 bellard
                        gen_op_lds_T0_A0(OT_WORD + s->mem_index);
4846 b6abf97d bellard
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
4847 b6abf97d bellard
                        tcg_gen_helper_0_1(helper_fildl_ST0, cpu_tmp2_i32);
4848 2c0262af bellard
                        break;
4849 2c0262af bellard
                    }
4850 2c0262af bellard
                    break;
4851 465e9838 bellard
                case 1:
4852 19e6c4b8 bellard
                    /* XXX: the corresponding CPUID bit must be tested ! */
4853 465e9838 bellard
                    switch(op >> 4) {
4854 465e9838 bellard
                    case 1:
4855 b6abf97d bellard
                        tcg_gen_helper_1_0(helper_fisttl_ST0, cpu_tmp2_i32);
4856 b6abf97d bellard
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
4857 ba7cd150 bellard
                        gen_op_st_T0_A0(OT_LONG + s->mem_index);
4858 465e9838 bellard
                        break;
4859 465e9838 bellard
                    case 2:
4860 b6abf97d bellard
                        tcg_gen_helper_1_0(helper_fisttll_ST0, cpu_tmp1_i64);
4861 b6abf97d bellard
                        tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, 
4862 19e6c4b8 bellard
                                          (s->mem_index >> 2) - 1);
4863 465e9838 bellard
                        break;
4864 465e9838 bellard
                    case 3:
4865 465e9838 bellard
                    default:
4866 b6abf97d bellard
                        tcg_gen_helper_1_0(helper_fistt_ST0, cpu_tmp2_i32);
4867 b6abf97d bellard
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
4868 ba7cd150 bellard
                        gen_op_st_T0_A0(OT_WORD + s->mem_index);
4869 19e6c4b8 bellard
                        break;
4870 465e9838 bellard
                    }
4871 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fpop);
4872 465e9838 bellard
                    break;
4873 2c0262af bellard
                default:
4874 2c0262af bellard
                    switch(op >> 4) {
4875 2c0262af bellard
                    case 0:
4876 b6abf97d bellard
                        tcg_gen_helper_1_0(helper_fsts_ST0, cpu_tmp2_i32);
4877 b6abf97d bellard
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
4878 ba7cd150 bellard
                        gen_op_st_T0_A0(OT_LONG + s->mem_index);
4879 2c0262af bellard
                        break;
4880 2c0262af bellard
                    case 1:
4881 b6abf97d bellard
                        tcg_gen_helper_1_0(helper_fistl_ST0, cpu_tmp2_i32);
4882 b6abf97d bellard
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
4883 ba7cd150 bellard
                        gen_op_st_T0_A0(OT_LONG + s->mem_index);
4884 2c0262af bellard
                        break;
4885 2c0262af bellard
                    case 2:
4886 b6abf97d bellard
                        tcg_gen_helper_1_0(helper_fstl_ST0, cpu_tmp1_i64);
4887 b6abf97d bellard
                        tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, 
4888 19e6c4b8 bellard
                                          (s->mem_index >> 2) - 1);
4889 2c0262af bellard
                        break;
4890 2c0262af bellard
                    case 3:
4891 2c0262af bellard
                    default:
4892 b6abf97d bellard
                        tcg_gen_helper_1_0(helper_fist_ST0, cpu_tmp2_i32);
4893 b6abf97d bellard
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
4894 ba7cd150 bellard
                        gen_op_st_T0_A0(OT_WORD + s->mem_index);
4895 2c0262af bellard
                        break;
4896 2c0262af bellard
                    }
4897 2c0262af bellard
                    if ((op & 7) == 3)
4898 19e6c4b8 bellard
                        tcg_gen_helper_0_0(helper_fpop);
4899 2c0262af bellard
                    break;
4900 2c0262af bellard
                }
4901 2c0262af bellard
                break;
4902 2c0262af bellard
            case 0x0c: /* fldenv mem */
4903 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
4904 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
4905 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
4906 19e6c4b8 bellard
                tcg_gen_helper_0_2(helper_fldenv, 
4907 19e6c4b8 bellard
                                   cpu_A0, tcg_const_i32(s->dflag));
4908 2c0262af bellard
                break;
4909 2c0262af bellard
            case 0x0d: /* fldcw mem */
4910 19e6c4b8 bellard
                gen_op_ld_T0_A0(OT_WORD + s->mem_index);
4911 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
4912 b6abf97d bellard
                tcg_gen_helper_0_1(helper_fldcw, cpu_tmp2_i32);
4913 2c0262af bellard
                break;
4914 2c0262af bellard
            case 0x0e: /* fnstenv mem */
4915 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
4916 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
4917 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
4918 19e6c4b8 bellard
                tcg_gen_helper_0_2(helper_fstenv,
4919 19e6c4b8 bellard
                                   cpu_A0, tcg_const_i32(s->dflag));
4920 2c0262af bellard
                break;
4921 2c0262af bellard
            case 0x0f: /* fnstcw mem */
4922 b6abf97d bellard
                tcg_gen_helper_1_0(helper_fnstcw, cpu_tmp2_i32);
4923 b6abf97d bellard
                tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
4924 19e6c4b8 bellard
                gen_op_st_T0_A0(OT_WORD + s->mem_index);
4925 2c0262af bellard
                break;
4926 2c0262af bellard
            case 0x1d: /* fldt mem */
4927 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
4928 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
4929 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
4930 19e6c4b8 bellard
                tcg_gen_helper_0_1(helper_fldt_ST0, cpu_A0);
4931 2c0262af bellard
                break;
4932 2c0262af bellard
            case 0x1f: /* fstpt mem */
4933 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
4934 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
4935 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
4936 19e6c4b8 bellard
                tcg_gen_helper_0_1(helper_fstt_ST0, cpu_A0);
4937 19e6c4b8 bellard
                tcg_gen_helper_0_0(helper_fpop);
4938 2c0262af bellard
                break;
4939 2c0262af bellard
            case 0x2c: /* frstor mem */
4940 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
4941 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
4942 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
4943 19e6c4b8 bellard
                tcg_gen_helper_0_2(helper_frstor,
4944 19e6c4b8 bellard
                                   cpu_A0, tcg_const_i32(s->dflag));
4945 2c0262af bellard
                break;
4946 2c0262af bellard
            case 0x2e: /* fnsave mem */
4947 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
4948 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
4949 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
4950 19e6c4b8 bellard
                tcg_gen_helper_0_2(helper_fsave,
4951 19e6c4b8 bellard
                                   cpu_A0, tcg_const_i32(s->dflag));
4952 2c0262af bellard
                break;
4953 2c0262af bellard
            case 0x2f: /* fnstsw mem */
4954 b6abf97d bellard
                tcg_gen_helper_1_0(helper_fnstsw, cpu_tmp2_i32);
4955 b6abf97d bellard
                tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
4956 19e6c4b8 bellard
                gen_op_st_T0_A0(OT_WORD + s->mem_index);
4957 2c0262af bellard
                break;
4958 2c0262af bellard
            case 0x3c: /* fbld */
4959 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
4960 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
4961 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
4962 19e6c4b8 bellard
                tcg_gen_helper_0_1(helper_fbld_ST0, cpu_A0);
4963 2c0262af bellard
                break;
4964 2c0262af bellard
            case 0x3e: /* fbstp */
4965 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
4966 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
4967 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
4968 19e6c4b8 bellard
                tcg_gen_helper_0_1(helper_fbst_ST0, cpu_A0);
4969 19e6c4b8 bellard
                tcg_gen_helper_0_0(helper_fpop);
4970 2c0262af bellard
                break;
4971 2c0262af bellard
            case 0x3d: /* fildll */
4972 b6abf97d bellard
                tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, 
4973 19e6c4b8 bellard
                                  (s->mem_index >> 2) - 1);
4974 b6abf97d bellard
                tcg_gen_helper_0_1(helper_fildll_ST0, cpu_tmp1_i64);
4975 2c0262af bellard
                break;
4976 2c0262af bellard
            case 0x3f: /* fistpll */
4977 b6abf97d bellard
                tcg_gen_helper_1_0(helper_fistll_ST0, cpu_tmp1_i64);
4978 b6abf97d bellard
                tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, 
4979 19e6c4b8 bellard
                                  (s->mem_index >> 2) - 1);
4980 19e6c4b8 bellard
                tcg_gen_helper_0_0(helper_fpop);
4981 2c0262af bellard
                break;
4982 2c0262af bellard
            default:
4983 2c0262af bellard
                goto illegal_op;
4984 2c0262af bellard
            }
4985 2c0262af bellard
        } else {
4986 2c0262af bellard
            /* register float ops */
4987 2c0262af bellard
            opreg = rm;
4988 2c0262af bellard
4989 2c0262af bellard
            switch(op) {
4990 2c0262af bellard
            case 0x08: /* fld sti */
4991 19e6c4b8 bellard
                tcg_gen_helper_0_0(helper_fpush);
4992 19e6c4b8 bellard
                tcg_gen_helper_0_1(helper_fmov_ST0_STN, tcg_const_i32((opreg + 1) & 7));
4993 2c0262af bellard
                break;
4994 2c0262af bellard
            case 0x09: /* fxchg sti */
4995 c169c906 bellard
            case 0x29: /* fxchg4 sti, undocumented op */
4996 c169c906 bellard
            case 0x39: /* fxchg7 sti, undocumented op */
4997 19e6c4b8 bellard
                tcg_gen_helper_0_1(helper_fxchg_ST0_STN, tcg_const_i32(opreg));
4998 2c0262af bellard
                break;
4999 2c0262af bellard
            case 0x0a: /* grp d9/2 */
5000 2c0262af bellard
                switch(rm) {
5001 2c0262af bellard
                case 0: /* fnop */
5002 023fe10d bellard
                    /* check exceptions (FreeBSD FPU probe) */
5003 023fe10d bellard
                    if (s->cc_op != CC_OP_DYNAMIC)
5004 023fe10d bellard
                        gen_op_set_cc_op(s->cc_op);
5005 14ce26e7 bellard
                    gen_jmp_im(pc_start - s->cs_base);
5006 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fwait);
5007 2c0262af bellard
                    break;
5008 2c0262af bellard
                default:
5009 2c0262af bellard
                    goto illegal_op;
5010 2c0262af bellard
                }
5011 2c0262af bellard
                break;
5012 2c0262af bellard
            case 0x0c: /* grp d9/4 */
5013 2c0262af bellard
                switch(rm) {
5014 2c0262af bellard
                case 0: /* fchs */
5015 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fchs_ST0);
5016 2c0262af bellard
                    break;
5017 2c0262af bellard
                case 1: /* fabs */
5018 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fabs_ST0);
5019 2c0262af bellard
                    break;
5020 2c0262af bellard
                case 4: /* ftst */
5021 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fldz_FT0);
5022 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fcom_ST0_FT0);
5023 2c0262af bellard
                    break;
5024 2c0262af bellard
                case 5: /* fxam */
5025 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fxam_ST0);
5026 2c0262af bellard
                    break;
5027 2c0262af bellard
                default:
5028 2c0262af bellard
                    goto illegal_op;
5029 2c0262af bellard
                }
5030 2c0262af bellard
                break;
5031 2c0262af bellard
            case 0x0d: /* grp d9/5 */
5032 2c0262af bellard
                {
5033 2c0262af bellard
                    switch(rm) {
5034 2c0262af bellard
                    case 0:
5035 19e6c4b8 bellard
                        tcg_gen_helper_0_0(helper_fpush);
5036 19e6c4b8 bellard
                        tcg_gen_helper_0_0(helper_fld1_ST0);
5037 2c0262af bellard
                        break;
5038 2c0262af bellard
                    case 1:
5039 19e6c4b8 bellard
                        tcg_gen_helper_0_0(helper_fpush);
5040 19e6c4b8 bellard
                        tcg_gen_helper_0_0(helper_fldl2t_ST0);
5041 2c0262af bellard
                        break;
5042 2c0262af bellard
                    case 2:
5043 19e6c4b8 bellard
                        tcg_gen_helper_0_0(helper_fpush);
5044 19e6c4b8 bellard
                        tcg_gen_helper_0_0(helper_fldl2e_ST0);
5045 2c0262af bellard
                        break;
5046 2c0262af bellard
                    case 3:
5047 19e6c4b8 bellard
                        tcg_gen_helper_0_0(helper_fpush);
5048 19e6c4b8 bellard
                        tcg_gen_helper_0_0(helper_fldpi_ST0);
5049 2c0262af bellard
                        break;
5050 2c0262af bellard
                    case 4:
5051 19e6c4b8 bellard
                        tcg_gen_helper_0_0(helper_fpush);
5052 19e6c4b8 bellard
                        tcg_gen_helper_0_0(helper_fldlg2_ST0);
5053 2c0262af bellard
                        break;
5054 2c0262af bellard
                    case 5:
5055 19e6c4b8 bellard
                        tcg_gen_helper_0_0(helper_fpush);
5056 19e6c4b8 bellard
                        tcg_gen_helper_0_0(helper_fldln2_ST0);
5057 2c0262af bellard
                        break;
5058 2c0262af bellard
                    case 6:
5059 19e6c4b8 bellard
                        tcg_gen_helper_0_0(helper_fpush);
5060 19e6c4b8 bellard
                        tcg_gen_helper_0_0(helper_fldz_ST0);
5061 2c0262af bellard
                        break;
5062 2c0262af bellard
                    default:
5063 2c0262af bellard
                        goto illegal_op;
5064 2c0262af bellard
                    }
5065 2c0262af bellard
                }
5066 2c0262af bellard
                break;
5067 2c0262af bellard
            case 0x0e: /* grp d9/6 */
5068 2c0262af bellard
                switch(rm) {
5069 2c0262af bellard
                case 0: /* f2xm1 */
5070 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_f2xm1);
5071 2c0262af bellard
                    break;
5072 2c0262af bellard
                case 1: /* fyl2x */
5073 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fyl2x);
5074 2c0262af bellard
                    break;
5075 2c0262af bellard
                case 2: /* fptan */
5076 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fptan);
5077 2c0262af bellard
                    break;
5078 2c0262af bellard
                case 3: /* fpatan */
5079 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fpatan);
5080 2c0262af bellard
                    break;
5081 2c0262af bellard
                case 4: /* fxtract */
5082 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fxtract);
5083 2c0262af bellard
                    break;
5084 2c0262af bellard
                case 5: /* fprem1 */
5085 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fprem1);
5086 2c0262af bellard
                    break;
5087 2c0262af bellard
                case 6: /* fdecstp */
5088 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fdecstp);
5089 2c0262af bellard
                    break;
5090 2c0262af bellard
                default:
5091 2c0262af bellard
                case 7: /* fincstp */
5092 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fincstp);
5093 2c0262af bellard
                    break;
5094 2c0262af bellard
                }
5095 2c0262af bellard
                break;
5096 2c0262af bellard
            case 0x0f: /* grp d9/7 */
5097 2c0262af bellard
                switch(rm) {
5098 2c0262af bellard
                case 0: /* fprem */
5099 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fprem);
5100 2c0262af bellard
                    break;
5101 2c0262af bellard
                case 1: /* fyl2xp1 */
5102 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fyl2xp1);
5103 2c0262af bellard
                    break;
5104 2c0262af bellard
                case 2: /* fsqrt */
5105 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fsqrt);
5106 2c0262af bellard
                    break;
5107 2c0262af bellard
                case 3: /* fsincos */
5108 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fsincos);
5109 2c0262af bellard
                    break;
5110 2c0262af bellard
                case 5: /* fscale */
5111 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fscale);
5112 2c0262af bellard
                    break;
5113 2c0262af bellard
                case 4: /* frndint */
5114 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_frndint);
5115 2c0262af bellard
                    break;
5116 2c0262af bellard
                case 6: /* fsin */
5117 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fsin);
5118 2c0262af bellard
                    break;
5119 2c0262af bellard
                default:
5120 2c0262af bellard
                case 7: /* fcos */
5121 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fcos);
5122 2c0262af bellard
                    break;
5123 2c0262af bellard
                }
5124 2c0262af bellard
                break;
5125 2c0262af bellard
            case 0x00: case 0x01: case 0x04 ... 0x07: /* fxxx st, sti */
5126 2c0262af bellard
            case 0x20: case 0x21: case 0x24 ... 0x27: /* fxxx sti, st */
5127 2c0262af bellard
            case 0x30: case 0x31: case 0x34 ... 0x37: /* fxxxp sti, st */
5128 2c0262af bellard
                {
5129 2c0262af bellard
                    int op1;
5130 3b46e624 ths
5131 2c0262af bellard
                    op1 = op & 7;
5132 2c0262af bellard
                    if (op >= 0x20) {
5133 19e6c4b8 bellard
                        tcg_gen_helper_0_1(helper_fp_arith_STN_ST0[op1], tcg_const_i32(opreg));
5134 2c0262af bellard
                        if (op >= 0x30)
5135 19e6c4b8 bellard
                            tcg_gen_helper_0_0(helper_fpop);
5136 2c0262af bellard
                    } else {
5137 19e6c4b8 bellard
                        tcg_gen_helper_0_1(helper_fmov_FT0_STN, tcg_const_i32(opreg));
5138 19e6c4b8 bellard
                        tcg_gen_helper_0_0(helper_fp_arith_ST0_FT0[op1]);
5139 2c0262af bellard
                    }
5140 2c0262af bellard
                }
5141 2c0262af bellard
                break;
5142 2c0262af bellard
            case 0x02: /* fcom */
5143 c169c906 bellard
            case 0x22: /* fcom2, undocumented op */
5144 19e6c4b8 bellard
                tcg_gen_helper_0_1(helper_fmov_FT0_STN, tcg_const_i32(opreg));
5145 19e6c4b8 bellard
                tcg_gen_helper_0_0(helper_fcom_ST0_FT0);
5146 2c0262af bellard
                break;
5147 2c0262af bellard
            case 0x03: /* fcomp */
5148 c169c906 bellard
            case 0x23: /* fcomp3, undocumented op */
5149 c169c906 bellard
            case 0x32: /* fcomp5, undocumented op */
5150 19e6c4b8 bellard
                tcg_gen_helper_0_1(helper_fmov_FT0_STN, tcg_const_i32(opreg));
5151 19e6c4b8 bellard
                tcg_gen_helper_0_0(helper_fcom_ST0_FT0);
5152 19e6c4b8 bellard
                tcg_gen_helper_0_0(helper_fpop);
5153 2c0262af bellard
                break;
5154 2c0262af bellard
            case 0x15: /* da/5 */
5155 2c0262af bellard
                switch(rm) {
5156 2c0262af bellard
                case 1: /* fucompp */
5157 19e6c4b8 bellard
                    tcg_gen_helper_0_1(helper_fmov_FT0_STN, tcg_const_i32(1));
5158 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fucom_ST0_FT0);
5159 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fpop);
5160 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fpop);
5161 2c0262af bellard
                    break;
5162 2c0262af bellard
                default:
5163 2c0262af bellard
                    goto illegal_op;
5164 2c0262af bellard
                }
5165 2c0262af bellard
                break;
5166 2c0262af bellard
            case 0x1c:
5167 2c0262af bellard
                switch(rm) {
5168 2c0262af bellard
                case 0: /* feni (287 only, just do nop here) */
5169 2c0262af bellard
                    break;
5170 2c0262af bellard
                case 1: /* fdisi (287 only, just do nop here) */
5171 2c0262af bellard
                    break;
5172 2c0262af bellard
                case 2: /* fclex */
5173 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fclex);
5174 2c0262af bellard
                    break;
5175 2c0262af bellard
                case 3: /* fninit */
5176 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fninit);
5177 2c0262af bellard
                    break;
5178 2c0262af bellard
                case 4: /* fsetpm (287 only, just do nop here) */
5179 2c0262af bellard
                    break;
5180 2c0262af bellard
                default:
5181 2c0262af bellard
                    goto illegal_op;
5182 2c0262af bellard
                }
5183 2c0262af bellard
                break;
5184 2c0262af bellard
            case 0x1d: /* fucomi */
5185 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5186 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
5187 19e6c4b8 bellard
                tcg_gen_helper_0_1(helper_fmov_FT0_STN, tcg_const_i32(opreg));
5188 19e6c4b8 bellard
                tcg_gen_helper_0_0(helper_fucomi_ST0_FT0);
5189 19e6c4b8 bellard
                gen_op_fcomi_dummy();
5190 2c0262af bellard
                s->cc_op = CC_OP_EFLAGS;
5191 2c0262af bellard
                break;
5192 2c0262af bellard
            case 0x1e: /* fcomi */
5193 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5194 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
5195 19e6c4b8 bellard
                tcg_gen_helper_0_1(helper_fmov_FT0_STN, tcg_const_i32(opreg));
5196 19e6c4b8 bellard
                tcg_gen_helper_0_0(helper_fcomi_ST0_FT0);
5197 19e6c4b8 bellard
                gen_op_fcomi_dummy();
5198 2c0262af bellard
                s->cc_op = CC_OP_EFLAGS;
5199 2c0262af bellard
                break;
5200 658c8bda bellard
            case 0x28: /* ffree sti */
5201 19e6c4b8 bellard
                tcg_gen_helper_0_1(helper_ffree_STN, tcg_const_i32(opreg));
5202 5fafdf24 ths
                break;
5203 2c0262af bellard
            case 0x2a: /* fst sti */
5204 19e6c4b8 bellard
                tcg_gen_helper_0_1(helper_fmov_STN_ST0, tcg_const_i32(opreg));
5205 2c0262af bellard
                break;
5206 2c0262af bellard
            case 0x2b: /* fstp sti */
5207 c169c906 bellard
            case 0x0b: /* fstp1 sti, undocumented op */
5208 c169c906 bellard
            case 0x3a: /* fstp8 sti, undocumented op */
5209 c169c906 bellard
            case 0x3b: /* fstp9 sti, undocumented op */
5210 19e6c4b8 bellard
                tcg_gen_helper_0_1(helper_fmov_STN_ST0, tcg_const_i32(opreg));
5211 19e6c4b8 bellard
                tcg_gen_helper_0_0(helper_fpop);
5212 2c0262af bellard
                break;
5213 2c0262af bellard
            case 0x2c: /* fucom st(i) */
5214 19e6c4b8 bellard
                tcg_gen_helper_0_1(helper_fmov_FT0_STN, tcg_const_i32(opreg));
5215 19e6c4b8 bellard
                tcg_gen_helper_0_0(helper_fucom_ST0_FT0);
5216 2c0262af bellard
                break;
5217 2c0262af bellard
            case 0x2d: /* fucomp st(i) */
5218 19e6c4b8 bellard
                tcg_gen_helper_0_1(helper_fmov_FT0_STN, tcg_const_i32(opreg));
5219 19e6c4b8 bellard
                tcg_gen_helper_0_0(helper_fucom_ST0_FT0);
5220 19e6c4b8 bellard
                tcg_gen_helper_0_0(helper_fpop);
5221 2c0262af bellard
                break;
5222 2c0262af bellard
            case 0x33: /* de/3 */
5223 2c0262af bellard
                switch(rm) {
5224 2c0262af bellard
                case 1: /* fcompp */
5225 19e6c4b8 bellard
                    tcg_gen_helper_0_1(helper_fmov_FT0_STN, tcg_const_i32(1));
5226 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fcom_ST0_FT0);
5227 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fpop);
5228 19e6c4b8 bellard
                    tcg_gen_helper_0_0(helper_fpop);
5229 2c0262af bellard
                    break;
5230 2c0262af bellard
                default:
5231 2c0262af bellard
                    goto illegal_op;
5232 2c0262af bellard
                }
5233 2c0262af bellard
                break;
5234 c169c906 bellard
            case 0x38: /* ffreep sti, undocumented op */
5235 19e6c4b8 bellard
                tcg_gen_helper_0_1(helper_ffree_STN, tcg_const_i32(opreg));
5236 19e6c4b8 bellard
                tcg_gen_helper_0_0(helper_fpop);
5237 c169c906 bellard
                break;
5238 2c0262af bellard
            case 0x3c: /* df/4 */
5239 2c0262af bellard
                switch(rm) {
5240 2c0262af bellard
                case 0:
5241 b6abf97d bellard
                    tcg_gen_helper_1_0(helper_fnstsw, cpu_tmp2_i32);
5242 b6abf97d bellard
                    tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5243 19e6c4b8 bellard
                    gen_op_mov_reg_T0(OT_WORD, R_EAX);
5244 2c0262af bellard
                    break;
5245 2c0262af bellard
                default:
5246 2c0262af bellard
                    goto illegal_op;
5247 2c0262af bellard
                }
5248 2c0262af bellard
                break;
5249 2c0262af bellard
            case 0x3d: /* fucomip */
5250 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5251 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
5252 19e6c4b8 bellard
                tcg_gen_helper_0_1(helper_fmov_FT0_STN, tcg_const_i32(opreg));
5253 19e6c4b8 bellard
                tcg_gen_helper_0_0(helper_fucomi_ST0_FT0);
5254 19e6c4b8 bellard
                tcg_gen_helper_0_0(helper_fpop);
5255 19e6c4b8 bellard
                gen_op_fcomi_dummy();
5256 2c0262af bellard
                s->cc_op = CC_OP_EFLAGS;
5257 2c0262af bellard
                break;
5258 2c0262af bellard
            case 0x3e: /* fcomip */
5259 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5260 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
5261 19e6c4b8 bellard
                tcg_gen_helper_0_1(helper_fmov_FT0_STN, tcg_const_i32(opreg));
5262 19e6c4b8 bellard
                tcg_gen_helper_0_0(helper_fcomi_ST0_FT0);
5263 19e6c4b8 bellard
                tcg_gen_helper_0_0(helper_fpop);
5264 19e6c4b8 bellard
                gen_op_fcomi_dummy();
5265 2c0262af bellard
                s->cc_op = CC_OP_EFLAGS;
5266 2c0262af bellard
                break;
5267 a2cc3b24 bellard
            case 0x10 ... 0x13: /* fcmovxx */
5268 a2cc3b24 bellard
            case 0x18 ... 0x1b:
5269 a2cc3b24 bellard
                {
5270 19e6c4b8 bellard
                    int op1, l1;
5271 a2cc3b24 bellard
                    const static uint8_t fcmov_cc[8] = {
5272 a2cc3b24 bellard
                        (JCC_B << 1),
5273 a2cc3b24 bellard
                        (JCC_Z << 1),
5274 a2cc3b24 bellard
                        (JCC_BE << 1),
5275 a2cc3b24 bellard
                        (JCC_P << 1),
5276 a2cc3b24 bellard
                    };
5277 a2cc3b24 bellard
                    op1 = fcmov_cc[op & 3] | ((op >> 3) & 1);
5278 a2cc3b24 bellard
                    gen_setcc(s, op1);
5279 19e6c4b8 bellard
                    l1 = gen_new_label();
5280 19e6c4b8 bellard
                    tcg_gen_brcond_tl(TCG_COND_EQ, cpu_T[0], tcg_const_tl(0), l1);
5281 19e6c4b8 bellard
                    tcg_gen_helper_0_1(helper_fmov_ST0_STN, tcg_const_i32(opreg));
5282 19e6c4b8 bellard
                    gen_set_label(l1);
5283 a2cc3b24 bellard
                }
5284 a2cc3b24 bellard
                break;
5285 2c0262af bellard
            default:
5286 2c0262af bellard
                goto illegal_op;
5287 2c0262af bellard
            }
5288 2c0262af bellard
        }
5289 2c0262af bellard
        break;
5290 2c0262af bellard
        /************************/
5291 2c0262af bellard
        /* string ops */
5292 2c0262af bellard
5293 2c0262af bellard
    case 0xa4: /* movsS */
5294 2c0262af bellard
    case 0xa5:
5295 2c0262af bellard
        if ((b & 1) == 0)
5296 2c0262af bellard
            ot = OT_BYTE;
5297 2c0262af bellard
        else
5298 14ce26e7 bellard
            ot = dflag + OT_WORD;
5299 2c0262af bellard
5300 2c0262af bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
5301 2c0262af bellard
            gen_repz_movs(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
5302 2c0262af bellard
        } else {
5303 2c0262af bellard
            gen_movs(s, ot);
5304 2c0262af bellard
        }
5305 2c0262af bellard
        break;
5306 3b46e624 ths
5307 2c0262af bellard
    case 0xaa: /* stosS */
5308 2c0262af bellard
    case 0xab:
5309 2c0262af bellard
        if ((b & 1) == 0)
5310 2c0262af bellard
            ot = OT_BYTE;
5311 2c0262af bellard
        else
5312 14ce26e7 bellard
            ot = dflag + OT_WORD;
5313 2c0262af bellard
5314 2c0262af bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
5315 2c0262af bellard
            gen_repz_stos(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
5316 2c0262af bellard
        } else {
5317 2c0262af bellard
            gen_stos(s, ot);
5318 2c0262af bellard
        }
5319 2c0262af bellard
        break;
5320 2c0262af bellard
    case 0xac: /* lodsS */
5321 2c0262af bellard
    case 0xad:
5322 2c0262af bellard
        if ((b & 1) == 0)
5323 2c0262af bellard
            ot = OT_BYTE;
5324 2c0262af bellard
        else
5325 14ce26e7 bellard
            ot = dflag + OT_WORD;
5326 2c0262af bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
5327 2c0262af bellard
            gen_repz_lods(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
5328 2c0262af bellard
        } else {
5329 2c0262af bellard
            gen_lods(s, ot);
5330 2c0262af bellard
        }
5331 2c0262af bellard
        break;
5332 2c0262af bellard
    case 0xae: /* scasS */
5333 2c0262af bellard
    case 0xaf:
5334 2c0262af bellard
        if ((b & 1) == 0)
5335 2c0262af bellard
            ot = OT_BYTE;
5336 2c0262af bellard
        else
5337 14ce26e7 bellard
            ot = dflag + OT_WORD;
5338 2c0262af bellard
        if (prefixes & PREFIX_REPNZ) {
5339 2c0262af bellard
            gen_repz_scas(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 1);
5340 2c0262af bellard
        } else if (prefixes & PREFIX_REPZ) {
5341 2c0262af bellard
            gen_repz_scas(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 0);
5342 2c0262af bellard
        } else {
5343 2c0262af bellard
            gen_scas(s, ot);
5344 2c0262af bellard
            s->cc_op = CC_OP_SUBB + ot;
5345 2c0262af bellard
        }
5346 2c0262af bellard
        break;
5347 2c0262af bellard
5348 2c0262af bellard
    case 0xa6: /* cmpsS */
5349 2c0262af bellard
    case 0xa7:
5350 2c0262af bellard
        if ((b & 1) == 0)
5351 2c0262af bellard
            ot = OT_BYTE;
5352 2c0262af bellard
        else
5353 14ce26e7 bellard
            ot = dflag + OT_WORD;
5354 2c0262af bellard
        if (prefixes & PREFIX_REPNZ) {
5355 2c0262af bellard
            gen_repz_cmps(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 1);
5356 2c0262af bellard
        } else if (prefixes & PREFIX_REPZ) {
5357 2c0262af bellard
            gen_repz_cmps(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 0);
5358 2c0262af bellard
        } else {
5359 2c0262af bellard
            gen_cmps(s, ot);
5360 2c0262af bellard
            s->cc_op = CC_OP_SUBB + ot;
5361 2c0262af bellard
        }
5362 2c0262af bellard
        break;
5363 2c0262af bellard
    case 0x6c: /* insS */
5364 2c0262af bellard
    case 0x6d:
5365 f115e911 bellard
        if ((b & 1) == 0)
5366 f115e911 bellard
            ot = OT_BYTE;
5367 f115e911 bellard
        else
5368 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
5369 57fec1fe bellard
        gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
5370 0573fbfc ths
        gen_op_andl_T0_ffff();
5371 b8b6a50b bellard
        gen_check_io(s, ot, pc_start - s->cs_base, 
5372 b8b6a50b bellard
                     SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes) | 4);
5373 f115e911 bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
5374 f115e911 bellard
            gen_repz_ins(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
5375 2c0262af bellard
        } else {
5376 f115e911 bellard
            gen_ins(s, ot);
5377 2c0262af bellard
        }
5378 2c0262af bellard
        break;
5379 2c0262af bellard
    case 0x6e: /* outsS */
5380 2c0262af bellard
    case 0x6f:
5381 f115e911 bellard
        if ((b & 1) == 0)
5382 f115e911 bellard
            ot = OT_BYTE;
5383 f115e911 bellard
        else
5384 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
5385 57fec1fe bellard
        gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
5386 0573fbfc ths
        gen_op_andl_T0_ffff();
5387 b8b6a50b bellard
        gen_check_io(s, ot, pc_start - s->cs_base,
5388 b8b6a50b bellard
                     svm_is_rep(prefixes) | 4);
5389 f115e911 bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
5390 f115e911 bellard
            gen_repz_outs(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
5391 2c0262af bellard
        } else {
5392 f115e911 bellard
            gen_outs(s, ot);
5393 2c0262af bellard
        }
5394 2c0262af bellard
        break;
5395 2c0262af bellard
5396 2c0262af bellard
        /************************/
5397 2c0262af bellard
        /* port I/O */
5398 0573fbfc ths
5399 2c0262af bellard
    case 0xe4:
5400 2c0262af bellard
    case 0xe5:
5401 f115e911 bellard
        if ((b & 1) == 0)
5402 f115e911 bellard
            ot = OT_BYTE;
5403 f115e911 bellard
        else
5404 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
5405 f115e911 bellard
        val = ldub_code(s->pc++);
5406 f115e911 bellard
        gen_op_movl_T0_im(val);
5407 b8b6a50b bellard
        gen_check_io(s, ot, pc_start - s->cs_base,
5408 b8b6a50b bellard
                     SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes));
5409 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5410 b6abf97d bellard
        tcg_gen_helper_1_1(helper_in_func[ot], cpu_T[1], cpu_tmp2_i32);
5411 57fec1fe bellard
        gen_op_mov_reg_T1(ot, R_EAX);
5412 2c0262af bellard
        break;
5413 2c0262af bellard
    case 0xe6:
5414 2c0262af bellard
    case 0xe7:
5415 f115e911 bellard
        if ((b & 1) == 0)
5416 f115e911 bellard
            ot = OT_BYTE;
5417 f115e911 bellard
        else
5418 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
5419 f115e911 bellard
        val = ldub_code(s->pc++);
5420 f115e911 bellard
        gen_op_movl_T0_im(val);
5421 b8b6a50b bellard
        gen_check_io(s, ot, pc_start - s->cs_base,
5422 b8b6a50b bellard
                     svm_is_rep(prefixes));
5423 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 1, R_EAX);
5424 b8b6a50b bellard
5425 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5426 b6abf97d bellard
        tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
5427 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]);
5428 b6abf97d bellard
        tcg_gen_helper_0_2(helper_out_func[ot], cpu_tmp2_i32, cpu_tmp3_i32);
5429 2c0262af bellard
        break;
5430 2c0262af bellard
    case 0xec:
5431 2c0262af bellard
    case 0xed:
5432 f115e911 bellard
        if ((b & 1) == 0)
5433 f115e911 bellard
            ot = OT_BYTE;
5434 f115e911 bellard
        else
5435 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
5436 57fec1fe bellard
        gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
5437 4f31916f bellard
        gen_op_andl_T0_ffff();
5438 b8b6a50b bellard
        gen_check_io(s, ot, pc_start - s->cs_base,
5439 b8b6a50b bellard
                     SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes));
5440 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5441 b6abf97d bellard
        tcg_gen_helper_1_1(helper_in_func[ot], cpu_T[1], cpu_tmp2_i32);
5442 57fec1fe bellard
        gen_op_mov_reg_T1(ot, R_EAX);
5443 2c0262af bellard
        break;
5444 2c0262af bellard
    case 0xee:
5445 2c0262af bellard
    case 0xef:
5446 f115e911 bellard
        if ((b & 1) == 0)
5447 f115e911 bellard
            ot = OT_BYTE;
5448 f115e911 bellard
        else
5449 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
5450 57fec1fe bellard
        gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
5451 4f31916f bellard
        gen_op_andl_T0_ffff();
5452 b8b6a50b bellard
        gen_check_io(s, ot, pc_start - s->cs_base,
5453 b8b6a50b bellard
                     svm_is_rep(prefixes));
5454 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 1, R_EAX);
5455 b8b6a50b bellard
5456 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5457 b6abf97d bellard
        tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
5458 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]);
5459 b6abf97d bellard
        tcg_gen_helper_0_2(helper_out_func[ot], cpu_tmp2_i32, cpu_tmp3_i32);
5460 2c0262af bellard
        break;
5461 2c0262af bellard
5462 2c0262af bellard
        /************************/
5463 2c0262af bellard
        /* control */
5464 2c0262af bellard
    case 0xc2: /* ret im */
5465 61382a50 bellard
        val = ldsw_code(s->pc);
5466 2c0262af bellard
        s->pc += 2;
5467 2c0262af bellard
        gen_pop_T0(s);
5468 8f091a59 bellard
        if (CODE64(s) && s->dflag)
5469 8f091a59 bellard
            s->dflag = 2;
5470 2c0262af bellard
        gen_stack_update(s, val + (2 << s->dflag));
5471 2c0262af bellard
        if (s->dflag == 0)
5472 2c0262af bellard
            gen_op_andl_T0_ffff();
5473 2c0262af bellard
        gen_op_jmp_T0();
5474 2c0262af bellard
        gen_eob(s);
5475 2c0262af bellard
        break;
5476 2c0262af bellard
    case 0xc3: /* ret */
5477 2c0262af bellard
        gen_pop_T0(s);
5478 2c0262af bellard
        gen_pop_update(s);
5479 2c0262af bellard
        if (s->dflag == 0)
5480 2c0262af bellard
            gen_op_andl_T0_ffff();
5481 2c0262af bellard
        gen_op_jmp_T0();
5482 2c0262af bellard
        gen_eob(s);
5483 2c0262af bellard
        break;
5484 2c0262af bellard
    case 0xca: /* lret im */
5485 61382a50 bellard
        val = ldsw_code(s->pc);
5486 2c0262af bellard
        s->pc += 2;
5487 2c0262af bellard
    do_lret:
5488 2c0262af bellard
        if (s->pe && !s->vm86) {
5489 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
5490 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
5491 14ce26e7 bellard
            gen_jmp_im(pc_start - s->cs_base);
5492 b8b6a50b bellard
            tcg_gen_helper_0_2(helper_lret_protected,
5493 b8b6a50b bellard
                               tcg_const_i32(s->dflag), 
5494 b8b6a50b bellard
                               tcg_const_i32(val));
5495 2c0262af bellard
        } else {
5496 2c0262af bellard
            gen_stack_A0(s);
5497 2c0262af bellard
            /* pop offset */
5498 57fec1fe bellard
            gen_op_ld_T0_A0(1 + s->dflag + s->mem_index);
5499 2c0262af bellard
            if (s->dflag == 0)
5500 2c0262af bellard
                gen_op_andl_T0_ffff();
5501 2c0262af bellard
            /* NOTE: keeping EIP updated is not a problem in case of
5502 2c0262af bellard
               exception */
5503 2c0262af bellard
            gen_op_jmp_T0();
5504 2c0262af bellard
            /* pop selector */
5505 2c0262af bellard
            gen_op_addl_A0_im(2 << s->dflag);
5506 57fec1fe bellard
            gen_op_ld_T0_A0(1 + s->dflag + s->mem_index);
5507 2c0262af bellard
            gen_op_movl_seg_T0_vm(offsetof(CPUX86State,segs[R_CS]));
5508 2c0262af bellard
            /* add stack offset */
5509 2c0262af bellard
            gen_stack_update(s, val + (4 << s->dflag));
5510 2c0262af bellard
        }
5511 2c0262af bellard
        gen_eob(s);
5512 2c0262af bellard
        break;
5513 2c0262af bellard
    case 0xcb: /* lret */
5514 2c0262af bellard
        val = 0;
5515 2c0262af bellard
        goto do_lret;
5516 2c0262af bellard
    case 0xcf: /* iret */
5517 0573fbfc ths
        if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_IRET))
5518 0573fbfc ths
            break;
5519 2c0262af bellard
        if (!s->pe) {
5520 2c0262af bellard
            /* real mode */
5521 b8b6a50b bellard
            tcg_gen_helper_0_1(helper_iret_real, tcg_const_i32(s->dflag));
5522 2c0262af bellard
            s->cc_op = CC_OP_EFLAGS;
5523 f115e911 bellard
        } else if (s->vm86) {
5524 f115e911 bellard
            if (s->iopl != 3) {
5525 f115e911 bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
5526 f115e911 bellard
            } else {
5527 b8b6a50b bellard
                tcg_gen_helper_0_1(helper_iret_real, tcg_const_i32(s->dflag));
5528 f115e911 bellard
                s->cc_op = CC_OP_EFLAGS;
5529 f115e911 bellard
            }
5530 2c0262af bellard
        } else {
5531 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
5532 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
5533 14ce26e7 bellard
            gen_jmp_im(pc_start - s->cs_base);
5534 b8b6a50b bellard
            tcg_gen_helper_0_2(helper_iret_protected,
5535 b8b6a50b bellard
                               tcg_const_i32(s->dflag), 
5536 b8b6a50b bellard
                               tcg_const_i32(s->pc - s->cs_base));
5537 2c0262af bellard
            s->cc_op = CC_OP_EFLAGS;
5538 2c0262af bellard
        }
5539 2c0262af bellard
        gen_eob(s);
5540 2c0262af bellard
        break;
5541 2c0262af bellard
    case 0xe8: /* call im */
5542 2c0262af bellard
        {
5543 14ce26e7 bellard
            if (dflag)
5544 14ce26e7 bellard
                tval = (int32_t)insn_get(s, OT_LONG);
5545 14ce26e7 bellard
            else
5546 14ce26e7 bellard
                tval = (int16_t)insn_get(s, OT_WORD);
5547 2c0262af bellard
            next_eip = s->pc - s->cs_base;
5548 14ce26e7 bellard
            tval += next_eip;
5549 2c0262af bellard
            if (s->dflag == 0)
5550 14ce26e7 bellard
                tval &= 0xffff;
5551 14ce26e7 bellard
            gen_movtl_T0_im(next_eip);
5552 2c0262af bellard
            gen_push_T0(s);
5553 14ce26e7 bellard
            gen_jmp(s, tval);
5554 2c0262af bellard
        }
5555 2c0262af bellard
        break;
5556 2c0262af bellard
    case 0x9a: /* lcall im */
5557 2c0262af bellard
        {
5558 2c0262af bellard
            unsigned int selector, offset;
5559 3b46e624 ths
5560 14ce26e7 bellard
            if (CODE64(s))
5561 14ce26e7 bellard
                goto illegal_op;
5562 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
5563 2c0262af bellard
            offset = insn_get(s, ot);
5564 2c0262af bellard
            selector = insn_get(s, OT_WORD);
5565 3b46e624 ths
5566 2c0262af bellard
            gen_op_movl_T0_im(selector);
5567 14ce26e7 bellard
            gen_op_movl_T1_imu(offset);
5568 2c0262af bellard
        }
5569 2c0262af bellard
        goto do_lcall;
5570 ecada8a2 bellard
    case 0xe9: /* jmp im */
5571 14ce26e7 bellard
        if (dflag)
5572 14ce26e7 bellard
            tval = (int32_t)insn_get(s, OT_LONG);
5573 14ce26e7 bellard
        else
5574 14ce26e7 bellard
            tval = (int16_t)insn_get(s, OT_WORD);
5575 14ce26e7 bellard
        tval += s->pc - s->cs_base;
5576 2c0262af bellard
        if (s->dflag == 0)
5577 14ce26e7 bellard
            tval &= 0xffff;
5578 14ce26e7 bellard
        gen_jmp(s, tval);
5579 2c0262af bellard
        break;
5580 2c0262af bellard
    case 0xea: /* ljmp im */
5581 2c0262af bellard
        {
5582 2c0262af bellard
            unsigned int selector, offset;
5583 2c0262af bellard
5584 14ce26e7 bellard
            if (CODE64(s))
5585 14ce26e7 bellard
                goto illegal_op;
5586 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
5587 2c0262af bellard
            offset = insn_get(s, ot);
5588 2c0262af bellard
            selector = insn_get(s, OT_WORD);
5589 3b46e624 ths
5590 2c0262af bellard
            gen_op_movl_T0_im(selector);
5591 14ce26e7 bellard
            gen_op_movl_T1_imu(offset);
5592 2c0262af bellard
        }
5593 2c0262af bellard
        goto do_ljmp;
5594 2c0262af bellard
    case 0xeb: /* jmp Jb */
5595 14ce26e7 bellard
        tval = (int8_t)insn_get(s, OT_BYTE);
5596 14ce26e7 bellard
        tval += s->pc - s->cs_base;
5597 2c0262af bellard
        if (s->dflag == 0)
5598 14ce26e7 bellard
            tval &= 0xffff;
5599 14ce26e7 bellard
        gen_jmp(s, tval);
5600 2c0262af bellard
        break;
5601 2c0262af bellard
    case 0x70 ... 0x7f: /* jcc Jb */
5602 14ce26e7 bellard
        tval = (int8_t)insn_get(s, OT_BYTE);
5603 2c0262af bellard
        goto do_jcc;
5604 2c0262af bellard
    case 0x180 ... 0x18f: /* jcc Jv */
5605 2c0262af bellard
        if (dflag) {
5606 14ce26e7 bellard
            tval = (int32_t)insn_get(s, OT_LONG);
5607 2c0262af bellard
        } else {
5608 5fafdf24 ths
            tval = (int16_t)insn_get(s, OT_WORD);
5609 2c0262af bellard
        }
5610 2c0262af bellard
    do_jcc:
5611 2c0262af bellard
        next_eip = s->pc - s->cs_base;
5612 14ce26e7 bellard
        tval += next_eip;
5613 2c0262af bellard
        if (s->dflag == 0)
5614 14ce26e7 bellard
            tval &= 0xffff;
5615 14ce26e7 bellard
        gen_jcc(s, b, tval, next_eip);
5616 2c0262af bellard
        break;
5617 2c0262af bellard
5618 2c0262af bellard
    case 0x190 ... 0x19f: /* setcc Gv */
5619 61382a50 bellard
        modrm = ldub_code(s->pc++);
5620 2c0262af bellard
        gen_setcc(s, b);
5621 2c0262af bellard
        gen_ldst_modrm(s, modrm, OT_BYTE, OR_TMP0, 1);
5622 2c0262af bellard
        break;
5623 2c0262af bellard
    case 0x140 ... 0x14f: /* cmov Gv, Ev */
5624 14ce26e7 bellard
        ot = dflag + OT_WORD;
5625 61382a50 bellard
        modrm = ldub_code(s->pc++);
5626 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
5627 2c0262af bellard
        mod = (modrm >> 6) & 3;
5628 2c0262af bellard
        gen_setcc(s, b);
5629 2c0262af bellard
        if (mod != 3) {
5630 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5631 57fec1fe bellard
            gen_op_ld_T1_A0(ot + s->mem_index);
5632 2c0262af bellard
        } else {
5633 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
5634 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 1, rm);
5635 2c0262af bellard
        }
5636 2c0262af bellard
        gen_op_cmov_reg_T1_T0[ot - OT_WORD][reg]();
5637 2c0262af bellard
        break;
5638 3b46e624 ths
5639 2c0262af bellard
        /************************/
5640 2c0262af bellard
        /* flags */
5641 2c0262af bellard
    case 0x9c: /* pushf */
5642 0573fbfc ths
        if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_PUSHF))
5643 0573fbfc ths
            break;
5644 2c0262af bellard
        if (s->vm86 && s->iopl != 3) {
5645 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
5646 2c0262af bellard
        } else {
5647 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
5648 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
5649 2c0262af bellard
            gen_op_movl_T0_eflags();
5650 2c0262af bellard
            gen_push_T0(s);
5651 2c0262af bellard
        }
5652 2c0262af bellard
        break;
5653 2c0262af bellard
    case 0x9d: /* popf */
5654 0573fbfc ths
        if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_POPF))
5655 0573fbfc ths
            break;
5656 2c0262af bellard
        if (s->vm86 && s->iopl != 3) {
5657 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
5658 2c0262af bellard
        } else {
5659 2c0262af bellard
            gen_pop_T0(s);
5660 2c0262af bellard
            if (s->cpl == 0) {
5661 2c0262af bellard
                if (s->dflag) {
5662 2c0262af bellard
                    gen_op_movl_eflags_T0_cpl0();
5663 2c0262af bellard
                } else {
5664 2c0262af bellard
                    gen_op_movw_eflags_T0_cpl0();
5665 2c0262af bellard
                }
5666 2c0262af bellard
            } else {
5667 4136f33c bellard
                if (s->cpl <= s->iopl) {
5668 4136f33c bellard
                    if (s->dflag) {
5669 4136f33c bellard
                        gen_op_movl_eflags_T0_io();
5670 4136f33c bellard
                    } else {
5671 4136f33c bellard
                        gen_op_movw_eflags_T0_io();
5672 4136f33c bellard
                    }
5673 2c0262af bellard
                } else {
5674 4136f33c bellard
                    if (s->dflag) {
5675 4136f33c bellard
                        gen_op_movl_eflags_T0();
5676 4136f33c bellard
                    } else {
5677 4136f33c bellard
                        gen_op_movw_eflags_T0();
5678 4136f33c bellard
                    }
5679 2c0262af bellard
                }
5680 2c0262af bellard
            }
5681 2c0262af bellard
            gen_pop_update(s);
5682 2c0262af bellard
            s->cc_op = CC_OP_EFLAGS;
5683 2c0262af bellard
            /* abort translation because TF flag may change */
5684 14ce26e7 bellard
            gen_jmp_im(s->pc - s->cs_base);
5685 2c0262af bellard
            gen_eob(s);
5686 2c0262af bellard
        }
5687 2c0262af bellard
        break;
5688 2c0262af bellard
    case 0x9e: /* sahf */
5689 14ce26e7 bellard
        if (CODE64(s))
5690 14ce26e7 bellard
            goto illegal_op;
5691 57fec1fe bellard
        gen_op_mov_TN_reg(OT_BYTE, 0, R_AH);
5692 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
5693 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
5694 2c0262af bellard
        gen_op_movb_eflags_T0();
5695 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
5696 2c0262af bellard
        break;
5697 2c0262af bellard
    case 0x9f: /* lahf */
5698 14ce26e7 bellard
        if (CODE64(s))
5699 14ce26e7 bellard
            goto illegal_op;
5700 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
5701 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
5702 2c0262af bellard
        gen_op_movl_T0_eflags();
5703 57fec1fe bellard
        gen_op_mov_reg_T0(OT_BYTE, R_AH);
5704 2c0262af bellard
        break;
5705 2c0262af bellard
    case 0xf5: /* cmc */
5706 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
5707 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
5708 2c0262af bellard
        gen_op_cmc();
5709 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
5710 2c0262af bellard
        break;
5711 2c0262af bellard
    case 0xf8: /* clc */
5712 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
5713 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
5714 2c0262af bellard
        gen_op_clc();
5715 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
5716 2c0262af bellard
        break;
5717 2c0262af bellard
    case 0xf9: /* stc */
5718 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
5719 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
5720 2c0262af bellard
        gen_op_stc();
5721 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
5722 2c0262af bellard
        break;
5723 2c0262af bellard
    case 0xfc: /* cld */
5724 b6abf97d bellard
        tcg_gen_movi_i32(cpu_tmp2_i32, 1);
5725 b6abf97d bellard
        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, offsetof(CPUState, df));
5726 2c0262af bellard
        break;
5727 2c0262af bellard
    case 0xfd: /* std */
5728 b6abf97d bellard
        tcg_gen_movi_i32(cpu_tmp2_i32, -1);
5729 b6abf97d bellard
        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, offsetof(CPUState, df));
5730 2c0262af bellard
        break;
5731 2c0262af bellard
5732 2c0262af bellard
        /************************/
5733 2c0262af bellard
        /* bit operations */
5734 2c0262af bellard
    case 0x1ba: /* bt/bts/btr/btc Gv, im */
5735 14ce26e7 bellard
        ot = dflag + OT_WORD;
5736 61382a50 bellard
        modrm = ldub_code(s->pc++);
5737 33698e5f bellard
        op = (modrm >> 3) & 7;
5738 2c0262af bellard
        mod = (modrm >> 6) & 3;
5739 14ce26e7 bellard
        rm = (modrm & 7) | REX_B(s);
5740 2c0262af bellard
        if (mod != 3) {
5741 14ce26e7 bellard
            s->rip_offset = 1;
5742 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5743 57fec1fe bellard
            gen_op_ld_T0_A0(ot + s->mem_index);
5744 2c0262af bellard
        } else {
5745 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, rm);
5746 2c0262af bellard
        }
5747 2c0262af bellard
        /* load shift */
5748 61382a50 bellard
        val = ldub_code(s->pc++);
5749 2c0262af bellard
        gen_op_movl_T1_im(val);
5750 2c0262af bellard
        if (op < 4)
5751 2c0262af bellard
            goto illegal_op;
5752 2c0262af bellard
        op -= 4;
5753 f484d386 bellard
        goto bt_op;
5754 2c0262af bellard
    case 0x1a3: /* bt Gv, Ev */
5755 2c0262af bellard
        op = 0;
5756 2c0262af bellard
        goto do_btx;
5757 2c0262af bellard
    case 0x1ab: /* bts */
5758 2c0262af bellard
        op = 1;
5759 2c0262af bellard
        goto do_btx;
5760 2c0262af bellard
    case 0x1b3: /* btr */
5761 2c0262af bellard
        op = 2;
5762 2c0262af bellard
        goto do_btx;
5763 2c0262af bellard
    case 0x1bb: /* btc */
5764 2c0262af bellard
        op = 3;
5765 2c0262af bellard
    do_btx:
5766 14ce26e7 bellard
        ot = dflag + OT_WORD;
5767 61382a50 bellard
        modrm = ldub_code(s->pc++);
5768 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
5769 2c0262af bellard
        mod = (modrm >> 6) & 3;
5770 14ce26e7 bellard
        rm = (modrm & 7) | REX_B(s);
5771 57fec1fe bellard
        gen_op_mov_TN_reg(OT_LONG, 1, reg);
5772 2c0262af bellard
        if (mod != 3) {
5773 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5774 2c0262af bellard
            /* specific case: we need to add a displacement */
5775 f484d386 bellard
            gen_exts(ot, cpu_T[1]);
5776 f484d386 bellard
            tcg_gen_sari_tl(cpu_tmp0, cpu_T[1], 3 + ot);
5777 f484d386 bellard
            tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, ot);
5778 f484d386 bellard
            tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
5779 57fec1fe bellard
            gen_op_ld_T0_A0(ot + s->mem_index);
5780 2c0262af bellard
        } else {
5781 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, rm);
5782 2c0262af bellard
        }
5783 f484d386 bellard
    bt_op:
5784 f484d386 bellard
        tcg_gen_andi_tl(cpu_T[1], cpu_T[1], (1 << (3 + ot)) - 1);
5785 f484d386 bellard
        switch(op) {
5786 f484d386 bellard
        case 0:
5787 f484d386 bellard
            tcg_gen_shr_tl(cpu_cc_src, cpu_T[0], cpu_T[1]);
5788 f484d386 bellard
            tcg_gen_movi_tl(cpu_cc_dst, 0);
5789 f484d386 bellard
            break;
5790 f484d386 bellard
        case 1:
5791 f484d386 bellard
            tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
5792 f484d386 bellard
            tcg_gen_movi_tl(cpu_tmp0, 1);
5793 f484d386 bellard
            tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
5794 f484d386 bellard
            tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
5795 f484d386 bellard
            break;
5796 f484d386 bellard
        case 2:
5797 f484d386 bellard
            tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
5798 f484d386 bellard
            tcg_gen_movi_tl(cpu_tmp0, 1);
5799 f484d386 bellard
            tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
5800 f484d386 bellard
            tcg_gen_not_tl(cpu_tmp0, cpu_tmp0);
5801 f484d386 bellard
            tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
5802 f484d386 bellard
            break;
5803 f484d386 bellard
        default:
5804 f484d386 bellard
        case 3:
5805 f484d386 bellard
            tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
5806 f484d386 bellard
            tcg_gen_movi_tl(cpu_tmp0, 1);
5807 f484d386 bellard
            tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
5808 f484d386 bellard
            tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
5809 f484d386 bellard
            break;
5810 f484d386 bellard
        }
5811 2c0262af bellard
        s->cc_op = CC_OP_SARB + ot;
5812 2c0262af bellard
        if (op != 0) {
5813 2c0262af bellard
            if (mod != 3)
5814 57fec1fe bellard
                gen_op_st_T0_A0(ot + s->mem_index);
5815 2c0262af bellard
            else
5816 57fec1fe bellard
                gen_op_mov_reg_T0(ot, rm);
5817 f484d386 bellard
            tcg_gen_mov_tl(cpu_cc_src, cpu_tmp4);
5818 f484d386 bellard
            tcg_gen_movi_tl(cpu_cc_dst, 0);
5819 2c0262af bellard
        }
5820 2c0262af bellard
        break;
5821 2c0262af bellard
    case 0x1bc: /* bsf */
5822 2c0262af bellard
    case 0x1bd: /* bsr */
5823 6191b059 bellard
        {
5824 6191b059 bellard
            int label1;
5825 6191b059 bellard
            ot = dflag + OT_WORD;
5826 6191b059 bellard
            modrm = ldub_code(s->pc++);
5827 6191b059 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
5828 6191b059 bellard
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
5829 6191b059 bellard
            gen_extu(ot, cpu_T[0]);
5830 6191b059 bellard
            label1 = gen_new_label();
5831 6191b059 bellard
            tcg_gen_movi_tl(cpu_cc_dst, 0);
5832 6191b059 bellard
            tcg_gen_brcond_tl(TCG_COND_EQ, cpu_T[0], tcg_const_tl(0), label1);
5833 6191b059 bellard
            if (b & 1) {
5834 6191b059 bellard
                tcg_gen_helper_1_1(helper_bsr, cpu_T[0], cpu_T[0]);
5835 6191b059 bellard
            } else {
5836 6191b059 bellard
                tcg_gen_helper_1_1(helper_bsf, cpu_T[0], cpu_T[0]);
5837 6191b059 bellard
            }
5838 6191b059 bellard
            gen_op_mov_reg_T0(ot, reg);
5839 6191b059 bellard
            tcg_gen_movi_tl(cpu_cc_dst, 1);
5840 6191b059 bellard
            gen_set_label(label1);
5841 6191b059 bellard
            tcg_gen_discard_tl(cpu_cc_src);
5842 6191b059 bellard
            s->cc_op = CC_OP_LOGICB + ot;
5843 6191b059 bellard
        }
5844 2c0262af bellard
        break;
5845 2c0262af bellard
        /************************/
5846 2c0262af bellard
        /* bcd */
5847 2c0262af bellard
    case 0x27: /* daa */
5848 14ce26e7 bellard
        if (CODE64(s))
5849 14ce26e7 bellard
            goto illegal_op;
5850 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
5851 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
5852 2c0262af bellard
        gen_op_daa();
5853 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
5854 2c0262af bellard
        break;
5855 2c0262af bellard
    case 0x2f: /* das */
5856 14ce26e7 bellard
        if (CODE64(s))
5857 14ce26e7 bellard
            goto illegal_op;
5858 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
5859 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
5860 2c0262af bellard
        gen_op_das();
5861 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
5862 2c0262af bellard
        break;
5863 2c0262af bellard
    case 0x37: /* aaa */
5864 14ce26e7 bellard
        if (CODE64(s))
5865 14ce26e7 bellard
            goto illegal_op;
5866 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
5867 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
5868 2c0262af bellard
        gen_op_aaa();
5869 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
5870 2c0262af bellard
        break;
5871 2c0262af bellard
    case 0x3f: /* aas */
5872 14ce26e7 bellard
        if (CODE64(s))
5873 14ce26e7 bellard
            goto illegal_op;
5874 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
5875 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
5876 2c0262af bellard
        gen_op_aas();
5877 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
5878 2c0262af bellard
        break;
5879 2c0262af bellard
    case 0xd4: /* aam */
5880 14ce26e7 bellard
        if (CODE64(s))
5881 14ce26e7 bellard
            goto illegal_op;
5882 61382a50 bellard
        val = ldub_code(s->pc++);
5883 b6d7c3db ths
        if (val == 0) {
5884 b6d7c3db ths
            gen_exception(s, EXCP00_DIVZ, pc_start - s->cs_base);
5885 b6d7c3db ths
        } else {
5886 b6d7c3db ths
            gen_op_aam(val);
5887 b6d7c3db ths
            s->cc_op = CC_OP_LOGICB;
5888 b6d7c3db ths
        }
5889 2c0262af bellard
        break;
5890 2c0262af bellard
    case 0xd5: /* aad */
5891 14ce26e7 bellard
        if (CODE64(s))
5892 14ce26e7 bellard
            goto illegal_op;
5893 61382a50 bellard
        val = ldub_code(s->pc++);
5894 2c0262af bellard
        gen_op_aad(val);
5895 2c0262af bellard
        s->cc_op = CC_OP_LOGICB;
5896 2c0262af bellard
        break;
5897 2c0262af bellard
        /************************/
5898 2c0262af bellard
        /* misc */
5899 2c0262af bellard
    case 0x90: /* nop */
5900 14ce26e7 bellard
        /* XXX: xchg + rex handling */
5901 ab1f142b bellard
        /* XXX: correct lock test for all insn */
5902 ab1f142b bellard
        if (prefixes & PREFIX_LOCK)
5903 ab1f142b bellard
            goto illegal_op;
5904 0573fbfc ths
        if (prefixes & PREFIX_REPZ) {
5905 0573fbfc ths
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_PAUSE);
5906 0573fbfc ths
        }
5907 2c0262af bellard
        break;
5908 2c0262af bellard
    case 0x9b: /* fwait */
5909 5fafdf24 ths
        if ((s->flags & (HF_MP_MASK | HF_TS_MASK)) ==
5910 7eee2a50 bellard
            (HF_MP_MASK | HF_TS_MASK)) {
5911 7eee2a50 bellard
            gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
5912 2ee73ac3 bellard
        } else {
5913 2ee73ac3 bellard
            if (s->cc_op != CC_OP_DYNAMIC)
5914 2ee73ac3 bellard
                gen_op_set_cc_op(s->cc_op);
5915 14ce26e7 bellard
            gen_jmp_im(pc_start - s->cs_base);
5916 19e6c4b8 bellard
            tcg_gen_helper_0_0(helper_fwait);
5917 7eee2a50 bellard
        }
5918 2c0262af bellard
        break;
5919 2c0262af bellard
    case 0xcc: /* int3 */
5920 0573fbfc ths
        if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_SWINT))
5921 0573fbfc ths
            break;
5922 2c0262af bellard
        gen_interrupt(s, EXCP03_INT3, pc_start - s->cs_base, s->pc - s->cs_base);
5923 2c0262af bellard
        break;
5924 2c0262af bellard
    case 0xcd: /* int N */
5925 61382a50 bellard
        val = ldub_code(s->pc++);
5926 0573fbfc ths
        if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_SWINT))
5927 0573fbfc ths
            break;
5928 f115e911 bellard
        if (s->vm86 && s->iopl != 3) {
5929 5fafdf24 ths
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
5930 f115e911 bellard
        } else {
5931 f115e911 bellard
            gen_interrupt(s, val, pc_start - s->cs_base, s->pc - s->cs_base);
5932 f115e911 bellard
        }
5933 2c0262af bellard
        break;
5934 2c0262af bellard
    case 0xce: /* into */
5935 14ce26e7 bellard
        if (CODE64(s))
5936 14ce26e7 bellard
            goto illegal_op;
5937 0573fbfc ths
        if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_SWINT))
5938 0573fbfc ths
            break;
5939 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
5940 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
5941 a8ede8ba bellard
        gen_jmp_im(pc_start - s->cs_base);
5942 a8ede8ba bellard
        gen_op_into(s->pc - pc_start);
5943 2c0262af bellard
        break;
5944 2c0262af bellard
    case 0xf1: /* icebp (undocumented, exits to external debugger) */
5945 0573fbfc ths
        if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_ICEBP))
5946 0573fbfc ths
            break;
5947 aba9d61e bellard
#if 1
5948 2c0262af bellard
        gen_debug(s, pc_start - s->cs_base);
5949 aba9d61e bellard
#else
5950 aba9d61e bellard
        /* start debug */
5951 aba9d61e bellard
        tb_flush(cpu_single_env);
5952 aba9d61e bellard
        cpu_set_log(CPU_LOG_INT | CPU_LOG_TB_IN_ASM);
5953 aba9d61e bellard
#endif
5954 2c0262af bellard
        break;
5955 2c0262af bellard
    case 0xfa: /* cli */
5956 2c0262af bellard
        if (!s->vm86) {
5957 2c0262af bellard
            if (s->cpl <= s->iopl) {
5958 b5b38f61 bellard
                tcg_gen_helper_0_0(helper_cli);
5959 2c0262af bellard
            } else {
5960 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
5961 2c0262af bellard
            }
5962 2c0262af bellard
        } else {
5963 2c0262af bellard
            if (s->iopl == 3) {
5964 b5b38f61 bellard
                tcg_gen_helper_0_0(helper_cli);
5965 2c0262af bellard
            } else {
5966 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
5967 2c0262af bellard
            }
5968 2c0262af bellard
        }
5969 2c0262af bellard
        break;
5970 2c0262af bellard
    case 0xfb: /* sti */
5971 2c0262af bellard
        if (!s->vm86) {
5972 2c0262af bellard
            if (s->cpl <= s->iopl) {
5973 2c0262af bellard
            gen_sti:
5974 b5b38f61 bellard
                tcg_gen_helper_0_0(helper_sti);
5975 2c0262af bellard
                /* interruptions are enabled only the first insn after sti */
5976 a2cc3b24 bellard
                /* If several instructions disable interrupts, only the
5977 a2cc3b24 bellard
                   _first_ does it */
5978 a2cc3b24 bellard
                if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
5979 b5b38f61 bellard
                    tcg_gen_helper_0_0(helper_set_inhibit_irq);
5980 2c0262af bellard
                /* give a chance to handle pending irqs */
5981 14ce26e7 bellard
                gen_jmp_im(s->pc - s->cs_base);
5982 2c0262af bellard
                gen_eob(s);
5983 2c0262af bellard
            } else {
5984 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
5985 2c0262af bellard
            }
5986 2c0262af bellard
        } else {
5987 2c0262af bellard
            if (s->iopl == 3) {
5988 2c0262af bellard
                goto gen_sti;
5989 2c0262af bellard
            } else {
5990 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
5991 2c0262af bellard
            }
5992 2c0262af bellard
        }
5993 2c0262af bellard
        break;
5994 2c0262af bellard
    case 0x62: /* bound */
5995 14ce26e7 bellard
        if (CODE64(s))
5996 14ce26e7 bellard
            goto illegal_op;
5997 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
5998 61382a50 bellard
        modrm = ldub_code(s->pc++);
5999 2c0262af bellard
        reg = (modrm >> 3) & 7;
6000 2c0262af bellard
        mod = (modrm >> 6) & 3;
6001 2c0262af bellard
        if (mod == 3)
6002 2c0262af bellard
            goto illegal_op;
6003 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 0, reg);
6004 2c0262af bellard
        gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6005 14ce26e7 bellard
        gen_jmp_im(pc_start - s->cs_base);
6006 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6007 2c0262af bellard
        if (ot == OT_WORD)
6008 b6abf97d bellard
            tcg_gen_helper_0_2(helper_boundw, cpu_A0, cpu_tmp2_i32);
6009 2c0262af bellard
        else
6010 b6abf97d bellard
            tcg_gen_helper_0_2(helper_boundl, cpu_A0, cpu_tmp2_i32);
6011 2c0262af bellard
        break;
6012 2c0262af bellard
    case 0x1c8 ... 0x1cf: /* bswap reg */
6013 14ce26e7 bellard
        reg = (b & 7) | REX_B(s);
6014 14ce26e7 bellard
#ifdef TARGET_X86_64
6015 14ce26e7 bellard
        if (dflag == 2) {
6016 57fec1fe bellard
            gen_op_mov_TN_reg(OT_QUAD, 0, reg);
6017 57fec1fe bellard
            tcg_gen_bswap_i64(cpu_T[0], cpu_T[0]);
6018 57fec1fe bellard
            gen_op_mov_reg_T0(OT_QUAD, reg);
6019 5fafdf24 ths
        } else
6020 14ce26e7 bellard
        {
6021 ac56dd48 pbrook
            TCGv tmp0;
6022 57fec1fe bellard
            gen_op_mov_TN_reg(OT_LONG, 0, reg);
6023 57fec1fe bellard
            
6024 57fec1fe bellard
            tmp0 = tcg_temp_new(TCG_TYPE_I32);
6025 57fec1fe bellard
            tcg_gen_trunc_i64_i32(tmp0, cpu_T[0]);
6026 57fec1fe bellard
            tcg_gen_bswap_i32(tmp0, tmp0);
6027 57fec1fe bellard
            tcg_gen_extu_i32_i64(cpu_T[0], tmp0);
6028 57fec1fe bellard
            gen_op_mov_reg_T0(OT_LONG, reg);
6029 57fec1fe bellard
        }
6030 57fec1fe bellard
#else
6031 57fec1fe bellard
        {
6032 57fec1fe bellard
            gen_op_mov_TN_reg(OT_LONG, 0, reg);
6033 57fec1fe bellard
            tcg_gen_bswap_i32(cpu_T[0], cpu_T[0]);
6034 57fec1fe bellard
            gen_op_mov_reg_T0(OT_LONG, reg);
6035 14ce26e7 bellard
        }
6036 57fec1fe bellard
#endif
6037 2c0262af bellard
        break;
6038 2c0262af bellard
    case 0xd6: /* salc */
6039 14ce26e7 bellard
        if (CODE64(s))
6040 14ce26e7 bellard
            goto illegal_op;
6041 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6042 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6043 2c0262af bellard
        gen_op_salc();
6044 2c0262af bellard
        break;
6045 2c0262af bellard
    case 0xe0: /* loopnz */
6046 2c0262af bellard
    case 0xe1: /* loopz */
6047 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6048 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6049 2c0262af bellard
        /* FALL THRU */
6050 2c0262af bellard
    case 0xe2: /* loop */
6051 2c0262af bellard
    case 0xe3: /* jecxz */
6052 14ce26e7 bellard
        {
6053 14ce26e7 bellard
            int l1, l2;
6054 14ce26e7 bellard
6055 14ce26e7 bellard
            tval = (int8_t)insn_get(s, OT_BYTE);
6056 14ce26e7 bellard
            next_eip = s->pc - s->cs_base;
6057 14ce26e7 bellard
            tval += next_eip;
6058 14ce26e7 bellard
            if (s->dflag == 0)
6059 14ce26e7 bellard
                tval &= 0xffff;
6060 3b46e624 ths
6061 14ce26e7 bellard
            l1 = gen_new_label();
6062 14ce26e7 bellard
            l2 = gen_new_label();
6063 14ce26e7 bellard
            b &= 3;
6064 14ce26e7 bellard
            if (b == 3) {
6065 14ce26e7 bellard
                gen_op_jz_ecx[s->aflag](l1);
6066 14ce26e7 bellard
            } else {
6067 14ce26e7 bellard
                gen_op_dec_ECX[s->aflag]();
6068 0b9dc5e4 bellard
                if (b <= 1)
6069 0b9dc5e4 bellard
                    gen_op_mov_T0_cc();
6070 14ce26e7 bellard
                gen_op_loop[s->aflag][b](l1);
6071 14ce26e7 bellard
            }
6072 14ce26e7 bellard
6073 14ce26e7 bellard
            gen_jmp_im(next_eip);
6074 14ce26e7 bellard
            gen_op_jmp_label(l2);
6075 14ce26e7 bellard
            gen_set_label(l1);
6076 14ce26e7 bellard
            gen_jmp_im(tval);
6077 14ce26e7 bellard
            gen_set_label(l2);
6078 14ce26e7 bellard
            gen_eob(s);
6079 14ce26e7 bellard
        }
6080 2c0262af bellard
        break;
6081 2c0262af bellard
    case 0x130: /* wrmsr */
6082 2c0262af bellard
    case 0x132: /* rdmsr */
6083 2c0262af bellard
        if (s->cpl != 0) {
6084 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6085 2c0262af bellard
        } else {
6086 0573fbfc ths
            int retval = 0;
6087 0573fbfc ths
            if (b & 2) {
6088 0573fbfc ths
                retval = gen_svm_check_intercept_param(s, pc_start, SVM_EXIT_MSR, 0);
6089 b5b38f61 bellard
                tcg_gen_helper_0_0(helper_rdmsr);
6090 0573fbfc ths
            } else {
6091 0573fbfc ths
                retval = gen_svm_check_intercept_param(s, pc_start, SVM_EXIT_MSR, 1);
6092 b5b38f61 bellard
                tcg_gen_helper_0_0(helper_wrmsr);
6093 0573fbfc ths
            }
6094 0573fbfc ths
            if(retval)
6095 0573fbfc ths
                gen_eob(s);
6096 2c0262af bellard
        }
6097 2c0262af bellard
        break;
6098 2c0262af bellard
    case 0x131: /* rdtsc */
6099 0573fbfc ths
        if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_RDTSC))
6100 0573fbfc ths
            break;
6101 ecada8a2 bellard
        gen_jmp_im(pc_start - s->cs_base);
6102 b5b38f61 bellard
        tcg_gen_helper_0_0(helper_rdtsc);
6103 2c0262af bellard
        break;
6104 df01e0fc balrog
    case 0x133: /* rdpmc */
6105 df01e0fc balrog
        gen_jmp_im(pc_start - s->cs_base);
6106 b5b38f61 bellard
        tcg_gen_helper_0_0(helper_rdpmc);
6107 df01e0fc balrog
        break;
6108 023fe10d bellard
    case 0x134: /* sysenter */
6109 14ce26e7 bellard
        if (CODE64(s))
6110 14ce26e7 bellard
            goto illegal_op;
6111 023fe10d bellard
        if (!s->pe) {
6112 023fe10d bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6113 023fe10d bellard
        } else {
6114 023fe10d bellard
            if (s->cc_op != CC_OP_DYNAMIC) {
6115 023fe10d bellard
                gen_op_set_cc_op(s->cc_op);
6116 023fe10d bellard
                s->cc_op = CC_OP_DYNAMIC;
6117 023fe10d bellard
            }
6118 14ce26e7 bellard
            gen_jmp_im(pc_start - s->cs_base);
6119 b5b38f61 bellard
            tcg_gen_helper_0_0(helper_sysenter);
6120 023fe10d bellard
            gen_eob(s);
6121 023fe10d bellard
        }
6122 023fe10d bellard
        break;
6123 023fe10d bellard
    case 0x135: /* sysexit */
6124 14ce26e7 bellard
        if (CODE64(s))
6125 14ce26e7 bellard
            goto illegal_op;
6126 023fe10d bellard
        if (!s->pe) {
6127 023fe10d bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6128 023fe10d bellard
        } else {
6129 023fe10d bellard
            if (s->cc_op != CC_OP_DYNAMIC) {
6130 023fe10d bellard
                gen_op_set_cc_op(s->cc_op);
6131 023fe10d bellard
                s->cc_op = CC_OP_DYNAMIC;
6132 023fe10d bellard
            }
6133 14ce26e7 bellard
            gen_jmp_im(pc_start - s->cs_base);
6134 b5b38f61 bellard
            tcg_gen_helper_0_0(helper_sysexit);
6135 023fe10d bellard
            gen_eob(s);
6136 023fe10d bellard
        }
6137 023fe10d bellard
        break;
6138 14ce26e7 bellard
#ifdef TARGET_X86_64
6139 14ce26e7 bellard
    case 0x105: /* syscall */
6140 14ce26e7 bellard
        /* XXX: is it usable in real mode ? */
6141 14ce26e7 bellard
        if (s->cc_op != CC_OP_DYNAMIC) {
6142 14ce26e7 bellard
            gen_op_set_cc_op(s->cc_op);
6143 14ce26e7 bellard
            s->cc_op = CC_OP_DYNAMIC;
6144 14ce26e7 bellard
        }
6145 14ce26e7 bellard
        gen_jmp_im(pc_start - s->cs_base);
6146 b5b38f61 bellard
        tcg_gen_helper_0_1(helper_syscall, tcg_const_i32(s->pc - pc_start));
6147 14ce26e7 bellard
        gen_eob(s);
6148 14ce26e7 bellard
        break;
6149 14ce26e7 bellard
    case 0x107: /* sysret */
6150 14ce26e7 bellard
        if (!s->pe) {
6151 14ce26e7 bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6152 14ce26e7 bellard
        } else {
6153 14ce26e7 bellard
            if (s->cc_op != CC_OP_DYNAMIC) {
6154 14ce26e7 bellard
                gen_op_set_cc_op(s->cc_op);
6155 14ce26e7 bellard
                s->cc_op = CC_OP_DYNAMIC;
6156 14ce26e7 bellard
            }
6157 14ce26e7 bellard
            gen_jmp_im(pc_start - s->cs_base);
6158 b5b38f61 bellard
            tcg_gen_helper_0_1(helper_sysret, tcg_const_i32(s->dflag));
6159 aba9d61e bellard
            /* condition codes are modified only in long mode */
6160 aba9d61e bellard
            if (s->lma)
6161 aba9d61e bellard
                s->cc_op = CC_OP_EFLAGS;
6162 14ce26e7 bellard
            gen_eob(s);
6163 14ce26e7 bellard
        }
6164 14ce26e7 bellard
        break;
6165 14ce26e7 bellard
#endif
6166 2c0262af bellard
    case 0x1a2: /* cpuid */
6167 0573fbfc ths
        if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_CPUID))
6168 0573fbfc ths
            break;
6169 b5b38f61 bellard
        tcg_gen_helper_0_0(helper_cpuid);
6170 2c0262af bellard
        break;
6171 2c0262af bellard
    case 0xf4: /* hlt */
6172 2c0262af bellard
        if (s->cpl != 0) {
6173 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6174 2c0262af bellard
        } else {
6175 0573fbfc ths
            if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_HLT))
6176 0573fbfc ths
                break;
6177 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
6178 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
6179 14ce26e7 bellard
            gen_jmp_im(s->pc - s->cs_base);
6180 b5b38f61 bellard
            tcg_gen_helper_0_0(helper_hlt);
6181 2c0262af bellard
            s->is_jmp = 3;
6182 2c0262af bellard
        }
6183 2c0262af bellard
        break;
6184 2c0262af bellard
    case 0x100:
6185 61382a50 bellard
        modrm = ldub_code(s->pc++);
6186 2c0262af bellard
        mod = (modrm >> 6) & 3;
6187 2c0262af bellard
        op = (modrm >> 3) & 7;
6188 2c0262af bellard
        switch(op) {
6189 2c0262af bellard
        case 0: /* sldt */
6190 f115e911 bellard
            if (!s->pe || s->vm86)
6191 f115e911 bellard
                goto illegal_op;
6192 0573fbfc ths
            if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_LDTR_READ))
6193 0573fbfc ths
                break;
6194 2c0262af bellard
            gen_op_movl_T0_env(offsetof(CPUX86State,ldt.selector));
6195 2c0262af bellard
            ot = OT_WORD;
6196 2c0262af bellard
            if (mod == 3)
6197 2c0262af bellard
                ot += s->dflag;
6198 2c0262af bellard
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
6199 2c0262af bellard
            break;
6200 2c0262af bellard
        case 2: /* lldt */
6201 f115e911 bellard
            if (!s->pe || s->vm86)
6202 f115e911 bellard
                goto illegal_op;
6203 2c0262af bellard
            if (s->cpl != 0) {
6204 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6205 2c0262af bellard
            } else {
6206 0573fbfc ths
                if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_LDTR_WRITE))
6207 0573fbfc ths
                    break;
6208 2c0262af bellard
                gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
6209 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
6210 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6211 b6abf97d bellard
                tcg_gen_helper_0_1(helper_lldt, cpu_tmp2_i32);
6212 2c0262af bellard
            }
6213 2c0262af bellard
            break;
6214 2c0262af bellard
        case 1: /* str */
6215 f115e911 bellard
            if (!s->pe || s->vm86)
6216 f115e911 bellard
                goto illegal_op;
6217 0573fbfc ths
            if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_TR_READ))
6218 0573fbfc ths
                break;
6219 2c0262af bellard
            gen_op_movl_T0_env(offsetof(CPUX86State,tr.selector));
6220 2c0262af bellard
            ot = OT_WORD;
6221 2c0262af bellard
            if (mod == 3)
6222 2c0262af bellard
                ot += s->dflag;
6223 2c0262af bellard
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
6224 2c0262af bellard
            break;
6225 2c0262af bellard
        case 3: /* ltr */
6226 f115e911 bellard
            if (!s->pe || s->vm86)
6227 f115e911 bellard
                goto illegal_op;
6228 2c0262af bellard
            if (s->cpl != 0) {
6229 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6230 2c0262af bellard
            } else {
6231 0573fbfc ths
                if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_TR_WRITE))
6232 0573fbfc ths
                    break;
6233 2c0262af bellard
                gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
6234 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
6235 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6236 b6abf97d bellard
                tcg_gen_helper_0_1(helper_ltr, cpu_tmp2_i32);
6237 2c0262af bellard
            }
6238 2c0262af bellard
            break;
6239 2c0262af bellard
        case 4: /* verr */
6240 2c0262af bellard
        case 5: /* verw */
6241 f115e911 bellard
            if (!s->pe || s->vm86)
6242 f115e911 bellard
                goto illegal_op;
6243 f115e911 bellard
            gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
6244 f115e911 bellard
            if (s->cc_op != CC_OP_DYNAMIC)
6245 f115e911 bellard
                gen_op_set_cc_op(s->cc_op);
6246 f115e911 bellard
            if (op == 4)
6247 f115e911 bellard
                gen_op_verr();
6248 f115e911 bellard
            else
6249 f115e911 bellard
                gen_op_verw();
6250 f115e911 bellard
            s->cc_op = CC_OP_EFLAGS;
6251 f115e911 bellard
            break;
6252 2c0262af bellard
        default:
6253 2c0262af bellard
            goto illegal_op;
6254 2c0262af bellard
        }
6255 2c0262af bellard
        break;
6256 2c0262af bellard
    case 0x101:
6257 61382a50 bellard
        modrm = ldub_code(s->pc++);
6258 2c0262af bellard
        mod = (modrm >> 6) & 3;
6259 2c0262af bellard
        op = (modrm >> 3) & 7;
6260 3d7374c5 bellard
        rm = modrm & 7;
6261 2c0262af bellard
        switch(op) {
6262 2c0262af bellard
        case 0: /* sgdt */
6263 2c0262af bellard
            if (mod == 3)
6264 2c0262af bellard
                goto illegal_op;
6265 0573fbfc ths
            if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_GDTR_READ))
6266 0573fbfc ths
                break;
6267 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6268 3d7374c5 bellard
            gen_op_movl_T0_env(offsetof(CPUX86State, gdt.limit));
6269 57fec1fe bellard
            gen_op_st_T0_A0(OT_WORD + s->mem_index);
6270 aba9d61e bellard
            gen_add_A0_im(s, 2);
6271 3d7374c5 bellard
            gen_op_movtl_T0_env(offsetof(CPUX86State, gdt.base));
6272 2c0262af bellard
            if (!s->dflag)
6273 2c0262af bellard
                gen_op_andl_T0_im(0xffffff);
6274 57fec1fe bellard
            gen_op_st_T0_A0(CODE64(s) + OT_LONG + s->mem_index);
6275 2c0262af bellard
            break;
6276 3d7374c5 bellard
        case 1:
6277 3d7374c5 bellard
            if (mod == 3) {
6278 3d7374c5 bellard
                switch (rm) {
6279 3d7374c5 bellard
                case 0: /* monitor */
6280 3d7374c5 bellard
                    if (!(s->cpuid_ext_features & CPUID_EXT_MONITOR) ||
6281 3d7374c5 bellard
                        s->cpl != 0)
6282 3d7374c5 bellard
                        goto illegal_op;
6283 0573fbfc ths
                    if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_MONITOR))
6284 0573fbfc ths
                        break;
6285 3d7374c5 bellard
                    gen_jmp_im(pc_start - s->cs_base);
6286 3d7374c5 bellard
#ifdef TARGET_X86_64
6287 3d7374c5 bellard
                    if (s->aflag == 2) {
6288 57fec1fe bellard
                        gen_op_movq_A0_reg(R_EBX);
6289 3d7374c5 bellard
                        gen_op_addq_A0_AL();
6290 5fafdf24 ths
                    } else
6291 3d7374c5 bellard
#endif
6292 3d7374c5 bellard
                    {
6293 57fec1fe bellard
                        gen_op_movl_A0_reg(R_EBX);
6294 3d7374c5 bellard
                        gen_op_addl_A0_AL();
6295 3d7374c5 bellard
                        if (s->aflag == 0)
6296 3d7374c5 bellard
                            gen_op_andl_A0_ffff();
6297 3d7374c5 bellard
                    }
6298 3d7374c5 bellard
                    gen_add_A0_ds_seg(s);
6299 b5b38f61 bellard
                    tcg_gen_helper_0_1(helper_monitor, cpu_A0);
6300 3d7374c5 bellard
                    break;
6301 3d7374c5 bellard
                case 1: /* mwait */
6302 3d7374c5 bellard
                    if (!(s->cpuid_ext_features & CPUID_EXT_MONITOR) ||
6303 3d7374c5 bellard
                        s->cpl != 0)
6304 3d7374c5 bellard
                        goto illegal_op;
6305 3d7374c5 bellard
                    if (s->cc_op != CC_OP_DYNAMIC) {
6306 3d7374c5 bellard
                        gen_op_set_cc_op(s->cc_op);
6307 3d7374c5 bellard
                        s->cc_op = CC_OP_DYNAMIC;
6308 3d7374c5 bellard
                    }
6309 0573fbfc ths
                    if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_MWAIT))
6310 0573fbfc ths
                        break;
6311 3d7374c5 bellard
                    gen_jmp_im(s->pc - s->cs_base);
6312 b5b38f61 bellard
                    tcg_gen_helper_0_0(helper_mwait);
6313 3d7374c5 bellard
                    gen_eob(s);
6314 3d7374c5 bellard
                    break;
6315 3d7374c5 bellard
                default:
6316 3d7374c5 bellard
                    goto illegal_op;
6317 3d7374c5 bellard
                }
6318 3d7374c5 bellard
            } else { /* sidt */
6319 0573fbfc ths
                if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_IDTR_READ))
6320 0573fbfc ths
                    break;
6321 3d7374c5 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6322 3d7374c5 bellard
                gen_op_movl_T0_env(offsetof(CPUX86State, idt.limit));
6323 57fec1fe bellard
                gen_op_st_T0_A0(OT_WORD + s->mem_index);
6324 3d7374c5 bellard
                gen_add_A0_im(s, 2);
6325 3d7374c5 bellard
                gen_op_movtl_T0_env(offsetof(CPUX86State, idt.base));
6326 3d7374c5 bellard
                if (!s->dflag)
6327 3d7374c5 bellard
                    gen_op_andl_T0_im(0xffffff);
6328 57fec1fe bellard
                gen_op_st_T0_A0(CODE64(s) + OT_LONG + s->mem_index);
6329 3d7374c5 bellard
            }
6330 3d7374c5 bellard
            break;
6331 2c0262af bellard
        case 2: /* lgdt */
6332 2c0262af bellard
        case 3: /* lidt */
6333 0573fbfc ths
            if (mod == 3) {
6334 0573fbfc ths
                switch(rm) {
6335 0573fbfc ths
                case 0: /* VMRUN */
6336 0573fbfc ths
                    if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_VMRUN))
6337 0573fbfc ths
                        break;
6338 0573fbfc ths
                    if (s->cc_op != CC_OP_DYNAMIC)
6339 0573fbfc ths
                        gen_op_set_cc_op(s->cc_op);
6340 0573fbfc ths
                    gen_jmp_im(s->pc - s->cs_base);
6341 b5b38f61 bellard
                    tcg_gen_helper_0_0(helper_vmrun);
6342 0573fbfc ths
                    s->cc_op = CC_OP_EFLAGS;
6343 0573fbfc ths
                    gen_eob(s);
6344 0573fbfc ths
                    break;
6345 0573fbfc ths
                case 1: /* VMMCALL */
6346 0573fbfc ths
                    if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_VMMCALL))
6347 0573fbfc ths
                         break;
6348 0573fbfc ths
                    /* FIXME: cause #UD if hflags & SVM */
6349 b5b38f61 bellard
                    tcg_gen_helper_0_0(helper_vmmcall);
6350 0573fbfc ths
                    break;
6351 0573fbfc ths
                case 2: /* VMLOAD */
6352 0573fbfc ths
                    if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_VMLOAD))
6353 0573fbfc ths
                         break;
6354 b5b38f61 bellard
                    tcg_gen_helper_0_0(helper_vmload);
6355 0573fbfc ths
                    break;
6356 0573fbfc ths
                case 3: /* VMSAVE */
6357 0573fbfc ths
                    if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_VMSAVE))
6358 0573fbfc ths
                         break;
6359 b5b38f61 bellard
                    tcg_gen_helper_0_0(helper_vmsave);
6360 0573fbfc ths
                    break;
6361 0573fbfc ths
                case 4: /* STGI */
6362 0573fbfc ths
                    if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_STGI))
6363 0573fbfc ths
                         break;
6364 b5b38f61 bellard
                    tcg_gen_helper_0_0(helper_stgi);
6365 0573fbfc ths
                    break;
6366 0573fbfc ths
                case 5: /* CLGI */
6367 0573fbfc ths
                    if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_CLGI))
6368 0573fbfc ths
                         break;
6369 b5b38f61 bellard
                    tcg_gen_helper_0_0(helper_clgi);
6370 0573fbfc ths
                    break;
6371 0573fbfc ths
                case 6: /* SKINIT */
6372 0573fbfc ths
                    if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_SKINIT))
6373 0573fbfc ths
                         break;
6374 b5b38f61 bellard
                    tcg_gen_helper_0_0(helper_skinit);
6375 0573fbfc ths
                    break;
6376 0573fbfc ths
                case 7: /* INVLPGA */
6377 0573fbfc ths
                    if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_INVLPGA))
6378 0573fbfc ths
                         break;
6379 b5b38f61 bellard
                    tcg_gen_helper_0_0(helper_invlpga);
6380 0573fbfc ths
                    break;
6381 0573fbfc ths
                default:
6382 0573fbfc ths
                    goto illegal_op;
6383 0573fbfc ths
                }
6384 0573fbfc ths
            } else if (s->cpl != 0) {
6385 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6386 2c0262af bellard
            } else {
6387 0573fbfc ths
                if (gen_svm_check_intercept(s, pc_start,
6388 0573fbfc ths
                                            op==2 ? SVM_EXIT_GDTR_WRITE : SVM_EXIT_IDTR_WRITE))
6389 0573fbfc ths
                    break;
6390 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6391 57fec1fe bellard
                gen_op_ld_T1_A0(OT_WORD + s->mem_index);
6392 aba9d61e bellard
                gen_add_A0_im(s, 2);
6393 57fec1fe bellard
                gen_op_ld_T0_A0(CODE64(s) + OT_LONG + s->mem_index);
6394 2c0262af bellard
                if (!s->dflag)
6395 2c0262af bellard
                    gen_op_andl_T0_im(0xffffff);
6396 2c0262af bellard
                if (op == 2) {
6397 14ce26e7 bellard
                    gen_op_movtl_env_T0(offsetof(CPUX86State,gdt.base));
6398 2c0262af bellard
                    gen_op_movl_env_T1(offsetof(CPUX86State,gdt.limit));
6399 2c0262af bellard
                } else {
6400 14ce26e7 bellard
                    gen_op_movtl_env_T0(offsetof(CPUX86State,idt.base));
6401 2c0262af bellard
                    gen_op_movl_env_T1(offsetof(CPUX86State,idt.limit));
6402 2c0262af bellard
                }
6403 2c0262af bellard
            }
6404 2c0262af bellard
            break;
6405 2c0262af bellard
        case 4: /* smsw */
6406 0573fbfc ths
            if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_READ_CR0))
6407 0573fbfc ths
                break;
6408 2c0262af bellard
            gen_op_movl_T0_env(offsetof(CPUX86State,cr[0]));
6409 2c0262af bellard
            gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 1);
6410 2c0262af bellard
            break;
6411 2c0262af bellard
        case 6: /* lmsw */
6412 2c0262af bellard
            if (s->cpl != 0) {
6413 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6414 2c0262af bellard
            } else {
6415 0573fbfc ths
                if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_CR0))
6416 0573fbfc ths
                    break;
6417 2c0262af bellard
                gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
6418 b8b6a50b bellard
                tcg_gen_helper_0_1(helper_lmsw, cpu_T[0]);
6419 14ce26e7 bellard
                gen_jmp_im(s->pc - s->cs_base);
6420 d71b9a8b bellard
                gen_eob(s);
6421 2c0262af bellard
            }
6422 2c0262af bellard
            break;
6423 2c0262af bellard
        case 7: /* invlpg */
6424 2c0262af bellard
            if (s->cpl != 0) {
6425 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6426 2c0262af bellard
            } else {
6427 14ce26e7 bellard
                if (mod == 3) {
6428 14ce26e7 bellard
#ifdef TARGET_X86_64
6429 3d7374c5 bellard
                    if (CODE64(s) && rm == 0) {
6430 14ce26e7 bellard
                        /* swapgs */
6431 14ce26e7 bellard
                        gen_op_movtl_T0_env(offsetof(CPUX86State,segs[R_GS].base));
6432 14ce26e7 bellard
                        gen_op_movtl_T1_env(offsetof(CPUX86State,kernelgsbase));
6433 14ce26e7 bellard
                        gen_op_movtl_env_T1(offsetof(CPUX86State,segs[R_GS].base));
6434 14ce26e7 bellard
                        gen_op_movtl_env_T0(offsetof(CPUX86State,kernelgsbase));
6435 5fafdf24 ths
                    } else
6436 14ce26e7 bellard
#endif
6437 14ce26e7 bellard
                    {
6438 14ce26e7 bellard
                        goto illegal_op;
6439 14ce26e7 bellard
                    }
6440 14ce26e7 bellard
                } else {
6441 0573fbfc ths
                    if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_INVLPG))
6442 0573fbfc ths
                        break;
6443 14ce26e7 bellard
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6444 b5b38f61 bellard
                    tcg_gen_helper_0_1(helper_invlpg, cpu_A0);
6445 14ce26e7 bellard
                    gen_jmp_im(s->pc - s->cs_base);
6446 14ce26e7 bellard
                    gen_eob(s);
6447 14ce26e7 bellard
                }
6448 2c0262af bellard
            }
6449 2c0262af bellard
            break;
6450 2c0262af bellard
        default:
6451 2c0262af bellard
            goto illegal_op;
6452 2c0262af bellard
        }
6453 2c0262af bellard
        break;
6454 3415a4dd bellard
    case 0x108: /* invd */
6455 3415a4dd bellard
    case 0x109: /* wbinvd */
6456 3415a4dd bellard
        if (s->cpl != 0) {
6457 3415a4dd bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6458 3415a4dd bellard
        } else {
6459 ad848875 balrog
            if (gen_svm_check_intercept(s, pc_start, (b & 2) ? SVM_EXIT_INVD : SVM_EXIT_WBINVD))
6460 0573fbfc ths
                break;
6461 3415a4dd bellard
            /* nothing to do */
6462 3415a4dd bellard
        }
6463 3415a4dd bellard
        break;
6464 14ce26e7 bellard
    case 0x63: /* arpl or movslS (x86_64) */
6465 14ce26e7 bellard
#ifdef TARGET_X86_64
6466 14ce26e7 bellard
        if (CODE64(s)) {
6467 14ce26e7 bellard
            int d_ot;
6468 14ce26e7 bellard
            /* d_ot is the size of destination */
6469 14ce26e7 bellard
            d_ot = dflag + OT_WORD;
6470 14ce26e7 bellard
6471 14ce26e7 bellard
            modrm = ldub_code(s->pc++);
6472 14ce26e7 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
6473 14ce26e7 bellard
            mod = (modrm >> 6) & 3;
6474 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
6475 3b46e624 ths
6476 14ce26e7 bellard
            if (mod == 3) {
6477 57fec1fe bellard
                gen_op_mov_TN_reg(OT_LONG, 0, rm);
6478 14ce26e7 bellard
                /* sign extend */
6479 14ce26e7 bellard
                if (d_ot == OT_QUAD)
6480 14ce26e7 bellard
                    gen_op_movslq_T0_T0();
6481 57fec1fe bellard
                gen_op_mov_reg_T0(d_ot, reg);
6482 14ce26e7 bellard
            } else {
6483 14ce26e7 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6484 14ce26e7 bellard
                if (d_ot == OT_QUAD) {
6485 57fec1fe bellard
                    gen_op_lds_T0_A0(OT_LONG + s->mem_index);
6486 14ce26e7 bellard
                } else {
6487 57fec1fe bellard
                    gen_op_ld_T0_A0(OT_LONG + s->mem_index);
6488 14ce26e7 bellard
                }
6489 57fec1fe bellard
                gen_op_mov_reg_T0(d_ot, reg);
6490 14ce26e7 bellard
            }
6491 5fafdf24 ths
        } else
6492 14ce26e7 bellard
#endif
6493 14ce26e7 bellard
        {
6494 14ce26e7 bellard
            if (!s->pe || s->vm86)
6495 14ce26e7 bellard
                goto illegal_op;
6496 14ce26e7 bellard
            ot = dflag ? OT_LONG : OT_WORD;
6497 14ce26e7 bellard
            modrm = ldub_code(s->pc++);
6498 14ce26e7 bellard
            reg = (modrm >> 3) & 7;
6499 14ce26e7 bellard
            mod = (modrm >> 6) & 3;
6500 14ce26e7 bellard
            rm = modrm & 7;
6501 14ce26e7 bellard
            if (mod != 3) {
6502 14ce26e7 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6503 57fec1fe bellard
                gen_op_ld_T0_A0(ot + s->mem_index);
6504 14ce26e7 bellard
            } else {
6505 57fec1fe bellard
                gen_op_mov_TN_reg(ot, 0, rm);
6506 14ce26e7 bellard
            }
6507 b8b6a50b bellard
            gen_op_mov_TN_reg(ot, 1, reg);
6508 14ce26e7 bellard
            if (s->cc_op != CC_OP_DYNAMIC)
6509 14ce26e7 bellard
                gen_op_set_cc_op(s->cc_op);
6510 14ce26e7 bellard
            gen_op_arpl();
6511 14ce26e7 bellard
            s->cc_op = CC_OP_EFLAGS;
6512 14ce26e7 bellard
            if (mod != 3) {
6513 57fec1fe bellard
                gen_op_st_T0_A0(ot + s->mem_index);
6514 14ce26e7 bellard
            } else {
6515 57fec1fe bellard
                gen_op_mov_reg_T0(ot, rm);
6516 14ce26e7 bellard
            }
6517 14ce26e7 bellard
            gen_op_arpl_update();
6518 f115e911 bellard
        }
6519 f115e911 bellard
        break;
6520 2c0262af bellard
    case 0x102: /* lar */
6521 2c0262af bellard
    case 0x103: /* lsl */
6522 2c0262af bellard
        if (!s->pe || s->vm86)
6523 2c0262af bellard
            goto illegal_op;
6524 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
6525 61382a50 bellard
        modrm = ldub_code(s->pc++);
6526 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
6527 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
6528 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 1, reg);
6529 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6530 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6531 2c0262af bellard
        if (b == 0x102)
6532 2c0262af bellard
            gen_op_lar();
6533 2c0262af bellard
        else
6534 2c0262af bellard
            gen_op_lsl();
6535 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
6536 57fec1fe bellard
        gen_op_mov_reg_T1(ot, reg);
6537 2c0262af bellard
        break;
6538 2c0262af bellard
    case 0x118:
6539 61382a50 bellard
        modrm = ldub_code(s->pc++);
6540 2c0262af bellard
        mod = (modrm >> 6) & 3;
6541 2c0262af bellard
        op = (modrm >> 3) & 7;
6542 2c0262af bellard
        switch(op) {
6543 2c0262af bellard
        case 0: /* prefetchnta */
6544 2c0262af bellard
        case 1: /* prefetchnt0 */
6545 2c0262af bellard
        case 2: /* prefetchnt0 */
6546 2c0262af bellard
        case 3: /* prefetchnt0 */
6547 2c0262af bellard
            if (mod == 3)
6548 2c0262af bellard
                goto illegal_op;
6549 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6550 2c0262af bellard
            /* nothing more to do */
6551 2c0262af bellard
            break;
6552 e17a36ce bellard
        default: /* nop (multi byte) */
6553 e17a36ce bellard
            gen_nop_modrm(s, modrm);
6554 e17a36ce bellard
            break;
6555 2c0262af bellard
        }
6556 2c0262af bellard
        break;
6557 e17a36ce bellard
    case 0x119 ... 0x11f: /* nop (multi byte) */
6558 e17a36ce bellard
        modrm = ldub_code(s->pc++);
6559 e17a36ce bellard
        gen_nop_modrm(s, modrm);
6560 e17a36ce bellard
        break;
6561 2c0262af bellard
    case 0x120: /* mov reg, crN */
6562 2c0262af bellard
    case 0x122: /* mov crN, reg */
6563 2c0262af bellard
        if (s->cpl != 0) {
6564 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6565 2c0262af bellard
        } else {
6566 61382a50 bellard
            modrm = ldub_code(s->pc++);
6567 2c0262af bellard
            if ((modrm & 0xc0) != 0xc0)
6568 2c0262af bellard
                goto illegal_op;
6569 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
6570 14ce26e7 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
6571 14ce26e7 bellard
            if (CODE64(s))
6572 14ce26e7 bellard
                ot = OT_QUAD;
6573 14ce26e7 bellard
            else
6574 14ce26e7 bellard
                ot = OT_LONG;
6575 2c0262af bellard
            switch(reg) {
6576 2c0262af bellard
            case 0:
6577 2c0262af bellard
            case 2:
6578 2c0262af bellard
            case 3:
6579 2c0262af bellard
            case 4:
6580 9230e66e bellard
            case 8:
6581 2c0262af bellard
                if (b & 2) {
6582 0573fbfc ths
                    gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_CR0 + reg);
6583 57fec1fe bellard
                    gen_op_mov_TN_reg(ot, 0, rm);
6584 b8b6a50b bellard
                    tcg_gen_helper_0_2(helper_movl_crN_T0, 
6585 b8b6a50b bellard
                                       tcg_const_i32(reg), cpu_T[0]);
6586 14ce26e7 bellard
                    gen_jmp_im(s->pc - s->cs_base);
6587 2c0262af bellard
                    gen_eob(s);
6588 2c0262af bellard
                } else {
6589 0573fbfc ths
                    gen_svm_check_intercept(s, pc_start, SVM_EXIT_READ_CR0 + reg);
6590 5fafdf24 ths
#if !defined(CONFIG_USER_ONLY)
6591 9230e66e bellard
                    if (reg == 8)
6592 b8b6a50b bellard
                        tcg_gen_helper_1_0(helper_movtl_T0_cr8, cpu_T[0]);
6593 9230e66e bellard
                    else
6594 82e41634 bellard
#endif
6595 9230e66e bellard
                        gen_op_movtl_T0_env(offsetof(CPUX86State,cr[reg]));
6596 57fec1fe bellard
                    gen_op_mov_reg_T0(ot, rm);
6597 2c0262af bellard
                }
6598 2c0262af bellard
                break;
6599 2c0262af bellard
            default:
6600 2c0262af bellard
                goto illegal_op;
6601 2c0262af bellard
            }
6602 2c0262af bellard
        }
6603 2c0262af bellard
        break;
6604 2c0262af bellard
    case 0x121: /* mov reg, drN */
6605 2c0262af bellard
    case 0x123: /* mov drN, reg */
6606 2c0262af bellard
        if (s->cpl != 0) {
6607 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6608 2c0262af bellard
        } else {
6609 61382a50 bellard
            modrm = ldub_code(s->pc++);
6610 2c0262af bellard
            if ((modrm & 0xc0) != 0xc0)
6611 2c0262af bellard
                goto illegal_op;
6612 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
6613 14ce26e7 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
6614 14ce26e7 bellard
            if (CODE64(s))
6615 14ce26e7 bellard
                ot = OT_QUAD;
6616 14ce26e7 bellard
            else
6617 14ce26e7 bellard
                ot = OT_LONG;
6618 2c0262af bellard
            /* XXX: do it dynamically with CR4.DE bit */
6619 14ce26e7 bellard
            if (reg == 4 || reg == 5 || reg >= 8)
6620 2c0262af bellard
                goto illegal_op;
6621 2c0262af bellard
            if (b & 2) {
6622 0573fbfc ths
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_DR0 + reg);
6623 57fec1fe bellard
                gen_op_mov_TN_reg(ot, 0, rm);
6624 b8b6a50b bellard
                tcg_gen_helper_0_2(helper_movl_drN_T0,
6625 b8b6a50b bellard
                                   tcg_const_i32(reg), cpu_T[0]);
6626 14ce26e7 bellard
                gen_jmp_im(s->pc - s->cs_base);
6627 2c0262af bellard
                gen_eob(s);
6628 2c0262af bellard
            } else {
6629 0573fbfc ths
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_READ_DR0 + reg);
6630 14ce26e7 bellard
                gen_op_movtl_T0_env(offsetof(CPUX86State,dr[reg]));
6631 57fec1fe bellard
                gen_op_mov_reg_T0(ot, rm);
6632 2c0262af bellard
            }
6633 2c0262af bellard
        }
6634 2c0262af bellard
        break;
6635 2c0262af bellard
    case 0x106: /* clts */
6636 2c0262af bellard
        if (s->cpl != 0) {
6637 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6638 2c0262af bellard
        } else {
6639 0573fbfc ths
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_CR0);
6640 b8b6a50b bellard
            tcg_gen_helper_0_0(helper_clts);
6641 7eee2a50 bellard
            /* abort block because static cpu state changed */
6642 14ce26e7 bellard
            gen_jmp_im(s->pc - s->cs_base);
6643 7eee2a50 bellard
            gen_eob(s);
6644 2c0262af bellard
        }
6645 2c0262af bellard
        break;
6646 a35f3ec7 aurel32
    /* MMX/3DNow!/SSE/SSE2/SSE3 support */
6647 664e0f19 bellard
    case 0x1c3: /* MOVNTI reg, mem */
6648 664e0f19 bellard
        if (!(s->cpuid_features & CPUID_SSE2))
6649 14ce26e7 bellard
            goto illegal_op;
6650 664e0f19 bellard
        ot = s->dflag == 2 ? OT_QUAD : OT_LONG;
6651 664e0f19 bellard
        modrm = ldub_code(s->pc++);
6652 664e0f19 bellard
        mod = (modrm >> 6) & 3;
6653 664e0f19 bellard
        if (mod == 3)
6654 664e0f19 bellard
            goto illegal_op;
6655 664e0f19 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
6656 664e0f19 bellard
        /* generate a generic store */
6657 664e0f19 bellard
        gen_ldst_modrm(s, modrm, ot, reg, 1);
6658 14ce26e7 bellard
        break;
6659 664e0f19 bellard
    case 0x1ae:
6660 664e0f19 bellard
        modrm = ldub_code(s->pc++);
6661 664e0f19 bellard
        mod = (modrm >> 6) & 3;
6662 664e0f19 bellard
        op = (modrm >> 3) & 7;
6663 664e0f19 bellard
        switch(op) {
6664 664e0f19 bellard
        case 0: /* fxsave */
6665 5fafdf24 ths
            if (mod == 3 || !(s->cpuid_features & CPUID_FXSR) ||
6666 0fd14b72 bellard
                (s->flags & HF_EM_MASK))
6667 14ce26e7 bellard
                goto illegal_op;
6668 0fd14b72 bellard
            if (s->flags & HF_TS_MASK) {
6669 0fd14b72 bellard
                gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
6670 0fd14b72 bellard
                break;
6671 0fd14b72 bellard
            }
6672 664e0f19 bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6673 19e6c4b8 bellard
            if (s->cc_op != CC_OP_DYNAMIC)
6674 19e6c4b8 bellard
                gen_op_set_cc_op(s->cc_op);
6675 19e6c4b8 bellard
            gen_jmp_im(pc_start - s->cs_base);
6676 19e6c4b8 bellard
            tcg_gen_helper_0_2(helper_fxsave, 
6677 19e6c4b8 bellard
                               cpu_A0, tcg_const_i32((s->dflag == 2)));
6678 664e0f19 bellard
            break;
6679 664e0f19 bellard
        case 1: /* fxrstor */
6680 5fafdf24 ths
            if (mod == 3 || !(s->cpuid_features & CPUID_FXSR) ||
6681 0fd14b72 bellard
                (s->flags & HF_EM_MASK))
6682 14ce26e7 bellard
                goto illegal_op;
6683 0fd14b72 bellard
            if (s->flags & HF_TS_MASK) {
6684 0fd14b72 bellard
                gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
6685 0fd14b72 bellard
                break;
6686 0fd14b72 bellard
            }
6687 664e0f19 bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6688 19e6c4b8 bellard
            if (s->cc_op != CC_OP_DYNAMIC)
6689 19e6c4b8 bellard
                gen_op_set_cc_op(s->cc_op);
6690 19e6c4b8 bellard
            gen_jmp_im(pc_start - s->cs_base);
6691 19e6c4b8 bellard
            tcg_gen_helper_0_2(helper_fxrstor,
6692 19e6c4b8 bellard
                               cpu_A0, tcg_const_i32((s->dflag == 2)));
6693 664e0f19 bellard
            break;
6694 664e0f19 bellard
        case 2: /* ldmxcsr */
6695 664e0f19 bellard
        case 3: /* stmxcsr */
6696 664e0f19 bellard
            if (s->flags & HF_TS_MASK) {
6697 664e0f19 bellard
                gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
6698 664e0f19 bellard
                break;
6699 14ce26e7 bellard
            }
6700 664e0f19 bellard
            if ((s->flags & HF_EM_MASK) || !(s->flags & HF_OSFXSR_MASK) ||
6701 664e0f19 bellard
                mod == 3)
6702 14ce26e7 bellard
                goto illegal_op;
6703 664e0f19 bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6704 664e0f19 bellard
            if (op == 2) {
6705 57fec1fe bellard
                gen_op_ld_T0_A0(OT_LONG + s->mem_index);
6706 664e0f19 bellard
                gen_op_movl_env_T0(offsetof(CPUX86State, mxcsr));
6707 14ce26e7 bellard
            } else {
6708 664e0f19 bellard
                gen_op_movl_T0_env(offsetof(CPUX86State, mxcsr));
6709 57fec1fe bellard
                gen_op_st_T0_A0(OT_LONG + s->mem_index);
6710 14ce26e7 bellard
            }
6711 664e0f19 bellard
            break;
6712 664e0f19 bellard
        case 5: /* lfence */
6713 664e0f19 bellard
        case 6: /* mfence */
6714 664e0f19 bellard
            if ((modrm & 0xc7) != 0xc0 || !(s->cpuid_features & CPUID_SSE))
6715 664e0f19 bellard
                goto illegal_op;
6716 664e0f19 bellard
            break;
6717 8f091a59 bellard
        case 7: /* sfence / clflush */
6718 8f091a59 bellard
            if ((modrm & 0xc7) == 0xc0) {
6719 8f091a59 bellard
                /* sfence */
6720 a35f3ec7 aurel32
                /* XXX: also check for cpuid_ext2_features & CPUID_EXT2_EMMX */
6721 8f091a59 bellard
                if (!(s->cpuid_features & CPUID_SSE))
6722 8f091a59 bellard
                    goto illegal_op;
6723 8f091a59 bellard
            } else {
6724 8f091a59 bellard
                /* clflush */
6725 8f091a59 bellard
                if (!(s->cpuid_features & CPUID_CLFLUSH))
6726 8f091a59 bellard
                    goto illegal_op;
6727 8f091a59 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6728 8f091a59 bellard
            }
6729 8f091a59 bellard
            break;
6730 664e0f19 bellard
        default:
6731 14ce26e7 bellard
            goto illegal_op;
6732 14ce26e7 bellard
        }
6733 14ce26e7 bellard
        break;
6734 a35f3ec7 aurel32
    case 0x10d: /* 3DNow! prefetch(w) */
6735 8f091a59 bellard
        modrm = ldub_code(s->pc++);
6736 a35f3ec7 aurel32
        mod = (modrm >> 6) & 3;
6737 a35f3ec7 aurel32
        if (mod == 3)
6738 a35f3ec7 aurel32
            goto illegal_op;
6739 8f091a59 bellard
        gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6740 8f091a59 bellard
        /* ignore for now */
6741 8f091a59 bellard
        break;
6742 3b21e03e bellard
    case 0x1aa: /* rsm */
6743 0573fbfc ths
        if (gen_svm_check_intercept(s, pc_start, SVM_EXIT_RSM))
6744 0573fbfc ths
            break;
6745 3b21e03e bellard
        if (!(s->flags & HF_SMM_MASK))
6746 3b21e03e bellard
            goto illegal_op;
6747 3b21e03e bellard
        if (s->cc_op != CC_OP_DYNAMIC) {
6748 3b21e03e bellard
            gen_op_set_cc_op(s->cc_op);
6749 3b21e03e bellard
            s->cc_op = CC_OP_DYNAMIC;
6750 3b21e03e bellard
        }
6751 3b21e03e bellard
        gen_jmp_im(s->pc - s->cs_base);
6752 b5b38f61 bellard
        tcg_gen_helper_0_0(helper_rsm);
6753 3b21e03e bellard
        gen_eob(s);
6754 3b21e03e bellard
        break;
6755 a35f3ec7 aurel32
    case 0x10e ... 0x10f:
6756 a35f3ec7 aurel32
        /* 3DNow! instructions, ignore prefixes */
6757 a35f3ec7 aurel32
        s->prefix &= ~(PREFIX_REPZ | PREFIX_REPNZ | PREFIX_DATA);
6758 664e0f19 bellard
    case 0x110 ... 0x117:
6759 664e0f19 bellard
    case 0x128 ... 0x12f:
6760 664e0f19 bellard
    case 0x150 ... 0x177:
6761 664e0f19 bellard
    case 0x17c ... 0x17f:
6762 664e0f19 bellard
    case 0x1c2:
6763 664e0f19 bellard
    case 0x1c4 ... 0x1c6:
6764 664e0f19 bellard
    case 0x1d0 ... 0x1fe:
6765 664e0f19 bellard
        gen_sse(s, b, pc_start, rex_r);
6766 664e0f19 bellard
        break;
6767 2c0262af bellard
    default:
6768 2c0262af bellard
        goto illegal_op;
6769 2c0262af bellard
    }
6770 2c0262af bellard
    /* lock generation */
6771 2c0262af bellard
    if (s->prefix & PREFIX_LOCK)
6772 b8b6a50b bellard
        tcg_gen_helper_0_0(helper_unlock);
6773 2c0262af bellard
    return s->pc;
6774 2c0262af bellard
 illegal_op:
6775 ab1f142b bellard
    if (s->prefix & PREFIX_LOCK)
6776 b8b6a50b bellard
        tcg_gen_helper_0_0(helper_unlock);
6777 2c0262af bellard
    /* XXX: ensure that no lock was generated */
6778 2c0262af bellard
    gen_exception(s, EXCP06_ILLOP, pc_start - s->cs_base);
6779 2c0262af bellard
    return s->pc;
6780 2c0262af bellard
}
6781 2c0262af bellard
6782 57fec1fe bellard
static void tcg_macro_func(TCGContext *s, int macro_id, const int *dead_args)
6783 57fec1fe bellard
{
6784 57fec1fe bellard
    switch(macro_id) {
6785 57fec1fe bellard
#ifdef MACRO_TEST
6786 57fec1fe bellard
    case MACRO_TEST:
6787 57fec1fe bellard
        tcg_gen_helper_0_1(helper_divl_EAX_T0, cpu_T[0]);
6788 57fec1fe bellard
        break;
6789 57fec1fe bellard
#endif
6790 57fec1fe bellard
    }
6791 57fec1fe bellard
}
6792 57fec1fe bellard
6793 2c0262af bellard
void optimize_flags_init(void)
6794 2c0262af bellard
{
6795 b6abf97d bellard
#if TCG_TARGET_REG_BITS == 32
6796 b6abf97d bellard
    assert(sizeof(CCTable) == (1 << 3));
6797 b6abf97d bellard
#else
6798 b6abf97d bellard
    assert(sizeof(CCTable) == (1 << 4));
6799 b6abf97d bellard
#endif
6800 57fec1fe bellard
    tcg_set_macro_func(&tcg_ctx, tcg_macro_func);
6801 57fec1fe bellard
6802 57fec1fe bellard
    cpu_env = tcg_global_reg_new(TCG_TYPE_PTR, TCG_AREG0, "env");
6803 57fec1fe bellard
#if TARGET_LONG_BITS > HOST_LONG_BITS
6804 57fec1fe bellard
    cpu_T[0] = tcg_global_mem_new(TCG_TYPE_TL, 
6805 57fec1fe bellard
                                  TCG_AREG0, offsetof(CPUState, t0), "T0");
6806 57fec1fe bellard
    cpu_T[1] = tcg_global_mem_new(TCG_TYPE_TL,
6807 57fec1fe bellard
                                  TCG_AREG0, offsetof(CPUState, t1), "T1");
6808 57fec1fe bellard
    cpu_A0 = tcg_global_mem_new(TCG_TYPE_TL,
6809 57fec1fe bellard
                                TCG_AREG0, offsetof(CPUState, t2), "A0");
6810 57fec1fe bellard
#else
6811 57fec1fe bellard
    cpu_T[0] = tcg_global_reg_new(TCG_TYPE_TL, TCG_AREG1, "T0");
6812 57fec1fe bellard
    cpu_T[1] = tcg_global_reg_new(TCG_TYPE_TL, TCG_AREG2, "T1");
6813 57fec1fe bellard
    cpu_A0 = tcg_global_reg_new(TCG_TYPE_TL, TCG_AREG3, "A0");
6814 3bd8c5e4 bellard
#endif
6815 b6abf97d bellard
    cpu_T3 = tcg_global_mem_new(TCG_TYPE_TL,
6816 b6abf97d bellard
                                TCG_AREG0, offsetof(CPUState, t3), "T3");
6817 b8b6a50b bellard
#if defined(__i386__) && (TARGET_LONG_BITS <= HOST_LONG_BITS)
6818 b8b6a50b bellard
    /* XXX: must be suppressed once there are less fixed registers */
6819 b6abf97d bellard
    cpu_tmp1_i64 = tcg_global_reg2_new_hack(TCG_TYPE_I64, TCG_AREG1, TCG_AREG2, "tmp1");
6820 57fec1fe bellard
#endif
6821 b6abf97d bellard
    cpu_cc_op = tcg_global_mem_new(TCG_TYPE_I32,
6822 b6abf97d bellard
                                   TCG_AREG0, offsetof(CPUState, cc_op), "cc_op");
6823 b6abf97d bellard
    cpu_cc_src = tcg_global_mem_new(TCG_TYPE_TL,
6824 b6abf97d bellard
                                    TCG_AREG0, offsetof(CPUState, cc_src), "cc_src");
6825 b6abf97d bellard
    cpu_cc_dst = tcg_global_mem_new(TCG_TYPE_TL,
6826 b6abf97d bellard
                                    TCG_AREG0, offsetof(CPUState, cc_dst), "cc_dst");
6827 2c0262af bellard
}
6828 2c0262af bellard
6829 2c0262af bellard
/* generate intermediate code in gen_opc_buf and gen_opparam_buf for
6830 2c0262af bellard
   basic block 'tb'. If search_pc is TRUE, also generate PC
6831 2c0262af bellard
   information for each intermediate instruction. */
6832 2c0262af bellard
static inline int gen_intermediate_code_internal(CPUState *env,
6833 5fafdf24 ths
                                                 TranslationBlock *tb,
6834 2c0262af bellard
                                                 int search_pc)
6835 2c0262af bellard
{
6836 2c0262af bellard
    DisasContext dc1, *dc = &dc1;
6837 14ce26e7 bellard
    target_ulong pc_ptr;
6838 2c0262af bellard
    uint16_t *gen_opc_end;
6839 c068688b j_mayer
    int j, lj, cflags;
6840 c068688b j_mayer
    uint64_t flags;
6841 14ce26e7 bellard
    target_ulong pc_start;
6842 14ce26e7 bellard
    target_ulong cs_base;
6843 3b46e624 ths
6844 2c0262af bellard
    /* generate intermediate code */
6845 14ce26e7 bellard
    pc_start = tb->pc;
6846 14ce26e7 bellard
    cs_base = tb->cs_base;
6847 2c0262af bellard
    flags = tb->flags;
6848 d720b93d bellard
    cflags = tb->cflags;
6849 3a1d9b8b bellard
6850 4f31916f bellard
    dc->pe = (flags >> HF_PE_SHIFT) & 1;
6851 2c0262af bellard
    dc->code32 = (flags >> HF_CS32_SHIFT) & 1;
6852 2c0262af bellard
    dc->ss32 = (flags >> HF_SS32_SHIFT) & 1;
6853 2c0262af bellard
    dc->addseg = (flags >> HF_ADDSEG_SHIFT) & 1;
6854 2c0262af bellard
    dc->f_st = 0;
6855 2c0262af bellard
    dc->vm86 = (flags >> VM_SHIFT) & 1;
6856 2c0262af bellard
    dc->cpl = (flags >> HF_CPL_SHIFT) & 3;
6857 2c0262af bellard
    dc->iopl = (flags >> IOPL_SHIFT) & 3;
6858 2c0262af bellard
    dc->tf = (flags >> TF_SHIFT) & 1;
6859 34865134 bellard
    dc->singlestep_enabled = env->singlestep_enabled;
6860 2c0262af bellard
    dc->cc_op = CC_OP_DYNAMIC;
6861 2c0262af bellard
    dc->cs_base = cs_base;
6862 2c0262af bellard
    dc->tb = tb;
6863 2c0262af bellard
    dc->popl_esp_hack = 0;
6864 2c0262af bellard
    /* select memory access functions */
6865 2c0262af bellard
    dc->mem_index = 0;
6866 2c0262af bellard
    if (flags & HF_SOFTMMU_MASK) {
6867 2c0262af bellard
        if (dc->cpl == 3)
6868 14ce26e7 bellard
            dc->mem_index = 2 * 4;
6869 2c0262af bellard
        else
6870 14ce26e7 bellard
            dc->mem_index = 1 * 4;
6871 2c0262af bellard
    }
6872 14ce26e7 bellard
    dc->cpuid_features = env->cpuid_features;
6873 3d7374c5 bellard
    dc->cpuid_ext_features = env->cpuid_ext_features;
6874 e771edab aurel32
    dc->cpuid_ext2_features = env->cpuid_ext2_features;
6875 14ce26e7 bellard
#ifdef TARGET_X86_64
6876 14ce26e7 bellard
    dc->lma = (flags >> HF_LMA_SHIFT) & 1;
6877 14ce26e7 bellard
    dc->code64 = (flags >> HF_CS64_SHIFT) & 1;
6878 14ce26e7 bellard
#endif
6879 7eee2a50 bellard
    dc->flags = flags;
6880 a2cc3b24 bellard
    dc->jmp_opt = !(dc->tf || env->singlestep_enabled ||
6881 a2cc3b24 bellard
                    (flags & HF_INHIBIT_IRQ_MASK)
6882 415fa2ea bellard
#ifndef CONFIG_SOFTMMU
6883 2c0262af bellard
                    || (flags & HF_SOFTMMU_MASK)
6884 2c0262af bellard
#endif
6885 2c0262af bellard
                    );
6886 4f31916f bellard
#if 0
6887 4f31916f bellard
    /* check addseg logic */
6888 dc196a57 bellard
    if (!dc->addseg && (dc->vm86 || !dc->pe || !dc->code32))
6889 4f31916f bellard
        printf("ERROR addseg\n");
6890 4f31916f bellard
#endif
6891 4f31916f bellard
6892 57fec1fe bellard
    cpu_tmp0 = tcg_temp_new(TCG_TYPE_TL);
6893 b8b6a50b bellard
#if !(defined(__i386__) && (TARGET_LONG_BITS <= HOST_LONG_BITS))
6894 b6abf97d bellard
    cpu_tmp1_i64 = tcg_temp_new(TCG_TYPE_I64);
6895 8686c490 bellard
#endif
6896 b6abf97d bellard
    cpu_tmp2_i32 = tcg_temp_new(TCG_TYPE_I32);
6897 b6abf97d bellard
    cpu_tmp3_i32 = tcg_temp_new(TCG_TYPE_I32);
6898 b6abf97d bellard
    cpu_tmp4 = tcg_temp_new(TCG_TYPE_TL);
6899 b6abf97d bellard
    cpu_tmp5 = tcg_temp_new(TCG_TYPE_TL);
6900 b6abf97d bellard
    cpu_tmp6 = tcg_temp_new(TCG_TYPE_TL);
6901 5af45186 bellard
    cpu_ptr0 = tcg_temp_new(TCG_TYPE_PTR);
6902 5af45186 bellard
    cpu_ptr1 = tcg_temp_new(TCG_TYPE_PTR);
6903 57fec1fe bellard
6904 2c0262af bellard
    gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
6905 2c0262af bellard
6906 2c0262af bellard
    dc->is_jmp = DISAS_NEXT;
6907 2c0262af bellard
    pc_ptr = pc_start;
6908 2c0262af bellard
    lj = -1;
6909 2c0262af bellard
6910 2c0262af bellard
    for(;;) {
6911 2c0262af bellard
        if (env->nb_breakpoints > 0) {
6912 2c0262af bellard
            for(j = 0; j < env->nb_breakpoints; j++) {
6913 14ce26e7 bellard
                if (env->breakpoints[j] == pc_ptr) {
6914 2c0262af bellard
                    gen_debug(dc, pc_ptr - dc->cs_base);
6915 2c0262af bellard
                    break;
6916 2c0262af bellard
                }
6917 2c0262af bellard
            }
6918 2c0262af bellard
        }
6919 2c0262af bellard
        if (search_pc) {
6920 2c0262af bellard
            j = gen_opc_ptr - gen_opc_buf;
6921 2c0262af bellard
            if (lj < j) {
6922 2c0262af bellard
                lj++;
6923 2c0262af bellard
                while (lj < j)
6924 2c0262af bellard
                    gen_opc_instr_start[lj++] = 0;
6925 2c0262af bellard
            }
6926 14ce26e7 bellard
            gen_opc_pc[lj] = pc_ptr;
6927 2c0262af bellard
            gen_opc_cc_op[lj] = dc->cc_op;
6928 2c0262af bellard
            gen_opc_instr_start[lj] = 1;
6929 2c0262af bellard
        }
6930 2c0262af bellard
        pc_ptr = disas_insn(dc, pc_ptr);
6931 2c0262af bellard
        /* stop translation if indicated */
6932 2c0262af bellard
        if (dc->is_jmp)
6933 2c0262af bellard
            break;
6934 2c0262af bellard
        /* if single step mode, we generate only one instruction and
6935 2c0262af bellard
           generate an exception */
6936 a2cc3b24 bellard
        /* if irq were inhibited with HF_INHIBIT_IRQ_MASK, we clear
6937 a2cc3b24 bellard
           the flag and abort the translation to give the irqs a
6938 a2cc3b24 bellard
           change to be happen */
6939 5fafdf24 ths
        if (dc->tf || dc->singlestep_enabled ||
6940 d720b93d bellard
            (flags & HF_INHIBIT_IRQ_MASK) ||
6941 d720b93d bellard
            (cflags & CF_SINGLE_INSN)) {
6942 14ce26e7 bellard
            gen_jmp_im(pc_ptr - dc->cs_base);
6943 2c0262af bellard
            gen_eob(dc);
6944 2c0262af bellard
            break;
6945 2c0262af bellard
        }
6946 2c0262af bellard
        /* if too long translation, stop generation too */
6947 2c0262af bellard
        if (gen_opc_ptr >= gen_opc_end ||
6948 2c0262af bellard
            (pc_ptr - pc_start) >= (TARGET_PAGE_SIZE - 32)) {
6949 14ce26e7 bellard
            gen_jmp_im(pc_ptr - dc->cs_base);
6950 2c0262af bellard
            gen_eob(dc);
6951 2c0262af bellard
            break;
6952 2c0262af bellard
        }
6953 2c0262af bellard
    }
6954 2c0262af bellard
    *gen_opc_ptr = INDEX_op_end;
6955 2c0262af bellard
    /* we don't forget to fill the last values */
6956 2c0262af bellard
    if (search_pc) {
6957 2c0262af bellard
        j = gen_opc_ptr - gen_opc_buf;
6958 2c0262af bellard
        lj++;
6959 2c0262af bellard
        while (lj <= j)
6960 2c0262af bellard
            gen_opc_instr_start[lj++] = 0;
6961 2c0262af bellard
    }
6962 3b46e624 ths
6963 2c0262af bellard
#ifdef DEBUG_DISAS
6964 658c8bda bellard
    if (loglevel & CPU_LOG_TB_CPU) {
6965 7fe48483 bellard
        cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
6966 658c8bda bellard
    }
6967 e19e89a5 bellard
    if (loglevel & CPU_LOG_TB_IN_ASM) {
6968 14ce26e7 bellard
        int disas_flags;
6969 2c0262af bellard
        fprintf(logfile, "----------------\n");
6970 2c0262af bellard
        fprintf(logfile, "IN: %s\n", lookup_symbol(pc_start));
6971 14ce26e7 bellard
#ifdef TARGET_X86_64
6972 14ce26e7 bellard
        if (dc->code64)
6973 14ce26e7 bellard
            disas_flags = 2;
6974 14ce26e7 bellard
        else
6975 14ce26e7 bellard
#endif
6976 14ce26e7 bellard
            disas_flags = !dc->code32;
6977 14ce26e7 bellard
        target_disas(logfile, pc_start, pc_ptr - pc_start, disas_flags);
6978 2c0262af bellard
        fprintf(logfile, "\n");
6979 57fec1fe bellard
        if (loglevel & CPU_LOG_TB_OP_OPT) {
6980 57fec1fe bellard
            fprintf(logfile, "OP before opt:\n");
6981 57fec1fe bellard
            tcg_dump_ops(&tcg_ctx, logfile);
6982 e19e89a5 bellard
            fprintf(logfile, "\n");
6983 e19e89a5 bellard
        }
6984 2c0262af bellard
    }
6985 2c0262af bellard
#endif
6986 2c0262af bellard
6987 2c0262af bellard
    if (!search_pc)
6988 2c0262af bellard
        tb->size = pc_ptr - pc_start;
6989 2c0262af bellard
    return 0;
6990 2c0262af bellard
}
6991 2c0262af bellard
6992 2c0262af bellard
int gen_intermediate_code(CPUState *env, TranslationBlock *tb)
6993 2c0262af bellard
{
6994 2c0262af bellard
    return gen_intermediate_code_internal(env, tb, 0);
6995 2c0262af bellard
}
6996 2c0262af bellard
6997 2c0262af bellard
int gen_intermediate_code_pc(CPUState *env, TranslationBlock *tb)
6998 2c0262af bellard
{
6999 2c0262af bellard
    return gen_intermediate_code_internal(env, tb, 1);
7000 2c0262af bellard
}
7001 2c0262af bellard
7002 d2856f1a aurel32
void gen_pc_load(CPUState *env, TranslationBlock *tb,
7003 d2856f1a aurel32
                unsigned long searched_pc, int pc_pos, void *puc)
7004 d2856f1a aurel32
{
7005 d2856f1a aurel32
    int cc_op;
7006 d2856f1a aurel32
#ifdef DEBUG_DISAS
7007 d2856f1a aurel32
    if (loglevel & CPU_LOG_TB_OP) {
7008 d2856f1a aurel32
        int i;
7009 d2856f1a aurel32
        fprintf(logfile, "RESTORE:\n");
7010 d2856f1a aurel32
        for(i = 0;i <= pc_pos; i++) {
7011 d2856f1a aurel32
            if (gen_opc_instr_start[i]) {
7012 d2856f1a aurel32
                fprintf(logfile, "0x%04x: " TARGET_FMT_lx "\n", i, gen_opc_pc[i]);
7013 d2856f1a aurel32
            }
7014 d2856f1a aurel32
        }
7015 d2856f1a aurel32
        fprintf(logfile, "spc=0x%08lx pc_pos=0x%x eip=" TARGET_FMT_lx " cs_base=%x\n",
7016 d2856f1a aurel32
                searched_pc, pc_pos, gen_opc_pc[pc_pos] - tb->cs_base,
7017 d2856f1a aurel32
                (uint32_t)tb->cs_base);
7018 d2856f1a aurel32
    }
7019 d2856f1a aurel32
#endif
7020 d2856f1a aurel32
    env->eip = gen_opc_pc[pc_pos] - tb->cs_base;
7021 d2856f1a aurel32
    cc_op = gen_opc_cc_op[pc_pos];
7022 d2856f1a aurel32
    if (cc_op != CC_OP_DYNAMIC)
7023 d2856f1a aurel32
        env->cc_op = cc_op;
7024 d2856f1a aurel32
}