Statistics
| Branch: | Revision:

root / target-sparc / cpu.h @ 64a88d5d

History | View | Annotate | Download (11.9 kB)

1
#ifndef CPU_SPARC_H
2
#define CPU_SPARC_H
3

    
4
#include "config.h"
5

    
6
#if !defined(TARGET_SPARC64)
7
#define TARGET_LONG_BITS 32
8
#define TARGET_FPREGS 32
9
#define TARGET_PAGE_BITS 12 /* 4k */
10
#else
11
#define TARGET_LONG_BITS 64
12
#define TARGET_FPREGS 64
13
#define TARGET_PAGE_BITS 13 /* 8k */
14
#endif
15

    
16
#define TARGET_PHYS_ADDR_BITS 64
17

    
18
#include "cpu-defs.h"
19

    
20
#include "softfloat.h"
21

    
22
#define TARGET_HAS_ICE 1
23

    
24
#if !defined(TARGET_SPARC64)
25
#define ELF_MACHINE     EM_SPARC
26
#else
27
#define ELF_MACHINE     EM_SPARCV9
28
#endif
29

    
30
/*#define EXCP_INTERRUPT 0x100*/
31

    
32
/* trap definitions */
33
#ifndef TARGET_SPARC64
34
#define TT_TFAULT   0x01
35
#define TT_ILL_INSN 0x02
36
#define TT_PRIV_INSN 0x03
37
#define TT_NFPU_INSN 0x04
38
#define TT_WIN_OVF  0x05
39
#define TT_WIN_UNF  0x06
40
#define TT_UNALIGNED 0x07
41
#define TT_FP_EXCP  0x08
42
#define TT_DFAULT   0x09
43
#define TT_TOVF     0x0a
44
#define TT_EXTINT   0x10
45
#define TT_CODE_ACCESS 0x21
46
#define TT_UNIMP_FLUSH 0x25
47
#define TT_DATA_ACCESS 0x29
48
#define TT_DIV_ZERO 0x2a
49
#define TT_NCP_INSN 0x24
50
#define TT_TRAP     0x80
51
#else
52
#define TT_TFAULT   0x08
53
#define TT_TMISS    0x09
54
#define TT_CODE_ACCESS 0x0a
55
#define TT_ILL_INSN 0x10
56
#define TT_UNIMP_FLUSH TT_ILL_INSN
57
#define TT_PRIV_INSN 0x11
58
#define TT_NFPU_INSN 0x20
59
#define TT_FP_EXCP  0x21
60
#define TT_TOVF     0x23
61
#define TT_CLRWIN   0x24
62
#define TT_DIV_ZERO 0x28
63
#define TT_DFAULT   0x30
64
#define TT_DMISS    0x31
65
#define TT_DATA_ACCESS 0x32
66
#define TT_DPROT    0x33
67
#define TT_UNALIGNED 0x34
68
#define TT_PRIV_ACT 0x37
69
#define TT_EXTINT   0x40
70
#define TT_SPILL    0x80
71
#define TT_FILL     0xc0
72
#define TT_WOTHER   0x10
73
#define TT_TRAP     0x100
74
#endif
75

    
76
#define PSR_NEG_SHIFT 23
77
#define PSR_NEG   (1 << PSR_NEG_SHIFT)
78
#define PSR_ZERO_SHIFT 22
79
#define PSR_ZERO  (1 << PSR_ZERO_SHIFT)
80
#define PSR_OVF_SHIFT 21
81
#define PSR_OVF   (1 << PSR_OVF_SHIFT)
82
#define PSR_CARRY_SHIFT 20
83
#define PSR_CARRY (1 << PSR_CARRY_SHIFT)
84
#define PSR_ICC   (PSR_NEG|PSR_ZERO|PSR_OVF|PSR_CARRY)
85
#define PSR_EF    (1<<12)
86
#define PSR_PIL   0xf00
87
#define PSR_S     (1<<7)
88
#define PSR_PS    (1<<6)
89
#define PSR_ET    (1<<5)
90
#define PSR_CWP   0x1f
91

    
92
/* Trap base register */
93
#define TBR_BASE_MASK 0xfffff000
94

    
95
#if defined(TARGET_SPARC64)
96
#define PS_IG    (1<<11)
97
#define PS_MG    (1<<10)
98
#define PS_RMO   (1<<7)
99
#define PS_RED   (1<<5)
100
#define PS_PEF   (1<<4)
101
#define PS_AM    (1<<3)
102
#define PS_PRIV  (1<<2)
103
#define PS_IE    (1<<1)
104
#define PS_AG    (1<<0)
105

    
106
#define FPRS_FEF (1<<2)
107

    
108
#define HS_PRIV  (1<<2)
109
#endif
110

    
111
/* Fcc */
112
#define FSR_RD1        (1<<31)
113
#define FSR_RD0        (1<<30)
114
#define FSR_RD_MASK    (FSR_RD1 | FSR_RD0)
115
#define FSR_RD_NEAREST 0
116
#define FSR_RD_ZERO    FSR_RD0
117
#define FSR_RD_POS     FSR_RD1
118
#define FSR_RD_NEG     (FSR_RD1 | FSR_RD0)
119

    
120
#define FSR_NVM   (1<<27)
121
#define FSR_OFM   (1<<26)
122
#define FSR_UFM   (1<<25)
123
#define FSR_DZM   (1<<24)
124
#define FSR_NXM   (1<<23)
125
#define FSR_TEM_MASK (FSR_NVM | FSR_OFM | FSR_UFM | FSR_DZM | FSR_NXM)
126

    
127
#define FSR_NVA   (1<<9)
128
#define FSR_OFA   (1<<8)
129
#define FSR_UFA   (1<<7)
130
#define FSR_DZA   (1<<6)
131
#define FSR_NXA   (1<<5)
132
#define FSR_AEXC_MASK (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
133

    
134
#define FSR_NVC   (1<<4)
135
#define FSR_OFC   (1<<3)
136
#define FSR_UFC   (1<<2)
137
#define FSR_DZC   (1<<1)
138
#define FSR_NXC   (1<<0)
139
#define FSR_CEXC_MASK (FSR_NVC | FSR_OFC | FSR_UFC | FSR_DZC | FSR_NXC)
140

    
141
#define FSR_FTT2   (1<<16)
142
#define FSR_FTT1   (1<<15)
143
#define FSR_FTT0   (1<<14)
144
#define FSR_FTT_MASK (FSR_FTT2 | FSR_FTT1 | FSR_FTT0)
145
#define FSR_FTT_IEEE_EXCP (1 << 14)
146
#define FSR_FTT_UNIMPFPOP (3 << 14)
147
#define FSR_FTT_SEQ_ERROR (4 << 14)
148
#define FSR_FTT_INVAL_FPR (6 << 14)
149

    
150
#define FSR_FCC1_SHIFT 11
151
#define FSR_FCC1  (1 << FSR_FCC1_SHIFT)
152
#define FSR_FCC0_SHIFT 10
153
#define FSR_FCC0  (1 << FSR_FCC0_SHIFT)
154

    
155
/* MMU */
156
#define MMU_E     (1<<0)
157
#define MMU_NF    (1<<1)
158

    
159
#define PTE_ENTRYTYPE_MASK 3
160
#define PTE_ACCESS_MASK    0x1c
161
#define PTE_ACCESS_SHIFT   2
162
#define PTE_PPN_SHIFT      7
163
#define PTE_ADDR_MASK      0xffffff00
164

    
165
#define PG_ACCESSED_BIT 5
166
#define PG_MODIFIED_BIT 6
167
#define PG_CACHE_BIT    7
168

    
169
#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
170
#define PG_MODIFIED_MASK (1 << PG_MODIFIED_BIT)
171
#define PG_CACHE_MASK    (1 << PG_CACHE_BIT)
172

    
173
/* 2 <= NWINDOWS <= 32. In QEMU it must also be a power of two. */
174
#define NWINDOWS  8
175

    
176
#if !defined(TARGET_SPARC64)
177
#define NB_MMU_MODES 2
178
#else
179
#define NB_MMU_MODES 3
180
typedef struct trap_state {
181
    uint64_t tpc;
182
    uint64_t tnpc;
183
    uint64_t tstate;
184
    uint32_t tt;
185
} trap_state;
186
#endif
187

    
188
typedef struct CPUSPARCState {
189
    target_ulong gregs[8]; /* general registers */
190
    target_ulong *regwptr; /* pointer to current register window */
191
    float32 fpr[TARGET_FPREGS];  /* floating point registers */
192
    target_ulong pc;       /* program counter */
193
    target_ulong npc;      /* next program counter */
194
    target_ulong y;        /* multiply/divide register */
195

    
196
    /* emulator internal flags handling */
197
    target_ulong cc_src, cc_src2;
198
    target_ulong cc_dst;
199

    
200
    uint32_t psr;      /* processor state register */
201
    target_ulong fsr;      /* FPU state register */
202
    uint32_t cwp;      /* index of current register window (extracted
203
                          from PSR) */
204
    uint32_t wim;      /* window invalid mask */
205
    target_ulong tbr;  /* trap base register */
206
    int      psrs;     /* supervisor mode (extracted from PSR) */
207
    int      psrps;    /* previous supervisor mode */
208
    int      psret;    /* enable traps */
209
    uint32_t psrpil;   /* interrupt blocking level */
210
    uint32_t pil_in;   /* incoming interrupt level bitmap */
211
    int      psref;    /* enable fpu */
212
    target_ulong version;
213
    jmp_buf  jmp_env;
214
    int user_mode_only;
215
    int exception_index;
216
    int interrupt_index;
217
    int interrupt_request;
218
    int halted;
219
    uint32_t mmu_bm;
220
    uint32_t mmu_ctpr_mask;
221
    uint32_t mmu_cxr_mask;
222
    uint32_t mmu_sfsr_mask;
223
    uint32_t mmu_trcr_mask;
224
    /* NOTE: we allow 8 more registers to handle wrapping */
225
    target_ulong regbase[NWINDOWS * 16 + 8];
226

    
227
    CPU_COMMON
228

    
229
    /* MMU regs */
230
#if defined(TARGET_SPARC64)
231
    uint64_t lsu;
232
#define DMMU_E 0x8
233
#define IMMU_E 0x4
234
    uint64_t immuregs[16];
235
    uint64_t dmmuregs[16];
236
    uint64_t itlb_tag[64];
237
    uint64_t itlb_tte[64];
238
    uint64_t dtlb_tag[64];
239
    uint64_t dtlb_tte[64];
240
#else
241
    uint32_t mmuregs[32];
242
    uint64_t mxccdata[4];
243
    uint64_t mxccregs[8];
244
    uint64_t prom_addr;
245
#endif
246
    /* temporary float registers */
247
    float32 ft0, ft1;
248
    float64 dt0, dt1;
249
    float128 qt0, qt1;
250
    float_status fp_status;
251
#if defined(TARGET_SPARC64)
252
#define MAXTL 4
253
    uint64_t t0;
254
    trap_state *tsptr;
255
    trap_state ts[MAXTL];
256
    uint32_t xcc;               /* Extended integer condition codes */
257
    uint32_t asi;
258
    uint32_t pstate;
259
    uint32_t tl;
260
    uint32_t cansave, canrestore, otherwin, wstate, cleanwin;
261
    uint64_t agregs[8]; /* alternate general registers */
262
    uint64_t bgregs[8]; /* backup for normal global registers */
263
    uint64_t igregs[8]; /* interrupt general registers */
264
    uint64_t mgregs[8]; /* mmu general registers */
265
    uint64_t fprs;
266
    uint64_t tick_cmpr, stick_cmpr;
267
    void *tick, *stick;
268
    uint64_t gsr;
269
    uint32_t gl; // UA2005
270
    /* UA 2005 hyperprivileged registers */
271
    uint64_t hpstate, htstate[MAXTL], hintp, htba, hver, hstick_cmpr, ssr;
272
    void *hstick; // UA 2005
273
#endif
274
    target_ulong t1, t2;
275
    uint32_t features;
276
} CPUSPARCState;
277

    
278
#define CPU_FEATURE_FLOAT    (1 << 0)
279
#define CPU_FEATURE_FLOAT128 (1 << 1)
280
#define CPU_FEATURE_SWAP     (1 << 2)
281
#define CPU_FEATURE_MUL      (1 << 3)
282
#define CPU_FEATURE_DIV      (1 << 4)
283
#define CPU_FEATURE_FLUSH    (1 << 5)
284
#define CPU_FEATURE_FSQRT    (1 << 6)
285
#define CPU_FEATURE_FMUL     (1 << 7)
286
#define CPU_FEATURE_VIS1     (1 << 8)
287
#define CPU_FEATURE_VIS2     (1 << 9)
288
#ifndef TARGET_SPARC64
289
#define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP |  \
290
                              CPU_FEATURE_MUL | CPU_FEATURE_DIV |     \
291
                              CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
292
                              CPU_FEATURE_FMUL)
293
#else
294
#define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP |  \
295
                              CPU_FEATURE_MUL | CPU_FEATURE_DIV |     \
296
                              CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
297
                              CPU_FEATURE_FMUL | CPU_FEATURE_VIS1 |   \
298
                              CPU_FEATURE_VIS2)
299
#endif
300

    
301
#if defined(TARGET_SPARC64)
302
#define GET_FSR32(env) (env->fsr & 0xcfc1ffff)
303
#define PUT_FSR32(env, val) do { uint32_t _tmp = val;                   \
304
        env->fsr = (_tmp & 0xcfc1c3ff) | (env->fsr & 0x3f00000000ULL);  \
305
    } while (0)
306
#define GET_FSR64(env) (env->fsr & 0x3fcfc1ffffULL)
307
#define PUT_FSR64(env, val) do { uint64_t _tmp = val;   \
308
        env->fsr = _tmp & 0x3fcfc1c3ffULL;              \
309
    } while (0)
310
#else
311
#define GET_FSR32(env) (env->fsr)
312
#define PUT_FSR32(env, val) do { uint32_t _tmp = val;                   \
313
        env->fsr = (_tmp & 0xcfc1dfff) | (env->fsr & 0x000e0000);       \
314
    } while (0)
315
#endif
316

    
317
CPUSPARCState *cpu_sparc_init(const char *cpu_model);
318
void gen_intermediate_code_init(CPUSPARCState *env);
319
int cpu_sparc_exec(CPUSPARCState *s);
320
void sparc_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt,
321
                                                 ...));
322
void cpu_sparc_set_id(CPUSPARCState *env, unsigned int cpu);
323

    
324
#define GET_PSR(env) (env->version | (env->psr & PSR_ICC) |             \
325
                      (env->psref? PSR_EF : 0) |                        \
326
                      (env->psrpil << 8) |                              \
327
                      (env->psrs? PSR_S : 0) |                          \
328
                      (env->psrps? PSR_PS : 0) |                        \
329
                      (env->psret? PSR_ET : 0) | env->cwp)
330

    
331
#ifndef NO_CPU_IO_DEFS
332
void cpu_set_cwp(CPUSPARCState *env1, int new_cwp);
333
#endif
334

    
335
#define PUT_PSR(env, val) do { int _tmp = val;                          \
336
        env->psr = _tmp & PSR_ICC;                                      \
337
        env->psref = (_tmp & PSR_EF)? 1 : 0;                            \
338
        env->psrpil = (_tmp & PSR_PIL) >> 8;                            \
339
        env->psrs = (_tmp & PSR_S)? 1 : 0;                              \
340
        env->psrps = (_tmp & PSR_PS)? 1 : 0;                            \
341
        env->psret = (_tmp & PSR_ET)? 1 : 0;                            \
342
        cpu_set_cwp(env, _tmp & PSR_CWP);                               \
343
    } while (0)
344

    
345
#ifdef TARGET_SPARC64
346
#define GET_CCR(env) (((env->xcc >> 20) << 4) | ((env->psr & PSR_ICC) >> 20))
347
#define PUT_CCR(env, val) do { int _tmp = val;                          \
348
        env->xcc = (_tmp >> 4) << 20;                                           \
349
        env->psr = (_tmp & 0xf) << 20;                                  \
350
    } while (0)
351
#define GET_CWP64(env) (NWINDOWS - 1 - (env)->cwp)
352
#define PUT_CWP64(env, val) \
353
    cpu_set_cwp(env, NWINDOWS - 1 - ((val) & (NWINDOWS - 1)))
354

    
355
#endif
356

    
357
int cpu_sparc_signal_handler(int host_signum, void *pinfo, void *puc);
358
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
359
                          int is_asi);
360
void cpu_check_irqs(CPUSPARCState *env);
361

    
362
#define CPUState CPUSPARCState
363
#define cpu_init cpu_sparc_init
364
#define cpu_exec cpu_sparc_exec
365
#define cpu_gen_code cpu_sparc_gen_code
366
#define cpu_signal_handler cpu_sparc_signal_handler
367
#define cpu_list sparc_cpu_list
368

    
369
/* MMU modes definitions */
370
#define MMU_MODE0_SUFFIX _user
371
#define MMU_MODE1_SUFFIX _kernel
372
#ifdef TARGET_SPARC64
373
#define MMU_MODE2_SUFFIX _hypv
374
#endif
375
#define MMU_USER_IDX   0
376
#define MMU_KERNEL_IDX 1
377
#define MMU_HYPV_IDX   2
378

    
379
static inline int cpu_mmu_index (CPUState *env)
380
{
381
#if defined(CONFIG_USER_ONLY)
382
    return MMU_USER_IDX;
383
#elif !defined(TARGET_SPARC64)
384
    return env->psrs;
385
#else
386
    if (!env->psrs)
387
        return MMU_USER_IDX;
388
    else if ((env->hpstate & HS_PRIV) == 0)
389
        return MMU_KERNEL_IDX;
390
    else
391
        return MMU_HYPV_IDX;
392
#endif
393
}
394

    
395
static inline int cpu_fpu_enabled(CPUState *env)
396
{
397
#if defined(CONFIG_USER_ONLY)
398
    return 1;
399
#elif !defined(TARGET_SPARC64)
400
    return env->psref;
401
#else
402
    return ((env->pstate & PS_PEF) != 0) && ((env->fprs & FPRS_FEF) != 0);
403
#endif
404
}
405

    
406
#include "cpu-all.h"
407

    
408
#endif