Statistics
| Branch: | Revision:

root / hw / piix_pci.c @ 6663a195

History | View | Annotate | Download (10.6 kB)

1 502a5395 pbrook
/*
2 502a5395 pbrook
 * QEMU i440FX/PIIX3 PCI Bridge Emulation
3 502a5395 pbrook
 *
4 502a5395 pbrook
 * Copyright (c) 2006 Fabrice Bellard
5 5fafdf24 ths
 *
6 502a5395 pbrook
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 502a5395 pbrook
 * of this software and associated documentation files (the "Software"), to deal
8 502a5395 pbrook
 * in the Software without restriction, including without limitation the rights
9 502a5395 pbrook
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 502a5395 pbrook
 * copies of the Software, and to permit persons to whom the Software is
11 502a5395 pbrook
 * furnished to do so, subject to the following conditions:
12 502a5395 pbrook
 *
13 502a5395 pbrook
 * The above copyright notice and this permission notice shall be included in
14 502a5395 pbrook
 * all copies or substantial portions of the Software.
15 502a5395 pbrook
 *
16 502a5395 pbrook
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 502a5395 pbrook
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 502a5395 pbrook
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 502a5395 pbrook
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 502a5395 pbrook
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 502a5395 pbrook
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 502a5395 pbrook
 * THE SOFTWARE.
23 502a5395 pbrook
 */
24 502a5395 pbrook
25 87ecb68b pbrook
#include "hw.h"
26 87ecb68b pbrook
#include "pc.h"
27 87ecb68b pbrook
#include "pci.h"
28 4f5e19e6 Isaku Yamahata
#include "pci_host.h"
29 f75247f1 Gerd Hoffmann
#include "isa.h"
30 8a14daa5 Gerd Hoffmann
#include "sysbus.h"
31 87ecb68b pbrook
32 56594fe3 Isaku Yamahata
/*
33 56594fe3 Isaku Yamahata
 * I440FX chipset data sheet.
34 56594fe3 Isaku Yamahata
 * http://download.intel.com/design/chipsets/datashts/29054901.pdf
35 56594fe3 Isaku Yamahata
 */
36 56594fe3 Isaku Yamahata
37 502a5395 pbrook
typedef PCIHostState I440FXState;
38 502a5395 pbrook
39 fd37d881 Juan Quintela
typedef struct PIIX3State {
40 fd37d881 Juan Quintela
    PCIDevice dev;
41 8372615d Juan Quintela
    int pci_irq_levels[4];
42 bd7dce87 Juan Quintela
    qemu_irq *pic;
43 7cd9eee0 Gerd Hoffmann
} PIIX3State;
44 bd7dce87 Juan Quintela
45 0a3bacf3 Juan Quintela
struct PCII440FXState {
46 0a3bacf3 Juan Quintela
    PCIDevice dev;
47 c227f099 Anthony Liguori
    target_phys_addr_t isa_page_descs[384 / 4];
48 6c009fa4 Juan Quintela
    uint8_t smm_enabled;
49 7cd9eee0 Gerd Hoffmann
    PIIX3State *piix3;
50 0a3bacf3 Juan Quintela
};
51 0a3bacf3 Juan Quintela
52 f2c688bb Isaku Yamahata
53 f2c688bb Isaku Yamahata
#define I440FX_PAM      0x59
54 f2c688bb Isaku Yamahata
#define I440FX_PAM_SIZE 7
55 f2c688bb Isaku Yamahata
#define I440FX_SMRAM    0x72
56 f2c688bb Isaku Yamahata
57 5d4e84c8 Juan Quintela
static void piix3_set_irq(void *opaque, int irq_num, int level);
58 d2b59317 pbrook
59 d2b59317 pbrook
/* return the global irq number corresponding to a given device irq
60 d2b59317 pbrook
   pin. We could also use the bus number to have a more precise
61 d2b59317 pbrook
   mapping. */
62 d2b59317 pbrook
static int pci_slot_get_pirq(PCIDevice *pci_dev, int irq_num)
63 d2b59317 pbrook
{
64 d2b59317 pbrook
    int slot_addend;
65 d2b59317 pbrook
    slot_addend = (pci_dev->devfn >> 3) - 1;
66 d2b59317 pbrook
    return (irq_num + slot_addend) & 3;
67 d2b59317 pbrook
}
68 502a5395 pbrook
69 0a3bacf3 Juan Quintela
static void update_pam(PCII440FXState *d, uint32_t start, uint32_t end, int r)
70 84631fd7 bellard
{
71 84631fd7 bellard
    uint32_t addr;
72 84631fd7 bellard
73 84631fd7 bellard
    //    printf("ISA mapping %08x-0x%08x: %d\n", start, end, r);
74 84631fd7 bellard
    switch(r) {
75 84631fd7 bellard
    case 3:
76 84631fd7 bellard
        /* RAM */
77 5fafdf24 ths
        cpu_register_physical_memory(start, end - start,
78 84631fd7 bellard
                                     start);
79 84631fd7 bellard
        break;
80 84631fd7 bellard
    case 1:
81 84631fd7 bellard
        /* ROM (XXX: not quite correct) */
82 5fafdf24 ths
        cpu_register_physical_memory(start, end - start,
83 84631fd7 bellard
                                     start | IO_MEM_ROM);
84 84631fd7 bellard
        break;
85 84631fd7 bellard
    case 2:
86 84631fd7 bellard
    case 0:
87 84631fd7 bellard
        /* XXX: should distinguish read/write cases */
88 84631fd7 bellard
        for(addr = start; addr < end; addr += 4096) {
89 5fafdf24 ths
            cpu_register_physical_memory(addr, 4096,
90 6c009fa4 Juan Quintela
                                         d->isa_page_descs[(addr - 0xa0000) >> 12]);
91 84631fd7 bellard
        }
92 84631fd7 bellard
        break;
93 84631fd7 bellard
    }
94 84631fd7 bellard
}
95 ee0ea1d0 bellard
96 0a3bacf3 Juan Quintela
static void i440fx_update_memory_mappings(PCII440FXState *d)
97 ee0ea1d0 bellard
{
98 ee0ea1d0 bellard
    int i, r;
99 84631fd7 bellard
    uint32_t smram, addr;
100 84631fd7 bellard
101 f2c688bb Isaku Yamahata
    update_pam(d, 0xf0000, 0x100000, (d->dev.config[I440FX_PAM] >> 4) & 3);
102 84631fd7 bellard
    for(i = 0; i < 12; i++) {
103 f2c688bb Isaku Yamahata
        r = (d->dev.config[(i >> 1) + (I440FX_PAM + 1)] >> ((i & 1) * 4)) & 3;
104 84631fd7 bellard
        update_pam(d, 0xc0000 + 0x4000 * i, 0xc0000 + 0x4000 * (i + 1), r);
105 ee0ea1d0 bellard
    }
106 f2c688bb Isaku Yamahata
    smram = d->dev.config[I440FX_SMRAM];
107 6c009fa4 Juan Quintela
    if ((d->smm_enabled && (smram & 0x08)) || (smram & 0x40)) {
108 84631fd7 bellard
        cpu_register_physical_memory(0xa0000, 0x20000, 0xa0000);
109 84631fd7 bellard
    } else {
110 84631fd7 bellard
        for(addr = 0xa0000; addr < 0xc0000; addr += 4096) {
111 5fafdf24 ths
            cpu_register_physical_memory(addr, 4096,
112 6c009fa4 Juan Quintela
                                         d->isa_page_descs[(addr - 0xa0000) >> 12]);
113 ee0ea1d0 bellard
        }
114 ee0ea1d0 bellard
    }
115 ee0ea1d0 bellard
}
116 ee0ea1d0 bellard
117 0a3bacf3 Juan Quintela
void i440fx_set_smm(PCII440FXState *d, int val)
118 ee0ea1d0 bellard
{
119 ee0ea1d0 bellard
    val = (val != 0);
120 6c009fa4 Juan Quintela
    if (d->smm_enabled != val) {
121 6c009fa4 Juan Quintela
        d->smm_enabled = val;
122 ee0ea1d0 bellard
        i440fx_update_memory_mappings(d);
123 ee0ea1d0 bellard
    }
124 ee0ea1d0 bellard
}
125 ee0ea1d0 bellard
126 ee0ea1d0 bellard
127 ee0ea1d0 bellard
/* XXX: suppress when better memory API. We make the assumption that
128 ee0ea1d0 bellard
   no device (in particular the VGA) changes the memory mappings in
129 ee0ea1d0 bellard
   the 0xa0000-0x100000 range */
130 0a3bacf3 Juan Quintela
void i440fx_init_memory_mappings(PCII440FXState *d)
131 ee0ea1d0 bellard
{
132 ee0ea1d0 bellard
    int i;
133 ee0ea1d0 bellard
    for(i = 0; i < 96; i++) {
134 6c009fa4 Juan Quintela
        d->isa_page_descs[i] = cpu_get_physical_page_desc(0xa0000 + i * 0x1000);
135 ee0ea1d0 bellard
    }
136 ee0ea1d0 bellard
}
137 ee0ea1d0 bellard
138 0a3bacf3 Juan Quintela
static void i440fx_write_config(PCIDevice *dev,
139 ee0ea1d0 bellard
                                uint32_t address, uint32_t val, int len)
140 ee0ea1d0 bellard
{
141 0a3bacf3 Juan Quintela
    PCII440FXState *d = DO_UPCAST(PCII440FXState, dev, dev);
142 0a3bacf3 Juan Quintela
143 ee0ea1d0 bellard
    /* XXX: implement SMRAM.D_LOCK */
144 0a3bacf3 Juan Quintela
    pci_default_write_config(dev, address, val, len);
145 4da5fcd3 Isaku Yamahata
    if (ranges_overlap(address, len, I440FX_PAM, I440FX_PAM_SIZE) ||
146 4da5fcd3 Isaku Yamahata
        range_covers_byte(address, len, I440FX_SMRAM)) {
147 ee0ea1d0 bellard
        i440fx_update_memory_mappings(d);
148 4da5fcd3 Isaku Yamahata
    }
149 ee0ea1d0 bellard
}
150 ee0ea1d0 bellard
151 0c7d19e5 Juan Quintela
static int i440fx_load_old(QEMUFile* f, void *opaque, int version_id)
152 ee0ea1d0 bellard
{
153 0a3bacf3 Juan Quintela
    PCII440FXState *d = opaque;
154 52fc1d83 balrog
    int ret, i;
155 ee0ea1d0 bellard
156 0a3bacf3 Juan Quintela
    ret = pci_device_load(&d->dev, f);
157 ee0ea1d0 bellard
    if (ret < 0)
158 ee0ea1d0 bellard
        return ret;
159 ee0ea1d0 bellard
    i440fx_update_memory_mappings(d);
160 6c009fa4 Juan Quintela
    qemu_get_8s(f, &d->smm_enabled);
161 52fc1d83 balrog
162 da64182c Juan Quintela
    if (version_id == 2)
163 52fc1d83 balrog
        for (i = 0; i < 4; i++)
164 7cd9eee0 Gerd Hoffmann
            d->piix3->pci_irq_levels[i] = qemu_get_be32(f);
165 52fc1d83 balrog
166 ee0ea1d0 bellard
    return 0;
167 ee0ea1d0 bellard
}
168 ee0ea1d0 bellard
169 e59fb374 Juan Quintela
static int i440fx_post_load(void *opaque, int version_id)
170 0c7d19e5 Juan Quintela
{
171 0c7d19e5 Juan Quintela
    PCII440FXState *d = opaque;
172 0c7d19e5 Juan Quintela
173 0c7d19e5 Juan Quintela
    i440fx_update_memory_mappings(d);
174 0c7d19e5 Juan Quintela
    return 0;
175 0c7d19e5 Juan Quintela
}
176 0c7d19e5 Juan Quintela
177 0c7d19e5 Juan Quintela
static const VMStateDescription vmstate_i440fx = {
178 0c7d19e5 Juan Quintela
    .name = "I440FX",
179 0c7d19e5 Juan Quintela
    .version_id = 3,
180 0c7d19e5 Juan Quintela
    .minimum_version_id = 3,
181 0c7d19e5 Juan Quintela
    .minimum_version_id_old = 1,
182 0c7d19e5 Juan Quintela
    .load_state_old = i440fx_load_old,
183 752ff2fa Juan Quintela
    .post_load = i440fx_post_load,
184 0c7d19e5 Juan Quintela
    .fields      = (VMStateField []) {
185 0c7d19e5 Juan Quintela
        VMSTATE_PCI_DEVICE(dev, PCII440FXState),
186 0c7d19e5 Juan Quintela
        VMSTATE_UINT8(smm_enabled, PCII440FXState),
187 0c7d19e5 Juan Quintela
        VMSTATE_END_OF_LIST()
188 0c7d19e5 Juan Quintela
    }
189 0c7d19e5 Juan Quintela
};
190 0c7d19e5 Juan Quintela
191 81a322d4 Gerd Hoffmann
static int i440fx_pcihost_initfn(SysBusDevice *dev)
192 502a5395 pbrook
{
193 8a14daa5 Gerd Hoffmann
    I440FXState *s = FROM_SYSBUS(I440FXState, dev);
194 502a5395 pbrook
195 f08b32fe Isaku Yamahata
    pci_host_conf_register_ioport(0xcf8, s);
196 502a5395 pbrook
197 4f5e19e6 Isaku Yamahata
    pci_host_data_register_ioport(0xcfc, s);
198 81a322d4 Gerd Hoffmann
    return 0;
199 8a14daa5 Gerd Hoffmann
}
200 502a5395 pbrook
201 0a3bacf3 Juan Quintela
static int i440fx_initfn(PCIDevice *dev)
202 8a14daa5 Gerd Hoffmann
{
203 0a3bacf3 Juan Quintela
    PCII440FXState *d = DO_UPCAST(PCII440FXState, dev, dev);
204 ee0ea1d0 bellard
205 0a3bacf3 Juan Quintela
    pci_config_set_vendor_id(d->dev.config, PCI_VENDOR_ID_INTEL);
206 0a3bacf3 Juan Quintela
    pci_config_set_device_id(d->dev.config, PCI_DEVICE_ID_INTEL_82441);
207 0a3bacf3 Juan Quintela
    d->dev.config[0x08] = 0x02; // revision
208 0a3bacf3 Juan Quintela
    pci_config_set_class(d->dev.config, PCI_CLASS_BRIDGE_HOST);
209 0a3bacf3 Juan Quintela
    d->dev.config[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type
210 0a3bacf3 Juan Quintela
211 f2c688bb Isaku Yamahata
    d->dev.config[I440FX_SMRAM] = 0x02;
212 ee0ea1d0 bellard
213 81a322d4 Gerd Hoffmann
    return 0;
214 8a14daa5 Gerd Hoffmann
}
215 8a14daa5 Gerd Hoffmann
216 85a750ca Juan Quintela
PCIBus *i440fx_init(PCII440FXState **pi440fx_state, int *piix3_devfn, qemu_irq *pic)
217 8a14daa5 Gerd Hoffmann
{
218 8a14daa5 Gerd Hoffmann
    DeviceState *dev;
219 8a14daa5 Gerd Hoffmann
    PCIBus *b;
220 8a14daa5 Gerd Hoffmann
    PCIDevice *d;
221 8a14daa5 Gerd Hoffmann
    I440FXState *s;
222 7cd9eee0 Gerd Hoffmann
    PIIX3State *piix3;
223 8a14daa5 Gerd Hoffmann
224 8a14daa5 Gerd Hoffmann
    dev = qdev_create(NULL, "i440FX-pcihost");
225 8a14daa5 Gerd Hoffmann
    s = FROM_SYSBUS(I440FXState, sysbus_from_qdev(dev));
226 7cd9eee0 Gerd Hoffmann
    b = pci_bus_new(&s->busdev.qdev, NULL, 0);
227 8a14daa5 Gerd Hoffmann
    s->bus = b;
228 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
229 8a14daa5 Gerd Hoffmann
230 8a14daa5 Gerd Hoffmann
    d = pci_create_simple(b, 0, "i440FX");
231 0a3bacf3 Juan Quintela
    *pi440fx_state = DO_UPCAST(PCII440FXState, dev, d);
232 8a14daa5 Gerd Hoffmann
233 7cd9eee0 Gerd Hoffmann
    piix3 = DO_UPCAST(PIIX3State, dev,
234 fd83e9b9 Juan Quintela
                                 pci_create_simple(b, -1, "PIIX3"));
235 7cd9eee0 Gerd Hoffmann
    piix3->pic = pic;
236 7cd9eee0 Gerd Hoffmann
    pci_bus_irqs(b, piix3_set_irq, pci_slot_get_pirq, piix3, 4);
237 7cd9eee0 Gerd Hoffmann
    (*pi440fx_state)->piix3 = piix3;
238 7cd9eee0 Gerd Hoffmann
239 7cd9eee0 Gerd Hoffmann
    *piix3_devfn = piix3->dev.devfn;
240 85a750ca Juan Quintela
241 502a5395 pbrook
    return b;
242 502a5395 pbrook
}
243 502a5395 pbrook
244 502a5395 pbrook
/* PIIX3 PCI to ISA bridge */
245 502a5395 pbrook
246 5d4e84c8 Juan Quintela
static void piix3_set_irq(void *opaque, int irq_num, int level)
247 502a5395 pbrook
{
248 d2b59317 pbrook
    int i, pic_irq, pic_level;
249 7cd9eee0 Gerd Hoffmann
    PIIX3State *piix3 = opaque;
250 502a5395 pbrook
251 7cd9eee0 Gerd Hoffmann
    piix3->pci_irq_levels[irq_num] = level;
252 502a5395 pbrook
253 502a5395 pbrook
    /* now we change the pic irq level according to the piix irq mappings */
254 502a5395 pbrook
    /* XXX: optimize */
255 7cd9eee0 Gerd Hoffmann
    pic_irq = piix3->dev.config[0x60 + irq_num];
256 502a5395 pbrook
    if (pic_irq < 16) {
257 d2b59317 pbrook
        /* The pic level is the logical OR of all the PCI irqs mapped
258 502a5395 pbrook
           to it */
259 502a5395 pbrook
        pic_level = 0;
260 d2b59317 pbrook
        for (i = 0; i < 4; i++) {
261 7cd9eee0 Gerd Hoffmann
            if (pic_irq == piix3->dev.config[0x60 + i])
262 7cd9eee0 Gerd Hoffmann
                pic_level |= piix3->pci_irq_levels[i];
263 d2b59317 pbrook
        }
264 7cd9eee0 Gerd Hoffmann
        qemu_set_irq(piix3->pic[pic_irq], pic_level);
265 502a5395 pbrook
    }
266 502a5395 pbrook
}
267 502a5395 pbrook
268 15a1956a Gleb Natapov
static void piix3_reset(void *opaque)
269 502a5395 pbrook
{
270 fd37d881 Juan Quintela
    PIIX3State *d = opaque;
271 fd37d881 Juan Quintela
    uint8_t *pci_conf = d->dev.config;
272 502a5395 pbrook
273 502a5395 pbrook
    pci_conf[0x04] = 0x07; // master, memory and I/O
274 502a5395 pbrook
    pci_conf[0x05] = 0x00;
275 502a5395 pbrook
    pci_conf[0x06] = 0x00;
276 502a5395 pbrook
    pci_conf[0x07] = 0x02; // PCI_status_devsel_medium
277 502a5395 pbrook
    pci_conf[0x4c] = 0x4d;
278 502a5395 pbrook
    pci_conf[0x4e] = 0x03;
279 502a5395 pbrook
    pci_conf[0x4f] = 0x00;
280 502a5395 pbrook
    pci_conf[0x60] = 0x80;
281 477afee3 aurel32
    pci_conf[0x61] = 0x80;
282 477afee3 aurel32
    pci_conf[0x62] = 0x80;
283 477afee3 aurel32
    pci_conf[0x63] = 0x80;
284 502a5395 pbrook
    pci_conf[0x69] = 0x02;
285 502a5395 pbrook
    pci_conf[0x70] = 0x80;
286 502a5395 pbrook
    pci_conf[0x76] = 0x0c;
287 502a5395 pbrook
    pci_conf[0x77] = 0x0c;
288 502a5395 pbrook
    pci_conf[0x78] = 0x02;
289 502a5395 pbrook
    pci_conf[0x79] = 0x00;
290 502a5395 pbrook
    pci_conf[0x80] = 0x00;
291 502a5395 pbrook
    pci_conf[0x82] = 0x00;
292 502a5395 pbrook
    pci_conf[0xa0] = 0x08;
293 502a5395 pbrook
    pci_conf[0xa2] = 0x00;
294 502a5395 pbrook
    pci_conf[0xa3] = 0x00;
295 502a5395 pbrook
    pci_conf[0xa4] = 0x00;
296 502a5395 pbrook
    pci_conf[0xa5] = 0x00;
297 502a5395 pbrook
    pci_conf[0xa6] = 0x00;
298 502a5395 pbrook
    pci_conf[0xa7] = 0x00;
299 502a5395 pbrook
    pci_conf[0xa8] = 0x0f;
300 502a5395 pbrook
    pci_conf[0xaa] = 0x00;
301 502a5395 pbrook
    pci_conf[0xab] = 0x00;
302 502a5395 pbrook
    pci_conf[0xac] = 0x00;
303 502a5395 pbrook
    pci_conf[0xae] = 0x00;
304 15a1956a Gleb Natapov
305 8372615d Juan Quintela
    memset(d->pci_irq_levels, 0, sizeof(d->pci_irq_levels));
306 502a5395 pbrook
}
307 502a5395 pbrook
308 d1f171bd Juan Quintela
static const VMStateDescription vmstate_piix3 = {
309 d1f171bd Juan Quintela
    .name = "PIIX3",
310 d1f171bd Juan Quintela
    .version_id = 3,
311 d1f171bd Juan Quintela
    .minimum_version_id = 2,
312 d1f171bd Juan Quintela
    .minimum_version_id_old = 2,
313 d1f171bd Juan Quintela
    .fields      = (VMStateField []) {
314 d1f171bd Juan Quintela
        VMSTATE_PCI_DEVICE(dev, PIIX3State),
315 d1f171bd Juan Quintela
        VMSTATE_INT32_ARRAY_V(pci_irq_levels, PIIX3State, 4, 3),
316 d1f171bd Juan Quintela
        VMSTATE_END_OF_LIST()
317 da64182c Juan Quintela
    }
318 d1f171bd Juan Quintela
};
319 1941d19c bellard
320 fd37d881 Juan Quintela
static int piix3_initfn(PCIDevice *dev)
321 502a5395 pbrook
{
322 fd37d881 Juan Quintela
    PIIX3State *d = DO_UPCAST(PIIX3State, dev, dev);
323 502a5395 pbrook
    uint8_t *pci_conf;
324 502a5395 pbrook
325 fd37d881 Juan Quintela
    isa_bus_new(&d->dev.qdev);
326 502a5395 pbrook
327 fd37d881 Juan Quintela
    pci_conf = d->dev.config;
328 deb54399 aliguori
    pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_INTEL);
329 deb54399 aliguori
    pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_INTEL_82371SB_0); // 82371SB PIIX3 PCI-to-ISA bridge (Step A1)
330 173a543b blueswir1
    pci_config_set_class(pci_conf, PCI_CLASS_BRIDGE_ISA);
331 6407f373 Isaku Yamahata
    pci_conf[PCI_HEADER_TYPE] =
332 6407f373 Isaku Yamahata
        PCI_HEADER_TYPE_NORMAL | PCI_HEADER_TYPE_MULTI_FUNCTION; // header_type = PCI_multifunction, generic
333 502a5395 pbrook
334 a08d4367 Jan Kiszka
    qemu_register_reset(piix3_reset, d);
335 81a322d4 Gerd Hoffmann
    return 0;
336 502a5395 pbrook
}
337 5c2b87e3 ths
338 8a14daa5 Gerd Hoffmann
static PCIDeviceInfo i440fx_info[] = {
339 8a14daa5 Gerd Hoffmann
    {
340 8a14daa5 Gerd Hoffmann
        .qdev.name    = "i440FX",
341 8a14daa5 Gerd Hoffmann
        .qdev.desc    = "Host bridge",
342 0a3bacf3 Juan Quintela
        .qdev.size    = sizeof(PCII440FXState),
343 be73cfe2 Juan Quintela
        .qdev.vmsd    = &vmstate_i440fx,
344 8a14daa5 Gerd Hoffmann
        .qdev.no_user = 1,
345 8a14daa5 Gerd Hoffmann
        .init         = i440fx_initfn,
346 8a14daa5 Gerd Hoffmann
        .config_write = i440fx_write_config,
347 8a14daa5 Gerd Hoffmann
    },{
348 8a14daa5 Gerd Hoffmann
        .qdev.name    = "PIIX3",
349 8a14daa5 Gerd Hoffmann
        .qdev.desc    = "ISA bridge",
350 fd37d881 Juan Quintela
        .qdev.size    = sizeof(PIIX3State),
351 be73cfe2 Juan Quintela
        .qdev.vmsd    = &vmstate_piix3,
352 8a14daa5 Gerd Hoffmann
        .qdev.no_user = 1,
353 8a14daa5 Gerd Hoffmann
        .init         = piix3_initfn,
354 8a14daa5 Gerd Hoffmann
    },{
355 8a14daa5 Gerd Hoffmann
        /* end of list */
356 8a14daa5 Gerd Hoffmann
    }
357 8a14daa5 Gerd Hoffmann
};
358 8a14daa5 Gerd Hoffmann
359 8a14daa5 Gerd Hoffmann
static SysBusDeviceInfo i440fx_pcihost_info = {
360 8a14daa5 Gerd Hoffmann
    .init         = i440fx_pcihost_initfn,
361 8a14daa5 Gerd Hoffmann
    .qdev.name    = "i440FX-pcihost",
362 8a14daa5 Gerd Hoffmann
    .qdev.size    = sizeof(I440FXState),
363 8a14daa5 Gerd Hoffmann
    .qdev.no_user = 1,
364 8a14daa5 Gerd Hoffmann
};
365 8a14daa5 Gerd Hoffmann
366 8a14daa5 Gerd Hoffmann
static void i440fx_register(void)
367 8a14daa5 Gerd Hoffmann
{
368 8a14daa5 Gerd Hoffmann
    sysbus_register_withprop(&i440fx_pcihost_info);
369 8a14daa5 Gerd Hoffmann
    pci_qdev_register_many(i440fx_info);
370 8a14daa5 Gerd Hoffmann
}
371 8a14daa5 Gerd Hoffmann
device_init(i440fx_register);