Statistics
| Branch: | Revision:

root / hw / nand.c @ 6d3b6d3d

History | View | Annotate | Download (23 kB)

1 3e3d5815 balrog
/*
2 3e3d5815 balrog
 * Flash NAND memory emulation.  Based on "16M x 8 Bit NAND Flash
3 3e3d5815 balrog
 * Memory" datasheet for the KM29U128AT / K9F2808U0A chips from
4 3e3d5815 balrog
 * Samsung Electronic.
5 3e3d5815 balrog
 *
6 3e3d5815 balrog
 * Copyright (c) 2006 Openedhand Ltd.
7 3e3d5815 balrog
 * Written by Andrzej Zaborowski <balrog@zabor.org>
8 3e3d5815 balrog
 *
9 d5f2fd58 Juha Riihimäki
 * Support for additional features based on "MT29F2G16ABCWP 2Gx16"
10 d5f2fd58 Juha Riihimäki
 * datasheet from Micron Technology and "NAND02G-B2C" datasheet
11 d5f2fd58 Juha Riihimäki
 * from ST Microelectronics.
12 d5f2fd58 Juha Riihimäki
 *
13 3e3d5815 balrog
 * This code is licensed under the GNU GPL v2.
14 6b620ca3 Paolo Bonzini
 *
15 6b620ca3 Paolo Bonzini
 * Contributions after 2012-01-13 are licensed under the terms of the
16 6b620ca3 Paolo Bonzini
 * GNU GPL, version 2 or (at your option) any later version.
17 3e3d5815 balrog
 */
18 3e3d5815 balrog
19 3e3d5815 balrog
#ifndef NAND_IO
20 3e3d5815 balrog
21 87ecb68b pbrook
# include "hw.h"
22 87ecb68b pbrook
# include "flash.h"
23 666daa68 Markus Armbruster
# include "blockdev.h"
24 d4220389 Juha Riihimäki
# include "sysbus.h"
25 3fc3abf7 Juha Riihimäki
#include "qemu-error.h"
26 3e3d5815 balrog
27 3e3d5815 balrog
# define NAND_CMD_READ0                0x00
28 3e3d5815 balrog
# define NAND_CMD_READ1                0x01
29 3e3d5815 balrog
# define NAND_CMD_READ2                0x50
30 3e3d5815 balrog
# define NAND_CMD_LPREAD2        0x30
31 3e3d5815 balrog
# define NAND_CMD_NOSERIALREAD2        0x35
32 3e3d5815 balrog
# define NAND_CMD_RANDOMREAD1        0x05
33 3e3d5815 balrog
# define NAND_CMD_RANDOMREAD2        0xe0
34 3e3d5815 balrog
# define NAND_CMD_READID        0x90
35 3e3d5815 balrog
# define NAND_CMD_RESET                0xff
36 3e3d5815 balrog
# define NAND_CMD_PAGEPROGRAM1        0x80
37 3e3d5815 balrog
# define NAND_CMD_PAGEPROGRAM2        0x10
38 3e3d5815 balrog
# define NAND_CMD_CACHEPROGRAM2        0x15
39 3e3d5815 balrog
# define NAND_CMD_BLOCKERASE1        0x60
40 3e3d5815 balrog
# define NAND_CMD_BLOCKERASE2        0xd0
41 3e3d5815 balrog
# define NAND_CMD_READSTATUS        0x70
42 3e3d5815 balrog
# define NAND_CMD_COPYBACKPRG1        0x85
43 3e3d5815 balrog
44 3e3d5815 balrog
# define NAND_IOSTATUS_ERROR        (1 << 0)
45 3e3d5815 balrog
# define NAND_IOSTATUS_PLANE0        (1 << 1)
46 3e3d5815 balrog
# define NAND_IOSTATUS_PLANE1        (1 << 2)
47 3e3d5815 balrog
# define NAND_IOSTATUS_PLANE2        (1 << 3)
48 3e3d5815 balrog
# define NAND_IOSTATUS_PLANE3        (1 << 4)
49 3e3d5815 balrog
# define NAND_IOSTATUS_BUSY        (1 << 6)
50 3e3d5815 balrog
# define NAND_IOSTATUS_UNPROTCT        (1 << 7)
51 3e3d5815 balrog
52 3e3d5815 balrog
# define MAX_PAGE                0x800
53 3e3d5815 balrog
# define MAX_OOB                0x40
54 3e3d5815 balrog
55 d4220389 Juha Riihimäki
typedef struct NANDFlashState NANDFlashState;
56 bc24a225 Paul Brook
struct NANDFlashState {
57 d4220389 Juha Riihimäki
    SysBusDevice busdev;
58 3e3d5815 balrog
    uint8_t manf_id, chip_id;
59 48197dfa Juha Riihimäki
    uint8_t buswidth; /* in BYTES */
60 3e3d5815 balrog
    int size, pages;
61 3e3d5815 balrog
    int page_shift, oob_shift, erase_shift, addr_shift;
62 3e3d5815 balrog
    uint8_t *storage;
63 3e3d5815 balrog
    BlockDriverState *bdrv;
64 3e3d5815 balrog
    int mem_oob;
65 3e3d5815 balrog
66 51db57f7 Juan Quintela
    uint8_t cle, ale, ce, wp, gnd;
67 3e3d5815 balrog
68 3e3d5815 balrog
    uint8_t io[MAX_PAGE + MAX_OOB + 0x400];
69 3e3d5815 balrog
    uint8_t *ioaddr;
70 3e3d5815 balrog
    int iolen;
71 3e3d5815 balrog
72 d5f2fd58 Juha Riihimäki
    uint32_t cmd;
73 d5f2fd58 Juha Riihimäki
    uint64_t addr;
74 3e3d5815 balrog
    int addrlen;
75 3e3d5815 balrog
    int status;
76 3e3d5815 balrog
    int offset;
77 3e3d5815 balrog
78 bc24a225 Paul Brook
    void (*blk_write)(NANDFlashState *s);
79 bc24a225 Paul Brook
    void (*blk_erase)(NANDFlashState *s);
80 d5f2fd58 Juha Riihimäki
    void (*blk_load)(NANDFlashState *s, uint64_t addr, int offset);
81 7b9a3d86 Juan Quintela
82 7b9a3d86 Juan Quintela
    uint32_t ioaddr_vmstate;
83 3e3d5815 balrog
};
84 3e3d5815 balrog
85 89f640bc Peter Maydell
static void mem_and(uint8_t *dest, const uint8_t *src, size_t n)
86 89f640bc Peter Maydell
{
87 89f640bc Peter Maydell
    /* Like memcpy() but we logical-AND the data into the destination */
88 89f640bc Peter Maydell
    int i;
89 89f640bc Peter Maydell
    for (i = 0; i < n; i++) {
90 89f640bc Peter Maydell
        dest[i] &= src[i];
91 89f640bc Peter Maydell
    }
92 89f640bc Peter Maydell
}
93 89f640bc Peter Maydell
94 3e3d5815 balrog
# define NAND_NO_AUTOINCR        0x00000001
95 3e3d5815 balrog
# define NAND_BUSWIDTH_16        0x00000002
96 3e3d5815 balrog
# define NAND_NO_PADDING        0x00000004
97 3e3d5815 balrog
# define NAND_CACHEPRG                0x00000008
98 3e3d5815 balrog
# define NAND_COPYBACK                0x00000010
99 3e3d5815 balrog
# define NAND_IS_AND                0x00000020
100 3e3d5815 balrog
# define NAND_4PAGE_ARRAY        0x00000040
101 3e3d5815 balrog
# define NAND_NO_READRDY        0x00000100
102 3e3d5815 balrog
# define NAND_SAMSUNG_LP        (NAND_NO_PADDING | NAND_COPYBACK)
103 3e3d5815 balrog
104 3e3d5815 balrog
# define NAND_IO
105 3e3d5815 balrog
106 3e3d5815 balrog
# define PAGE(addr)                ((addr) >> ADDR_SHIFT)
107 3e3d5815 balrog
# define PAGE_START(page)        (PAGE(page) * (PAGE_SIZE + OOB_SIZE))
108 3e3d5815 balrog
# define PAGE_MASK                ((1 << ADDR_SHIFT) - 1)
109 3e3d5815 balrog
# define OOB_SHIFT                (PAGE_SHIFT - 5)
110 3e3d5815 balrog
# define OOB_SIZE                (1 << OOB_SHIFT)
111 3e3d5815 balrog
# define SECTOR(addr)                ((addr) >> (9 + ADDR_SHIFT - PAGE_SHIFT))
112 3e3d5815 balrog
# define SECTOR_OFFSET(addr)        ((addr) & ((511 >> PAGE_SHIFT) << 8))
113 3e3d5815 balrog
114 3e3d5815 balrog
# define PAGE_SIZE                256
115 3e3d5815 balrog
# define PAGE_SHIFT                8
116 3e3d5815 balrog
# define PAGE_SECTORS                1
117 3e3d5815 balrog
# define ADDR_SHIFT                8
118 3e3d5815 balrog
# include "nand.c"
119 3e3d5815 balrog
# define PAGE_SIZE                512
120 3e3d5815 balrog
# define PAGE_SHIFT                9
121 3e3d5815 balrog
# define PAGE_SECTORS                1
122 3e3d5815 balrog
# define ADDR_SHIFT                8
123 3e3d5815 balrog
# include "nand.c"
124 3e3d5815 balrog
# define PAGE_SIZE                2048
125 3e3d5815 balrog
# define PAGE_SHIFT                11
126 3e3d5815 balrog
# define PAGE_SECTORS                4
127 3e3d5815 balrog
# define ADDR_SHIFT                16
128 3e3d5815 balrog
# include "nand.c"
129 3e3d5815 balrog
130 3e3d5815 balrog
/* Information based on Linux drivers/mtd/nand/nand_ids.c */
131 bc24a225 Paul Brook
static const struct {
132 3e3d5815 balrog
    int size;
133 3e3d5815 balrog
    int width;
134 3e3d5815 balrog
    int page_shift;
135 3e3d5815 balrog
    int erase_shift;
136 3e3d5815 balrog
    uint32_t options;
137 3e3d5815 balrog
} nand_flash_ids[0x100] = {
138 3e3d5815 balrog
    [0 ... 0xff] = { 0 },
139 3e3d5815 balrog
140 3e3d5815 balrog
    [0x6e] = { 1,        8,        8, 4, 0 },
141 3e3d5815 balrog
    [0x64] = { 2,        8,        8, 4, 0 },
142 3e3d5815 balrog
    [0x6b] = { 4,        8,        9, 4, 0 },
143 3e3d5815 balrog
    [0xe8] = { 1,        8,        8, 4, 0 },
144 3e3d5815 balrog
    [0xec] = { 1,        8,        8, 4, 0 },
145 3e3d5815 balrog
    [0xea] = { 2,        8,        8, 4, 0 },
146 3e3d5815 balrog
    [0xd5] = { 4,        8,        9, 4, 0 },
147 3e3d5815 balrog
    [0xe3] = { 4,        8,        9, 4, 0 },
148 3e3d5815 balrog
    [0xe5] = { 4,        8,        9, 4, 0 },
149 3e3d5815 balrog
    [0xd6] = { 8,        8,        9, 4, 0 },
150 3e3d5815 balrog
151 3e3d5815 balrog
    [0x39] = { 8,        8,        9, 4, 0 },
152 3e3d5815 balrog
    [0xe6] = { 8,        8,        9, 4, 0 },
153 3e3d5815 balrog
    [0x49] = { 8,        16,        9, 4, NAND_BUSWIDTH_16 },
154 3e3d5815 balrog
    [0x59] = { 8,        16,        9, 4, NAND_BUSWIDTH_16 },
155 3e3d5815 balrog
156 3e3d5815 balrog
    [0x33] = { 16,        8,        9, 5, 0 },
157 3e3d5815 balrog
    [0x73] = { 16,        8,        9, 5, 0 },
158 3e3d5815 balrog
    [0x43] = { 16,        16,        9, 5, NAND_BUSWIDTH_16 },
159 3e3d5815 balrog
    [0x53] = { 16,        16,        9, 5, NAND_BUSWIDTH_16 },
160 3e3d5815 balrog
161 3e3d5815 balrog
    [0x35] = { 32,        8,        9, 5, 0 },
162 3e3d5815 balrog
    [0x75] = { 32,        8,        9, 5, 0 },
163 3e3d5815 balrog
    [0x45] = { 32,        16,        9, 5, NAND_BUSWIDTH_16 },
164 3e3d5815 balrog
    [0x55] = { 32,        16,        9, 5, NAND_BUSWIDTH_16 },
165 3e3d5815 balrog
166 3e3d5815 balrog
    [0x36] = { 64,        8,        9, 5, 0 },
167 3e3d5815 balrog
    [0x76] = { 64,        8,        9, 5, 0 },
168 3e3d5815 balrog
    [0x46] = { 64,        16,        9, 5, NAND_BUSWIDTH_16 },
169 3e3d5815 balrog
    [0x56] = { 64,        16,        9, 5, NAND_BUSWIDTH_16 },
170 3e3d5815 balrog
171 3e3d5815 balrog
    [0x78] = { 128,        8,        9, 5, 0 },
172 3e3d5815 balrog
    [0x39] = { 128,        8,        9, 5, 0 },
173 3e3d5815 balrog
    [0x79] = { 128,        8,        9, 5, 0 },
174 3e3d5815 balrog
    [0x72] = { 128,        16,        9, 5, NAND_BUSWIDTH_16 },
175 3e3d5815 balrog
    [0x49] = { 128,        16,        9, 5, NAND_BUSWIDTH_16 },
176 3e3d5815 balrog
    [0x74] = { 128,        16,        9, 5, NAND_BUSWIDTH_16 },
177 3e3d5815 balrog
    [0x59] = { 128,        16,        9, 5, NAND_BUSWIDTH_16 },
178 3e3d5815 balrog
179 3e3d5815 balrog
    [0x71] = { 256,        8,        9, 5, 0 },
180 3e3d5815 balrog
181 3e3d5815 balrog
    /*
182 3e3d5815 balrog
     * These are the new chips with large page size. The pagesize and the
183 3e3d5815 balrog
     * erasesize is determined from the extended id bytes
184 3e3d5815 balrog
     */
185 3e3d5815 balrog
# define LP_OPTIONS        (NAND_SAMSUNG_LP | NAND_NO_READRDY | NAND_NO_AUTOINCR)
186 3e3d5815 balrog
# define LP_OPTIONS16        (LP_OPTIONS | NAND_BUSWIDTH_16)
187 3e3d5815 balrog
188 3e3d5815 balrog
    /* 512 Megabit */
189 3e3d5815 balrog
    [0xa2] = { 64,        8,        0, 0, LP_OPTIONS },
190 3e3d5815 balrog
    [0xf2] = { 64,        8,        0, 0, LP_OPTIONS },
191 3e3d5815 balrog
    [0xb2] = { 64,        16,        0, 0, LP_OPTIONS16 },
192 3e3d5815 balrog
    [0xc2] = { 64,        16,        0, 0, LP_OPTIONS16 },
193 3e3d5815 balrog
194 3e3d5815 balrog
    /* 1 Gigabit */
195 3e3d5815 balrog
    [0xa1] = { 128,        8,        0, 0, LP_OPTIONS },
196 3e3d5815 balrog
    [0xf1] = { 128,        8,        0, 0, LP_OPTIONS },
197 3e3d5815 balrog
    [0xb1] = { 128,        16,        0, 0, LP_OPTIONS16 },
198 3e3d5815 balrog
    [0xc1] = { 128,        16,        0, 0, LP_OPTIONS16 },
199 3e3d5815 balrog
200 3e3d5815 balrog
    /* 2 Gigabit */
201 3e3d5815 balrog
    [0xaa] = { 256,        8,        0, 0, LP_OPTIONS },
202 3e3d5815 balrog
    [0xda] = { 256,        8,        0, 0, LP_OPTIONS },
203 3e3d5815 balrog
    [0xba] = { 256,        16,        0, 0, LP_OPTIONS16 },
204 3e3d5815 balrog
    [0xca] = { 256,        16,        0, 0, LP_OPTIONS16 },
205 3e3d5815 balrog
206 3e3d5815 balrog
    /* 4 Gigabit */
207 3e3d5815 balrog
    [0xac] = { 512,        8,        0, 0, LP_OPTIONS },
208 3e3d5815 balrog
    [0xdc] = { 512,        8,        0, 0, LP_OPTIONS },
209 3e3d5815 balrog
    [0xbc] = { 512,        16,        0, 0, LP_OPTIONS16 },
210 3e3d5815 balrog
    [0xcc] = { 512,        16,        0, 0, LP_OPTIONS16 },
211 3e3d5815 balrog
212 3e3d5815 balrog
    /* 8 Gigabit */
213 3e3d5815 balrog
    [0xa3] = { 1024,        8,        0, 0, LP_OPTIONS },
214 3e3d5815 balrog
    [0xd3] = { 1024,        8,        0, 0, LP_OPTIONS },
215 3e3d5815 balrog
    [0xb3] = { 1024,        16,        0, 0, LP_OPTIONS16 },
216 3e3d5815 balrog
    [0xc3] = { 1024,        16,        0, 0, LP_OPTIONS16 },
217 3e3d5815 balrog
218 3e3d5815 balrog
    /* 16 Gigabit */
219 3e3d5815 balrog
    [0xa5] = { 2048,        8,        0, 0, LP_OPTIONS },
220 3e3d5815 balrog
    [0xd5] = { 2048,        8,        0, 0, LP_OPTIONS },
221 3e3d5815 balrog
    [0xb5] = { 2048,        16,        0, 0, LP_OPTIONS16 },
222 3e3d5815 balrog
    [0xc5] = { 2048,        16,        0, 0, LP_OPTIONS16 },
223 3e3d5815 balrog
};
224 3e3d5815 balrog
225 d4220389 Juha Riihimäki
static void nand_reset(DeviceState *dev)
226 3e3d5815 balrog
{
227 d4220389 Juha Riihimäki
    NANDFlashState *s = FROM_SYSBUS(NANDFlashState, sysbus_from_qdev(dev));
228 3e3d5815 balrog
    s->cmd = NAND_CMD_READ0;
229 3e3d5815 balrog
    s->addr = 0;
230 3e3d5815 balrog
    s->addrlen = 0;
231 3e3d5815 balrog
    s->iolen = 0;
232 3e3d5815 balrog
    s->offset = 0;
233 3e3d5815 balrog
    s->status &= NAND_IOSTATUS_UNPROTCT;
234 3e3d5815 balrog
}
235 3e3d5815 balrog
236 48197dfa Juha Riihimäki
static inline void nand_pushio_byte(NANDFlashState *s, uint8_t value)
237 48197dfa Juha Riihimäki
{
238 48197dfa Juha Riihimäki
    s->ioaddr[s->iolen++] = value;
239 48197dfa Juha Riihimäki
    for (value = s->buswidth; --value;) {
240 48197dfa Juha Riihimäki
        s->ioaddr[s->iolen++] = 0;
241 48197dfa Juha Riihimäki
    }
242 48197dfa Juha Riihimäki
}
243 48197dfa Juha Riihimäki
244 bc24a225 Paul Brook
static void nand_command(NANDFlashState *s)
245 3e3d5815 balrog
{
246 fccd2613 Edgar E. Iglesias
    unsigned int offset;
247 3e3d5815 balrog
    switch (s->cmd) {
248 3e3d5815 balrog
    case NAND_CMD_READ0:
249 3e3d5815 balrog
        s->iolen = 0;
250 3e3d5815 balrog
        break;
251 3e3d5815 balrog
252 3e3d5815 balrog
    case NAND_CMD_READID:
253 3e3d5815 balrog
        s->ioaddr = s->io;
254 48197dfa Juha Riihimäki
        s->iolen = 0;
255 48197dfa Juha Riihimäki
        nand_pushio_byte(s, s->manf_id);
256 48197dfa Juha Riihimäki
        nand_pushio_byte(s, s->chip_id);
257 48197dfa Juha Riihimäki
        nand_pushio_byte(s, 'Q'); /* Don't-care byte (often 0xa5) */
258 48197dfa Juha Riihimäki
        if (nand_flash_ids[s->chip_id].options & NAND_SAMSUNG_LP) {
259 48197dfa Juha Riihimäki
            /* Page Size, Block Size, Spare Size; bit 6 indicates
260 48197dfa Juha Riihimäki
             * 8 vs 16 bit width NAND.
261 48197dfa Juha Riihimäki
             */
262 48197dfa Juha Riihimäki
            nand_pushio_byte(s, (s->buswidth == 2) ? 0x55 : 0x15);
263 48197dfa Juha Riihimäki
        } else {
264 48197dfa Juha Riihimäki
            nand_pushio_byte(s, 0xc0); /* Multi-plane */
265 48197dfa Juha Riihimäki
        }
266 3e3d5815 balrog
        break;
267 3e3d5815 balrog
268 3e3d5815 balrog
    case NAND_CMD_RANDOMREAD2:
269 3e3d5815 balrog
    case NAND_CMD_NOSERIALREAD2:
270 3e3d5815 balrog
        if (!(nand_flash_ids[s->chip_id].options & NAND_SAMSUNG_LP))
271 3e3d5815 balrog
            break;
272 fccd2613 Edgar E. Iglesias
        offset = s->addr & ((1 << s->addr_shift) - 1);
273 fccd2613 Edgar E. Iglesias
        s->blk_load(s, s->addr, offset);
274 fccd2613 Edgar E. Iglesias
        if (s->gnd)
275 fccd2613 Edgar E. Iglesias
            s->iolen = (1 << s->page_shift) - offset;
276 fccd2613 Edgar E. Iglesias
        else
277 fccd2613 Edgar E. Iglesias
            s->iolen = (1 << s->page_shift) + (1 << s->oob_shift) - offset;
278 3e3d5815 balrog
        break;
279 3e3d5815 balrog
280 3e3d5815 balrog
    case NAND_CMD_RESET:
281 d4220389 Juha Riihimäki
        nand_reset(&s->busdev.qdev);
282 3e3d5815 balrog
        break;
283 3e3d5815 balrog
284 3e3d5815 balrog
    case NAND_CMD_PAGEPROGRAM1:
285 3e3d5815 balrog
        s->ioaddr = s->io;
286 3e3d5815 balrog
        s->iolen = 0;
287 3e3d5815 balrog
        break;
288 3e3d5815 balrog
289 3e3d5815 balrog
    case NAND_CMD_PAGEPROGRAM2:
290 3e3d5815 balrog
        if (s->wp) {
291 3e3d5815 balrog
            s->blk_write(s);
292 3e3d5815 balrog
        }
293 3e3d5815 balrog
        break;
294 3e3d5815 balrog
295 3e3d5815 balrog
    case NAND_CMD_BLOCKERASE1:
296 3e3d5815 balrog
        break;
297 3e3d5815 balrog
298 3e3d5815 balrog
    case NAND_CMD_BLOCKERASE2:
299 3e3d5815 balrog
        if (nand_flash_ids[s->chip_id].options & NAND_SAMSUNG_LP)
300 3e3d5815 balrog
            s->addr <<= 16;
301 3e3d5815 balrog
        else
302 3e3d5815 balrog
            s->addr <<= 8;
303 3e3d5815 balrog
304 3e3d5815 balrog
        if (s->wp) {
305 3e3d5815 balrog
            s->blk_erase(s);
306 3e3d5815 balrog
        }
307 3e3d5815 balrog
        break;
308 3e3d5815 balrog
309 3e3d5815 balrog
    case NAND_CMD_READSTATUS:
310 3e3d5815 balrog
        s->ioaddr = s->io;
311 48197dfa Juha Riihimäki
        s->iolen = 0;
312 48197dfa Juha Riihimäki
        nand_pushio_byte(s, s->status);
313 3e3d5815 balrog
        break;
314 3e3d5815 balrog
315 3e3d5815 balrog
    default:
316 3e3d5815 balrog
        printf("%s: Unknown NAND command 0x%02x\n", __FUNCTION__, s->cmd);
317 3e3d5815 balrog
    }
318 3e3d5815 balrog
}
319 3e3d5815 balrog
320 7b9a3d86 Juan Quintela
static void nand_pre_save(void *opaque)
321 aa941b94 balrog
{
322 7b9a3d86 Juan Quintela
    NANDFlashState *s = opaque;
323 7b9a3d86 Juan Quintela
324 7b9a3d86 Juan Quintela
    s->ioaddr_vmstate = s->ioaddr - s->io;
325 aa941b94 balrog
}
326 aa941b94 balrog
327 7b9a3d86 Juan Quintela
static int nand_post_load(void *opaque, int version_id)
328 aa941b94 balrog
{
329 7b9a3d86 Juan Quintela
    NANDFlashState *s = opaque;
330 7b9a3d86 Juan Quintela
331 7b9a3d86 Juan Quintela
    if (s->ioaddr_vmstate > sizeof(s->io)) {
332 aa941b94 balrog
        return -EINVAL;
333 7b9a3d86 Juan Quintela
    }
334 7b9a3d86 Juan Quintela
    s->ioaddr = s->io + s->ioaddr_vmstate;
335 aa941b94 balrog
336 aa941b94 balrog
    return 0;
337 aa941b94 balrog
}
338 aa941b94 balrog
339 7b9a3d86 Juan Quintela
static const VMStateDescription vmstate_nand = {
340 7b9a3d86 Juan Quintela
    .name = "nand",
341 ac2466cd Andrzej Zaborowski
    .version_id = 1,
342 ac2466cd Andrzej Zaborowski
    .minimum_version_id = 1,
343 ac2466cd Andrzej Zaborowski
    .minimum_version_id_old = 1,
344 7b9a3d86 Juan Quintela
    .pre_save = nand_pre_save,
345 7b9a3d86 Juan Quintela
    .post_load = nand_post_load,
346 7b9a3d86 Juan Quintela
    .fields      = (VMStateField[]) {
347 7b9a3d86 Juan Quintela
        VMSTATE_UINT8(cle, NANDFlashState),
348 7b9a3d86 Juan Quintela
        VMSTATE_UINT8(ale, NANDFlashState),
349 7b9a3d86 Juan Quintela
        VMSTATE_UINT8(ce, NANDFlashState),
350 7b9a3d86 Juan Quintela
        VMSTATE_UINT8(wp, NANDFlashState),
351 7b9a3d86 Juan Quintela
        VMSTATE_UINT8(gnd, NANDFlashState),
352 7b9a3d86 Juan Quintela
        VMSTATE_BUFFER(io, NANDFlashState),
353 7b9a3d86 Juan Quintela
        VMSTATE_UINT32(ioaddr_vmstate, NANDFlashState),
354 7b9a3d86 Juan Quintela
        VMSTATE_INT32(iolen, NANDFlashState),
355 7b9a3d86 Juan Quintela
        VMSTATE_UINT32(cmd, NANDFlashState),
356 d5f2fd58 Juha Riihimäki
        VMSTATE_UINT64(addr, NANDFlashState),
357 7b9a3d86 Juan Quintela
        VMSTATE_INT32(addrlen, NANDFlashState),
358 7b9a3d86 Juan Quintela
        VMSTATE_INT32(status, NANDFlashState),
359 7b9a3d86 Juan Quintela
        VMSTATE_INT32(offset, NANDFlashState),
360 7b9a3d86 Juan Quintela
        /* XXX: do we want to save s->storage too? */
361 7b9a3d86 Juan Quintela
        VMSTATE_END_OF_LIST()
362 7b9a3d86 Juan Quintela
    }
363 7b9a3d86 Juan Quintela
};
364 7b9a3d86 Juan Quintela
365 d4220389 Juha Riihimäki
static int nand_device_init(SysBusDevice *dev)
366 d4220389 Juha Riihimäki
{
367 d4220389 Juha Riihimäki
    int pagesize;
368 d4220389 Juha Riihimäki
    NANDFlashState *s = FROM_SYSBUS(NANDFlashState, dev);
369 d4220389 Juha Riihimäki
370 d4220389 Juha Riihimäki
    s->buswidth = nand_flash_ids[s->chip_id].width >> 3;
371 d4220389 Juha Riihimäki
    s->size = nand_flash_ids[s->chip_id].size << 20;
372 d4220389 Juha Riihimäki
    if (nand_flash_ids[s->chip_id].options & NAND_SAMSUNG_LP) {
373 d4220389 Juha Riihimäki
        s->page_shift = 11;
374 d4220389 Juha Riihimäki
        s->erase_shift = 6;
375 d4220389 Juha Riihimäki
    } else {
376 d4220389 Juha Riihimäki
        s->page_shift = nand_flash_ids[s->chip_id].page_shift;
377 d4220389 Juha Riihimäki
        s->erase_shift = nand_flash_ids[s->chip_id].erase_shift;
378 d4220389 Juha Riihimäki
    }
379 d4220389 Juha Riihimäki
380 d4220389 Juha Riihimäki
    switch (1 << s->page_shift) {
381 d4220389 Juha Riihimäki
    case 256:
382 d4220389 Juha Riihimäki
        nand_init_256(s);
383 d4220389 Juha Riihimäki
        break;
384 d4220389 Juha Riihimäki
    case 512:
385 d4220389 Juha Riihimäki
        nand_init_512(s);
386 d4220389 Juha Riihimäki
        break;
387 d4220389 Juha Riihimäki
    case 2048:
388 d4220389 Juha Riihimäki
        nand_init_2048(s);
389 d4220389 Juha Riihimäki
        break;
390 d4220389 Juha Riihimäki
    default:
391 3fc3abf7 Juha Riihimäki
        error_report("Unsupported NAND block size");
392 3fc3abf7 Juha Riihimäki
        return -1;
393 d4220389 Juha Riihimäki
    }
394 d4220389 Juha Riihimäki
395 d4220389 Juha Riihimäki
    pagesize = 1 << s->oob_shift;
396 d4220389 Juha Riihimäki
    s->mem_oob = 1;
397 3fc3abf7 Juha Riihimäki
    if (s->bdrv) {
398 3fc3abf7 Juha Riihimäki
        if (bdrv_is_read_only(s->bdrv)) {
399 3fc3abf7 Juha Riihimäki
            error_report("Can't use a read-only drive");
400 3fc3abf7 Juha Riihimäki
            return -1;
401 3fc3abf7 Juha Riihimäki
        }
402 3fc3abf7 Juha Riihimäki
        if (bdrv_getlength(s->bdrv) >=
403 3fc3abf7 Juha Riihimäki
                (s->pages << s->page_shift) + (s->pages << s->oob_shift)) {
404 3fc3abf7 Juha Riihimäki
            pagesize = 0;
405 3fc3abf7 Juha Riihimäki
            s->mem_oob = 0;
406 3fc3abf7 Juha Riihimäki
        }
407 3fc3abf7 Juha Riihimäki
    } else {
408 d4220389 Juha Riihimäki
        pagesize += 1 << s->page_shift;
409 d4220389 Juha Riihimäki
    }
410 d4220389 Juha Riihimäki
    if (pagesize) {
411 7267c094 Anthony Liguori
        s->storage = (uint8_t *) memset(g_malloc(s->pages * pagesize),
412 d4220389 Juha Riihimäki
                        0xff, s->pages * pagesize);
413 d4220389 Juha Riihimäki
    }
414 d4220389 Juha Riihimäki
    /* Give s->ioaddr a sane value in case we save state before it is used. */
415 d4220389 Juha Riihimäki
    s->ioaddr = s->io;
416 d4220389 Juha Riihimäki
417 d4220389 Juha Riihimäki
    return 0;
418 d4220389 Juha Riihimäki
}
419 d4220389 Juha Riihimäki
420 999e12bb Anthony Liguori
static Property nand_properties[] = {
421 999e12bb Anthony Liguori
    DEFINE_PROP_UINT8("manufacturer_id", NANDFlashState, manf_id, 0),
422 999e12bb Anthony Liguori
    DEFINE_PROP_UINT8("chip_id", NANDFlashState, chip_id, 0),
423 999e12bb Anthony Liguori
    DEFINE_PROP_DRIVE("drive", NANDFlashState, bdrv),
424 999e12bb Anthony Liguori
    DEFINE_PROP_END_OF_LIST(),
425 999e12bb Anthony Liguori
};
426 999e12bb Anthony Liguori
427 999e12bb Anthony Liguori
static void nand_class_init(ObjectClass *klass, void *data)
428 999e12bb Anthony Liguori
{
429 39bffca2 Anthony Liguori
    DeviceClass *dc = DEVICE_CLASS(klass);
430 999e12bb Anthony Liguori
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
431 999e12bb Anthony Liguori
432 999e12bb Anthony Liguori
    k->init = nand_device_init;
433 39bffca2 Anthony Liguori
    dc->reset = nand_reset;
434 39bffca2 Anthony Liguori
    dc->vmsd = &vmstate_nand;
435 39bffca2 Anthony Liguori
    dc->props = nand_properties;
436 999e12bb Anthony Liguori
}
437 999e12bb Anthony Liguori
438 39bffca2 Anthony Liguori
static TypeInfo nand_info = {
439 39bffca2 Anthony Liguori
    .name          = "nand",
440 39bffca2 Anthony Liguori
    .parent        = TYPE_SYS_BUS_DEVICE,
441 39bffca2 Anthony Liguori
    .instance_size = sizeof(NANDFlashState),
442 39bffca2 Anthony Liguori
    .class_init    = nand_class_init,
443 d4220389 Juha Riihimäki
};
444 d4220389 Juha Riihimäki
445 83f7d43a Andreas Färber
static void nand_register_types(void)
446 d4220389 Juha Riihimäki
{
447 39bffca2 Anthony Liguori
    type_register_static(&nand_info);
448 d4220389 Juha Riihimäki
}
449 d4220389 Juha Riihimäki
450 3e3d5815 balrog
/*
451 3e3d5815 balrog
 * Chip inputs are CLE, ALE, CE, WP, GND and eight I/O pins.  Chip
452 3e3d5815 balrog
 * outputs are R/B and eight I/O pins.
453 3e3d5815 balrog
 *
454 3e3d5815 balrog
 * CE, WP and R/B are active low.
455 3e3d5815 balrog
 */
456 d4220389 Juha Riihimäki
void nand_setpins(DeviceState *dev, uint8_t cle, uint8_t ale,
457 51db57f7 Juan Quintela
                  uint8_t ce, uint8_t wp, uint8_t gnd)
458 3e3d5815 balrog
{
459 d4220389 Juha Riihimäki
    NANDFlashState *s = (NANDFlashState *) dev;
460 3e3d5815 balrog
    s->cle = cle;
461 3e3d5815 balrog
    s->ale = ale;
462 3e3d5815 balrog
    s->ce = ce;
463 3e3d5815 balrog
    s->wp = wp;
464 3e3d5815 balrog
    s->gnd = gnd;
465 3e3d5815 balrog
    if (wp)
466 3e3d5815 balrog
        s->status |= NAND_IOSTATUS_UNPROTCT;
467 3e3d5815 balrog
    else
468 3e3d5815 balrog
        s->status &= ~NAND_IOSTATUS_UNPROTCT;
469 3e3d5815 balrog
}
470 3e3d5815 balrog
471 d4220389 Juha Riihimäki
void nand_getpins(DeviceState *dev, int *rb)
472 3e3d5815 balrog
{
473 3e3d5815 balrog
    *rb = 1;
474 3e3d5815 balrog
}
475 3e3d5815 balrog
476 d4220389 Juha Riihimäki
void nand_setio(DeviceState *dev, uint32_t value)
477 3e3d5815 balrog
{
478 48197dfa Juha Riihimäki
    int i;
479 d4220389 Juha Riihimäki
    NANDFlashState *s = (NANDFlashState *) dev;
480 3e3d5815 balrog
    if (!s->ce && s->cle) {
481 3e3d5815 balrog
        if (nand_flash_ids[s->chip_id].options & NAND_SAMSUNG_LP) {
482 3e3d5815 balrog
            if (s->cmd == NAND_CMD_READ0 && value == NAND_CMD_LPREAD2)
483 3e3d5815 balrog
                return;
484 3e3d5815 balrog
            if (value == NAND_CMD_RANDOMREAD1) {
485 3e3d5815 balrog
                s->addr &= ~((1 << s->addr_shift) - 1);
486 3e3d5815 balrog
                s->addrlen = 0;
487 3e3d5815 balrog
                return;
488 3e3d5815 balrog
            }
489 3e3d5815 balrog
        }
490 3e3d5815 balrog
        if (value == NAND_CMD_READ0)
491 3e3d5815 balrog
            s->offset = 0;
492 3e3d5815 balrog
        else if (value == NAND_CMD_READ1) {
493 3e3d5815 balrog
            s->offset = 0x100;
494 3e3d5815 balrog
            value = NAND_CMD_READ0;
495 3e3d5815 balrog
        }
496 3e3d5815 balrog
        else if (value == NAND_CMD_READ2) {
497 3e3d5815 balrog
            s->offset = 1 << s->page_shift;
498 3e3d5815 balrog
            value = NAND_CMD_READ0;
499 3e3d5815 balrog
        }
500 3e3d5815 balrog
501 3e3d5815 balrog
        s->cmd = value;
502 3e3d5815 balrog
503 3e3d5815 balrog
        if (s->cmd == NAND_CMD_READSTATUS ||
504 3e3d5815 balrog
                s->cmd == NAND_CMD_PAGEPROGRAM2 ||
505 3e3d5815 balrog
                s->cmd == NAND_CMD_BLOCKERASE1 ||
506 3e3d5815 balrog
                s->cmd == NAND_CMD_BLOCKERASE2 ||
507 3e3d5815 balrog
                s->cmd == NAND_CMD_NOSERIALREAD2 ||
508 3e3d5815 balrog
                s->cmd == NAND_CMD_RANDOMREAD2 ||
509 3e3d5815 balrog
                s->cmd == NAND_CMD_RESET)
510 3e3d5815 balrog
            nand_command(s);
511 3e3d5815 balrog
512 3e3d5815 balrog
        if (s->cmd != NAND_CMD_RANDOMREAD2) {
513 3e3d5815 balrog
            s->addrlen = 0;
514 3e3d5815 balrog
        }
515 3e3d5815 balrog
    }
516 3e3d5815 balrog
517 3e3d5815 balrog
    if (s->ale) {
518 fccd2613 Edgar E. Iglesias
        unsigned int shift = s->addrlen * 8;
519 fccd2613 Edgar E. Iglesias
        unsigned int mask = ~(0xff << shift);
520 fccd2613 Edgar E. Iglesias
        unsigned int v = value << shift;
521 fccd2613 Edgar E. Iglesias
522 fccd2613 Edgar E. Iglesias
        s->addr = (s->addr & mask) | v;
523 3e3d5815 balrog
        s->addrlen ++;
524 3e3d5815 balrog
525 48197dfa Juha Riihimäki
        switch (s->addrlen) {
526 48197dfa Juha Riihimäki
        case 1:
527 48197dfa Juha Riihimäki
            if (s->cmd == NAND_CMD_READID) {
528 48197dfa Juha Riihimäki
                nand_command(s);
529 48197dfa Juha Riihimäki
            }
530 48197dfa Juha Riihimäki
            break;
531 48197dfa Juha Riihimäki
        case 2: /* fix cache address as a byte address */
532 48197dfa Juha Riihimäki
            s->addr <<= (s->buswidth - 1);
533 48197dfa Juha Riihimäki
            break;
534 48197dfa Juha Riihimäki
        case 3:
535 48197dfa Juha Riihimäki
            if (!(nand_flash_ids[s->chip_id].options & NAND_SAMSUNG_LP) &&
536 48197dfa Juha Riihimäki
                    (s->cmd == NAND_CMD_READ0 ||
537 48197dfa Juha Riihimäki
                     s->cmd == NAND_CMD_PAGEPROGRAM1)) {
538 48197dfa Juha Riihimäki
                nand_command(s);
539 48197dfa Juha Riihimäki
            }
540 48197dfa Juha Riihimäki
            break;
541 48197dfa Juha Riihimäki
        case 4:
542 48197dfa Juha Riihimäki
            if ((nand_flash_ids[s->chip_id].options & NAND_SAMSUNG_LP) &&
543 48197dfa Juha Riihimäki
                    nand_flash_ids[s->chip_id].size < 256 && /* 1Gb or less */
544 48197dfa Juha Riihimäki
                    (s->cmd == NAND_CMD_READ0 ||
545 48197dfa Juha Riihimäki
                     s->cmd == NAND_CMD_PAGEPROGRAM1)) {
546 48197dfa Juha Riihimäki
                nand_command(s);
547 48197dfa Juha Riihimäki
            }
548 48197dfa Juha Riihimäki
            break;
549 48197dfa Juha Riihimäki
        case 5:
550 48197dfa Juha Riihimäki
            if ((nand_flash_ids[s->chip_id].options & NAND_SAMSUNG_LP) &&
551 48197dfa Juha Riihimäki
                    nand_flash_ids[s->chip_id].size >= 256 && /* 2Gb or more */
552 48197dfa Juha Riihimäki
                    (s->cmd == NAND_CMD_READ0 ||
553 48197dfa Juha Riihimäki
                     s->cmd == NAND_CMD_PAGEPROGRAM1)) {
554 48197dfa Juha Riihimäki
                nand_command(s);
555 48197dfa Juha Riihimäki
            }
556 48197dfa Juha Riihimäki
            break;
557 48197dfa Juha Riihimäki
        default:
558 48197dfa Juha Riihimäki
            break;
559 48197dfa Juha Riihimäki
        }
560 3e3d5815 balrog
    }
561 3e3d5815 balrog
562 3e3d5815 balrog
    if (!s->cle && !s->ale && s->cmd == NAND_CMD_PAGEPROGRAM1) {
563 48197dfa Juha Riihimäki
        if (s->iolen < (1 << s->page_shift) + (1 << s->oob_shift)) {
564 48197dfa Juha Riihimäki
            for (i = s->buswidth; i--; value >>= 8) {
565 48197dfa Juha Riihimäki
                s->io[s->iolen ++] = (uint8_t) (value & 0xff);
566 48197dfa Juha Riihimäki
            }
567 48197dfa Juha Riihimäki
        }
568 3e3d5815 balrog
    } else if (!s->cle && !s->ale && s->cmd == NAND_CMD_COPYBACKPRG1) {
569 3e3d5815 balrog
        if ((s->addr & ((1 << s->addr_shift) - 1)) <
570 3e3d5815 balrog
                (1 << s->page_shift) + (1 << s->oob_shift)) {
571 48197dfa Juha Riihimäki
            for (i = s->buswidth; i--; s->addr++, value >>= 8) {
572 48197dfa Juha Riihimäki
                s->io[s->iolen + (s->addr & ((1 << s->addr_shift) - 1))] =
573 48197dfa Juha Riihimäki
                    (uint8_t) (value & 0xff);
574 48197dfa Juha Riihimäki
            }
575 3e3d5815 balrog
        }
576 3e3d5815 balrog
    }
577 3e3d5815 balrog
}
578 3e3d5815 balrog
579 d4220389 Juha Riihimäki
uint32_t nand_getio(DeviceState *dev)
580 3e3d5815 balrog
{
581 3e3d5815 balrog
    int offset;
582 48197dfa Juha Riihimäki
    uint32_t x = 0;
583 d4220389 Juha Riihimäki
    NANDFlashState *s = (NANDFlashState *) dev;
584 5fafdf24 ths
585 3e3d5815 balrog
    /* Allow sequential reading */
586 3e3d5815 balrog
    if (!s->iolen && s->cmd == NAND_CMD_READ0) {
587 d5f2fd58 Juha Riihimäki
        offset = (int) (s->addr & ((1 << s->addr_shift) - 1)) + s->offset;
588 3e3d5815 balrog
        s->offset = 0;
589 3e3d5815 balrog
590 3e3d5815 balrog
        s->blk_load(s, s->addr, offset);
591 3e3d5815 balrog
        if (s->gnd)
592 3e3d5815 balrog
            s->iolen = (1 << s->page_shift) - offset;
593 3e3d5815 balrog
        else
594 3e3d5815 balrog
            s->iolen = (1 << s->page_shift) + (1 << s->oob_shift) - offset;
595 3e3d5815 balrog
    }
596 3e3d5815 balrog
597 3e3d5815 balrog
    if (s->ce || s->iolen <= 0)
598 3e3d5815 balrog
        return 0;
599 3e3d5815 balrog
600 48197dfa Juha Riihimäki
    for (offset = s->buswidth; offset--;) {
601 48197dfa Juha Riihimäki
        x |= s->ioaddr[offset] << (offset << 3);
602 48197dfa Juha Riihimäki
    }
603 d72245fb Juha Riihimäki
    /* after receiving READ STATUS command all subsequent reads will
604 d72245fb Juha Riihimäki
     * return the status register value until another command is issued
605 d72245fb Juha Riihimäki
     */
606 d72245fb Juha Riihimäki
    if (s->cmd != NAND_CMD_READSTATUS) {
607 d72245fb Juha Riihimäki
        s->addr   += s->buswidth;
608 d72245fb Juha Riihimäki
        s->ioaddr += s->buswidth;
609 d72245fb Juha Riihimäki
        s->iolen  -= s->buswidth;
610 d72245fb Juha Riihimäki
    }
611 48197dfa Juha Riihimäki
    return x;
612 48197dfa Juha Riihimäki
}
613 48197dfa Juha Riihimäki
614 d4220389 Juha Riihimäki
uint32_t nand_getbuswidth(DeviceState *dev)
615 48197dfa Juha Riihimäki
{
616 d4220389 Juha Riihimäki
    NANDFlashState *s = (NANDFlashState *) dev;
617 48197dfa Juha Riihimäki
    return s->buswidth << 3;
618 3e3d5815 balrog
}
619 3e3d5815 balrog
620 d4220389 Juha Riihimäki
DeviceState *nand_init(BlockDriverState *bdrv, int manf_id, int chip_id)
621 3e3d5815 balrog
{
622 d4220389 Juha Riihimäki
    DeviceState *dev;
623 3e3d5815 balrog
624 3e3d5815 balrog
    if (nand_flash_ids[chip_id].size == 0) {
625 2ac71179 Paul Brook
        hw_error("%s: Unsupported NAND chip ID.\n", __FUNCTION__);
626 3e3d5815 balrog
    }
627 d4220389 Juha Riihimäki
    dev = qdev_create(NULL, "nand");
628 d4220389 Juha Riihimäki
    qdev_prop_set_uint8(dev, "manufacturer_id", manf_id);
629 d4220389 Juha Riihimäki
    qdev_prop_set_uint8(dev, "chip_id", chip_id);
630 d4220389 Juha Riihimäki
    if (bdrv) {
631 d4220389 Juha Riihimäki
        qdev_prop_set_drive_nofail(dev, "drive", bdrv);
632 3e3d5815 balrog
    }
633 3e3d5815 balrog
634 d4220389 Juha Riihimäki
    qdev_init_nofail(dev);
635 d4220389 Juha Riihimäki
    return dev;
636 3e3d5815 balrog
}
637 3e3d5815 balrog
638 83f7d43a Andreas Färber
type_init(nand_register_types)
639 3e3d5815 balrog
640 3e3d5815 balrog
#else
641 3e3d5815 balrog
642 3e3d5815 balrog
/* Program a single page */
643 bc24a225 Paul Brook
static void glue(nand_blk_write_, PAGE_SIZE)(NANDFlashState *s)
644 3e3d5815 balrog
{
645 d5f2fd58 Juha Riihimäki
    uint64_t off, page, sector, soff;
646 3e3d5815 balrog
    uint8_t iobuf[(PAGE_SECTORS + 2) * 0x200];
647 3e3d5815 balrog
    if (PAGE(s->addr) >= s->pages)
648 3e3d5815 balrog
        return;
649 3e3d5815 balrog
650 3e3d5815 balrog
    if (!s->bdrv) {
651 89f640bc Peter Maydell
        mem_and(s->storage + PAGE_START(s->addr) + (s->addr & PAGE_MASK) +
652 3e3d5815 balrog
                        s->offset, s->io, s->iolen);
653 3e3d5815 balrog
    } else if (s->mem_oob) {
654 3e3d5815 balrog
        sector = SECTOR(s->addr);
655 3e3d5815 balrog
        off = (s->addr & PAGE_MASK) + s->offset;
656 3e3d5815 balrog
        soff = SECTOR_OFFSET(s->addr);
657 3e3d5815 balrog
        if (bdrv_read(s->bdrv, sector, iobuf, PAGE_SECTORS) == -1) {
658 d5f2fd58 Juha Riihimäki
            printf("%s: read error in sector %" PRIu64 "\n", __func__, sector);
659 3e3d5815 balrog
            return;
660 3e3d5815 balrog
        }
661 3e3d5815 balrog
662 89f640bc Peter Maydell
        mem_and(iobuf + (soff | off), s->io, MIN(s->iolen, PAGE_SIZE - off));
663 3e3d5815 balrog
        if (off + s->iolen > PAGE_SIZE) {
664 3e3d5815 balrog
            page = PAGE(s->addr);
665 89f640bc Peter Maydell
            mem_and(s->storage + (page << OOB_SHIFT), s->io + PAGE_SIZE - off,
666 3e3d5815 balrog
                            MIN(OOB_SIZE, off + s->iolen - PAGE_SIZE));
667 3e3d5815 balrog
        }
668 3e3d5815 balrog
669 3e3d5815 balrog
        if (bdrv_write(s->bdrv, sector, iobuf, PAGE_SECTORS) == -1)
670 d5f2fd58 Juha Riihimäki
            printf("%s: write error in sector %" PRIu64 "\n", __func__, sector);
671 3e3d5815 balrog
    } else {
672 3e3d5815 balrog
        off = PAGE_START(s->addr) + (s->addr & PAGE_MASK) + s->offset;
673 3e3d5815 balrog
        sector = off >> 9;
674 3e3d5815 balrog
        soff = off & 0x1ff;
675 3e3d5815 balrog
        if (bdrv_read(s->bdrv, sector, iobuf, PAGE_SECTORS + 2) == -1) {
676 d5f2fd58 Juha Riihimäki
            printf("%s: read error in sector %" PRIu64 "\n", __func__, sector);
677 3e3d5815 balrog
            return;
678 3e3d5815 balrog
        }
679 3e3d5815 balrog
680 89f640bc Peter Maydell
        mem_and(iobuf + soff, s->io, s->iolen);
681 3e3d5815 balrog
682 3e3d5815 balrog
        if (bdrv_write(s->bdrv, sector, iobuf, PAGE_SECTORS + 2) == -1)
683 d5f2fd58 Juha Riihimäki
            printf("%s: write error in sector %" PRIu64 "\n", __func__, sector);
684 3e3d5815 balrog
    }
685 3e3d5815 balrog
    s->offset = 0;
686 3e3d5815 balrog
}
687 3e3d5815 balrog
688 3e3d5815 balrog
/* Erase a single block */
689 bc24a225 Paul Brook
static void glue(nand_blk_erase_, PAGE_SIZE)(NANDFlashState *s)
690 3e3d5815 balrog
{
691 d5f2fd58 Juha Riihimäki
    uint64_t i, page, addr;
692 3e3d5815 balrog
    uint8_t iobuf[0x200] = { [0 ... 0x1ff] = 0xff, };
693 3e3d5815 balrog
    addr = s->addr & ~((1 << (ADDR_SHIFT + s->erase_shift)) - 1);
694 3e3d5815 balrog
695 3e3d5815 balrog
    if (PAGE(addr) >= s->pages)
696 3e3d5815 balrog
        return;
697 3e3d5815 balrog
698 3e3d5815 balrog
    if (!s->bdrv) {
699 3e3d5815 balrog
        memset(s->storage + PAGE_START(addr),
700 3e3d5815 balrog
                        0xff, (PAGE_SIZE + OOB_SIZE) << s->erase_shift);
701 3e3d5815 balrog
    } else if (s->mem_oob) {
702 3e3d5815 balrog
        memset(s->storage + (PAGE(addr) << OOB_SHIFT),
703 3e3d5815 balrog
                        0xff, OOB_SIZE << s->erase_shift);
704 3e3d5815 balrog
        i = SECTOR(addr);
705 3e3d5815 balrog
        page = SECTOR(addr + (ADDR_SHIFT + s->erase_shift));
706 3e3d5815 balrog
        for (; i < page; i ++)
707 3e3d5815 balrog
            if (bdrv_write(s->bdrv, i, iobuf, 1) == -1)
708 d5f2fd58 Juha Riihimäki
                printf("%s: write error in sector %" PRIu64 "\n", __func__, i);
709 3e3d5815 balrog
    } else {
710 3e3d5815 balrog
        addr = PAGE_START(addr);
711 3e3d5815 balrog
        page = addr >> 9;
712 3e3d5815 balrog
        if (bdrv_read(s->bdrv, page, iobuf, 1) == -1)
713 d5f2fd58 Juha Riihimäki
            printf("%s: read error in sector %" PRIu64 "\n", __func__, page);
714 3e3d5815 balrog
        memset(iobuf + (addr & 0x1ff), 0xff, (~addr & 0x1ff) + 1);
715 3e3d5815 balrog
        if (bdrv_write(s->bdrv, page, iobuf, 1) == -1)
716 d5f2fd58 Juha Riihimäki
            printf("%s: write error in sector %" PRIu64 "\n", __func__, page);
717 3e3d5815 balrog
718 3e3d5815 balrog
        memset(iobuf, 0xff, 0x200);
719 3e3d5815 balrog
        i = (addr & ~0x1ff) + 0x200;
720 3e3d5815 balrog
        for (addr += ((PAGE_SIZE + OOB_SIZE) << s->erase_shift) - 0x200;
721 3e3d5815 balrog
                        i < addr; i += 0x200)
722 3e3d5815 balrog
            if (bdrv_write(s->bdrv, i >> 9, iobuf, 1) == -1)
723 d5f2fd58 Juha Riihimäki
                printf("%s: write error in sector %" PRIu64 "\n",
724 d5f2fd58 Juha Riihimäki
                       __func__, i >> 9);
725 3e3d5815 balrog
726 3e3d5815 balrog
        page = i >> 9;
727 3e3d5815 balrog
        if (bdrv_read(s->bdrv, page, iobuf, 1) == -1)
728 d5f2fd58 Juha Riihimäki
            printf("%s: read error in sector %" PRIu64 "\n", __func__, page);
729 a07dec22 balrog
        memset(iobuf, 0xff, ((addr - 1) & 0x1ff) + 1);
730 3e3d5815 balrog
        if (bdrv_write(s->bdrv, page, iobuf, 1) == -1)
731 d5f2fd58 Juha Riihimäki
            printf("%s: write error in sector %" PRIu64 "\n", __func__, page);
732 3e3d5815 balrog
    }
733 3e3d5815 balrog
}
734 3e3d5815 balrog
735 bc24a225 Paul Brook
static void glue(nand_blk_load_, PAGE_SIZE)(NANDFlashState *s,
736 d5f2fd58 Juha Riihimäki
                uint64_t addr, int offset)
737 3e3d5815 balrog
{
738 3e3d5815 balrog
    if (PAGE(addr) >= s->pages)
739 3e3d5815 balrog
        return;
740 3e3d5815 balrog
741 3e3d5815 balrog
    if (s->bdrv) {
742 3e3d5815 balrog
        if (s->mem_oob) {
743 3e3d5815 balrog
            if (bdrv_read(s->bdrv, SECTOR(addr), s->io, PAGE_SECTORS) == -1)
744 d5f2fd58 Juha Riihimäki
                printf("%s: read error in sector %" PRIu64 "\n",
745 d5f2fd58 Juha Riihimäki
                                __func__, SECTOR(addr));
746 3e3d5815 balrog
            memcpy(s->io + SECTOR_OFFSET(s->addr) + PAGE_SIZE,
747 3e3d5815 balrog
                            s->storage + (PAGE(s->addr) << OOB_SHIFT),
748 3e3d5815 balrog
                            OOB_SIZE);
749 3e3d5815 balrog
            s->ioaddr = s->io + SECTOR_OFFSET(s->addr) + offset;
750 3e3d5815 balrog
        } else {
751 3e3d5815 balrog
            if (bdrv_read(s->bdrv, PAGE_START(addr) >> 9,
752 3e3d5815 balrog
                                    s->io, (PAGE_SECTORS + 2)) == -1)
753 d5f2fd58 Juha Riihimäki
                printf("%s: read error in sector %" PRIu64 "\n",
754 d5f2fd58 Juha Riihimäki
                                __func__, PAGE_START(addr) >> 9);
755 3e3d5815 balrog
            s->ioaddr = s->io + (PAGE_START(addr) & 0x1ff) + offset;
756 3e3d5815 balrog
        }
757 3e3d5815 balrog
    } else {
758 3e3d5815 balrog
        memcpy(s->io, s->storage + PAGE_START(s->addr) +
759 3e3d5815 balrog
                        offset, PAGE_SIZE + OOB_SIZE - offset);
760 3e3d5815 balrog
        s->ioaddr = s->io;
761 3e3d5815 balrog
    }
762 3e3d5815 balrog
}
763 3e3d5815 balrog
764 bc24a225 Paul Brook
static void glue(nand_init_, PAGE_SIZE)(NANDFlashState *s)
765 3e3d5815 balrog
{
766 3e3d5815 balrog
    s->oob_shift = PAGE_SHIFT - 5;
767 3e3d5815 balrog
    s->pages = s->size >> PAGE_SHIFT;
768 3e3d5815 balrog
    s->addr_shift = ADDR_SHIFT;
769 3e3d5815 balrog
770 3e3d5815 balrog
    s->blk_erase = glue(nand_blk_erase_, PAGE_SIZE);
771 3e3d5815 balrog
    s->blk_write = glue(nand_blk_write_, PAGE_SIZE);
772 3e3d5815 balrog
    s->blk_load = glue(nand_blk_load_, PAGE_SIZE);
773 3e3d5815 balrog
}
774 3e3d5815 balrog
775 3e3d5815 balrog
# undef PAGE_SIZE
776 3e3d5815 balrog
# undef PAGE_SHIFT
777 3e3d5815 balrog
# undef PAGE_SECTORS
778 3e3d5815 balrog
# undef ADDR_SHIFT
779 3e3d5815 balrog
#endif        /* NAND_IO */