Statistics
| Branch: | Revision:

root / target-i386 / cpu.h @ 6e48a40d

History | View | Annotate | Download (25.5 kB)

1 2c0262af bellard
/*
2 2c0262af bellard
 * i386 virtual CPU header
3 5fafdf24 ths
 *
4 2c0262af bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 2c0262af bellard
 *
6 2c0262af bellard
 * This library is free software; you can redistribute it and/or
7 2c0262af bellard
 * modify it under the terms of the GNU Lesser General Public
8 2c0262af bellard
 * License as published by the Free Software Foundation; either
9 2c0262af bellard
 * version 2 of the License, or (at your option) any later version.
10 2c0262af bellard
 *
11 2c0262af bellard
 * This library is distributed in the hope that it will be useful,
12 2c0262af bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 2c0262af bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 2c0262af bellard
 * Lesser General Public License for more details.
15 2c0262af bellard
 *
16 2c0262af bellard
 * You should have received a copy of the GNU Lesser General Public
17 2c0262af bellard
 * License along with this library; if not, write to the Free Software
18 fad6cb1a aurel32
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA  02110-1301 USA
19 2c0262af bellard
 */
20 2c0262af bellard
#ifndef CPU_I386_H
21 2c0262af bellard
#define CPU_I386_H
22 2c0262af bellard
23 14ce26e7 bellard
#include "config.h"
24 14ce26e7 bellard
25 14ce26e7 bellard
#ifdef TARGET_X86_64
26 14ce26e7 bellard
#define TARGET_LONG_BITS 64
27 14ce26e7 bellard
#else
28 3cf1e035 bellard
#define TARGET_LONG_BITS 32
29 14ce26e7 bellard
#endif
30 3cf1e035 bellard
31 d720b93d bellard
/* target supports implicit self modifying code */
32 d720b93d bellard
#define TARGET_HAS_SMC
33 d720b93d bellard
/* support for self modifying code even if the modified instruction is
34 d720b93d bellard
   close to the modifying instruction */
35 d720b93d bellard
#define TARGET_HAS_PRECISE_SMC
36 d720b93d bellard
37 1fddef4b bellard
#define TARGET_HAS_ICE 1
38 1fddef4b bellard
39 9042c0e2 ths
#ifdef TARGET_X86_64
40 9042c0e2 ths
#define ELF_MACHINE        EM_X86_64
41 9042c0e2 ths
#else
42 9042c0e2 ths
#define ELF_MACHINE        EM_386
43 9042c0e2 ths
#endif
44 9042c0e2 ths
45 2c0262af bellard
#include "cpu-defs.h"
46 2c0262af bellard
47 7a0e1f41 bellard
#include "softfloat.h"
48 7a0e1f41 bellard
49 2c0262af bellard
#define R_EAX 0
50 2c0262af bellard
#define R_ECX 1
51 2c0262af bellard
#define R_EDX 2
52 2c0262af bellard
#define R_EBX 3
53 2c0262af bellard
#define R_ESP 4
54 2c0262af bellard
#define R_EBP 5
55 2c0262af bellard
#define R_ESI 6
56 2c0262af bellard
#define R_EDI 7
57 2c0262af bellard
58 2c0262af bellard
#define R_AL 0
59 2c0262af bellard
#define R_CL 1
60 2c0262af bellard
#define R_DL 2
61 2c0262af bellard
#define R_BL 3
62 2c0262af bellard
#define R_AH 4
63 2c0262af bellard
#define R_CH 5
64 2c0262af bellard
#define R_DH 6
65 2c0262af bellard
#define R_BH 7
66 2c0262af bellard
67 2c0262af bellard
#define R_ES 0
68 2c0262af bellard
#define R_CS 1
69 2c0262af bellard
#define R_SS 2
70 2c0262af bellard
#define R_DS 3
71 2c0262af bellard
#define R_FS 4
72 2c0262af bellard
#define R_GS 5
73 2c0262af bellard
74 2c0262af bellard
/* segment descriptor fields */
75 2c0262af bellard
#define DESC_G_MASK     (1 << 23)
76 2c0262af bellard
#define DESC_B_SHIFT    22
77 2c0262af bellard
#define DESC_B_MASK     (1 << DESC_B_SHIFT)
78 14ce26e7 bellard
#define DESC_L_SHIFT    21 /* x86_64 only : 64 bit code segment */
79 14ce26e7 bellard
#define DESC_L_MASK     (1 << DESC_L_SHIFT)
80 2c0262af bellard
#define DESC_AVL_MASK   (1 << 20)
81 2c0262af bellard
#define DESC_P_MASK     (1 << 15)
82 2c0262af bellard
#define DESC_DPL_SHIFT  13
83 0573fbfc ths
#define DESC_DPL_MASK   (1 << DESC_DPL_SHIFT)
84 2c0262af bellard
#define DESC_S_MASK     (1 << 12)
85 2c0262af bellard
#define DESC_TYPE_SHIFT 8
86 2c0262af bellard
#define DESC_A_MASK     (1 << 8)
87 2c0262af bellard
88 e670b89e bellard
#define DESC_CS_MASK    (1 << 11) /* 1=code segment 0=data segment */
89 e670b89e bellard
#define DESC_C_MASK     (1 << 10) /* code: conforming */
90 e670b89e bellard
#define DESC_R_MASK     (1 << 9)  /* code: readable */
91 2c0262af bellard
92 e670b89e bellard
#define DESC_E_MASK     (1 << 10) /* data: expansion direction */
93 e670b89e bellard
#define DESC_W_MASK     (1 << 9)  /* data: writable */
94 e670b89e bellard
95 e670b89e bellard
#define DESC_TSS_BUSY_MASK (1 << 9)
96 2c0262af bellard
97 2c0262af bellard
/* eflags masks */
98 2c0262af bellard
#define CC_C           0x0001
99 2c0262af bellard
#define CC_P         0x0004
100 2c0262af bellard
#define CC_A        0x0010
101 2c0262af bellard
#define CC_Z        0x0040
102 2c0262af bellard
#define CC_S    0x0080
103 2c0262af bellard
#define CC_O    0x0800
104 2c0262af bellard
105 2c0262af bellard
#define TF_SHIFT   8
106 2c0262af bellard
#define IOPL_SHIFT 12
107 2c0262af bellard
#define VM_SHIFT   17
108 2c0262af bellard
109 2c0262af bellard
#define TF_MASK                 0x00000100
110 2c0262af bellard
#define IF_MASK                 0x00000200
111 2c0262af bellard
#define DF_MASK                 0x00000400
112 2c0262af bellard
#define IOPL_MASK                0x00003000
113 2c0262af bellard
#define NT_MASK                         0x00004000
114 2c0262af bellard
#define RF_MASK                        0x00010000
115 2c0262af bellard
#define VM_MASK                        0x00020000
116 5fafdf24 ths
#define AC_MASK                        0x00040000
117 2c0262af bellard
#define VIF_MASK                0x00080000
118 2c0262af bellard
#define VIP_MASK                0x00100000
119 2c0262af bellard
#define ID_MASK                 0x00200000
120 2c0262af bellard
121 aa1f17c1 ths
/* hidden flags - used internally by qemu to represent additional cpu
122 33c263df bellard
   states. Only the CPL, INHIBIT_IRQ, SMM and SVMI are not
123 33c263df bellard
   redundant. We avoid using the IOPL_MASK, TF_MASK and VM_MASK bit
124 33c263df bellard
   position to ease oring with eflags. */
125 2c0262af bellard
/* current cpl */
126 2c0262af bellard
#define HF_CPL_SHIFT         0
127 2c0262af bellard
/* true if soft mmu is being used */
128 2c0262af bellard
#define HF_SOFTMMU_SHIFT     2
129 2c0262af bellard
/* true if hardware interrupts must be disabled for next instruction */
130 2c0262af bellard
#define HF_INHIBIT_IRQ_SHIFT 3
131 2c0262af bellard
/* 16 or 32 segments */
132 2c0262af bellard
#define HF_CS32_SHIFT        4
133 2c0262af bellard
#define HF_SS32_SHIFT        5
134 dc196a57 bellard
/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
135 2c0262af bellard
#define HF_ADDSEG_SHIFT      6
136 65262d57 bellard
/* copy of CR0.PE (protected mode) */
137 65262d57 bellard
#define HF_PE_SHIFT          7
138 65262d57 bellard
#define HF_TF_SHIFT          8 /* must be same as eflags */
139 7eee2a50 bellard
#define HF_MP_SHIFT          9 /* the order must be MP, EM, TS */
140 7eee2a50 bellard
#define HF_EM_SHIFT         10
141 7eee2a50 bellard
#define HF_TS_SHIFT         11
142 65262d57 bellard
#define HF_IOPL_SHIFT       12 /* must be same as eflags */
143 14ce26e7 bellard
#define HF_LMA_SHIFT        14 /* only used on x86_64: long mode active */
144 14ce26e7 bellard
#define HF_CS64_SHIFT       15 /* only used on x86_64: 64 bit code segment  */
145 664e0f19 bellard
#define HF_OSFXSR_SHIFT     16 /* CR4.OSFXSR */
146 65262d57 bellard
#define HF_VM_SHIFT         17 /* must be same as eflags */
147 3b21e03e bellard
#define HF_SMM_SHIFT        19 /* CPU in SMM mode */
148 db620f46 bellard
#define HF_SVME_SHIFT       20 /* SVME enabled (copy of EFER.SVME) */
149 db620f46 bellard
#define HF_SVMI_SHIFT       21 /* SVM intercepts are active */
150 2c0262af bellard
151 2c0262af bellard
#define HF_CPL_MASK          (3 << HF_CPL_SHIFT)
152 2c0262af bellard
#define HF_SOFTMMU_MASK      (1 << HF_SOFTMMU_SHIFT)
153 2c0262af bellard
#define HF_INHIBIT_IRQ_MASK  (1 << HF_INHIBIT_IRQ_SHIFT)
154 2c0262af bellard
#define HF_CS32_MASK         (1 << HF_CS32_SHIFT)
155 2c0262af bellard
#define HF_SS32_MASK         (1 << HF_SS32_SHIFT)
156 2c0262af bellard
#define HF_ADDSEG_MASK       (1 << HF_ADDSEG_SHIFT)
157 65262d57 bellard
#define HF_PE_MASK           (1 << HF_PE_SHIFT)
158 58fe2f10 bellard
#define HF_TF_MASK           (1 << HF_TF_SHIFT)
159 7eee2a50 bellard
#define HF_MP_MASK           (1 << HF_MP_SHIFT)
160 7eee2a50 bellard
#define HF_EM_MASK           (1 << HF_EM_SHIFT)
161 7eee2a50 bellard
#define HF_TS_MASK           (1 << HF_TS_SHIFT)
162 0650f1ab aliguori
#define HF_IOPL_MASK         (3 << HF_IOPL_SHIFT)
163 14ce26e7 bellard
#define HF_LMA_MASK          (1 << HF_LMA_SHIFT)
164 14ce26e7 bellard
#define HF_CS64_MASK         (1 << HF_CS64_SHIFT)
165 664e0f19 bellard
#define HF_OSFXSR_MASK       (1 << HF_OSFXSR_SHIFT)
166 0650f1ab aliguori
#define HF_VM_MASK           (1 << HF_VM_SHIFT)
167 3b21e03e bellard
#define HF_SMM_MASK          (1 << HF_SMM_SHIFT)
168 872929aa bellard
#define HF_SVME_MASK         (1 << HF_SVME_SHIFT)
169 872929aa bellard
#define HF_SVMI_MASK         (1 << HF_SVMI_SHIFT)
170 2c0262af bellard
171 db620f46 bellard
/* hflags2 */
172 db620f46 bellard
173 db620f46 bellard
#define HF2_GIF_SHIFT        0 /* if set CPU takes interrupts */
174 db620f46 bellard
#define HF2_HIF_SHIFT        1 /* value of IF_MASK when entering SVM */
175 db620f46 bellard
#define HF2_NMI_SHIFT        2 /* CPU serving NMI */
176 db620f46 bellard
#define HF2_VINTR_SHIFT      3 /* value of V_INTR_MASKING bit */
177 db620f46 bellard
178 db620f46 bellard
#define HF2_GIF_MASK          (1 << HF2_GIF_SHIFT)
179 db620f46 bellard
#define HF2_HIF_MASK          (1 << HF2_HIF_SHIFT) 
180 db620f46 bellard
#define HF2_NMI_MASK          (1 << HF2_NMI_SHIFT)
181 db620f46 bellard
#define HF2_VINTR_MASK        (1 << HF2_VINTR_SHIFT)
182 db620f46 bellard
183 0650f1ab aliguori
#define CR0_PE_SHIFT 0
184 0650f1ab aliguori
#define CR0_MP_SHIFT 1
185 0650f1ab aliguori
186 2c0262af bellard
#define CR0_PE_MASK  (1 << 0)
187 7eee2a50 bellard
#define CR0_MP_MASK  (1 << 1)
188 7eee2a50 bellard
#define CR0_EM_MASK  (1 << 2)
189 2c0262af bellard
#define CR0_TS_MASK  (1 << 3)
190 2ee73ac3 bellard
#define CR0_ET_MASK  (1 << 4)
191 7eee2a50 bellard
#define CR0_NE_MASK  (1 << 5)
192 2c0262af bellard
#define CR0_WP_MASK  (1 << 16)
193 2c0262af bellard
#define CR0_AM_MASK  (1 << 18)
194 2c0262af bellard
#define CR0_PG_MASK  (1 << 31)
195 2c0262af bellard
196 2c0262af bellard
#define CR4_VME_MASK  (1 << 0)
197 2c0262af bellard
#define CR4_PVI_MASK  (1 << 1)
198 2c0262af bellard
#define CR4_TSD_MASK  (1 << 2)
199 2c0262af bellard
#define CR4_DE_MASK   (1 << 3)
200 2c0262af bellard
#define CR4_PSE_MASK  (1 << 4)
201 64a595f2 bellard
#define CR4_PAE_MASK  (1 << 5)
202 64a595f2 bellard
#define CR4_PGE_MASK  (1 << 7)
203 14ce26e7 bellard
#define CR4_PCE_MASK  (1 << 8)
204 0650f1ab aliguori
#define CR4_OSFXSR_SHIFT 9
205 0650f1ab aliguori
#define CR4_OSFXSR_MASK (1 << CR4_OSFXSR_SHIFT)
206 14ce26e7 bellard
#define CR4_OSXMMEXCPT_MASK  (1 << 10)
207 2c0262af bellard
208 01df040b aliguori
#define DR6_BD          (1 << 13)
209 01df040b aliguori
#define DR6_BS          (1 << 14)
210 01df040b aliguori
#define DR6_BT          (1 << 15)
211 01df040b aliguori
#define DR6_FIXED_1     0xffff0ff0
212 01df040b aliguori
213 01df040b aliguori
#define DR7_GD          (1 << 13)
214 01df040b aliguori
#define DR7_TYPE_SHIFT  16
215 01df040b aliguori
#define DR7_LEN_SHIFT   18
216 01df040b aliguori
#define DR7_FIXED_1     0x00000400
217 01df040b aliguori
218 2c0262af bellard
#define PG_PRESENT_BIT        0
219 2c0262af bellard
#define PG_RW_BIT        1
220 2c0262af bellard
#define PG_USER_BIT        2
221 2c0262af bellard
#define PG_PWT_BIT        3
222 2c0262af bellard
#define PG_PCD_BIT        4
223 2c0262af bellard
#define PG_ACCESSED_BIT        5
224 2c0262af bellard
#define PG_DIRTY_BIT        6
225 2c0262af bellard
#define PG_PSE_BIT        7
226 2c0262af bellard
#define PG_GLOBAL_BIT        8
227 5cf38396 bellard
#define PG_NX_BIT        63
228 2c0262af bellard
229 2c0262af bellard
#define PG_PRESENT_MASK  (1 << PG_PRESENT_BIT)
230 2c0262af bellard
#define PG_RW_MASK         (1 << PG_RW_BIT)
231 2c0262af bellard
#define PG_USER_MASK         (1 << PG_USER_BIT)
232 2c0262af bellard
#define PG_PWT_MASK         (1 << PG_PWT_BIT)
233 2c0262af bellard
#define PG_PCD_MASK         (1 << PG_PCD_BIT)
234 2c0262af bellard
#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
235 2c0262af bellard
#define PG_DIRTY_MASK         (1 << PG_DIRTY_BIT)
236 2c0262af bellard
#define PG_PSE_MASK         (1 << PG_PSE_BIT)
237 2c0262af bellard
#define PG_GLOBAL_MASK         (1 << PG_GLOBAL_BIT)
238 5cf38396 bellard
#define PG_NX_MASK         (1LL << PG_NX_BIT)
239 2c0262af bellard
240 2c0262af bellard
#define PG_ERROR_W_BIT     1
241 2c0262af bellard
242 2c0262af bellard
#define PG_ERROR_P_MASK    0x01
243 2c0262af bellard
#define PG_ERROR_W_MASK    (1 << PG_ERROR_W_BIT)
244 2c0262af bellard
#define PG_ERROR_U_MASK    0x04
245 2c0262af bellard
#define PG_ERROR_RSVD_MASK 0x08
246 5cf38396 bellard
#define PG_ERROR_I_D_MASK  0x10
247 2c0262af bellard
248 0650f1ab aliguori
#define MSR_IA32_TSC                    0x10
249 2c0262af bellard
#define MSR_IA32_APICBASE               0x1b
250 2c0262af bellard
#define MSR_IA32_APICBASE_BSP           (1<<8)
251 2c0262af bellard
#define MSR_IA32_APICBASE_ENABLE        (1<<11)
252 2c0262af bellard
#define MSR_IA32_APICBASE_BASE          (0xfffff<<12)
253 2c0262af bellard
254 dd5e3b17 aliguori
#define MSR_MTRRcap                        0xfe
255 dd5e3b17 aliguori
#define MSR_MTRRcap_VCNT                8
256 dd5e3b17 aliguori
#define MSR_MTRRcap_FIXRANGE_SUPPORT        (1 << 8)
257 dd5e3b17 aliguori
#define MSR_MTRRcap_WC_SUPPORTED        (1 << 10)
258 dd5e3b17 aliguori
259 2c0262af bellard
#define MSR_IA32_SYSENTER_CS            0x174
260 2c0262af bellard
#define MSR_IA32_SYSENTER_ESP           0x175
261 2c0262af bellard
#define MSR_IA32_SYSENTER_EIP           0x176
262 2c0262af bellard
263 8f091a59 bellard
#define MSR_MCG_CAP                     0x179
264 8f091a59 bellard
#define MSR_MCG_STATUS                  0x17a
265 8f091a59 bellard
#define MSR_MCG_CTL                     0x17b
266 8f091a59 bellard
267 e737b32a balrog
#define MSR_IA32_PERF_STATUS            0x198
268 e737b32a balrog
269 165d9b82 aliguori
#define MSR_MTRRphysBase(reg)                (0x200 + 2 * (reg))
270 165d9b82 aliguori
#define MSR_MTRRphysMask(reg)                (0x200 + 2 * (reg) + 1)
271 165d9b82 aliguori
272 165d9b82 aliguori
#define MSR_MTRRfix64K_00000                0x250
273 165d9b82 aliguori
#define MSR_MTRRfix16K_80000                0x258
274 165d9b82 aliguori
#define MSR_MTRRfix16K_A0000                0x259
275 165d9b82 aliguori
#define MSR_MTRRfix4K_C0000                0x268
276 165d9b82 aliguori
#define MSR_MTRRfix4K_C8000                0x269
277 165d9b82 aliguori
#define MSR_MTRRfix4K_D0000                0x26a
278 165d9b82 aliguori
#define MSR_MTRRfix4K_D8000                0x26b
279 165d9b82 aliguori
#define MSR_MTRRfix4K_E0000                0x26c
280 165d9b82 aliguori
#define MSR_MTRRfix4K_E8000                0x26d
281 165d9b82 aliguori
#define MSR_MTRRfix4K_F0000                0x26e
282 165d9b82 aliguori
#define MSR_MTRRfix4K_F8000                0x26f
283 165d9b82 aliguori
284 8f091a59 bellard
#define MSR_PAT                         0x277
285 8f091a59 bellard
286 165d9b82 aliguori
#define MSR_MTRRdefType                        0x2ff
287 165d9b82 aliguori
288 14ce26e7 bellard
#define MSR_EFER                        0xc0000080
289 14ce26e7 bellard
290 14ce26e7 bellard
#define MSR_EFER_SCE   (1 << 0)
291 14ce26e7 bellard
#define MSR_EFER_LME   (1 << 8)
292 14ce26e7 bellard
#define MSR_EFER_LMA   (1 << 10)
293 14ce26e7 bellard
#define MSR_EFER_NXE   (1 << 11)
294 872929aa bellard
#define MSR_EFER_SVME  (1 << 12)
295 14ce26e7 bellard
#define MSR_EFER_FFXSR (1 << 14)
296 14ce26e7 bellard
297 14ce26e7 bellard
#define MSR_STAR                        0xc0000081
298 14ce26e7 bellard
#define MSR_LSTAR                       0xc0000082
299 14ce26e7 bellard
#define MSR_CSTAR                       0xc0000083
300 14ce26e7 bellard
#define MSR_FMASK                       0xc0000084
301 14ce26e7 bellard
#define MSR_FSBASE                      0xc0000100
302 14ce26e7 bellard
#define MSR_GSBASE                      0xc0000101
303 14ce26e7 bellard
#define MSR_KERNELGSBASE                0xc0000102
304 14ce26e7 bellard
305 0573fbfc ths
#define MSR_VM_HSAVE_PA                 0xc0010117
306 0573fbfc ths
307 14ce26e7 bellard
/* cpuid_features bits */
308 14ce26e7 bellard
#define CPUID_FP87 (1 << 0)
309 14ce26e7 bellard
#define CPUID_VME  (1 << 1)
310 14ce26e7 bellard
#define CPUID_DE   (1 << 2)
311 14ce26e7 bellard
#define CPUID_PSE  (1 << 3)
312 14ce26e7 bellard
#define CPUID_TSC  (1 << 4)
313 14ce26e7 bellard
#define CPUID_MSR  (1 << 5)
314 14ce26e7 bellard
#define CPUID_PAE  (1 << 6)
315 14ce26e7 bellard
#define CPUID_MCE  (1 << 7)
316 14ce26e7 bellard
#define CPUID_CX8  (1 << 8)
317 14ce26e7 bellard
#define CPUID_APIC (1 << 9)
318 14ce26e7 bellard
#define CPUID_SEP  (1 << 11) /* sysenter/sysexit */
319 14ce26e7 bellard
#define CPUID_MTRR (1 << 12)
320 14ce26e7 bellard
#define CPUID_PGE  (1 << 13)
321 14ce26e7 bellard
#define CPUID_MCA  (1 << 14)
322 14ce26e7 bellard
#define CPUID_CMOV (1 << 15)
323 8f091a59 bellard
#define CPUID_PAT  (1 << 16)
324 8988ae89 bellard
#define CPUID_PSE36   (1 << 17)
325 a049de61 bellard
#define CPUID_PN   (1 << 18)
326 8f091a59 bellard
#define CPUID_CLFLUSH (1 << 19)
327 a049de61 bellard
#define CPUID_DTS (1 << 21)
328 a049de61 bellard
#define CPUID_ACPI (1 << 22)
329 14ce26e7 bellard
#define CPUID_MMX  (1 << 23)
330 14ce26e7 bellard
#define CPUID_FXSR (1 << 24)
331 14ce26e7 bellard
#define CPUID_SSE  (1 << 25)
332 14ce26e7 bellard
#define CPUID_SSE2 (1 << 26)
333 a049de61 bellard
#define CPUID_SS (1 << 27)
334 a049de61 bellard
#define CPUID_HT (1 << 28)
335 a049de61 bellard
#define CPUID_TM (1 << 29)
336 a049de61 bellard
#define CPUID_IA64 (1 << 30)
337 a049de61 bellard
#define CPUID_PBE (1 << 31)
338 14ce26e7 bellard
339 465e9838 bellard
#define CPUID_EXT_SSE3     (1 << 0)
340 558fa836 pbrook
#define CPUID_EXT_DTES64   (1 << 2)
341 9df217a3 bellard
#define CPUID_EXT_MONITOR  (1 << 3)
342 a049de61 bellard
#define CPUID_EXT_DSCPL    (1 << 4)
343 a049de61 bellard
#define CPUID_EXT_VMX      (1 << 5)
344 a049de61 bellard
#define CPUID_EXT_SMX      (1 << 6)
345 a049de61 bellard
#define CPUID_EXT_EST      (1 << 7)
346 a049de61 bellard
#define CPUID_EXT_TM2      (1 << 8)
347 a049de61 bellard
#define CPUID_EXT_SSSE3    (1 << 9)
348 a049de61 bellard
#define CPUID_EXT_CID      (1 << 10)
349 9df217a3 bellard
#define CPUID_EXT_CX16     (1 << 13)
350 a049de61 bellard
#define CPUID_EXT_XTPR     (1 << 14)
351 558fa836 pbrook
#define CPUID_EXT_PDCM     (1 << 15)
352 558fa836 pbrook
#define CPUID_EXT_DCA      (1 << 18)
353 558fa836 pbrook
#define CPUID_EXT_SSE41    (1 << 19)
354 558fa836 pbrook
#define CPUID_EXT_SSE42    (1 << 20)
355 558fa836 pbrook
#define CPUID_EXT_X2APIC   (1 << 21)
356 558fa836 pbrook
#define CPUID_EXT_MOVBE    (1 << 22)
357 558fa836 pbrook
#define CPUID_EXT_POPCNT   (1 << 23)
358 558fa836 pbrook
#define CPUID_EXT_XSAVE    (1 << 26)
359 558fa836 pbrook
#define CPUID_EXT_OSXSAVE  (1 << 27)
360 9df217a3 bellard
361 9df217a3 bellard
#define CPUID_EXT2_SYSCALL (1 << 11)
362 a049de61 bellard
#define CPUID_EXT2_MP      (1 << 19)
363 9df217a3 bellard
#define CPUID_EXT2_NX      (1 << 20)
364 a049de61 bellard
#define CPUID_EXT2_MMXEXT  (1 << 22)
365 8d9bfc2b bellard
#define CPUID_EXT2_FFXSR   (1 << 25)
366 a049de61 bellard
#define CPUID_EXT2_PDPE1GB (1 << 26)
367 a049de61 bellard
#define CPUID_EXT2_RDTSCP  (1 << 27)
368 9df217a3 bellard
#define CPUID_EXT2_LM      (1 << 29)
369 a049de61 bellard
#define CPUID_EXT2_3DNOWEXT (1 << 30)
370 a049de61 bellard
#define CPUID_EXT2_3DNOW   (1 << 31)
371 9df217a3 bellard
372 a049de61 bellard
#define CPUID_EXT3_LAHF_LM (1 << 0)
373 a049de61 bellard
#define CPUID_EXT3_CMP_LEG (1 << 1)
374 0573fbfc ths
#define CPUID_EXT3_SVM     (1 << 2)
375 a049de61 bellard
#define CPUID_EXT3_EXTAPIC (1 << 3)
376 a049de61 bellard
#define CPUID_EXT3_CR8LEG  (1 << 4)
377 a049de61 bellard
#define CPUID_EXT3_ABM     (1 << 5)
378 a049de61 bellard
#define CPUID_EXT3_SSE4A   (1 << 6)
379 a049de61 bellard
#define CPUID_EXT3_MISALIGNSSE (1 << 7)
380 a049de61 bellard
#define CPUID_EXT3_3DNOWPREFETCH (1 << 8)
381 a049de61 bellard
#define CPUID_EXT3_OSVW    (1 << 9)
382 a049de61 bellard
#define CPUID_EXT3_IBS     (1 << 10)
383 872929aa bellard
#define CPUID_EXT3_SKINIT  (1 << 12)
384 0573fbfc ths
385 c5096daf balrog
#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
386 c5096daf balrog
#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
387 c5096daf balrog
#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
388 c5096daf balrog
389 c5096daf balrog
#define CPUID_VENDOR_AMD_1   0x68747541 /* "Auth" */
390 c5096daf balrog
#define CPUID_VENDOR_AMD_2   0x69746e65 /* "enti" */ 
391 c5096daf balrog
#define CPUID_VENDOR_AMD_3   0x444d4163 /* "cAMD" */
392 c5096daf balrog
393 e737b32a balrog
#define CPUID_MWAIT_IBE     (1 << 1) /* Interrupts can exit capability */
394 a876e289 balrog
#define CPUID_MWAIT_EMX     (1 << 0) /* enumeration supported */
395 e737b32a balrog
396 2c0262af bellard
#define EXCP00_DIVZ        0
397 01df040b aliguori
#define EXCP01_DB        1
398 2c0262af bellard
#define EXCP02_NMI        2
399 2c0262af bellard
#define EXCP03_INT3        3
400 2c0262af bellard
#define EXCP04_INTO        4
401 2c0262af bellard
#define EXCP05_BOUND        5
402 2c0262af bellard
#define EXCP06_ILLOP        6
403 2c0262af bellard
#define EXCP07_PREX        7
404 2c0262af bellard
#define EXCP08_DBLE        8
405 2c0262af bellard
#define EXCP09_XERR        9
406 2c0262af bellard
#define EXCP0A_TSS        10
407 2c0262af bellard
#define EXCP0B_NOSEG        11
408 2c0262af bellard
#define EXCP0C_STACK        12
409 2c0262af bellard
#define EXCP0D_GPF        13
410 2c0262af bellard
#define EXCP0E_PAGE        14
411 2c0262af bellard
#define EXCP10_COPR        16
412 2c0262af bellard
#define EXCP11_ALGN        17
413 2c0262af bellard
#define EXCP12_MCHK        18
414 2c0262af bellard
415 d2fd1af7 bellard
#define EXCP_SYSCALL    0x100 /* only happens in user only emulation
416 d2fd1af7 bellard
                                 for syscall instruction */
417 d2fd1af7 bellard
418 2c0262af bellard
enum {
419 2c0262af bellard
    CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
420 1235fc06 ths
    CC_OP_EFLAGS,  /* all cc are explicitly computed, CC_SRC = flags */
421 d36cd60e bellard
422 d36cd60e bellard
    CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
423 d36cd60e bellard
    CC_OP_MULW,
424 d36cd60e bellard
    CC_OP_MULL,
425 14ce26e7 bellard
    CC_OP_MULQ,
426 2c0262af bellard
427 2c0262af bellard
    CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
428 2c0262af bellard
    CC_OP_ADDW,
429 2c0262af bellard
    CC_OP_ADDL,
430 14ce26e7 bellard
    CC_OP_ADDQ,
431 2c0262af bellard
432 2c0262af bellard
    CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
433 2c0262af bellard
    CC_OP_ADCW,
434 2c0262af bellard
    CC_OP_ADCL,
435 14ce26e7 bellard
    CC_OP_ADCQ,
436 2c0262af bellard
437 2c0262af bellard
    CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
438 2c0262af bellard
    CC_OP_SUBW,
439 2c0262af bellard
    CC_OP_SUBL,
440 14ce26e7 bellard
    CC_OP_SUBQ,
441 2c0262af bellard
442 2c0262af bellard
    CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
443 2c0262af bellard
    CC_OP_SBBW,
444 2c0262af bellard
    CC_OP_SBBL,
445 14ce26e7 bellard
    CC_OP_SBBQ,
446 2c0262af bellard
447 2c0262af bellard
    CC_OP_LOGICB, /* modify all flags, CC_DST = res */
448 2c0262af bellard
    CC_OP_LOGICW,
449 2c0262af bellard
    CC_OP_LOGICL,
450 14ce26e7 bellard
    CC_OP_LOGICQ,
451 2c0262af bellard
452 2c0262af bellard
    CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
453 2c0262af bellard
    CC_OP_INCW,
454 2c0262af bellard
    CC_OP_INCL,
455 14ce26e7 bellard
    CC_OP_INCQ,
456 2c0262af bellard
457 2c0262af bellard
    CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C  */
458 2c0262af bellard
    CC_OP_DECW,
459 2c0262af bellard
    CC_OP_DECL,
460 14ce26e7 bellard
    CC_OP_DECQ,
461 2c0262af bellard
462 6b652794 bellard
    CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
463 2c0262af bellard
    CC_OP_SHLW,
464 2c0262af bellard
    CC_OP_SHLL,
465 14ce26e7 bellard
    CC_OP_SHLQ,
466 2c0262af bellard
467 2c0262af bellard
    CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
468 2c0262af bellard
    CC_OP_SARW,
469 2c0262af bellard
    CC_OP_SARL,
470 14ce26e7 bellard
    CC_OP_SARQ,
471 2c0262af bellard
472 2c0262af bellard
    CC_OP_NB,
473 2c0262af bellard
};
474 2c0262af bellard
475 7a0e1f41 bellard
#ifdef FLOATX80
476 2c0262af bellard
#define USE_X86LDOUBLE
477 2c0262af bellard
#endif
478 2c0262af bellard
479 2c0262af bellard
#ifdef USE_X86LDOUBLE
480 7a0e1f41 bellard
typedef floatx80 CPU86_LDouble;
481 2c0262af bellard
#else
482 7a0e1f41 bellard
typedef float64 CPU86_LDouble;
483 2c0262af bellard
#endif
484 2c0262af bellard
485 2c0262af bellard
typedef struct SegmentCache {
486 2c0262af bellard
    uint32_t selector;
487 14ce26e7 bellard
    target_ulong base;
488 2c0262af bellard
    uint32_t limit;
489 2c0262af bellard
    uint32_t flags;
490 2c0262af bellard
} SegmentCache;
491 2c0262af bellard
492 826461bb bellard
typedef union {
493 664e0f19 bellard
    uint8_t _b[16];
494 664e0f19 bellard
    uint16_t _w[8];
495 664e0f19 bellard
    uint32_t _l[4];
496 664e0f19 bellard
    uint64_t _q[2];
497 7a0e1f41 bellard
    float32 _s[4];
498 7a0e1f41 bellard
    float64 _d[2];
499 14ce26e7 bellard
} XMMReg;
500 14ce26e7 bellard
501 826461bb bellard
typedef union {
502 826461bb bellard
    uint8_t _b[8];
503 a35f3ec7 aurel32
    uint16_t _w[4];
504 a35f3ec7 aurel32
    uint32_t _l[2];
505 a35f3ec7 aurel32
    float32 _s[2];
506 826461bb bellard
    uint64_t q;
507 826461bb bellard
} MMXReg;
508 826461bb bellard
509 826461bb bellard
#ifdef WORDS_BIGENDIAN
510 826461bb bellard
#define XMM_B(n) _b[15 - (n)]
511 826461bb bellard
#define XMM_W(n) _w[7 - (n)]
512 826461bb bellard
#define XMM_L(n) _l[3 - (n)]
513 664e0f19 bellard
#define XMM_S(n) _s[3 - (n)]
514 826461bb bellard
#define XMM_Q(n) _q[1 - (n)]
515 664e0f19 bellard
#define XMM_D(n) _d[1 - (n)]
516 826461bb bellard
517 826461bb bellard
#define MMX_B(n) _b[7 - (n)]
518 826461bb bellard
#define MMX_W(n) _w[3 - (n)]
519 826461bb bellard
#define MMX_L(n) _l[1 - (n)]
520 a35f3ec7 aurel32
#define MMX_S(n) _s[1 - (n)]
521 826461bb bellard
#else
522 826461bb bellard
#define XMM_B(n) _b[n]
523 826461bb bellard
#define XMM_W(n) _w[n]
524 826461bb bellard
#define XMM_L(n) _l[n]
525 664e0f19 bellard
#define XMM_S(n) _s[n]
526 826461bb bellard
#define XMM_Q(n) _q[n]
527 664e0f19 bellard
#define XMM_D(n) _d[n]
528 826461bb bellard
529 826461bb bellard
#define MMX_B(n) _b[n]
530 826461bb bellard
#define MMX_W(n) _w[n]
531 826461bb bellard
#define MMX_L(n) _l[n]
532 a35f3ec7 aurel32
#define MMX_S(n) _s[n]
533 826461bb bellard
#endif
534 664e0f19 bellard
#define MMX_Q(n) q
535 826461bb bellard
536 14ce26e7 bellard
#ifdef TARGET_X86_64
537 14ce26e7 bellard
#define CPU_NB_REGS 16
538 14ce26e7 bellard
#else
539 14ce26e7 bellard
#define CPU_NB_REGS 8
540 14ce26e7 bellard
#endif
541 14ce26e7 bellard
542 6ebbf390 j_mayer
#define NB_MMU_MODES 2
543 6ebbf390 j_mayer
544 2c0262af bellard
typedef struct CPUX86State {
545 2c0262af bellard
    /* standard registers */
546 14ce26e7 bellard
    target_ulong regs[CPU_NB_REGS];
547 14ce26e7 bellard
    target_ulong eip;
548 14ce26e7 bellard
    target_ulong eflags; /* eflags register. During CPU emulation, CC
549 2c0262af bellard
                        flags and DF are set to zero because they are
550 2c0262af bellard
                        stored elsewhere */
551 2c0262af bellard
552 2c0262af bellard
    /* emulator internal eflags handling */
553 14ce26e7 bellard
    target_ulong cc_src;
554 14ce26e7 bellard
    target_ulong cc_dst;
555 2c0262af bellard
    uint32_t cc_op;
556 2c0262af bellard
    int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
557 db620f46 bellard
    uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
558 db620f46 bellard
                        are known at translation time. */
559 db620f46 bellard
    uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
560 2c0262af bellard
561 9df217a3 bellard
    /* segments */
562 9df217a3 bellard
    SegmentCache segs[6]; /* selector values */
563 9df217a3 bellard
    SegmentCache ldt;
564 9df217a3 bellard
    SegmentCache tr;
565 9df217a3 bellard
    SegmentCache gdt; /* only base and limit are used */
566 9df217a3 bellard
    SegmentCache idt; /* only base and limit are used */
567 9df217a3 bellard
568 db620f46 bellard
    target_ulong cr[5]; /* NOTE: cr1 is unused */
569 0ba5f006 aurel32
    uint64_t a20_mask;
570 9df217a3 bellard
571 2c0262af bellard
    /* FPU state */
572 2c0262af bellard
    unsigned int fpstt; /* top of stack index */
573 2c0262af bellard
    unsigned int fpus;
574 2c0262af bellard
    unsigned int fpuc;
575 2c0262af bellard
    uint8_t fptags[8];   /* 0 = valid, 1 = empty */
576 664e0f19 bellard
    union {
577 664e0f19 bellard
#ifdef USE_X86LDOUBLE
578 664e0f19 bellard
        CPU86_LDouble d __attribute__((aligned(16)));
579 664e0f19 bellard
#else
580 664e0f19 bellard
        CPU86_LDouble d;
581 664e0f19 bellard
#endif
582 664e0f19 bellard
        MMXReg mmx;
583 664e0f19 bellard
    } fpregs[8];
584 2c0262af bellard
585 2c0262af bellard
    /* emulator internal variables */
586 7a0e1f41 bellard
    float_status fp_status;
587 2c0262af bellard
    CPU86_LDouble ft0;
588 3b46e624 ths
589 a35f3ec7 aurel32
    float_status mmx_status; /* for 3DNow! float ops */
590 7a0e1f41 bellard
    float_status sse_status;
591 664e0f19 bellard
    uint32_t mxcsr;
592 14ce26e7 bellard
    XMMReg xmm_regs[CPU_NB_REGS];
593 14ce26e7 bellard
    XMMReg xmm_t0;
594 664e0f19 bellard
    MMXReg mmx_t0;
595 1e4840bf bellard
    target_ulong cc_tmp; /* temporary for rcr/rcl */
596 14ce26e7 bellard
597 2c0262af bellard
    /* sysenter registers */
598 2c0262af bellard
    uint32_t sysenter_cs;
599 2436b61a balrog
    target_ulong sysenter_esp;
600 2436b61a balrog
    target_ulong sysenter_eip;
601 8d9bfc2b bellard
    uint64_t efer;
602 8d9bfc2b bellard
    uint64_t star;
603 0573fbfc ths
604 5cc1d1e6 bellard
    uint64_t vm_hsave;
605 5cc1d1e6 bellard
    uint64_t vm_vmcb;
606 33c263df bellard
    uint64_t tsc_offset;
607 0573fbfc ths
    uint64_t intercept;
608 0573fbfc ths
    uint16_t intercept_cr_read;
609 0573fbfc ths
    uint16_t intercept_cr_write;
610 0573fbfc ths
    uint16_t intercept_dr_read;
611 0573fbfc ths
    uint16_t intercept_dr_write;
612 0573fbfc ths
    uint32_t intercept_exceptions;
613 db620f46 bellard
    uint8_t v_tpr;
614 0573fbfc ths
615 14ce26e7 bellard
#ifdef TARGET_X86_64
616 14ce26e7 bellard
    target_ulong lstar;
617 14ce26e7 bellard
    target_ulong cstar;
618 14ce26e7 bellard
    target_ulong fmask;
619 14ce26e7 bellard
    target_ulong kernelgsbase;
620 14ce26e7 bellard
#endif
621 58fe2f10 bellard
622 7ba1e619 aliguori
    uint64_t tsc;
623 7ba1e619 aliguori
624 8f091a59 bellard
    uint64_t pat;
625 8f091a59 bellard
626 2c0262af bellard
    /* exception/interrupt handling */
627 2c0262af bellard
    int error_code;
628 2c0262af bellard
    int exception_is_int;
629 826461bb bellard
    target_ulong exception_next_eip;
630 14ce26e7 bellard
    target_ulong dr[8]; /* debug registers */
631 01df040b aliguori
    union {
632 01df040b aliguori
        CPUBreakpoint *cpu_breakpoint[4];
633 01df040b aliguori
        CPUWatchpoint *cpu_watchpoint[4];
634 01df040b aliguori
    }; /* break/watchpoints for dr[0..3] */
635 3b21e03e bellard
    uint32_t smbase;
636 678dde13 ths
    int old_exception;  /* exception in flight */
637 2c0262af bellard
638 a316d335 bellard
    CPU_COMMON
639 2c0262af bellard
640 14ce26e7 bellard
    /* processor features (e.g. for CPUID insn) */
641 8d9bfc2b bellard
    uint32_t cpuid_level;
642 14ce26e7 bellard
    uint32_t cpuid_vendor1;
643 14ce26e7 bellard
    uint32_t cpuid_vendor2;
644 14ce26e7 bellard
    uint32_t cpuid_vendor3;
645 14ce26e7 bellard
    uint32_t cpuid_version;
646 14ce26e7 bellard
    uint32_t cpuid_features;
647 9df217a3 bellard
    uint32_t cpuid_ext_features;
648 8d9bfc2b bellard
    uint32_t cpuid_xlevel;
649 8d9bfc2b bellard
    uint32_t cpuid_model[12];
650 8d9bfc2b bellard
    uint32_t cpuid_ext2_features;
651 0573fbfc ths
    uint32_t cpuid_ext3_features;
652 eae7629b ths
    uint32_t cpuid_apic_id;
653 3b46e624 ths
654 165d9b82 aliguori
    /* MTRRs */
655 165d9b82 aliguori
    uint64_t mtrr_fixed[11];
656 165d9b82 aliguori
    uint64_t mtrr_deftype;
657 165d9b82 aliguori
    struct {
658 165d9b82 aliguori
        uint64_t base;
659 165d9b82 aliguori
        uint64_t mask;
660 165d9b82 aliguori
    } mtrr_var[8];
661 165d9b82 aliguori
662 9df217a3 bellard
#ifdef USE_KQEMU
663 9df217a3 bellard
    int kqemu_enabled;
664 f1c85677 bellard
    int last_io_time;
665 9df217a3 bellard
#endif
666 7ba1e619 aliguori
667 7ba1e619 aliguori
    /* For KVM */
668 7ba1e619 aliguori
    uint64_t interrupt_bitmap[256 / 64];
669 7ba1e619 aliguori
670 14ce26e7 bellard
    /* in order to simplify APIC support, we leave this pointer to the
671 14ce26e7 bellard
       user */
672 14ce26e7 bellard
    struct APICState *apic_state;
673 2c0262af bellard
} CPUX86State;
674 2c0262af bellard
675 aaed909a bellard
CPUX86State *cpu_x86_init(const char *cpu_model);
676 2c0262af bellard
int cpu_x86_exec(CPUX86State *s);
677 2c0262af bellard
void cpu_x86_close(CPUX86State *s);
678 a049de61 bellard
void x86_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt,
679 a049de61 bellard
                                                 ...));
680 d720b93d bellard
int cpu_get_pic_interrupt(CPUX86State *s);
681 2ee73ac3 bellard
/* MSDOS compatibility mode FPU exception support */
682 2ee73ac3 bellard
void cpu_set_ferr(CPUX86State *s);
683 2c0262af bellard
684 2c0262af bellard
/* this function must always be used to load data in the segment
685 2c0262af bellard
   cache: it synchronizes the hflags with the segment cache values */
686 5fafdf24 ths
static inline void cpu_x86_load_seg_cache(CPUX86State *env,
687 2c0262af bellard
                                          int seg_reg, unsigned int selector,
688 8988ae89 bellard
                                          target_ulong base,
689 5fafdf24 ths
                                          unsigned int limit,
690 2c0262af bellard
                                          unsigned int flags)
691 2c0262af bellard
{
692 2c0262af bellard
    SegmentCache *sc;
693 2c0262af bellard
    unsigned int new_hflags;
694 3b46e624 ths
695 2c0262af bellard
    sc = &env->segs[seg_reg];
696 2c0262af bellard
    sc->selector = selector;
697 2c0262af bellard
    sc->base = base;
698 2c0262af bellard
    sc->limit = limit;
699 2c0262af bellard
    sc->flags = flags;
700 2c0262af bellard
701 2c0262af bellard
    /* update the hidden flags */
702 14ce26e7 bellard
    {
703 14ce26e7 bellard
        if (seg_reg == R_CS) {
704 14ce26e7 bellard
#ifdef TARGET_X86_64
705 14ce26e7 bellard
            if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
706 14ce26e7 bellard
                /* long mode */
707 14ce26e7 bellard
                env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
708 14ce26e7 bellard
                env->hflags &= ~(HF_ADDSEG_MASK);
709 5fafdf24 ths
            } else
710 14ce26e7 bellard
#endif
711 14ce26e7 bellard
            {
712 14ce26e7 bellard
                /* legacy / compatibility case */
713 14ce26e7 bellard
                new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
714 14ce26e7 bellard
                    >> (DESC_B_SHIFT - HF_CS32_SHIFT);
715 14ce26e7 bellard
                env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
716 14ce26e7 bellard
                    new_hflags;
717 14ce26e7 bellard
            }
718 14ce26e7 bellard
        }
719 14ce26e7 bellard
        new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
720 14ce26e7 bellard
            >> (DESC_B_SHIFT - HF_SS32_SHIFT);
721 14ce26e7 bellard
        if (env->hflags & HF_CS64_MASK) {
722 14ce26e7 bellard
            /* zero base assumed for DS, ES and SS in long mode */
723 5fafdf24 ths
        } else if (!(env->cr[0] & CR0_PE_MASK) ||
724 735a8fd3 bellard
                   (env->eflags & VM_MASK) ||
725 735a8fd3 bellard
                   !(env->hflags & HF_CS32_MASK)) {
726 14ce26e7 bellard
            /* XXX: try to avoid this test. The problem comes from the
727 14ce26e7 bellard
               fact that is real mode or vm86 mode we only modify the
728 14ce26e7 bellard
               'base' and 'selector' fields of the segment cache to go
729 14ce26e7 bellard
               faster. A solution may be to force addseg to one in
730 14ce26e7 bellard
               translate-i386.c. */
731 14ce26e7 bellard
            new_hflags |= HF_ADDSEG_MASK;
732 14ce26e7 bellard
        } else {
733 5fafdf24 ths
            new_hflags |= ((env->segs[R_DS].base |
734 735a8fd3 bellard
                            env->segs[R_ES].base |
735 5fafdf24 ths
                            env->segs[R_SS].base) != 0) <<
736 14ce26e7 bellard
                HF_ADDSEG_SHIFT;
737 14ce26e7 bellard
        }
738 5fafdf24 ths
        env->hflags = (env->hflags &
739 14ce26e7 bellard
                       ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
740 2c0262af bellard
    }
741 2c0262af bellard
}
742 2c0262af bellard
743 2c0262af bellard
/* wrapper, just in case memory mappings must be changed */
744 2c0262af bellard
static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
745 2c0262af bellard
{
746 2c0262af bellard
#if HF_CPL_MASK == 3
747 2c0262af bellard
    s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
748 2c0262af bellard
#else
749 2c0262af bellard
#error HF_CPL_MASK is hardcoded
750 2c0262af bellard
#endif
751 2c0262af bellard
}
752 2c0262af bellard
753 d9957a8b blueswir1
/* op_helper.c */
754 1f1af9fd bellard
/* used for debug or cpu save/restore */
755 1f1af9fd bellard
void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f);
756 1f1af9fd bellard
CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper);
757 1f1af9fd bellard
758 d9957a8b blueswir1
/* cpu-exec.c */
759 2c0262af bellard
/* the following helpers are only usable in user mode simulation as
760 2c0262af bellard
   they can trigger unexpected exceptions */
761 2c0262af bellard
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
762 6f12a2a6 bellard
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
763 6f12a2a6 bellard
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
764 2c0262af bellard
765 2c0262af bellard
/* you can call this signal handler from your SIGBUS and SIGSEGV
766 2c0262af bellard
   signal handlers to inform the virtual CPU of exceptions. non zero
767 2c0262af bellard
   is returned if the signal was handled by the virtual CPU.  */
768 5fafdf24 ths
int cpu_x86_signal_handler(int host_signum, void *pinfo,
769 2c0262af bellard
                           void *puc);
770 d9957a8b blueswir1
771 d9957a8b blueswir1
/* helper.c */
772 d9957a8b blueswir1
int cpu_x86_handle_mmu_fault(CPUX86State *env, target_ulong addr,
773 d9957a8b blueswir1
                             int is_write, int mmu_idx, int is_softmmu);
774 461c0471 bellard
void cpu_x86_set_a20(CPUX86State *env, int a20_state);
775 d9957a8b blueswir1
void cpu_x86_cpuid(CPUX86State *env, uint32_t index,
776 d9957a8b blueswir1
                   uint32_t *eax, uint32_t *ebx,
777 d9957a8b blueswir1
                   uint32_t *ecx, uint32_t *edx);
778 2c0262af bellard
779 d9957a8b blueswir1
static inline int hw_breakpoint_enabled(unsigned long dr7, int index)
780 d9957a8b blueswir1
{
781 d9957a8b blueswir1
    return (dr7 >> (index * 2)) & 3;
782 d9957a8b blueswir1
}
783 28ab0e2e bellard
784 d9957a8b blueswir1
static inline int hw_breakpoint_type(unsigned long dr7, int index)
785 d9957a8b blueswir1
{
786 d9957a8b blueswir1
    return (dr7 >> (DR7_TYPE_SHIFT + (index * 2))) & 3;
787 d9957a8b blueswir1
}
788 d9957a8b blueswir1
789 d9957a8b blueswir1
static inline int hw_breakpoint_len(unsigned long dr7, int index)
790 d9957a8b blueswir1
{
791 d9957a8b blueswir1
    int len = ((dr7 >> (DR7_LEN_SHIFT + (index * 2))) & 3);
792 d9957a8b blueswir1
    return (len == 2) ? 8 : len + 1;
793 d9957a8b blueswir1
}
794 d9957a8b blueswir1
795 d9957a8b blueswir1
void hw_breakpoint_insert(CPUX86State *env, int index);
796 d9957a8b blueswir1
void hw_breakpoint_remove(CPUX86State *env, int index);
797 d9957a8b blueswir1
int check_hw_breakpoints(CPUX86State *env, int force_dr6_update);
798 d9957a8b blueswir1
799 d9957a8b blueswir1
/* will be suppressed */
800 d9957a8b blueswir1
void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
801 d9957a8b blueswir1
void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
802 d9957a8b blueswir1
void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
803 d9957a8b blueswir1
804 d9957a8b blueswir1
/* hw/apic.c */
805 14ce26e7 bellard
void cpu_set_apic_base(CPUX86State *env, uint64_t val);
806 14ce26e7 bellard
uint64_t cpu_get_apic_base(CPUX86State *env);
807 9230e66e bellard
void cpu_set_apic_tpr(CPUX86State *env, uint8_t val);
808 9230e66e bellard
#ifndef NO_CPU_IO_DEFS
809 9230e66e bellard
uint8_t cpu_get_apic_tpr(CPUX86State *env);
810 9230e66e bellard
#endif
811 14ce26e7 bellard
812 d9957a8b blueswir1
/* hw/pc.c */
813 d9957a8b blueswir1
void cpu_smm_update(CPUX86State *env);
814 d9957a8b blueswir1
uint64_t cpu_get_tsc(CPUX86State *env);
815 6fd805e1 aliguori
816 2c0262af bellard
/* used to debug */
817 2c0262af bellard
#define X86_DUMP_FPU  0x0001 /* dump FPU state too */
818 2c0262af bellard
#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */
819 2c0262af bellard
820 f1c85677 bellard
#ifdef USE_KQEMU
821 f1c85677 bellard
static inline int cpu_get_time_fast(void)
822 f1c85677 bellard
{
823 f1c85677 bellard
    int low, high;
824 f1c85677 bellard
    asm volatile("rdtsc" : "=a" (low), "=d" (high));
825 f1c85677 bellard
    return low;
826 f1c85677 bellard
}
827 f1c85677 bellard
#endif
828 f1c85677 bellard
829 2c0262af bellard
#define TARGET_PAGE_BITS 12
830 9467d44c ths
831 9467d44c ths
#define CPUState CPUX86State
832 9467d44c ths
#define cpu_init cpu_x86_init
833 9467d44c ths
#define cpu_exec cpu_x86_exec
834 9467d44c ths
#define cpu_gen_code cpu_x86_gen_code
835 9467d44c ths
#define cpu_signal_handler cpu_x86_signal_handler
836 a049de61 bellard
#define cpu_list x86_cpu_list
837 9467d44c ths
838 165d9b82 aliguori
#define CPU_SAVE_VERSION 8
839 b3c7724c pbrook
840 6ebbf390 j_mayer
/* MMU modes definitions */
841 6ebbf390 j_mayer
#define MMU_MODE0_SUFFIX _kernel
842 6ebbf390 j_mayer
#define MMU_MODE1_SUFFIX _user
843 6ebbf390 j_mayer
#define MMU_USER_IDX 1
844 6ebbf390 j_mayer
static inline int cpu_mmu_index (CPUState *env)
845 6ebbf390 j_mayer
{
846 6ebbf390 j_mayer
    return (env->hflags & HF_CPL_MASK) == 3 ? 1 : 0;
847 6ebbf390 j_mayer
}
848 6ebbf390 j_mayer
849 d9957a8b blueswir1
/* translate.c */
850 26a5f13b bellard
void optimize_flags_init(void);
851 26a5f13b bellard
852 b6abf97d bellard
typedef struct CCTable {
853 b6abf97d bellard
    int (*compute_all)(void); /* return all the flags */
854 b6abf97d bellard
    int (*compute_c)(void);  /* return the C flag */
855 b6abf97d bellard
} CCTable;
856 b6abf97d bellard
857 6e68e076 pbrook
#if defined(CONFIG_USER_ONLY)
858 6e68e076 pbrook
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
859 6e68e076 pbrook
{
860 f8ed7070 pbrook
    if (newsp)
861 6e68e076 pbrook
        env->regs[R_ESP] = newsp;
862 6e68e076 pbrook
    env->regs[R_EAX] = 0;
863 6e68e076 pbrook
}
864 6e68e076 pbrook
#endif
865 6e68e076 pbrook
866 2c0262af bellard
#include "cpu-all.h"
867 622ed360 aliguori
#include "exec-all.h"
868 2c0262af bellard
869 0573fbfc ths
#include "svm.h"
870 0573fbfc ths
871 622ed360 aliguori
static inline void cpu_pc_from_tb(CPUState *env, TranslationBlock *tb)
872 622ed360 aliguori
{
873 622ed360 aliguori
    env->eip = tb->pc - tb->cs_base;
874 622ed360 aliguori
}
875 622ed360 aliguori
876 6b917547 aliguori
static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
877 6b917547 aliguori
                                        target_ulong *cs_base, int *flags)
878 6b917547 aliguori
{
879 6b917547 aliguori
    *cs_base = env->segs[R_CS].base;
880 6b917547 aliguori
    *pc = *cs_base + env->eip;
881 6b917547 aliguori
    *flags = env->hflags | (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
882 6b917547 aliguori
}
883 6b917547 aliguori
884 2c0262af bellard
#endif /* CPU_I386_H */