Statistics
| Branch: | Revision:

root / target-alpha / cpu.h @ 6ebbf390

History | View | Annotate | Download (9.6 kB)

1 4c9649a9 j_mayer
/*
2 4c9649a9 j_mayer
 *  Alpha emulation cpu definitions for qemu.
3 5fafdf24 ths
 *
4 4c9649a9 j_mayer
 *  Copyright (c) 2007 Jocelyn Mayer
5 4c9649a9 j_mayer
 *
6 4c9649a9 j_mayer
 * This library is free software; you can redistribute it and/or
7 4c9649a9 j_mayer
 * modify it under the terms of the GNU Lesser General Public
8 4c9649a9 j_mayer
 * License as published by the Free Software Foundation; either
9 4c9649a9 j_mayer
 * version 2 of the License, or (at your option) any later version.
10 4c9649a9 j_mayer
 *
11 4c9649a9 j_mayer
 * This library is distributed in the hope that it will be useful,
12 4c9649a9 j_mayer
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 4c9649a9 j_mayer
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 4c9649a9 j_mayer
 * Lesser General Public License for more details.
15 4c9649a9 j_mayer
 *
16 4c9649a9 j_mayer
 * You should have received a copy of the GNU Lesser General Public
17 4c9649a9 j_mayer
 * License along with this library; if not, write to the Free Software
18 4c9649a9 j_mayer
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 4c9649a9 j_mayer
 */
20 4c9649a9 j_mayer
21 4c9649a9 j_mayer
#if !defined (__CPU_ALPHA_H__)
22 4c9649a9 j_mayer
#define __CPU_ALPHA_H__
23 4c9649a9 j_mayer
24 4c9649a9 j_mayer
#include "config.h"
25 4c9649a9 j_mayer
26 4c9649a9 j_mayer
#define TARGET_LONG_BITS 64
27 4c9649a9 j_mayer
28 4c9649a9 j_mayer
#include "cpu-defs.h"
29 4c9649a9 j_mayer
30 4c9649a9 j_mayer
31 4c9649a9 j_mayer
#include <setjmp.h>
32 4c9649a9 j_mayer
33 4c9649a9 j_mayer
#include "softfloat.h"
34 4c9649a9 j_mayer
35 4c9649a9 j_mayer
#define TARGET_HAS_ICE 1
36 4c9649a9 j_mayer
37 4c9649a9 j_mayer
#define ELF_MACHINE        EM_ALPHA
38 4c9649a9 j_mayer
39 4c9649a9 j_mayer
#define ICACHE_LINE_SIZE 32
40 4c9649a9 j_mayer
#define DCACHE_LINE_SIZE 32
41 4c9649a9 j_mayer
42 4c9649a9 j_mayer
#define TARGET_PAGE_BITS 12
43 4c9649a9 j_mayer
44 4c9649a9 j_mayer
#define VA_BITS 43
45 4c9649a9 j_mayer
46 4c9649a9 j_mayer
/* Alpha major type */
47 4c9649a9 j_mayer
enum {
48 4c9649a9 j_mayer
    ALPHA_EV3  = 1,
49 4c9649a9 j_mayer
    ALPHA_EV4  = 2,
50 4c9649a9 j_mayer
    ALPHA_SIM  = 3,
51 4c9649a9 j_mayer
    ALPHA_LCA  = 4,
52 4c9649a9 j_mayer
    ALPHA_EV5  = 5, /* 21164 */
53 4c9649a9 j_mayer
    ALPHA_EV45 = 6, /* 21064A */
54 4c9649a9 j_mayer
    ALPHA_EV56 = 7, /* 21164A */
55 4c9649a9 j_mayer
};
56 4c9649a9 j_mayer
57 4c9649a9 j_mayer
/* EV4 minor type */
58 4c9649a9 j_mayer
enum {
59 4c9649a9 j_mayer
    ALPHA_EV4_2 = 0,
60 4c9649a9 j_mayer
    ALPHA_EV4_3 = 1,
61 4c9649a9 j_mayer
};
62 4c9649a9 j_mayer
63 4c9649a9 j_mayer
/* LCA minor type */
64 4c9649a9 j_mayer
enum {
65 4c9649a9 j_mayer
    ALPHA_LCA_1 = 1, /* 21066 */
66 4c9649a9 j_mayer
    ALPHA_LCA_2 = 2, /* 20166 */
67 4c9649a9 j_mayer
    ALPHA_LCA_3 = 3, /* 21068 */
68 4c9649a9 j_mayer
    ALPHA_LCA_4 = 4, /* 21068 */
69 4c9649a9 j_mayer
    ALPHA_LCA_5 = 5, /* 21066A */
70 4c9649a9 j_mayer
    ALPHA_LCA_6 = 6, /* 21068A */
71 4c9649a9 j_mayer
};
72 4c9649a9 j_mayer
73 4c9649a9 j_mayer
/* EV5 minor type */
74 4c9649a9 j_mayer
enum {
75 4c9649a9 j_mayer
    ALPHA_EV5_1 = 1, /* Rev BA, CA */
76 4c9649a9 j_mayer
    ALPHA_EV5_2 = 2, /* Rev DA, EA */
77 4c9649a9 j_mayer
    ALPHA_EV5_3 = 3, /* Pass 3 */
78 4c9649a9 j_mayer
    ALPHA_EV5_4 = 4, /* Pass 3.2 */
79 4c9649a9 j_mayer
    ALPHA_EV5_5 = 5, /* Pass 4 */
80 4c9649a9 j_mayer
};
81 4c9649a9 j_mayer
82 4c9649a9 j_mayer
/* EV45 minor type */
83 4c9649a9 j_mayer
enum {
84 4c9649a9 j_mayer
    ALPHA_EV45_1 = 1, /* Pass 1 */
85 4c9649a9 j_mayer
    ALPHA_EV45_2 = 2, /* Pass 1.1 */
86 4c9649a9 j_mayer
    ALPHA_EV45_3 = 3, /* Pass 2 */
87 4c9649a9 j_mayer
};
88 4c9649a9 j_mayer
89 4c9649a9 j_mayer
/* EV56 minor type */
90 4c9649a9 j_mayer
enum {
91 4c9649a9 j_mayer
    ALPHA_EV56_1 = 1, /* Pass 1 */
92 4c9649a9 j_mayer
    ALPHA_EV56_2 = 2, /* Pass 2 */
93 4c9649a9 j_mayer
};
94 4c9649a9 j_mayer
95 4c9649a9 j_mayer
enum {
96 4c9649a9 j_mayer
    IMPLVER_2106x = 0, /* EV4, EV45 & LCA45 */
97 4c9649a9 j_mayer
    IMPLVER_21164 = 1, /* EV5, EV56 & PCA45 */
98 4c9649a9 j_mayer
    IMPLVER_21264 = 2, /* EV6, EV67 & EV68x */
99 4c9649a9 j_mayer
    IMPLVER_21364 = 3, /* EV7 & EV79 */
100 4c9649a9 j_mayer
};
101 4c9649a9 j_mayer
102 4c9649a9 j_mayer
enum {
103 4c9649a9 j_mayer
    AMASK_BWX      = 0x00000001,
104 4c9649a9 j_mayer
    AMASK_FIX      = 0x00000002,
105 4c9649a9 j_mayer
    AMASK_CIX      = 0x00000004,
106 4c9649a9 j_mayer
    AMASK_MVI      = 0x00000100,
107 4c9649a9 j_mayer
    AMASK_TRAP     = 0x00000200,
108 4c9649a9 j_mayer
    AMASK_PREFETCH = 0x00001000,
109 4c9649a9 j_mayer
};
110 4c9649a9 j_mayer
111 4c9649a9 j_mayer
enum {
112 4c9649a9 j_mayer
    VAX_ROUND_NORMAL = 0,
113 4c9649a9 j_mayer
    VAX_ROUND_CHOPPED,
114 4c9649a9 j_mayer
};
115 4c9649a9 j_mayer
116 4c9649a9 j_mayer
enum {
117 4c9649a9 j_mayer
    IEEE_ROUND_NORMAL = 0,
118 4c9649a9 j_mayer
    IEEE_ROUND_DYNAMIC,
119 4c9649a9 j_mayer
    IEEE_ROUND_PLUS,
120 4c9649a9 j_mayer
    IEEE_ROUND_MINUS,
121 4c9649a9 j_mayer
    IEEE_ROUND_CHOPPED,
122 4c9649a9 j_mayer
};
123 4c9649a9 j_mayer
124 4c9649a9 j_mayer
/* IEEE floating-point operations encoding */
125 4c9649a9 j_mayer
/* Trap mode */
126 4c9649a9 j_mayer
enum {
127 4c9649a9 j_mayer
    FP_TRAP_I   = 0x0,
128 4c9649a9 j_mayer
    FP_TRAP_U   = 0x1,
129 4c9649a9 j_mayer
    FP_TRAP_S  = 0x4,
130 4c9649a9 j_mayer
    FP_TRAP_SU  = 0x5,
131 4c9649a9 j_mayer
    FP_TRAP_SUI = 0x7,
132 4c9649a9 j_mayer
};
133 4c9649a9 j_mayer
134 4c9649a9 j_mayer
/* Rounding mode */
135 4c9649a9 j_mayer
enum {
136 4c9649a9 j_mayer
    FP_ROUND_CHOPPED = 0x0,
137 4c9649a9 j_mayer
    FP_ROUND_MINUS   = 0x1,
138 4c9649a9 j_mayer
    FP_ROUND_NORMAL  = 0x2,
139 4c9649a9 j_mayer
    FP_ROUND_DYNAMIC = 0x3,
140 4c9649a9 j_mayer
};
141 4c9649a9 j_mayer
142 4c9649a9 j_mayer
/* Internal processor registers */
143 4c9649a9 j_mayer
/* XXX: TOFIX: most of those registers are implementation dependant */
144 4c9649a9 j_mayer
enum {
145 4c9649a9 j_mayer
    /* Ebox IPRs */
146 4c9649a9 j_mayer
    IPR_CC           = 0xC0,
147 4c9649a9 j_mayer
    IPR_CC_CTL       = 0xC1,
148 4c9649a9 j_mayer
    IPR_VA           = 0xC2,
149 4c9649a9 j_mayer
    IPR_VA_CTL       = 0xC4,
150 4c9649a9 j_mayer
    IPR_VA_FORM      = 0xC3,
151 4c9649a9 j_mayer
    /* Ibox IPRs */
152 4c9649a9 j_mayer
    IPR_ITB_TAG      = 0x00,
153 4c9649a9 j_mayer
    IPR_ITB_PTE      = 0x01,
154 4c9649a9 j_mayer
    IPT_ITB_IAP      = 0x02,
155 4c9649a9 j_mayer
    IPT_ITB_IA       = 0x03,
156 4c9649a9 j_mayer
    IPT_ITB_IS       = 0x04,
157 4c9649a9 j_mayer
    IPR_PMPC         = 0x05,
158 4c9649a9 j_mayer
    IPR_EXC_ADDR     = 0x06,
159 4c9649a9 j_mayer
    IPR_IVA_FORM     = 0x07,
160 4c9649a9 j_mayer
    IPR_CM           = 0x09,
161 4c9649a9 j_mayer
    IPR_IER          = 0x0A,
162 4c9649a9 j_mayer
    IPR_SIRR         = 0x0C,
163 4c9649a9 j_mayer
    IPR_ISUM         = 0x0D,
164 4c9649a9 j_mayer
    IPR_HW_INT_CLR   = 0x0E,
165 4c9649a9 j_mayer
    IPR_EXC_SUM      = 0x0F,
166 4c9649a9 j_mayer
    IPR_PAL_BASE     = 0x10,
167 4c9649a9 j_mayer
    IPR_I_CTL        = 0x11,
168 4c9649a9 j_mayer
    IPR_I_STAT       = 0x16,
169 4c9649a9 j_mayer
    IPR_IC_FLUSH     = 0x13,
170 4c9649a9 j_mayer
    IPR_IC_FLUSH_ASM = 0x12,
171 4c9649a9 j_mayer
    IPR_CLR_MAP      = 0x15,
172 4c9649a9 j_mayer
    IPR_SLEEP        = 0x17,
173 4c9649a9 j_mayer
    IPR_PCTX         = 0x40,
174 4c9649a9 j_mayer
    IPR_PCTR_CTL     = 0x14,
175 4c9649a9 j_mayer
    /* Mbox IPRs */
176 4c9649a9 j_mayer
    IPR_DTB_TAG0     = 0x20,
177 4c9649a9 j_mayer
    IPR_DTB_TAG1     = 0xA0,
178 4c9649a9 j_mayer
    IPR_DTB_PTE0     = 0x21,
179 4c9649a9 j_mayer
    IPR_DTB_PTE1     = 0xA1,
180 4c9649a9 j_mayer
    IPR_DTB_ALTMODE  = 0xA6,
181 4c9649a9 j_mayer
    IPR_DTB_IAP      = 0xA2,
182 4c9649a9 j_mayer
    IPR_DTB_IA       = 0xA3,
183 4c9649a9 j_mayer
    IPR_DTB_IS0      = 0x24,
184 4c9649a9 j_mayer
    IPR_DTB_IS1      = 0xA4,
185 4c9649a9 j_mayer
    IPR_DTB_ASN0     = 0x25,
186 4c9649a9 j_mayer
    IPR_DTB_ASN1     = 0xA5,
187 4c9649a9 j_mayer
    IPR_MM_STAT      = 0x27,
188 4c9649a9 j_mayer
    IPR_M_CTL        = 0x28,
189 4c9649a9 j_mayer
    IPR_DC_CTL       = 0x29,
190 4c9649a9 j_mayer
    IPR_DC_STAT      = 0x2A,
191 4c9649a9 j_mayer
    /* Cbox IPRs */
192 4c9649a9 j_mayer
    IPR_C_DATA       = 0x2B,
193 4c9649a9 j_mayer
    IPR_C_SHIFT      = 0x2C,
194 4c9649a9 j_mayer
195 4c9649a9 j_mayer
    IPR_ASN,
196 4c9649a9 j_mayer
    IPR_ASTEN,
197 4c9649a9 j_mayer
    IPR_ASTSR,
198 4c9649a9 j_mayer
    IPR_DATFX,
199 4c9649a9 j_mayer
    IPR_ESP,
200 4c9649a9 j_mayer
    IPR_FEN,
201 4c9649a9 j_mayer
    IPR_IPIR,
202 4c9649a9 j_mayer
    IPR_IPL,
203 4c9649a9 j_mayer
    IPR_KSP,
204 4c9649a9 j_mayer
    IPR_MCES,
205 4c9649a9 j_mayer
    IPR_PERFMON,
206 4c9649a9 j_mayer
    IPR_PCBB,
207 4c9649a9 j_mayer
    IPR_PRBR,
208 4c9649a9 j_mayer
    IPR_PTBR,
209 4c9649a9 j_mayer
    IPR_SCBB,
210 4c9649a9 j_mayer
    IPR_SISR,
211 4c9649a9 j_mayer
    IPR_SSP,
212 4c9649a9 j_mayer
    IPR_SYSPTBR,
213 4c9649a9 j_mayer
    IPR_TBCHK,
214 4c9649a9 j_mayer
    IPR_TBIA,
215 4c9649a9 j_mayer
    IPR_TBIAP,
216 4c9649a9 j_mayer
    IPR_TBIS,
217 4c9649a9 j_mayer
    IPR_TBISD,
218 4c9649a9 j_mayer
    IPR_TBISI,
219 4c9649a9 j_mayer
    IPR_USP,
220 4c9649a9 j_mayer
    IPR_VIRBND,
221 4c9649a9 j_mayer
    IPR_VPTB,
222 4c9649a9 j_mayer
    IPR_WHAMI,
223 4c9649a9 j_mayer
    IPR_ALT_MODE,
224 4c9649a9 j_mayer
    IPR_LAST,
225 4c9649a9 j_mayer
};
226 4c9649a9 j_mayer
227 4c9649a9 j_mayer
typedef struct CPUAlphaState CPUAlphaState;
228 4c9649a9 j_mayer
229 4c9649a9 j_mayer
typedef struct pal_handler_t pal_handler_t;
230 4c9649a9 j_mayer
struct pal_handler_t {
231 4c9649a9 j_mayer
    /* Reset */
232 4c9649a9 j_mayer
    void (*reset)(CPUAlphaState *env);
233 4c9649a9 j_mayer
    /* Uncorrectable hardware error */
234 4c9649a9 j_mayer
    void (*machine_check)(CPUAlphaState *env);
235 4c9649a9 j_mayer
    /* Arithmetic exception */
236 4c9649a9 j_mayer
    void (*arithmetic)(CPUAlphaState *env);
237 4c9649a9 j_mayer
    /* Interrupt / correctable hardware error */
238 4c9649a9 j_mayer
    void (*interrupt)(CPUAlphaState *env);
239 4c9649a9 j_mayer
    /* Data fault */
240 4c9649a9 j_mayer
    void (*dfault)(CPUAlphaState *env);
241 4c9649a9 j_mayer
    /* DTB miss pal */
242 4c9649a9 j_mayer
    void (*dtb_miss_pal)(CPUAlphaState *env);
243 4c9649a9 j_mayer
    /* DTB miss native */
244 4c9649a9 j_mayer
    void (*dtb_miss_native)(CPUAlphaState *env);
245 4c9649a9 j_mayer
    /* Unaligned access */
246 4c9649a9 j_mayer
    void (*unalign)(CPUAlphaState *env);
247 4c9649a9 j_mayer
    /* ITB miss */
248 4c9649a9 j_mayer
    void (*itb_miss)(CPUAlphaState *env);
249 4c9649a9 j_mayer
    /* Instruction stream access violation */
250 4c9649a9 j_mayer
    void (*itb_acv)(CPUAlphaState *env);
251 4c9649a9 j_mayer
    /* Reserved or privileged opcode */
252 4c9649a9 j_mayer
    void (*opcdec)(CPUAlphaState *env);
253 4c9649a9 j_mayer
    /* Floating point exception */
254 4c9649a9 j_mayer
    void (*fen)(CPUAlphaState *env);
255 4c9649a9 j_mayer
    /* Call pal instruction */
256 4c9649a9 j_mayer
    void (*call_pal)(CPUAlphaState *env, uint32_t palcode);
257 4c9649a9 j_mayer
};
258 4c9649a9 j_mayer
259 6ebbf390 j_mayer
#define NB_MMU_MODES 4
260 6ebbf390 j_mayer
261 4c9649a9 j_mayer
struct CPUAlphaState {
262 4c9649a9 j_mayer
    uint64_t ir[31];
263 4c9649a9 j_mayer
    float64  fir[31];
264 4c9649a9 j_mayer
    float_status fp_status;
265 4c9649a9 j_mayer
    uint64_t fpcr;
266 4c9649a9 j_mayer
    uint64_t pc;
267 4c9649a9 j_mayer
    uint64_t lock;
268 4c9649a9 j_mayer
    uint32_t pcc[2];
269 4c9649a9 j_mayer
    uint64_t ipr[IPR_LAST];
270 4c9649a9 j_mayer
    uint64_t ps;
271 4c9649a9 j_mayer
    uint64_t unique;
272 4c9649a9 j_mayer
    int saved_mode; /* Used for HW_LD / HW_ST */
273 4c9649a9 j_mayer
274 bf9525e9 j_mayer
#if TARGET_LONG_BITS > HOST_LONG_BITS
275 bf9525e9 j_mayer
    /* temporary fixed-point registers
276 bf9525e9 j_mayer
     * used to emulate 64 bits target on 32 bits hosts
277 5fafdf24 ths
     */
278 bf9525e9 j_mayer
    target_ulong t0, t1, t2;
279 bf9525e9 j_mayer
#endif
280 4c9649a9 j_mayer
    /* */
281 4c9649a9 j_mayer
    double ft0, ft1, ft2;
282 4c9649a9 j_mayer
283 4c9649a9 j_mayer
    /* Those resources are used only in Qemu core */
284 4c9649a9 j_mayer
    CPU_COMMON
285 4c9649a9 j_mayer
286 4c9649a9 j_mayer
    jmp_buf jmp_env;
287 4c9649a9 j_mayer
    int user_mode_only; /* user mode only simulation */
288 4c9649a9 j_mayer
    uint32_t hflags;
289 4c9649a9 j_mayer
    int halted;
290 4c9649a9 j_mayer
291 4c9649a9 j_mayer
    int exception_index;
292 4c9649a9 j_mayer
    int error_code;
293 4c9649a9 j_mayer
    int interrupt_request;
294 4c9649a9 j_mayer
295 4c9649a9 j_mayer
    uint32_t features;
296 4c9649a9 j_mayer
    uint32_t amask;
297 4c9649a9 j_mayer
    int implver;
298 4c9649a9 j_mayer
    pal_handler_t *pal_handler;
299 4c9649a9 j_mayer
};
300 4c9649a9 j_mayer
301 9467d44c ths
#define CPUState CPUAlphaState
302 9467d44c ths
#define cpu_init cpu_alpha_init
303 9467d44c ths
#define cpu_exec cpu_alpha_exec
304 9467d44c ths
#define cpu_gen_code cpu_alpha_gen_code
305 9467d44c ths
#define cpu_signal_handler cpu_alpha_signal_handler
306 9467d44c ths
307 6ebbf390 j_mayer
/* MMU modes definitions */
308 6ebbf390 j_mayer
#define MMU_MODE0_SUFFIX _kernel
309 6ebbf390 j_mayer
#define MMU_MODE1_SUFFIX _executive
310 6ebbf390 j_mayer
#define MMU_MODE2_SUFFIX _supervisor
311 6ebbf390 j_mayer
#define MMU_MODE3_SUFFIX _user
312 6ebbf390 j_mayer
#define MMU_USER_IDX 3
313 6ebbf390 j_mayer
static inline int cpu_mmu_index (CPUState *env)
314 6ebbf390 j_mayer
{
315 6ebbf390 j_mayer
    return (env->ps >> 3) & 3;
316 6ebbf390 j_mayer
}
317 6ebbf390 j_mayer
318 4c9649a9 j_mayer
#include "cpu-all.h"
319 4c9649a9 j_mayer
320 4c9649a9 j_mayer
enum {
321 4c9649a9 j_mayer
    FEATURE_ASN    = 0x00000001,
322 4c9649a9 j_mayer
    FEATURE_SPS    = 0x00000002,
323 4c9649a9 j_mayer
    FEATURE_VIRBND = 0x00000004,
324 4c9649a9 j_mayer
    FEATURE_TBCHK  = 0x00000008,
325 4c9649a9 j_mayer
};
326 4c9649a9 j_mayer
327 4c9649a9 j_mayer
enum {
328 4c9649a9 j_mayer
    EXCP_RESET            = 0x0000,
329 4c9649a9 j_mayer
    EXCP_MCHK             = 0x0020,
330 4c9649a9 j_mayer
    EXCP_ARITH            = 0x0060,
331 4c9649a9 j_mayer
    EXCP_HW_INTERRUPT     = 0x00E0,
332 4c9649a9 j_mayer
    EXCP_DFAULT           = 0x01E0,
333 4c9649a9 j_mayer
    EXCP_DTB_MISS_PAL     = 0x09E0,
334 4c9649a9 j_mayer
    EXCP_ITB_MISS         = 0x03E0,
335 4c9649a9 j_mayer
    EXCP_ITB_ACV          = 0x07E0,
336 4c9649a9 j_mayer
    EXCP_DTB_MISS_NATIVE  = 0x08E0,
337 4c9649a9 j_mayer
    EXCP_UNALIGN          = 0x11E0,
338 4c9649a9 j_mayer
    EXCP_OPCDEC           = 0x13E0,
339 4c9649a9 j_mayer
    EXCP_FEN              = 0x17E0,
340 4c9649a9 j_mayer
    EXCP_CALL_PAL         = 0x2000,
341 4c9649a9 j_mayer
    EXCP_CALL_PALP        = 0x3000,
342 4c9649a9 j_mayer
    EXCP_CALL_PALE        = 0x4000,
343 4c9649a9 j_mayer
    /* Pseudo exception for console */
344 4c9649a9 j_mayer
    EXCP_CONSOLE_DISPATCH = 0x4001,
345 4c9649a9 j_mayer
    EXCP_CONSOLE_FIXUP    = 0x4002,
346 4c9649a9 j_mayer
};
347 4c9649a9 j_mayer
348 4c9649a9 j_mayer
/* Arithmetic exception */
349 4c9649a9 j_mayer
enum {
350 4c9649a9 j_mayer
    EXCP_ARITH_OVERFLOW,
351 4c9649a9 j_mayer
};
352 4c9649a9 j_mayer
353 4c9649a9 j_mayer
enum {
354 4c9649a9 j_mayer
    PALCODE_CALL = 0x00000000,
355 4c9649a9 j_mayer
    PALCODE_LD   = 0x01000000,
356 4c9649a9 j_mayer
    PALCODE_ST   = 0x02000000,
357 4c9649a9 j_mayer
    PALCODE_MFPR = 0x03000000,
358 4c9649a9 j_mayer
    PALCODE_MTPR = 0x04000000,
359 4c9649a9 j_mayer
    PALCODE_REI  = 0x05000000,
360 4c9649a9 j_mayer
    PALCODE_INIT = 0xF0000000,
361 4c9649a9 j_mayer
};
362 4c9649a9 j_mayer
363 4c9649a9 j_mayer
enum {
364 4c9649a9 j_mayer
    IR_V0   = 0,
365 4c9649a9 j_mayer
    IR_T0   = 1,
366 4c9649a9 j_mayer
    IR_T1   = 2,
367 4c9649a9 j_mayer
    IR_T2   = 3,
368 4c9649a9 j_mayer
    IR_T3   = 4,
369 4c9649a9 j_mayer
    IR_T4   = 5,
370 4c9649a9 j_mayer
    IR_T5   = 6,
371 4c9649a9 j_mayer
    IR_T6   = 7,
372 4c9649a9 j_mayer
    IR_T7   = 8,
373 4c9649a9 j_mayer
    IR_S0   = 9,
374 4c9649a9 j_mayer
    IR_S1   = 10,
375 4c9649a9 j_mayer
    IR_S2   = 11,
376 4c9649a9 j_mayer
    IR_S3   = 12,
377 4c9649a9 j_mayer
    IR_S4   = 13,
378 4c9649a9 j_mayer
    IR_S5   = 14,
379 4c9649a9 j_mayer
    IR_S6   = 15,
380 4c9649a9 j_mayer
#define IR_FP IR_S6
381 4c9649a9 j_mayer
    IR_A0   = 16,
382 4c9649a9 j_mayer
    IR_A1   = 17,
383 4c9649a9 j_mayer
    IR_A2   = 18,
384 4c9649a9 j_mayer
    IR_A3   = 19,
385 4c9649a9 j_mayer
    IR_A4   = 20,
386 4c9649a9 j_mayer
    IR_A5   = 21,
387 4c9649a9 j_mayer
    IR_T8   = 22,
388 4c9649a9 j_mayer
    IR_T9   = 23,
389 4c9649a9 j_mayer
    IR_T10  = 24,
390 4c9649a9 j_mayer
    IR_T11  = 25,
391 4c9649a9 j_mayer
    IR_RA   = 26,
392 4c9649a9 j_mayer
    IR_T12  = 27,
393 4c9649a9 j_mayer
#define IR_PV IR_T12
394 4c9649a9 j_mayer
    IR_AT   = 28,
395 4c9649a9 j_mayer
    IR_GP   = 29,
396 4c9649a9 j_mayer
    IR_SP   = 30,
397 4c9649a9 j_mayer
    IR_ZERO = 31,
398 4c9649a9 j_mayer
};
399 4c9649a9 j_mayer
400 e96efcfc j_mayer
CPUAlphaState * cpu_alpha_init (void);
401 e96efcfc j_mayer
int cpu_alpha_exec(CPUAlphaState *s);
402 e96efcfc j_mayer
/* you can call this signal handler from your SIGBUS and SIGSEGV
403 e96efcfc j_mayer
   signal handlers to inform the virtual CPU of exceptions. non zero
404 e96efcfc j_mayer
   is returned if the signal was handled by the virtual CPU.  */
405 5fafdf24 ths
int cpu_alpha_signal_handler(int host_signum, void *pinfo,
406 e96efcfc j_mayer
                             void *puc);
407 4c9649a9 j_mayer
int cpu_alpha_mfpr (CPUState *env, int iprn, uint64_t *valp);
408 4c9649a9 j_mayer
int cpu_alpha_mtpr (CPUState *env, int iprn, uint64_t val, uint64_t *oldvalp);
409 4c9649a9 j_mayer
void cpu_loop_exit (void);
410 4c9649a9 j_mayer
void pal_init (CPUState *env);
411 4c9649a9 j_mayer
void call_pal (CPUState *env, int palcode);
412 4c9649a9 j_mayer
413 4c9649a9 j_mayer
#endif /* !defined (__CPU_ALPHA_H__) */