Statistics
| Branch: | Revision:

root / target-sparc / translate.c @ 6f27aba6

History | View | Annotate | Download (123 kB)

1
/*
2
   SPARC translation
3

4
   Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at>
5
   Copyright (C) 2003-2005 Fabrice Bellard
6

7
   This library is free software; you can redistribute it and/or
8
   modify it under the terms of the GNU Lesser General Public
9
   License as published by the Free Software Foundation; either
10
   version 2 of the License, or (at your option) any later version.
11

12
   This library is distributed in the hope that it will be useful,
13
   but WITHOUT ANY WARRANTY; without even the implied warranty of
14
   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15
   Lesser General Public License for more details.
16

17
   You should have received a copy of the GNU Lesser General Public
18
   License along with this library; if not, write to the Free Software
19
   Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
20
 */
21

    
22
/*
23
   TODO-list:
24

25
   Rest of V9 instructions, VIS instructions
26
   NPC/PC static optimisations (use JUMP_TB when possible)
27
   Optimize synthetic instructions
28
   128-bit float
29
*/
30

    
31
#include <stdarg.h>
32
#include <stdlib.h>
33
#include <stdio.h>
34
#include <string.h>
35
#include <inttypes.h>
36

    
37
#include "cpu.h"
38
#include "exec-all.h"
39
#include "disas.h"
40

    
41
#define DEBUG_DISAS
42

    
43
#define DYNAMIC_PC  1 /* dynamic pc value */
44
#define JUMP_PC     2 /* dynamic pc value which takes only two values
45
                         according to jump_pc[T2] */
46

    
47
typedef struct DisasContext {
48
    target_ulong pc;    /* current Program Counter: integer or DYNAMIC_PC */
49
    target_ulong npc;   /* next PC: integer or DYNAMIC_PC or JUMP_PC */
50
    target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */
51
    int is_br;
52
    int mem_idx;
53
    int fpu_enabled;
54
    struct TranslationBlock *tb;
55
} DisasContext;
56

    
57
struct sparc_def_t {
58
    const unsigned char *name;
59
    target_ulong iu_version;
60
    uint32_t fpu_version;
61
    uint32_t mmu_version;
62
};
63

    
64
static uint16_t *gen_opc_ptr;
65
static uint32_t *gen_opparam_ptr;
66
extern FILE *logfile;
67
extern int loglevel;
68

    
69
enum {
70
#define DEF(s,n,copy_size) INDEX_op_ ## s,
71
#include "opc.h"
72
#undef DEF
73
    NB_OPS
74
};
75

    
76
#include "gen-op.h"
77

    
78
// This function uses non-native bit order
79
#define GET_FIELD(X, FROM, TO) \
80
  ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1))
81

    
82
// This function uses the order in the manuals, i.e. bit 0 is 2^0
83
#define GET_FIELD_SP(X, FROM, TO) \
84
    GET_FIELD(X, 31 - (TO), 31 - (FROM))
85

    
86
#define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1)
87
#define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1))
88

    
89
#ifdef TARGET_SPARC64
90
#define DFPREG(r) (((r & 1) << 5) | (r & 0x1e))
91
#else
92
#define DFPREG(r) (r & 0x1e)
93
#endif
94

    
95
#ifdef USE_DIRECT_JUMP
96
#define TBPARAM(x)
97
#else
98
#define TBPARAM(x) (long)(x)
99
#endif
100

    
101
static int sign_extend(int x, int len)
102
{
103
    len = 32 - len;
104
    return (x << len) >> len;
105
}
106

    
107
#define IS_IMM (insn & (1<<13))
108

    
109
static void disas_sparc_insn(DisasContext * dc);
110

    
111
static GenOpFunc * const gen_op_movl_TN_reg[2][32] = {
112
    {
113
     gen_op_movl_g0_T0,
114
     gen_op_movl_g1_T0,
115
     gen_op_movl_g2_T0,
116
     gen_op_movl_g3_T0,
117
     gen_op_movl_g4_T0,
118
     gen_op_movl_g5_T0,
119
     gen_op_movl_g6_T0,
120
     gen_op_movl_g7_T0,
121
     gen_op_movl_o0_T0,
122
     gen_op_movl_o1_T0,
123
     gen_op_movl_o2_T0,
124
     gen_op_movl_o3_T0,
125
     gen_op_movl_o4_T0,
126
     gen_op_movl_o5_T0,
127
     gen_op_movl_o6_T0,
128
     gen_op_movl_o7_T0,
129
     gen_op_movl_l0_T0,
130
     gen_op_movl_l1_T0,
131
     gen_op_movl_l2_T0,
132
     gen_op_movl_l3_T0,
133
     gen_op_movl_l4_T0,
134
     gen_op_movl_l5_T0,
135
     gen_op_movl_l6_T0,
136
     gen_op_movl_l7_T0,
137
     gen_op_movl_i0_T0,
138
     gen_op_movl_i1_T0,
139
     gen_op_movl_i2_T0,
140
     gen_op_movl_i3_T0,
141
     gen_op_movl_i4_T0,
142
     gen_op_movl_i5_T0,
143
     gen_op_movl_i6_T0,
144
     gen_op_movl_i7_T0,
145
     },
146
    {
147
     gen_op_movl_g0_T1,
148
     gen_op_movl_g1_T1,
149
     gen_op_movl_g2_T1,
150
     gen_op_movl_g3_T1,
151
     gen_op_movl_g4_T1,
152
     gen_op_movl_g5_T1,
153
     gen_op_movl_g6_T1,
154
     gen_op_movl_g7_T1,
155
     gen_op_movl_o0_T1,
156
     gen_op_movl_o1_T1,
157
     gen_op_movl_o2_T1,
158
     gen_op_movl_o3_T1,
159
     gen_op_movl_o4_T1,
160
     gen_op_movl_o5_T1,
161
     gen_op_movl_o6_T1,
162
     gen_op_movl_o7_T1,
163
     gen_op_movl_l0_T1,
164
     gen_op_movl_l1_T1,
165
     gen_op_movl_l2_T1,
166
     gen_op_movl_l3_T1,
167
     gen_op_movl_l4_T1,
168
     gen_op_movl_l5_T1,
169
     gen_op_movl_l6_T1,
170
     gen_op_movl_l7_T1,
171
     gen_op_movl_i0_T1,
172
     gen_op_movl_i1_T1,
173
     gen_op_movl_i2_T1,
174
     gen_op_movl_i3_T1,
175
     gen_op_movl_i4_T1,
176
     gen_op_movl_i5_T1,
177
     gen_op_movl_i6_T1,
178
     gen_op_movl_i7_T1,
179
     }
180
};
181

    
182
static GenOpFunc * const gen_op_movl_reg_TN[3][32] = {
183
    {
184
     gen_op_movl_T0_g0,
185
     gen_op_movl_T0_g1,
186
     gen_op_movl_T0_g2,
187
     gen_op_movl_T0_g3,
188
     gen_op_movl_T0_g4,
189
     gen_op_movl_T0_g5,
190
     gen_op_movl_T0_g6,
191
     gen_op_movl_T0_g7,
192
     gen_op_movl_T0_o0,
193
     gen_op_movl_T0_o1,
194
     gen_op_movl_T0_o2,
195
     gen_op_movl_T0_o3,
196
     gen_op_movl_T0_o4,
197
     gen_op_movl_T0_o5,
198
     gen_op_movl_T0_o6,
199
     gen_op_movl_T0_o7,
200
     gen_op_movl_T0_l0,
201
     gen_op_movl_T0_l1,
202
     gen_op_movl_T0_l2,
203
     gen_op_movl_T0_l3,
204
     gen_op_movl_T0_l4,
205
     gen_op_movl_T0_l5,
206
     gen_op_movl_T0_l6,
207
     gen_op_movl_T0_l7,
208
     gen_op_movl_T0_i0,
209
     gen_op_movl_T0_i1,
210
     gen_op_movl_T0_i2,
211
     gen_op_movl_T0_i3,
212
     gen_op_movl_T0_i4,
213
     gen_op_movl_T0_i5,
214
     gen_op_movl_T0_i6,
215
     gen_op_movl_T0_i7,
216
     },
217
    {
218
     gen_op_movl_T1_g0,
219
     gen_op_movl_T1_g1,
220
     gen_op_movl_T1_g2,
221
     gen_op_movl_T1_g3,
222
     gen_op_movl_T1_g4,
223
     gen_op_movl_T1_g5,
224
     gen_op_movl_T1_g6,
225
     gen_op_movl_T1_g7,
226
     gen_op_movl_T1_o0,
227
     gen_op_movl_T1_o1,
228
     gen_op_movl_T1_o2,
229
     gen_op_movl_T1_o3,
230
     gen_op_movl_T1_o4,
231
     gen_op_movl_T1_o5,
232
     gen_op_movl_T1_o6,
233
     gen_op_movl_T1_o7,
234
     gen_op_movl_T1_l0,
235
     gen_op_movl_T1_l1,
236
     gen_op_movl_T1_l2,
237
     gen_op_movl_T1_l3,
238
     gen_op_movl_T1_l4,
239
     gen_op_movl_T1_l5,
240
     gen_op_movl_T1_l6,
241
     gen_op_movl_T1_l7,
242
     gen_op_movl_T1_i0,
243
     gen_op_movl_T1_i1,
244
     gen_op_movl_T1_i2,
245
     gen_op_movl_T1_i3,
246
     gen_op_movl_T1_i4,
247
     gen_op_movl_T1_i5,
248
     gen_op_movl_T1_i6,
249
     gen_op_movl_T1_i7,
250
     },
251
    {
252
     gen_op_movl_T2_g0,
253
     gen_op_movl_T2_g1,
254
     gen_op_movl_T2_g2,
255
     gen_op_movl_T2_g3,
256
     gen_op_movl_T2_g4,
257
     gen_op_movl_T2_g5,
258
     gen_op_movl_T2_g6,
259
     gen_op_movl_T2_g7,
260
     gen_op_movl_T2_o0,
261
     gen_op_movl_T2_o1,
262
     gen_op_movl_T2_o2,
263
     gen_op_movl_T2_o3,
264
     gen_op_movl_T2_o4,
265
     gen_op_movl_T2_o5,
266
     gen_op_movl_T2_o6,
267
     gen_op_movl_T2_o7,
268
     gen_op_movl_T2_l0,
269
     gen_op_movl_T2_l1,
270
     gen_op_movl_T2_l2,
271
     gen_op_movl_T2_l3,
272
     gen_op_movl_T2_l4,
273
     gen_op_movl_T2_l5,
274
     gen_op_movl_T2_l6,
275
     gen_op_movl_T2_l7,
276
     gen_op_movl_T2_i0,
277
     gen_op_movl_T2_i1,
278
     gen_op_movl_T2_i2,
279
     gen_op_movl_T2_i3,
280
     gen_op_movl_T2_i4,
281
     gen_op_movl_T2_i5,
282
     gen_op_movl_T2_i6,
283
     gen_op_movl_T2_i7,
284
     }
285
};
286

    
287
static GenOpFunc1 * const gen_op_movl_TN_im[3] = {
288
    gen_op_movl_T0_im,
289
    gen_op_movl_T1_im,
290
    gen_op_movl_T2_im
291
};
292

    
293
// Sign extending version
294
static GenOpFunc1 * const gen_op_movl_TN_sim[3] = {
295
    gen_op_movl_T0_sim,
296
    gen_op_movl_T1_sim,
297
    gen_op_movl_T2_sim
298
};
299

    
300
#ifdef TARGET_SPARC64
301
#define GEN32(func, NAME) \
302
static GenOpFunc * const NAME ## _table [64] = {                              \
303
NAME ## 0, NAME ## 1, NAME ## 2, NAME ## 3,                                   \
304
NAME ## 4, NAME ## 5, NAME ## 6, NAME ## 7,                                   \
305
NAME ## 8, NAME ## 9, NAME ## 10, NAME ## 11,                                 \
306
NAME ## 12, NAME ## 13, NAME ## 14, NAME ## 15,                               \
307
NAME ## 16, NAME ## 17, NAME ## 18, NAME ## 19,                               \
308
NAME ## 20, NAME ## 21, NAME ## 22, NAME ## 23,                               \
309
NAME ## 24, NAME ## 25, NAME ## 26, NAME ## 27,                               \
310
NAME ## 28, NAME ## 29, NAME ## 30, NAME ## 31,                               \
311
NAME ## 32, 0, NAME ## 34, 0, NAME ## 36, 0, NAME ## 38, 0,                   \
312
NAME ## 40, 0, NAME ## 42, 0, NAME ## 44, 0, NAME ## 46, 0,                   \
313
NAME ## 48, 0, NAME ## 50, 0, NAME ## 52, 0, NAME ## 54, 0,                   \
314
NAME ## 56, 0, NAME ## 58, 0, NAME ## 60, 0, NAME ## 62, 0,                   \
315
};                                                                            \
316
static inline void func(int n)                                                \
317
{                                                                             \
318
    NAME ## _table[n]();                                                      \
319
}
320
#else
321
#define GEN32(func, NAME) \
322
static GenOpFunc *const NAME ## _table [32] = {                               \
323
NAME ## 0, NAME ## 1, NAME ## 2, NAME ## 3,                                   \
324
NAME ## 4, NAME ## 5, NAME ## 6, NAME ## 7,                                   \
325
NAME ## 8, NAME ## 9, NAME ## 10, NAME ## 11,                                 \
326
NAME ## 12, NAME ## 13, NAME ## 14, NAME ## 15,                               \
327
NAME ## 16, NAME ## 17, NAME ## 18, NAME ## 19,                               \
328
NAME ## 20, NAME ## 21, NAME ## 22, NAME ## 23,                               \
329
NAME ## 24, NAME ## 25, NAME ## 26, NAME ## 27,                               \
330
NAME ## 28, NAME ## 29, NAME ## 30, NAME ## 31,                               \
331
};                                                                            \
332
static inline void func(int n)                                                \
333
{                                                                             \
334
    NAME ## _table[n]();                                                      \
335
}
336
#endif
337

    
338
/* floating point registers moves */
339
GEN32(gen_op_load_fpr_FT0, gen_op_load_fpr_FT0_fprf);
340
GEN32(gen_op_load_fpr_FT1, gen_op_load_fpr_FT1_fprf);
341
GEN32(gen_op_store_FT0_fpr, gen_op_store_FT0_fpr_fprf);
342
GEN32(gen_op_store_FT1_fpr, gen_op_store_FT1_fpr_fprf);
343

    
344
GEN32(gen_op_load_fpr_DT0, gen_op_load_fpr_DT0_fprf);
345
GEN32(gen_op_load_fpr_DT1, gen_op_load_fpr_DT1_fprf);
346
GEN32(gen_op_store_DT0_fpr, gen_op_store_DT0_fpr_fprf);
347
GEN32(gen_op_store_DT1_fpr, gen_op_store_DT1_fpr_fprf);
348

    
349
#ifdef ALIGN_7_BUGS_FIXED
350
#else
351
#ifndef CONFIG_USER_ONLY
352
#define gen_op_check_align_T0_7()
353
#endif
354
#endif
355

    
356
/* moves */
357
#ifdef CONFIG_USER_ONLY
358
#define supervisor(dc) 0
359
#ifdef TARGET_SPARC64
360
#define hypervisor(dc) 0
361
#endif
362
#define gen_op_ldst(name)        gen_op_##name##_raw()
363
#else
364
#define supervisor(dc) (dc->mem_idx >= 1)
365
#ifdef TARGET_SPARC64
366
#define hypervisor(dc) (dc->mem_idx == 2)
367
#define OP_LD_TABLE(width)                                              \
368
    static GenOpFunc * const gen_op_##width[] = {                       \
369
        &gen_op_##width##_user,                                         \
370
        &gen_op_##width##_kernel,                                       \
371
        &gen_op_##width##_hypv,                                         \
372
    };
373
#else
374
#define OP_LD_TABLE(width)                                              \
375
    static GenOpFunc * const gen_op_##width[] = {                       \
376
        &gen_op_##width##_user,                                         \
377
        &gen_op_##width##_kernel,                                       \
378
    };
379
#endif
380
#define gen_op_ldst(name)        (*gen_op_##name[dc->mem_idx])()
381
#endif
382

    
383
#ifndef CONFIG_USER_ONLY
384
OP_LD_TABLE(ld);
385
OP_LD_TABLE(st);
386
OP_LD_TABLE(ldub);
387
OP_LD_TABLE(lduh);
388
OP_LD_TABLE(ldsb);
389
OP_LD_TABLE(ldsh);
390
OP_LD_TABLE(stb);
391
OP_LD_TABLE(sth);
392
OP_LD_TABLE(std);
393
OP_LD_TABLE(ldstub);
394
OP_LD_TABLE(swap);
395
OP_LD_TABLE(ldd);
396
OP_LD_TABLE(stf);
397
OP_LD_TABLE(stdf);
398
OP_LD_TABLE(ldf);
399
OP_LD_TABLE(lddf);
400

    
401
#ifdef TARGET_SPARC64
402
OP_LD_TABLE(lduw);
403
OP_LD_TABLE(ldsw);
404
OP_LD_TABLE(ldx);
405
OP_LD_TABLE(stx);
406
#endif
407
#endif
408

    
409
/* asi moves */
410
#ifdef TARGET_SPARC64
411
static inline void gen_ld_asi(int insn, int size, int sign)
412
{
413
    int asi, offset;
414

    
415
    if (IS_IMM) {
416
        offset = GET_FIELD(insn, 25, 31);
417
        gen_op_ld_asi_reg(offset, size, sign);
418
    } else {
419
        asi = GET_FIELD(insn, 19, 26);
420
        gen_op_ld_asi(asi, size, sign);
421
    }
422
}
423

    
424
static inline void gen_st_asi(int insn, int size)
425
{
426
    int asi, offset;
427

    
428
    if (IS_IMM) {
429
        offset = GET_FIELD(insn, 25, 31);
430
        gen_op_st_asi_reg(offset, size);
431
    } else {
432
        asi = GET_FIELD(insn, 19, 26);
433
        gen_op_st_asi(asi, size);
434
    }
435
}
436

    
437
static inline void gen_ldf_asi(int insn, int size)
438
{
439
    int asi, offset, rd;
440

    
441
    rd = DFPREG(GET_FIELD(insn, 2, 6));
442
    if (IS_IMM) {
443
        offset = GET_FIELD(insn, 25, 31);
444
        gen_op_ldf_asi_reg(offset, size, rd);
445
    } else {
446
        asi = GET_FIELD(insn, 19, 26);
447
        gen_op_ldf_asi(asi, size, rd);
448
    }
449
}
450

    
451
static inline void gen_stf_asi(int insn, int size)
452
{
453
    int asi, offset, rd;
454

    
455
    rd = DFPREG(GET_FIELD(insn, 2, 6));
456
    if (IS_IMM) {
457
        offset = GET_FIELD(insn, 25, 31);
458
        gen_op_stf_asi_reg(offset, size, rd);
459
    } else {
460
        asi = GET_FIELD(insn, 19, 26);
461
        gen_op_stf_asi(asi, size, rd);
462
    }
463
}
464

    
465
static inline void gen_swap_asi(int insn)
466
{
467
    int asi, offset;
468

    
469
    if (IS_IMM) {
470
        offset = GET_FIELD(insn, 25, 31);
471
        gen_op_swap_asi_reg(offset);
472
    } else {
473
        asi = GET_FIELD(insn, 19, 26);
474
        gen_op_swap_asi(asi);
475
    }
476
}
477

    
478
static inline void gen_ldstub_asi(int insn)
479
{
480
    int asi, offset;
481

    
482
    if (IS_IMM) {
483
        offset = GET_FIELD(insn, 25, 31);
484
        gen_op_ldstub_asi_reg(offset);
485
    } else {
486
        asi = GET_FIELD(insn, 19, 26);
487
        gen_op_ldstub_asi(asi);
488
    }
489
}
490

    
491
static inline void gen_ldda_asi(int insn)
492
{
493
    int asi, offset;
494

    
495
    if (IS_IMM) {
496
        offset = GET_FIELD(insn, 25, 31);
497
        gen_op_ldda_asi_reg(offset);
498
    } else {
499
        asi = GET_FIELD(insn, 19, 26);
500
        gen_op_ldda_asi(asi);
501
    }
502
}
503

    
504
static inline void gen_stda_asi(int insn)
505
{
506
    int asi, offset;
507

    
508
    if (IS_IMM) {
509
        offset = GET_FIELD(insn, 25, 31);
510
        gen_op_stda_asi_reg(offset);
511
    } else {
512
        asi = GET_FIELD(insn, 19, 26);
513
        gen_op_stda_asi(asi);
514
    }
515
}
516

    
517
static inline void gen_cas_asi(int insn)
518
{
519
    int asi, offset;
520

    
521
    if (IS_IMM) {
522
        offset = GET_FIELD(insn, 25, 31);
523
        gen_op_cas_asi_reg(offset);
524
    } else {
525
        asi = GET_FIELD(insn, 19, 26);
526
        gen_op_cas_asi(asi);
527
    }
528
}
529

    
530
static inline void gen_casx_asi(int insn)
531
{
532
    int asi, offset;
533

    
534
    if (IS_IMM) {
535
        offset = GET_FIELD(insn, 25, 31);
536
        gen_op_casx_asi_reg(offset);
537
    } else {
538
        asi = GET_FIELD(insn, 19, 26);
539
        gen_op_casx_asi(asi);
540
    }
541
}
542

    
543
#elif !defined(CONFIG_USER_ONLY)
544

    
545
static inline void gen_ld_asi(int insn, int size, int sign)
546
{
547
    int asi;
548

    
549
    asi = GET_FIELD(insn, 19, 26);
550
    gen_op_ld_asi(asi, size, sign);
551
}
552

    
553
static inline void gen_st_asi(int insn, int size)
554
{
555
    int asi;
556

    
557
    asi = GET_FIELD(insn, 19, 26);
558
    gen_op_st_asi(asi, size);
559
}
560

    
561
static inline void gen_ldstub_asi(int insn)
562
{
563
    int asi;
564

    
565
    asi = GET_FIELD(insn, 19, 26);
566
    gen_op_ldstub_asi(asi);
567
}
568

    
569
static inline void gen_swap_asi(int insn)
570
{
571
    int asi;
572

    
573
    asi = GET_FIELD(insn, 19, 26);
574
    gen_op_swap_asi(asi);
575
}
576

    
577
static inline void gen_ldda_asi(int insn)
578
{
579
    int asi;
580

    
581
    asi = GET_FIELD(insn, 19, 26);
582
    gen_op_ld_asi(asi, 8, 0);
583
}
584

    
585
static inline void gen_stda_asi(int insn)
586
{
587
    int asi;
588

    
589
    asi = GET_FIELD(insn, 19, 26);
590
    gen_op_st_asi(asi, 8);
591
}
592
#endif
593

    
594
static inline void gen_movl_imm_TN(int reg, uint32_t imm)
595
{
596
    gen_op_movl_TN_im[reg](imm);
597
}
598

    
599
static inline void gen_movl_imm_T1(uint32_t val)
600
{
601
    gen_movl_imm_TN(1, val);
602
}
603

    
604
static inline void gen_movl_imm_T0(uint32_t val)
605
{
606
    gen_movl_imm_TN(0, val);
607
}
608

    
609
static inline void gen_movl_simm_TN(int reg, int32_t imm)
610
{
611
    gen_op_movl_TN_sim[reg](imm);
612
}
613

    
614
static inline void gen_movl_simm_T1(int32_t val)
615
{
616
    gen_movl_simm_TN(1, val);
617
}
618

    
619
static inline void gen_movl_simm_T0(int32_t val)
620
{
621
    gen_movl_simm_TN(0, val);
622
}
623

    
624
static inline void gen_movl_reg_TN(int reg, int t)
625
{
626
    if (reg)
627
        gen_op_movl_reg_TN[t][reg] ();
628
    else
629
        gen_movl_imm_TN(t, 0);
630
}
631

    
632
static inline void gen_movl_reg_T0(int reg)
633
{
634
    gen_movl_reg_TN(reg, 0);
635
}
636

    
637
static inline void gen_movl_reg_T1(int reg)
638
{
639
    gen_movl_reg_TN(reg, 1);
640
}
641

    
642
static inline void gen_movl_reg_T2(int reg)
643
{
644
    gen_movl_reg_TN(reg, 2);
645
}
646

    
647
static inline void gen_movl_TN_reg(int reg, int t)
648
{
649
    if (reg)
650
        gen_op_movl_TN_reg[t][reg] ();
651
}
652

    
653
static inline void gen_movl_T0_reg(int reg)
654
{
655
    gen_movl_TN_reg(reg, 0);
656
}
657

    
658
static inline void gen_movl_T1_reg(int reg)
659
{
660
    gen_movl_TN_reg(reg, 1);
661
}
662

    
663
static inline void gen_jmp_im(target_ulong pc)
664
{
665
#ifdef TARGET_SPARC64
666
    if (pc == (uint32_t)pc) {
667
        gen_op_jmp_im(pc);
668
    } else {
669
        gen_op_jmp_im64(pc >> 32, pc);
670
    }
671
#else
672
    gen_op_jmp_im(pc);
673
#endif
674
}
675

    
676
static inline void gen_movl_npc_im(target_ulong npc)
677
{
678
#ifdef TARGET_SPARC64
679
    if (npc == (uint32_t)npc) {
680
        gen_op_movl_npc_im(npc);
681
    } else {
682
        gen_op_movq_npc_im64(npc >> 32, npc);
683
    }
684
#else
685
    gen_op_movl_npc_im(npc);
686
#endif
687
}
688

    
689
static inline void gen_goto_tb(DisasContext *s, int tb_num,
690
                               target_ulong pc, target_ulong npc)
691
{
692
    TranslationBlock *tb;
693

    
694
    tb = s->tb;
695
    if ((pc & TARGET_PAGE_MASK) == (tb->pc & TARGET_PAGE_MASK) &&
696
        (npc & TARGET_PAGE_MASK) == (tb->pc & TARGET_PAGE_MASK))  {
697
        /* jump to same page: we can use a direct jump */
698
        if (tb_num == 0)
699
            gen_op_goto_tb0(TBPARAM(tb));
700
        else
701
            gen_op_goto_tb1(TBPARAM(tb));
702
        gen_jmp_im(pc);
703
        gen_movl_npc_im(npc);
704
        gen_op_movl_T0_im((long)tb + tb_num);
705
        gen_op_exit_tb();
706
    } else {
707
        /* jump to another page: currently not optimized */
708
        gen_jmp_im(pc);
709
        gen_movl_npc_im(npc);
710
        gen_op_movl_T0_0();
711
        gen_op_exit_tb();
712
    }
713
}
714

    
715
static inline void gen_branch2(DisasContext *dc, target_ulong pc1,
716
                               target_ulong pc2)
717
{
718
    int l1;
719

    
720
    l1 = gen_new_label();
721

    
722
    gen_op_jz_T2_label(l1);
723

    
724
    gen_goto_tb(dc, 0, pc1, pc1 + 4);
725

    
726
    gen_set_label(l1);
727
    gen_goto_tb(dc, 1, pc2, pc2 + 4);
728
}
729

    
730
static inline void gen_branch_a(DisasContext *dc, target_ulong pc1,
731
                                target_ulong pc2)
732
{
733
    int l1;
734

    
735
    l1 = gen_new_label();
736

    
737
    gen_op_jz_T2_label(l1);
738

    
739
    gen_goto_tb(dc, 0, pc2, pc1);
740

    
741
    gen_set_label(l1);
742
    gen_goto_tb(dc, 1, pc2 + 4, pc2 + 8);
743
}
744

    
745
static inline void gen_branch(DisasContext *dc, target_ulong pc,
746
                              target_ulong npc)
747
{
748
    gen_goto_tb(dc, 0, pc, npc);
749
}
750

    
751
static inline void gen_generic_branch(target_ulong npc1, target_ulong npc2)
752
{
753
    int l1, l2;
754

    
755
    l1 = gen_new_label();
756
    l2 = gen_new_label();
757
    gen_op_jz_T2_label(l1);
758

    
759
    gen_movl_npc_im(npc1);
760
    gen_op_jmp_label(l2);
761

    
762
    gen_set_label(l1);
763
    gen_movl_npc_im(npc2);
764
    gen_set_label(l2);
765
}
766

    
767
/* call this function before using T2 as it may have been set for a jump */
768
static inline void flush_T2(DisasContext * dc)
769
{
770
    if (dc->npc == JUMP_PC) {
771
        gen_generic_branch(dc->jump_pc[0], dc->jump_pc[1]);
772
        dc->npc = DYNAMIC_PC;
773
    }
774
}
775

    
776
static inline void save_npc(DisasContext * dc)
777
{
778
    if (dc->npc == JUMP_PC) {
779
        gen_generic_branch(dc->jump_pc[0], dc->jump_pc[1]);
780
        dc->npc = DYNAMIC_PC;
781
    } else if (dc->npc != DYNAMIC_PC) {
782
        gen_movl_npc_im(dc->npc);
783
    }
784
}
785

    
786
static inline void save_state(DisasContext * dc)
787
{
788
    gen_jmp_im(dc->pc);
789
    save_npc(dc);
790
}
791

    
792
static inline void gen_mov_pc_npc(DisasContext * dc)
793
{
794
    if (dc->npc == JUMP_PC) {
795
        gen_generic_branch(dc->jump_pc[0], dc->jump_pc[1]);
796
        gen_op_mov_pc_npc();
797
        dc->pc = DYNAMIC_PC;
798
    } else if (dc->npc == DYNAMIC_PC) {
799
        gen_op_mov_pc_npc();
800
        dc->pc = DYNAMIC_PC;
801
    } else {
802
        dc->pc = dc->npc;
803
    }
804
}
805

    
806
static GenOpFunc * const gen_cond[2][16] = {
807
    {
808
        gen_op_eval_bn,
809
        gen_op_eval_be,
810
        gen_op_eval_ble,
811
        gen_op_eval_bl,
812
        gen_op_eval_bleu,
813
        gen_op_eval_bcs,
814
        gen_op_eval_bneg,
815
        gen_op_eval_bvs,
816
        gen_op_eval_ba,
817
        gen_op_eval_bne,
818
        gen_op_eval_bg,
819
        gen_op_eval_bge,
820
        gen_op_eval_bgu,
821
        gen_op_eval_bcc,
822
        gen_op_eval_bpos,
823
        gen_op_eval_bvc,
824
    },
825
    {
826
#ifdef TARGET_SPARC64
827
        gen_op_eval_bn,
828
        gen_op_eval_xbe,
829
        gen_op_eval_xble,
830
        gen_op_eval_xbl,
831
        gen_op_eval_xbleu,
832
        gen_op_eval_xbcs,
833
        gen_op_eval_xbneg,
834
        gen_op_eval_xbvs,
835
        gen_op_eval_ba,
836
        gen_op_eval_xbne,
837
        gen_op_eval_xbg,
838
        gen_op_eval_xbge,
839
        gen_op_eval_xbgu,
840
        gen_op_eval_xbcc,
841
        gen_op_eval_xbpos,
842
        gen_op_eval_xbvc,
843
#endif
844
    },
845
};
846

    
847
static GenOpFunc * const gen_fcond[4][16] = {
848
    {
849
        gen_op_eval_bn,
850
        gen_op_eval_fbne,
851
        gen_op_eval_fblg,
852
        gen_op_eval_fbul,
853
        gen_op_eval_fbl,
854
        gen_op_eval_fbug,
855
        gen_op_eval_fbg,
856
        gen_op_eval_fbu,
857
        gen_op_eval_ba,
858
        gen_op_eval_fbe,
859
        gen_op_eval_fbue,
860
        gen_op_eval_fbge,
861
        gen_op_eval_fbuge,
862
        gen_op_eval_fble,
863
        gen_op_eval_fbule,
864
        gen_op_eval_fbo,
865
    },
866
#ifdef TARGET_SPARC64
867
    {
868
        gen_op_eval_bn,
869
        gen_op_eval_fbne_fcc1,
870
        gen_op_eval_fblg_fcc1,
871
        gen_op_eval_fbul_fcc1,
872
        gen_op_eval_fbl_fcc1,
873
        gen_op_eval_fbug_fcc1,
874
        gen_op_eval_fbg_fcc1,
875
        gen_op_eval_fbu_fcc1,
876
        gen_op_eval_ba,
877
        gen_op_eval_fbe_fcc1,
878
        gen_op_eval_fbue_fcc1,
879
        gen_op_eval_fbge_fcc1,
880
        gen_op_eval_fbuge_fcc1,
881
        gen_op_eval_fble_fcc1,
882
        gen_op_eval_fbule_fcc1,
883
        gen_op_eval_fbo_fcc1,
884
    },
885
    {
886
        gen_op_eval_bn,
887
        gen_op_eval_fbne_fcc2,
888
        gen_op_eval_fblg_fcc2,
889
        gen_op_eval_fbul_fcc2,
890
        gen_op_eval_fbl_fcc2,
891
        gen_op_eval_fbug_fcc2,
892
        gen_op_eval_fbg_fcc2,
893
        gen_op_eval_fbu_fcc2,
894
        gen_op_eval_ba,
895
        gen_op_eval_fbe_fcc2,
896
        gen_op_eval_fbue_fcc2,
897
        gen_op_eval_fbge_fcc2,
898
        gen_op_eval_fbuge_fcc2,
899
        gen_op_eval_fble_fcc2,
900
        gen_op_eval_fbule_fcc2,
901
        gen_op_eval_fbo_fcc2,
902
    },
903
    {
904
        gen_op_eval_bn,
905
        gen_op_eval_fbne_fcc3,
906
        gen_op_eval_fblg_fcc3,
907
        gen_op_eval_fbul_fcc3,
908
        gen_op_eval_fbl_fcc3,
909
        gen_op_eval_fbug_fcc3,
910
        gen_op_eval_fbg_fcc3,
911
        gen_op_eval_fbu_fcc3,
912
        gen_op_eval_ba,
913
        gen_op_eval_fbe_fcc3,
914
        gen_op_eval_fbue_fcc3,
915
        gen_op_eval_fbge_fcc3,
916
        gen_op_eval_fbuge_fcc3,
917
        gen_op_eval_fble_fcc3,
918
        gen_op_eval_fbule_fcc3,
919
        gen_op_eval_fbo_fcc3,
920
    },
921
#else
922
    {}, {}, {},
923
#endif
924
};
925

    
926
#ifdef TARGET_SPARC64
927
static void gen_cond_reg(int cond)
928
{
929
        switch (cond) {
930
        case 0x1:
931
            gen_op_eval_brz();
932
            break;
933
        case 0x2:
934
            gen_op_eval_brlez();
935
            break;
936
        case 0x3:
937
            gen_op_eval_brlz();
938
            break;
939
        case 0x5:
940
            gen_op_eval_brnz();
941
            break;
942
        case 0x6:
943
            gen_op_eval_brgz();
944
            break;
945
        default:
946
        case 0x7:
947
            gen_op_eval_brgez();
948
            break;
949
        }
950
}
951
#endif
952

    
953
/* XXX: potentially incorrect if dynamic npc */
954
static void do_branch(DisasContext * dc, int32_t offset, uint32_t insn, int cc)
955
{
956
    unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29));
957
    target_ulong target = dc->pc + offset;
958

    
959
    if (cond == 0x0) {
960
        /* unconditional not taken */
961
        if (a) {
962
            dc->pc = dc->npc + 4;
963
            dc->npc = dc->pc + 4;
964
        } else {
965
            dc->pc = dc->npc;
966
            dc->npc = dc->pc + 4;
967
        }
968
    } else if (cond == 0x8) {
969
        /* unconditional taken */
970
        if (a) {
971
            dc->pc = target;
972
            dc->npc = dc->pc + 4;
973
        } else {
974
            dc->pc = dc->npc;
975
            dc->npc = target;
976
        }
977
    } else {
978
        flush_T2(dc);
979
        gen_cond[cc][cond]();
980
        if (a) {
981
            gen_branch_a(dc, target, dc->npc);
982
            dc->is_br = 1;
983
        } else {
984
            dc->pc = dc->npc;
985
            dc->jump_pc[0] = target;
986
            dc->jump_pc[1] = dc->npc + 4;
987
            dc->npc = JUMP_PC;
988
        }
989
    }
990
}
991

    
992
/* XXX: potentially incorrect if dynamic npc */
993
static void do_fbranch(DisasContext * dc, int32_t offset, uint32_t insn, int cc)
994
{
995
    unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29));
996
    target_ulong target = dc->pc + offset;
997

    
998
    if (cond == 0x0) {
999
        /* unconditional not taken */
1000
        if (a) {
1001
            dc->pc = dc->npc + 4;
1002
            dc->npc = dc->pc + 4;
1003
        } else {
1004
            dc->pc = dc->npc;
1005
            dc->npc = dc->pc + 4;
1006
        }
1007
    } else if (cond == 0x8) {
1008
        /* unconditional taken */
1009
        if (a) {
1010
            dc->pc = target;
1011
            dc->npc = dc->pc + 4;
1012
        } else {
1013
            dc->pc = dc->npc;
1014
            dc->npc = target;
1015
        }
1016
    } else {
1017
        flush_T2(dc);
1018
        gen_fcond[cc][cond]();
1019
        if (a) {
1020
            gen_branch_a(dc, target, dc->npc);
1021
            dc->is_br = 1;
1022
        } else {
1023
            dc->pc = dc->npc;
1024
            dc->jump_pc[0] = target;
1025
            dc->jump_pc[1] = dc->npc + 4;
1026
            dc->npc = JUMP_PC;
1027
        }
1028
    }
1029
}
1030

    
1031
#ifdef TARGET_SPARC64
1032
/* XXX: potentially incorrect if dynamic npc */
1033
static void do_branch_reg(DisasContext * dc, int32_t offset, uint32_t insn)
1034
{
1035
    unsigned int cond = GET_FIELD_SP(insn, 25, 27), a = (insn & (1 << 29));
1036
    target_ulong target = dc->pc + offset;
1037

    
1038
    flush_T2(dc);
1039
    gen_cond_reg(cond);
1040
    if (a) {
1041
        gen_branch_a(dc, target, dc->npc);
1042
        dc->is_br = 1;
1043
    } else {
1044
        dc->pc = dc->npc;
1045
        dc->jump_pc[0] = target;
1046
        dc->jump_pc[1] = dc->npc + 4;
1047
        dc->npc = JUMP_PC;
1048
    }
1049
}
1050

    
1051
static GenOpFunc * const gen_fcmps[4] = {
1052
    gen_op_fcmps,
1053
    gen_op_fcmps_fcc1,
1054
    gen_op_fcmps_fcc2,
1055
    gen_op_fcmps_fcc3,
1056
};
1057

    
1058
static GenOpFunc * const gen_fcmpd[4] = {
1059
    gen_op_fcmpd,
1060
    gen_op_fcmpd_fcc1,
1061
    gen_op_fcmpd_fcc2,
1062
    gen_op_fcmpd_fcc3,
1063
};
1064

    
1065
static GenOpFunc * const gen_fcmpes[4] = {
1066
    gen_op_fcmpes,
1067
    gen_op_fcmpes_fcc1,
1068
    gen_op_fcmpes_fcc2,
1069
    gen_op_fcmpes_fcc3,
1070
};
1071

    
1072
static GenOpFunc * const gen_fcmped[4] = {
1073
    gen_op_fcmped,
1074
    gen_op_fcmped_fcc1,
1075
    gen_op_fcmped_fcc2,
1076
    gen_op_fcmped_fcc3,
1077
};
1078

    
1079
#endif
1080

    
1081
static int gen_trap_ifnofpu(DisasContext * dc)
1082
{
1083
#if !defined(CONFIG_USER_ONLY)
1084
    if (!dc->fpu_enabled) {
1085
        save_state(dc);
1086
        gen_op_exception(TT_NFPU_INSN);
1087
        dc->is_br = 1;
1088
        return 1;
1089
    }
1090
#endif
1091
    return 0;
1092
}
1093

    
1094
/* before an instruction, dc->pc must be static */
1095
static void disas_sparc_insn(DisasContext * dc)
1096
{
1097
    unsigned int insn, opc, rs1, rs2, rd;
1098

    
1099
    insn = ldl_code(dc->pc);
1100
    opc = GET_FIELD(insn, 0, 1);
1101

    
1102
    rd = GET_FIELD(insn, 2, 6);
1103
    switch (opc) {
1104
    case 0:                     /* branches/sethi */
1105
        {
1106
            unsigned int xop = GET_FIELD(insn, 7, 9);
1107
            int32_t target;
1108
            switch (xop) {
1109
#ifdef TARGET_SPARC64
1110
            case 0x1:           /* V9 BPcc */
1111
                {
1112
                    int cc;
1113

    
1114
                    target = GET_FIELD_SP(insn, 0, 18);
1115
                    target = sign_extend(target, 18);
1116
                    target <<= 2;
1117
                    cc = GET_FIELD_SP(insn, 20, 21);
1118
                    if (cc == 0)
1119
                        do_branch(dc, target, insn, 0);
1120
                    else if (cc == 2)
1121
                        do_branch(dc, target, insn, 1);
1122
                    else
1123
                        goto illegal_insn;
1124
                    goto jmp_insn;
1125
                }
1126
            case 0x3:           /* V9 BPr */
1127
                {
1128
                    target = GET_FIELD_SP(insn, 0, 13) |
1129
                        (GET_FIELD_SP(insn, 20, 21) << 14);
1130
                    target = sign_extend(target, 16);
1131
                    target <<= 2;
1132
                    rs1 = GET_FIELD(insn, 13, 17);
1133
                    gen_movl_reg_T0(rs1);
1134
                    do_branch_reg(dc, target, insn);
1135
                    goto jmp_insn;
1136
                }
1137
            case 0x5:           /* V9 FBPcc */
1138
                {
1139
                    int cc = GET_FIELD_SP(insn, 20, 21);
1140
                    if (gen_trap_ifnofpu(dc))
1141
                        goto jmp_insn;
1142
                    target = GET_FIELD_SP(insn, 0, 18);
1143
                    target = sign_extend(target, 19);
1144
                    target <<= 2;
1145
                    do_fbranch(dc, target, insn, cc);
1146
                    goto jmp_insn;
1147
                }
1148
#else
1149
            case 0x7:           /* CBN+x */
1150
                {
1151
                    goto ncp_insn;
1152
                }
1153
#endif
1154
            case 0x2:           /* BN+x */
1155
                {
1156
                    target = GET_FIELD(insn, 10, 31);
1157
                    target = sign_extend(target, 22);
1158
                    target <<= 2;
1159
                    do_branch(dc, target, insn, 0);
1160
                    goto jmp_insn;
1161
                }
1162
            case 0x6:           /* FBN+x */
1163
                {
1164
                    if (gen_trap_ifnofpu(dc))
1165
                        goto jmp_insn;
1166
                    target = GET_FIELD(insn, 10, 31);
1167
                    target = sign_extend(target, 22);
1168
                    target <<= 2;
1169
                    do_fbranch(dc, target, insn, 0);
1170
                    goto jmp_insn;
1171
                }
1172
            case 0x4:           /* SETHI */
1173
#define OPTIM
1174
#if defined(OPTIM)
1175
                if (rd) { // nop
1176
#endif
1177
                    uint32_t value = GET_FIELD(insn, 10, 31);
1178
                    gen_movl_imm_T0(value << 10);
1179
                    gen_movl_T0_reg(rd);
1180
#if defined(OPTIM)
1181
                }
1182
#endif
1183
                break;
1184
            case 0x0:           /* UNIMPL */
1185
            default:
1186
                goto illegal_insn;
1187
            }
1188
            break;
1189
        }
1190
        break;
1191
    case 1:
1192
        /*CALL*/ {
1193
            target_long target = GET_FIELDs(insn, 2, 31) << 2;
1194

    
1195
#ifdef TARGET_SPARC64
1196
            if (dc->pc == (uint32_t)dc->pc) {
1197
                gen_op_movl_T0_im(dc->pc);
1198
            } else {
1199
                gen_op_movq_T0_im64(dc->pc >> 32, dc->pc);
1200
            }
1201
#else
1202
            gen_op_movl_T0_im(dc->pc);
1203
#endif
1204
            gen_movl_T0_reg(15);
1205
            target += dc->pc;
1206
            gen_mov_pc_npc(dc);
1207
            dc->npc = target;
1208
        }
1209
        goto jmp_insn;
1210
    case 2:                     /* FPU & Logical Operations */
1211
        {
1212
            unsigned int xop = GET_FIELD(insn, 7, 12);
1213
            if (xop == 0x3a) {  /* generate trap */
1214
                int cond;
1215

    
1216
                rs1 = GET_FIELD(insn, 13, 17);
1217
                gen_movl_reg_T0(rs1);
1218
                if (IS_IMM) {
1219
                    rs2 = GET_FIELD(insn, 25, 31);
1220
#if defined(OPTIM)
1221
                    if (rs2 != 0) {
1222
#endif
1223
                        gen_movl_simm_T1(rs2);
1224
                        gen_op_add_T1_T0();
1225
#if defined(OPTIM)
1226
                    }
1227
#endif
1228
                } else {
1229
                    rs2 = GET_FIELD(insn, 27, 31);
1230
#if defined(OPTIM)
1231
                    if (rs2 != 0) {
1232
#endif
1233
                        gen_movl_reg_T1(rs2);
1234
                        gen_op_add_T1_T0();
1235
#if defined(OPTIM)
1236
                    }
1237
#endif
1238
                }
1239
                cond = GET_FIELD(insn, 3, 6);
1240
                if (cond == 0x8) {
1241
                    save_state(dc);
1242
                    gen_op_trap_T0();
1243
                } else if (cond != 0) {
1244
#ifdef TARGET_SPARC64
1245
                    /* V9 icc/xcc */
1246
                    int cc = GET_FIELD_SP(insn, 11, 12);
1247
                    flush_T2(dc);
1248
                    save_state(dc);
1249
                    if (cc == 0)
1250
                        gen_cond[0][cond]();
1251
                    else if (cc == 2)
1252
                        gen_cond[1][cond]();
1253
                    else
1254
                        goto illegal_insn;
1255
#else
1256
                    flush_T2(dc);
1257
                    save_state(dc);
1258
                    gen_cond[0][cond]();
1259
#endif
1260
                    gen_op_trapcc_T0();
1261
                }
1262
                gen_op_next_insn();
1263
                gen_op_movl_T0_0();
1264
                gen_op_exit_tb();
1265
                dc->is_br = 1;
1266
                goto jmp_insn;
1267
            } else if (xop == 0x28) {
1268
                rs1 = GET_FIELD(insn, 13, 17);
1269
                switch(rs1) {
1270
                case 0: /* rdy */
1271
#ifndef TARGET_SPARC64
1272
                case 0x01 ... 0x0e: /* undefined in the SPARCv8
1273
                                       manual, rdy on the microSPARC
1274
                                       II */
1275
                case 0x0f:          /* stbar in the SPARCv8 manual,
1276
                                       rdy on the microSPARC II */
1277
                case 0x10 ... 0x1f: /* implementation-dependent in the
1278
                                       SPARCv8 manual, rdy on the
1279
                                       microSPARC II */
1280
#endif
1281
                    gen_op_movtl_T0_env(offsetof(CPUSPARCState, y));
1282
                    gen_movl_T0_reg(rd);
1283
                    break;
1284
#ifdef TARGET_SPARC64
1285
                case 0x2: /* V9 rdccr */
1286
                    gen_op_rdccr();
1287
                    gen_movl_T0_reg(rd);
1288
                    break;
1289
                case 0x3: /* V9 rdasi */
1290
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, asi));
1291
                    gen_movl_T0_reg(rd);
1292
                    break;
1293
                case 0x4: /* V9 rdtick */
1294
                    gen_op_rdtick();
1295
                    gen_movl_T0_reg(rd);
1296
                    break;
1297
                case 0x5: /* V9 rdpc */
1298
                    if (dc->pc == (uint32_t)dc->pc) {
1299
                        gen_op_movl_T0_im(dc->pc);
1300
                    } else {
1301
                        gen_op_movq_T0_im64(dc->pc >> 32, dc->pc);
1302
                    }
1303
                    gen_movl_T0_reg(rd);
1304
                    break;
1305
                case 0x6: /* V9 rdfprs */
1306
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, fprs));
1307
                    gen_movl_T0_reg(rd);
1308
                    break;
1309
                case 0xf: /* V9 membar */
1310
                    break; /* no effect */
1311
                case 0x13: /* Graphics Status */
1312
                    if (gen_trap_ifnofpu(dc))
1313
                        goto jmp_insn;
1314
                    gen_op_movtl_T0_env(offsetof(CPUSPARCState, gsr));
1315
                    gen_movl_T0_reg(rd);
1316
                    break;
1317
                case 0x17: /* Tick compare */
1318
                    gen_op_movtl_T0_env(offsetof(CPUSPARCState, tick_cmpr));
1319
                    gen_movl_T0_reg(rd);
1320
                    break;
1321
                case 0x18: /* System tick */
1322
                    gen_op_rdstick();
1323
                    gen_movl_T0_reg(rd);
1324
                    break;
1325
                case 0x19: /* System tick compare */
1326
                    gen_op_movtl_T0_env(offsetof(CPUSPARCState, stick_cmpr));
1327
                    gen_movl_T0_reg(rd);
1328
                    break;
1329
                case 0x10: /* Performance Control */
1330
                case 0x11: /* Performance Instrumentation Counter */
1331
                case 0x12: /* Dispatch Control */
1332
                case 0x14: /* Softint set, WO */
1333
                case 0x15: /* Softint clear, WO */
1334
                case 0x16: /* Softint write */
1335
#endif
1336
                default:
1337
                    goto illegal_insn;
1338
                }
1339
#if !defined(CONFIG_USER_ONLY)
1340
            } else if (xop == 0x29) { /* rdpsr / UA2005 rdhpr */
1341
#ifndef TARGET_SPARC64
1342
                if (!supervisor(dc))
1343
                    goto priv_insn;
1344
                gen_op_rdpsr();
1345
#else
1346
                if (!hypervisor(dc))
1347
                    goto priv_insn;
1348
                rs1 = GET_FIELD(insn, 13, 17);
1349
                switch (rs1) {
1350
                case 0: // hpstate
1351
                    // gen_op_rdhpstate();
1352
                    break;
1353
                case 1: // htstate
1354
                    // gen_op_rdhtstate();
1355
                    break;
1356
                case 3: // hintp
1357
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, hintp));
1358
                    break;
1359
                case 5: // htba
1360
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, htba));
1361
                    break;
1362
                case 6: // hver
1363
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, hver));
1364
                    break;
1365
                case 31: // hstick_cmpr
1366
                    gen_op_movl_env_T0(offsetof(CPUSPARCState, hstick_cmpr));
1367
                    break;
1368
                default:
1369
                    goto illegal_insn;
1370
                }
1371
#endif
1372
                gen_movl_T0_reg(rd);
1373
                break;
1374
            } else if (xop == 0x2a) { /* rdwim / V9 rdpr */
1375
                if (!supervisor(dc))
1376
                    goto priv_insn;
1377
#ifdef TARGET_SPARC64
1378
                rs1 = GET_FIELD(insn, 13, 17);
1379
                switch (rs1) {
1380
                case 0: // tpc
1381
                    gen_op_rdtpc();
1382
                    break;
1383
                case 1: // tnpc
1384
                    gen_op_rdtnpc();
1385
                    break;
1386
                case 2: // tstate
1387
                    gen_op_rdtstate();
1388
                    break;
1389
                case 3: // tt
1390
                    gen_op_rdtt();
1391
                    break;
1392
                case 4: // tick
1393
                    gen_op_rdtick();
1394
                    break;
1395
                case 5: // tba
1396
                    gen_op_movtl_T0_env(offsetof(CPUSPARCState, tbr));
1397
                    break;
1398
                case 6: // pstate
1399
                    gen_op_rdpstate();
1400
                    break;
1401
                case 7: // tl
1402
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, tl));
1403
                    break;
1404
                case 8: // pil
1405
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, psrpil));
1406
                    break;
1407
                case 9: // cwp
1408
                    gen_op_rdcwp();
1409
                    break;
1410
                case 10: // cansave
1411
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, cansave));
1412
                    break;
1413
                case 11: // canrestore
1414
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, canrestore));
1415
                    break;
1416
                case 12: // cleanwin
1417
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, cleanwin));
1418
                    break;
1419
                case 13: // otherwin
1420
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, otherwin));
1421
                    break;
1422
                case 14: // wstate
1423
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, wstate));
1424
                    break;
1425
                case 16: // UA2005 gl
1426
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, gl));
1427
                    break;
1428
                case 26: // UA2005 strand status
1429
                    if (!hypervisor(dc))
1430
                        goto priv_insn;
1431
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, ssr));
1432
                    break;
1433
                case 31: // ver
1434
                    gen_op_movtl_T0_env(offsetof(CPUSPARCState, version));
1435
                    break;
1436
                case 15: // fq
1437
                default:
1438
                    goto illegal_insn;
1439
                }
1440
#else
1441
                gen_op_movl_T0_env(offsetof(CPUSPARCState, wim));
1442
#endif
1443
                gen_movl_T0_reg(rd);
1444
                break;
1445
            } else if (xop == 0x2b) { /* rdtbr / V9 flushw */
1446
#ifdef TARGET_SPARC64
1447
                gen_op_flushw();
1448
#else
1449
                if (!supervisor(dc))
1450
                    goto priv_insn;
1451
                gen_op_movtl_T0_env(offsetof(CPUSPARCState, tbr));
1452
                gen_movl_T0_reg(rd);
1453
#endif
1454
                break;
1455
#endif
1456
            } else if (xop == 0x34) {   /* FPU Operations */
1457
                if (gen_trap_ifnofpu(dc))
1458
                    goto jmp_insn;
1459
                gen_op_clear_ieee_excp_and_FTT();
1460
                rs1 = GET_FIELD(insn, 13, 17);
1461
                rs2 = GET_FIELD(insn, 27, 31);
1462
                xop = GET_FIELD(insn, 18, 26);
1463
                switch (xop) {
1464
                    case 0x1: /* fmovs */
1465
                        gen_op_load_fpr_FT0(rs2);
1466
                        gen_op_store_FT0_fpr(rd);
1467
                        break;
1468
                    case 0x5: /* fnegs */
1469
                        gen_op_load_fpr_FT1(rs2);
1470
                        gen_op_fnegs();
1471
                        gen_op_store_FT0_fpr(rd);
1472
                        break;
1473
                    case 0x9: /* fabss */
1474
                        gen_op_load_fpr_FT1(rs2);
1475
                        gen_op_fabss();
1476
                        gen_op_store_FT0_fpr(rd);
1477
                        break;
1478
                    case 0x29: /* fsqrts */
1479
                        gen_op_load_fpr_FT1(rs2);
1480
                        gen_op_fsqrts();
1481
                        gen_op_store_FT0_fpr(rd);
1482
                        break;
1483
                    case 0x2a: /* fsqrtd */
1484
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1485
                        gen_op_fsqrtd();
1486
                        gen_op_store_DT0_fpr(DFPREG(rd));
1487
                        break;
1488
                    case 0x2b: /* fsqrtq */
1489
                        goto nfpu_insn;
1490
                    case 0x41:
1491
                        gen_op_load_fpr_FT0(rs1);
1492
                        gen_op_load_fpr_FT1(rs2);
1493
                        gen_op_fadds();
1494
                        gen_op_store_FT0_fpr(rd);
1495
                        break;
1496
                    case 0x42:
1497
                        gen_op_load_fpr_DT0(DFPREG(rs1));
1498
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1499
                        gen_op_faddd();
1500
                        gen_op_store_DT0_fpr(DFPREG(rd));
1501
                        break;
1502
                    case 0x43: /* faddq */
1503
                        goto nfpu_insn;
1504
                    case 0x45:
1505
                        gen_op_load_fpr_FT0(rs1);
1506
                        gen_op_load_fpr_FT1(rs2);
1507
                        gen_op_fsubs();
1508
                        gen_op_store_FT0_fpr(rd);
1509
                        break;
1510
                    case 0x46:
1511
                        gen_op_load_fpr_DT0(DFPREG(rs1));
1512
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1513
                        gen_op_fsubd();
1514
                        gen_op_store_DT0_fpr(DFPREG(rd));
1515
                        break;
1516
                    case 0x47: /* fsubq */
1517
                        goto nfpu_insn;
1518
                    case 0x49:
1519
                        gen_op_load_fpr_FT0(rs1);
1520
                        gen_op_load_fpr_FT1(rs2);
1521
                        gen_op_fmuls();
1522
                        gen_op_store_FT0_fpr(rd);
1523
                        break;
1524
                    case 0x4a:
1525
                        gen_op_load_fpr_DT0(DFPREG(rs1));
1526
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1527
                        gen_op_fmuld();
1528
                        gen_op_store_DT0_fpr(rd);
1529
                        break;
1530
                    case 0x4b: /* fmulq */
1531
                        goto nfpu_insn;
1532
                    case 0x4d:
1533
                        gen_op_load_fpr_FT0(rs1);
1534
                        gen_op_load_fpr_FT1(rs2);
1535
                        gen_op_fdivs();
1536
                        gen_op_store_FT0_fpr(rd);
1537
                        break;
1538
                    case 0x4e:
1539
                        gen_op_load_fpr_DT0(DFPREG(rs1));
1540
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1541
                        gen_op_fdivd();
1542
                        gen_op_store_DT0_fpr(DFPREG(rd));
1543
                        break;
1544
                    case 0x4f: /* fdivq */
1545
                        goto nfpu_insn;
1546
                    case 0x69:
1547
                        gen_op_load_fpr_FT0(rs1);
1548
                        gen_op_load_fpr_FT1(rs2);
1549
                        gen_op_fsmuld();
1550
                        gen_op_store_DT0_fpr(DFPREG(rd));
1551
                        break;
1552
                    case 0x6e: /* fdmulq */
1553
                        goto nfpu_insn;
1554
                    case 0xc4:
1555
                        gen_op_load_fpr_FT1(rs2);
1556
                        gen_op_fitos();
1557
                        gen_op_store_FT0_fpr(rd);
1558
                        break;
1559
                    case 0xc6:
1560
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1561
                        gen_op_fdtos();
1562
                        gen_op_store_FT0_fpr(rd);
1563
                        break;
1564
                    case 0xc7: /* fqtos */
1565
                        goto nfpu_insn;
1566
                    case 0xc8:
1567
                        gen_op_load_fpr_FT1(rs2);
1568
                        gen_op_fitod();
1569
                        gen_op_store_DT0_fpr(DFPREG(rd));
1570
                        break;
1571
                    case 0xc9:
1572
                        gen_op_load_fpr_FT1(rs2);
1573
                        gen_op_fstod();
1574
                        gen_op_store_DT0_fpr(DFPREG(rd));
1575
                        break;
1576
                    case 0xcb: /* fqtod */
1577
                        goto nfpu_insn;
1578
                    case 0xcc: /* fitoq */
1579
                        goto nfpu_insn;
1580
                    case 0xcd: /* fstoq */
1581
                        goto nfpu_insn;
1582
                    case 0xce: /* fdtoq */
1583
                        goto nfpu_insn;
1584
                    case 0xd1:
1585
                        gen_op_load_fpr_FT1(rs2);
1586
                        gen_op_fstoi();
1587
                        gen_op_store_FT0_fpr(rd);
1588
                        break;
1589
                    case 0xd2:
1590
                        gen_op_load_fpr_DT1(rs2);
1591
                        gen_op_fdtoi();
1592
                        gen_op_store_FT0_fpr(rd);
1593
                        break;
1594
                    case 0xd3: /* fqtoi */
1595
                        goto nfpu_insn;
1596
#ifdef TARGET_SPARC64
1597
                    case 0x2: /* V9 fmovd */
1598
                        gen_op_load_fpr_DT0(DFPREG(rs2));
1599
                        gen_op_store_DT0_fpr(DFPREG(rd));
1600
                        break;
1601
                    case 0x6: /* V9 fnegd */
1602
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1603
                        gen_op_fnegd();
1604
                        gen_op_store_DT0_fpr(DFPREG(rd));
1605
                        break;
1606
                    case 0xa: /* V9 fabsd */
1607
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1608
                        gen_op_fabsd();
1609
                        gen_op_store_DT0_fpr(DFPREG(rd));
1610
                        break;
1611
                    case 0x81: /* V9 fstox */
1612
                        gen_op_load_fpr_FT1(rs2);
1613
                        gen_op_fstox();
1614
                        gen_op_store_DT0_fpr(DFPREG(rd));
1615
                        break;
1616
                    case 0x82: /* V9 fdtox */
1617
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1618
                        gen_op_fdtox();
1619
                        gen_op_store_DT0_fpr(DFPREG(rd));
1620
                        break;
1621
                    case 0x84: /* V9 fxtos */
1622
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1623
                        gen_op_fxtos();
1624
                        gen_op_store_FT0_fpr(rd);
1625
                        break;
1626
                    case 0x88: /* V9 fxtod */
1627
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1628
                        gen_op_fxtod();
1629
                        gen_op_store_DT0_fpr(DFPREG(rd));
1630
                        break;
1631
                    case 0x3: /* V9 fmovq */
1632
                    case 0x7: /* V9 fnegq */
1633
                    case 0xb: /* V9 fabsq */
1634
                    case 0x83: /* V9 fqtox */
1635
                    case 0x8c: /* V9 fxtoq */
1636
                        goto nfpu_insn;
1637
#endif
1638
                    default:
1639
                        goto illegal_insn;
1640
                }
1641
            } else if (xop == 0x35) {   /* FPU Operations */
1642
#ifdef TARGET_SPARC64
1643
                int cond;
1644
#endif
1645
                if (gen_trap_ifnofpu(dc))
1646
                    goto jmp_insn;
1647
                gen_op_clear_ieee_excp_and_FTT();
1648
                rs1 = GET_FIELD(insn, 13, 17);
1649
                rs2 = GET_FIELD(insn, 27, 31);
1650
                xop = GET_FIELD(insn, 18, 26);
1651
#ifdef TARGET_SPARC64
1652
                if ((xop & 0x11f) == 0x005) { // V9 fmovsr
1653
                    cond = GET_FIELD_SP(insn, 14, 17);
1654
                    gen_op_load_fpr_FT0(rd);
1655
                    gen_op_load_fpr_FT1(rs2);
1656
                    rs1 = GET_FIELD(insn, 13, 17);
1657
                    gen_movl_reg_T0(rs1);
1658
                    flush_T2(dc);
1659
                    gen_cond_reg(cond);
1660
                    gen_op_fmovs_cc();
1661
                    gen_op_store_FT0_fpr(rd);
1662
                    break;
1663
                } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr
1664
                    cond = GET_FIELD_SP(insn, 14, 17);
1665
                    gen_op_load_fpr_DT0(rd);
1666
                    gen_op_load_fpr_DT1(rs2);
1667
                    flush_T2(dc);
1668
                    rs1 = GET_FIELD(insn, 13, 17);
1669
                    gen_movl_reg_T0(rs1);
1670
                    gen_cond_reg(cond);
1671
                    gen_op_fmovs_cc();
1672
                    gen_op_store_DT0_fpr(rd);
1673
                    break;
1674
                } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr
1675
                    goto nfpu_insn;
1676
                }
1677
#endif
1678
                switch (xop) {
1679
#ifdef TARGET_SPARC64
1680
                    case 0x001: /* V9 fmovscc %fcc0 */
1681
                        cond = GET_FIELD_SP(insn, 14, 17);
1682
                        gen_op_load_fpr_FT0(rd);
1683
                        gen_op_load_fpr_FT1(rs2);
1684
                        flush_T2(dc);
1685
                        gen_fcond[0][cond]();
1686
                        gen_op_fmovs_cc();
1687
                        gen_op_store_FT0_fpr(rd);
1688
                        break;
1689
                    case 0x002: /* V9 fmovdcc %fcc0 */
1690
                        cond = GET_FIELD_SP(insn, 14, 17);
1691
                        gen_op_load_fpr_DT0(rd);
1692
                        gen_op_load_fpr_DT1(rs2);
1693
                        flush_T2(dc);
1694
                        gen_fcond[0][cond]();
1695
                        gen_op_fmovd_cc();
1696
                        gen_op_store_DT0_fpr(rd);
1697
                        break;
1698
                    case 0x003: /* V9 fmovqcc %fcc0 */
1699
                        goto nfpu_insn;
1700
                    case 0x041: /* V9 fmovscc %fcc1 */
1701
                        cond = GET_FIELD_SP(insn, 14, 17);
1702
                        gen_op_load_fpr_FT0(rd);
1703
                        gen_op_load_fpr_FT1(rs2);
1704
                        flush_T2(dc);
1705
                        gen_fcond[1][cond]();
1706
                        gen_op_fmovs_cc();
1707
                        gen_op_store_FT0_fpr(rd);
1708
                        break;
1709
                    case 0x042: /* V9 fmovdcc %fcc1 */
1710
                        cond = GET_FIELD_SP(insn, 14, 17);
1711
                        gen_op_load_fpr_DT0(rd);
1712
                        gen_op_load_fpr_DT1(rs2);
1713
                        flush_T2(dc);
1714
                        gen_fcond[1][cond]();
1715
                        gen_op_fmovd_cc();
1716
                        gen_op_store_DT0_fpr(rd);
1717
                        break;
1718
                    case 0x043: /* V9 fmovqcc %fcc1 */
1719
                        goto nfpu_insn;
1720
                    case 0x081: /* V9 fmovscc %fcc2 */
1721
                        cond = GET_FIELD_SP(insn, 14, 17);
1722
                        gen_op_load_fpr_FT0(rd);
1723
                        gen_op_load_fpr_FT1(rs2);
1724
                        flush_T2(dc);
1725
                        gen_fcond[2][cond]();
1726
                        gen_op_fmovs_cc();
1727
                        gen_op_store_FT0_fpr(rd);
1728
                        break;
1729
                    case 0x082: /* V9 fmovdcc %fcc2 */
1730
                        cond = GET_FIELD_SP(insn, 14, 17);
1731
                        gen_op_load_fpr_DT0(rd);
1732
                        gen_op_load_fpr_DT1(rs2);
1733
                        flush_T2(dc);
1734
                        gen_fcond[2][cond]();
1735
                        gen_op_fmovd_cc();
1736
                        gen_op_store_DT0_fpr(rd);
1737
                        break;
1738
                    case 0x083: /* V9 fmovqcc %fcc2 */
1739
                        goto nfpu_insn;
1740
                    case 0x0c1: /* V9 fmovscc %fcc3 */
1741
                        cond = GET_FIELD_SP(insn, 14, 17);
1742
                        gen_op_load_fpr_FT0(rd);
1743
                        gen_op_load_fpr_FT1(rs2);
1744
                        flush_T2(dc);
1745
                        gen_fcond[3][cond]();
1746
                        gen_op_fmovs_cc();
1747
                        gen_op_store_FT0_fpr(rd);
1748
                        break;
1749
                    case 0x0c2: /* V9 fmovdcc %fcc3 */
1750
                        cond = GET_FIELD_SP(insn, 14, 17);
1751
                        gen_op_load_fpr_DT0(rd);
1752
                        gen_op_load_fpr_DT1(rs2);
1753
                        flush_T2(dc);
1754
                        gen_fcond[3][cond]();
1755
                        gen_op_fmovd_cc();
1756
                        gen_op_store_DT0_fpr(rd);
1757
                        break;
1758
                    case 0x0c3: /* V9 fmovqcc %fcc3 */
1759
                        goto nfpu_insn;
1760
                    case 0x101: /* V9 fmovscc %icc */
1761
                        cond = GET_FIELD_SP(insn, 14, 17);
1762
                        gen_op_load_fpr_FT0(rd);
1763
                        gen_op_load_fpr_FT1(rs2);
1764
                        flush_T2(dc);
1765
                        gen_cond[0][cond]();
1766
                        gen_op_fmovs_cc();
1767
                        gen_op_store_FT0_fpr(rd);
1768
                        break;
1769
                    case 0x102: /* V9 fmovdcc %icc */
1770
                        cond = GET_FIELD_SP(insn, 14, 17);
1771
                        gen_op_load_fpr_DT0(rd);
1772
                        gen_op_load_fpr_DT1(rs2);
1773
                        flush_T2(dc);
1774
                        gen_cond[0][cond]();
1775
                        gen_op_fmovd_cc();
1776
                        gen_op_store_DT0_fpr(rd);
1777
                        break;
1778
                    case 0x103: /* V9 fmovqcc %icc */
1779
                        goto nfpu_insn;
1780
                    case 0x181: /* V9 fmovscc %xcc */
1781
                        cond = GET_FIELD_SP(insn, 14, 17);
1782
                        gen_op_load_fpr_FT0(rd);
1783
                        gen_op_load_fpr_FT1(rs2);
1784
                        flush_T2(dc);
1785
                        gen_cond[1][cond]();
1786
                        gen_op_fmovs_cc();
1787
                        gen_op_store_FT0_fpr(rd);
1788
                        break;
1789
                    case 0x182: /* V9 fmovdcc %xcc */
1790
                        cond = GET_FIELD_SP(insn, 14, 17);
1791
                        gen_op_load_fpr_DT0(rd);
1792
                        gen_op_load_fpr_DT1(rs2);
1793
                        flush_T2(dc);
1794
                        gen_cond[1][cond]();
1795
                        gen_op_fmovd_cc();
1796
                        gen_op_store_DT0_fpr(rd);
1797
                        break;
1798
                    case 0x183: /* V9 fmovqcc %xcc */
1799
                        goto nfpu_insn;
1800
#endif
1801
                    case 0x51: /* V9 %fcc */
1802
                        gen_op_load_fpr_FT0(rs1);
1803
                        gen_op_load_fpr_FT1(rs2);
1804
#ifdef TARGET_SPARC64
1805
                        gen_fcmps[rd & 3]();
1806
#else
1807
                        gen_op_fcmps();
1808
#endif
1809
                        break;
1810
                    case 0x52: /* V9 %fcc */
1811
                        gen_op_load_fpr_DT0(DFPREG(rs1));
1812
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1813
#ifdef TARGET_SPARC64
1814
                        gen_fcmpd[rd & 3]();
1815
#else
1816
                        gen_op_fcmpd();
1817
#endif
1818
                        break;
1819
                    case 0x53: /* fcmpq */
1820
                        goto nfpu_insn;
1821
                    case 0x55: /* fcmpes, V9 %fcc */
1822
                        gen_op_load_fpr_FT0(rs1);
1823
                        gen_op_load_fpr_FT1(rs2);
1824
#ifdef TARGET_SPARC64
1825
                        gen_fcmpes[rd & 3]();
1826
#else
1827
                        gen_op_fcmpes();
1828
#endif
1829
                        break;
1830
                    case 0x56: /* fcmped, V9 %fcc */
1831
                        gen_op_load_fpr_DT0(DFPREG(rs1));
1832
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1833
#ifdef TARGET_SPARC64
1834
                        gen_fcmped[rd & 3]();
1835
#else
1836
                        gen_op_fcmped();
1837
#endif
1838
                        break;
1839
                    case 0x57: /* fcmpeq */
1840
                        goto nfpu_insn;
1841
                    default:
1842
                        goto illegal_insn;
1843
                }
1844
#if defined(OPTIM)
1845
            } else if (xop == 0x2) {
1846
                // clr/mov shortcut
1847

    
1848
                rs1 = GET_FIELD(insn, 13, 17);
1849
                if (rs1 == 0) {
1850
                    // or %g0, x, y -> mov T1, x; mov y, T1
1851
                    if (IS_IMM) {       /* immediate */
1852
                        rs2 = GET_FIELDs(insn, 19, 31);
1853
                        gen_movl_simm_T1(rs2);
1854
                    } else {            /* register */
1855
                        rs2 = GET_FIELD(insn, 27, 31);
1856
                        gen_movl_reg_T1(rs2);
1857
                    }
1858
                    gen_movl_T1_reg(rd);
1859
                } else {
1860
                    gen_movl_reg_T0(rs1);
1861
                    if (IS_IMM) {       /* immediate */
1862
                        // or x, #0, y -> mov T1, x; mov y, T1
1863
                        rs2 = GET_FIELDs(insn, 19, 31);
1864
                        if (rs2 != 0) {
1865
                            gen_movl_simm_T1(rs2);
1866
                            gen_op_or_T1_T0();
1867
                        }
1868
                    } else {            /* register */
1869
                        // or x, %g0, y -> mov T1, x; mov y, T1
1870
                        rs2 = GET_FIELD(insn, 27, 31);
1871
                        if (rs2 != 0) {
1872
                            gen_movl_reg_T1(rs2);
1873
                            gen_op_or_T1_T0();
1874
                        }
1875
                    }
1876
                    gen_movl_T0_reg(rd);
1877
                }
1878
#endif
1879
#ifdef TARGET_SPARC64
1880
            } else if (xop == 0x25) { /* sll, V9 sllx */
1881
                rs1 = GET_FIELD(insn, 13, 17);
1882
                gen_movl_reg_T0(rs1);
1883
                if (IS_IMM) {   /* immediate */
1884
                    rs2 = GET_FIELDs(insn, 20, 31);
1885
                    gen_movl_simm_T1(rs2);
1886
                } else {                /* register */
1887
                    rs2 = GET_FIELD(insn, 27, 31);
1888
                    gen_movl_reg_T1(rs2);
1889
                }
1890
                if (insn & (1 << 12))
1891
                    gen_op_sllx();
1892
                else
1893
                    gen_op_sll();
1894
                gen_movl_T0_reg(rd);
1895
            } else if (xop == 0x26) { /* srl, V9 srlx */
1896
                rs1 = GET_FIELD(insn, 13, 17);
1897
                gen_movl_reg_T0(rs1);
1898
                if (IS_IMM) {   /* immediate */
1899
                    rs2 = GET_FIELDs(insn, 20, 31);
1900
                    gen_movl_simm_T1(rs2);
1901
                } else {                /* register */
1902
                    rs2 = GET_FIELD(insn, 27, 31);
1903
                    gen_movl_reg_T1(rs2);
1904
                }
1905
                if (insn & (1 << 12))
1906
                    gen_op_srlx();
1907
                else
1908
                    gen_op_srl();
1909
                gen_movl_T0_reg(rd);
1910
            } else if (xop == 0x27) { /* sra, V9 srax */
1911
                rs1 = GET_FIELD(insn, 13, 17);
1912
                gen_movl_reg_T0(rs1);
1913
                if (IS_IMM) {   /* immediate */
1914
                    rs2 = GET_FIELDs(insn, 20, 31);
1915
                    gen_movl_simm_T1(rs2);
1916
                } else {                /* register */
1917
                    rs2 = GET_FIELD(insn, 27, 31);
1918
                    gen_movl_reg_T1(rs2);
1919
                }
1920
                if (insn & (1 << 12))
1921
                    gen_op_srax();
1922
                else
1923
                    gen_op_sra();
1924
                gen_movl_T0_reg(rd);
1925
#endif
1926
            } else if (xop < 0x36) {
1927
                rs1 = GET_FIELD(insn, 13, 17);
1928
                gen_movl_reg_T0(rs1);
1929
                if (IS_IMM) {   /* immediate */
1930
                    rs2 = GET_FIELDs(insn, 19, 31);
1931
                    gen_movl_simm_T1(rs2);
1932
                } else {                /* register */
1933
                    rs2 = GET_FIELD(insn, 27, 31);
1934
                    gen_movl_reg_T1(rs2);
1935
                }
1936
                if (xop < 0x20) {
1937
                    switch (xop & ~0x10) {
1938
                    case 0x0:
1939
                        if (xop & 0x10)
1940
                            gen_op_add_T1_T0_cc();
1941
                        else
1942
                            gen_op_add_T1_T0();
1943
                        break;
1944
                    case 0x1:
1945
                        gen_op_and_T1_T0();
1946
                        if (xop & 0x10)
1947
                            gen_op_logic_T0_cc();
1948
                        break;
1949
                    case 0x2:
1950
                        gen_op_or_T1_T0();
1951
                        if (xop & 0x10)
1952
                            gen_op_logic_T0_cc();
1953
                        break;
1954
                    case 0x3:
1955
                        gen_op_xor_T1_T0();
1956
                        if (xop & 0x10)
1957
                            gen_op_logic_T0_cc();
1958
                        break;
1959
                    case 0x4:
1960
                        if (xop & 0x10)
1961
                            gen_op_sub_T1_T0_cc();
1962
                        else
1963
                            gen_op_sub_T1_T0();
1964
                        break;
1965
                    case 0x5:
1966
                        gen_op_andn_T1_T0();
1967
                        if (xop & 0x10)
1968
                            gen_op_logic_T0_cc();
1969
                        break;
1970
                    case 0x6:
1971
                        gen_op_orn_T1_T0();
1972
                        if (xop & 0x10)
1973
                            gen_op_logic_T0_cc();
1974
                        break;
1975
                    case 0x7:
1976
                        gen_op_xnor_T1_T0();
1977
                        if (xop & 0x10)
1978
                            gen_op_logic_T0_cc();
1979
                        break;
1980
                    case 0x8:
1981
                        if (xop & 0x10)
1982
                            gen_op_addx_T1_T0_cc();
1983
                        else
1984
                            gen_op_addx_T1_T0();
1985
                        break;
1986
#ifdef TARGET_SPARC64
1987
                    case 0x9: /* V9 mulx */
1988
                        gen_op_mulx_T1_T0();
1989
                        break;
1990
#endif
1991
                    case 0xa:
1992
                        gen_op_umul_T1_T0();
1993
                        if (xop & 0x10)
1994
                            gen_op_logic_T0_cc();
1995
                        break;
1996
                    case 0xb:
1997
                        gen_op_smul_T1_T0();
1998
                        if (xop & 0x10)
1999
                            gen_op_logic_T0_cc();
2000
                        break;
2001
                    case 0xc:
2002
                        if (xop & 0x10)
2003
                            gen_op_subx_T1_T0_cc();
2004
                        else
2005
                            gen_op_subx_T1_T0();
2006
                        break;
2007
#ifdef TARGET_SPARC64
2008
                    case 0xd: /* V9 udivx */
2009
                        gen_op_udivx_T1_T0();
2010
                        break;
2011
#endif
2012
                    case 0xe:
2013
                        gen_op_udiv_T1_T0();
2014
                        if (xop & 0x10)
2015
                            gen_op_div_cc();
2016
                        break;
2017
                    case 0xf:
2018
                        gen_op_sdiv_T1_T0();
2019
                        if (xop & 0x10)
2020
                            gen_op_div_cc();
2021
                        break;
2022
                    default:
2023
                        goto illegal_insn;
2024
                    }
2025
                    gen_movl_T0_reg(rd);
2026
                } else {
2027
                    switch (xop) {
2028
                    case 0x20: /* taddcc */
2029
                        gen_op_tadd_T1_T0_cc();
2030
                        gen_movl_T0_reg(rd);
2031
                        break;
2032
                    case 0x21: /* tsubcc */
2033
                        gen_op_tsub_T1_T0_cc();
2034
                        gen_movl_T0_reg(rd);
2035
                        break;
2036
                    case 0x22: /* taddcctv */
2037
                        save_state(dc);
2038
                        gen_op_tadd_T1_T0_ccTV();
2039
                        gen_movl_T0_reg(rd);
2040
                        break;
2041
                    case 0x23: /* tsubcctv */
2042
                        save_state(dc);
2043
                        gen_op_tsub_T1_T0_ccTV();
2044
                        gen_movl_T0_reg(rd);
2045
                        break;
2046
                    case 0x24: /* mulscc */
2047
                        gen_op_mulscc_T1_T0();
2048
                        gen_movl_T0_reg(rd);
2049
                        break;
2050
#ifndef TARGET_SPARC64
2051
                    case 0x25:  /* sll */
2052
                        gen_op_sll();
2053
                        gen_movl_T0_reg(rd);
2054
                        break;
2055
                    case 0x26:  /* srl */
2056
                        gen_op_srl();
2057
                        gen_movl_T0_reg(rd);
2058
                        break;
2059
                    case 0x27:  /* sra */
2060
                        gen_op_sra();
2061
                        gen_movl_T0_reg(rd);
2062
                        break;
2063
#endif
2064
                    case 0x30:
2065
                        {
2066
                            switch(rd) {
2067
                            case 0: /* wry */
2068
                                gen_op_xor_T1_T0();
2069
                                gen_op_movtl_env_T0(offsetof(CPUSPARCState, y));
2070
                                break;
2071
#ifndef TARGET_SPARC64
2072
                            case 0x01 ... 0x0f: /* undefined in the
2073
                                                   SPARCv8 manual, nop
2074
                                                   on the microSPARC
2075
                                                   II */
2076
                            case 0x10 ... 0x1f: /* implementation-dependent
2077
                                                   in the SPARCv8
2078
                                                   manual, nop on the
2079
                                                   microSPARC II */
2080
                                break;
2081
#else
2082
                            case 0x2: /* V9 wrccr */
2083
                                gen_op_xor_T1_T0();
2084
                                gen_op_wrccr();
2085
                                break;
2086
                            case 0x3: /* V9 wrasi */
2087
                                gen_op_xor_T1_T0();
2088
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, asi));
2089
                                break;
2090
                            case 0x6: /* V9 wrfprs */
2091
                                gen_op_xor_T1_T0();
2092
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, fprs));
2093
                                save_state(dc);
2094
                                gen_op_next_insn();
2095
                                gen_op_movl_T0_0();
2096
                                gen_op_exit_tb();
2097
                                dc->is_br = 1;
2098
                                break;
2099
                            case 0xf: /* V9 sir, nop if user */
2100
#if !defined(CONFIG_USER_ONLY)
2101
                                if (supervisor(dc))
2102
                                    gen_op_sir();
2103
#endif
2104
                                break;
2105
                            case 0x13: /* Graphics Status */
2106
                                if (gen_trap_ifnofpu(dc))
2107
                                    goto jmp_insn;
2108
                                gen_op_xor_T1_T0();
2109
                                gen_op_movtl_env_T0(offsetof(CPUSPARCState, gsr));
2110
                                break;
2111
                            case 0x17: /* Tick compare */
2112
#if !defined(CONFIG_USER_ONLY)
2113
                                if (!supervisor(dc))
2114
                                    goto illegal_insn;
2115
#endif
2116
                                gen_op_xor_T1_T0();
2117
                                gen_op_movtl_env_T0(offsetof(CPUSPARCState, tick_cmpr));
2118
                                gen_op_wrtick_cmpr();
2119
                                break;
2120
                            case 0x18: /* System tick */
2121
#if !defined(CONFIG_USER_ONLY)
2122
                                if (!supervisor(dc))
2123
                                    goto illegal_insn;
2124
#endif
2125
                                gen_op_xor_T1_T0();
2126
                                gen_op_wrstick();
2127
                                break;
2128
                            case 0x19: /* System tick compare */
2129
#if !defined(CONFIG_USER_ONLY)
2130
                                if (!supervisor(dc))
2131
                                    goto illegal_insn;
2132
#endif
2133
                                gen_op_xor_T1_T0();
2134
                                gen_op_movtl_env_T0(offsetof(CPUSPARCState, stick_cmpr));
2135
                                gen_op_wrstick_cmpr();
2136
                                break;
2137

    
2138
                            case 0x10: /* Performance Control */
2139
                            case 0x11: /* Performance Instrumentation Counter */
2140
                            case 0x12: /* Dispatch Control */
2141
                            case 0x14: /* Softint set */
2142
                            case 0x15: /* Softint clear */
2143
                            case 0x16: /* Softint write */
2144
#endif
2145
                            default:
2146
                                goto illegal_insn;
2147
                            }
2148
                        }
2149
                        break;
2150
#if !defined(CONFIG_USER_ONLY)
2151
                    case 0x31: /* wrpsr, V9 saved, restored */
2152
                        {
2153
                            if (!supervisor(dc))
2154
                                goto priv_insn;
2155
#ifdef TARGET_SPARC64
2156
                            switch (rd) {
2157
                            case 0:
2158
                                gen_op_saved();
2159
                                break;
2160
                            case 1:
2161
                                gen_op_restored();
2162
                                break;
2163
                            case 2: /* UA2005 allclean */
2164
                            case 3: /* UA2005 otherw */
2165
                            case 4: /* UA2005 normalw */
2166
                            case 5: /* UA2005 invalw */
2167
                                // XXX
2168
                            default:
2169
                                goto illegal_insn;
2170
                            }
2171
#else
2172
                            gen_op_xor_T1_T0();
2173
                            gen_op_wrpsr();
2174
                            save_state(dc);
2175
                            gen_op_next_insn();
2176
                            gen_op_movl_T0_0();
2177
                            gen_op_exit_tb();
2178
                            dc->is_br = 1;
2179
#endif
2180
                        }
2181
                        break;
2182
                    case 0x32: /* wrwim, V9 wrpr */
2183
                        {
2184
                            if (!supervisor(dc))
2185
                                goto priv_insn;
2186
                            gen_op_xor_T1_T0();
2187
#ifdef TARGET_SPARC64
2188
                            switch (rd) {
2189
                            case 0: // tpc
2190
                                gen_op_wrtpc();
2191
                                break;
2192
                            case 1: // tnpc
2193
                                gen_op_wrtnpc();
2194
                                break;
2195
                            case 2: // tstate
2196
                                gen_op_wrtstate();
2197
                                break;
2198
                            case 3: // tt
2199
                                gen_op_wrtt();
2200
                                break;
2201
                            case 4: // tick
2202
                                gen_op_wrtick();
2203
                                break;
2204
                            case 5: // tba
2205
                                gen_op_movtl_env_T0(offsetof(CPUSPARCState, tbr));
2206
                                break;
2207
                            case 6: // pstate
2208
                                gen_op_wrpstate();
2209
                                save_state(dc);
2210
                                gen_op_next_insn();
2211
                                gen_op_movl_T0_0();
2212
                                gen_op_exit_tb();
2213
                                dc->is_br = 1;
2214
                                break;
2215
                            case 7: // tl
2216
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, tl));
2217
                                break;
2218
                            case 8: // pil
2219
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, psrpil));
2220
                                break;
2221
                            case 9: // cwp
2222
                                gen_op_wrcwp();
2223
                                break;
2224
                            case 10: // cansave
2225
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, cansave));
2226
                                break;
2227
                            case 11: // canrestore
2228
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, canrestore));
2229
                                break;
2230
                            case 12: // cleanwin
2231
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, cleanwin));
2232
                                break;
2233
                            case 13: // otherwin
2234
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, otherwin));
2235
                                break;
2236
                            case 14: // wstate
2237
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, wstate));
2238
                                break;
2239
                            case 16: // UA2005 gl
2240
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, gl));
2241
                                break;
2242
                            case 26: // UA2005 strand status
2243
                                if (!hypervisor(dc))
2244
                                    goto priv_insn;
2245
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, ssr));
2246
                                break;
2247
                            default:
2248
                                goto illegal_insn;
2249
                            }
2250
#else
2251
                            gen_op_wrwim();
2252
#endif
2253
                        }
2254
                        break;
2255
                    case 0x33: /* wrtbr, UA2005 wrhpr */
2256
                        {
2257
#ifndef TARGET_SPARC64
2258
                            if (!supervisor(dc))
2259
                                goto priv_insn;
2260
                            gen_op_xor_T1_T0();
2261
                            gen_op_movtl_env_T0(offsetof(CPUSPARCState, tbr));
2262
#else
2263
                            if (!hypervisor(dc))
2264
                                goto priv_insn;
2265
                            gen_op_xor_T1_T0();
2266
                            switch (rd) {
2267
                            case 0: // hpstate
2268
                                // XXX gen_op_wrhpstate();
2269
                                save_state(dc);
2270
                                gen_op_next_insn();
2271
                                gen_op_movl_T0_0();
2272
                                gen_op_exit_tb();
2273
                                dc->is_br = 1;
2274
                                break;
2275
                            case 1: // htstate
2276
                                // XXX gen_op_wrhtstate();
2277
                                break;
2278
                            case 3: // hintp
2279
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, hintp));
2280
                                break;
2281
                            case 5: // htba
2282
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, htba));
2283
                                break;
2284
                            case 31: // hstick_cmpr
2285
                                gen_op_movtl_env_T0(offsetof(CPUSPARCState, hstick_cmpr));
2286
                                gen_op_wrhstick_cmpr();
2287
                                break;
2288
                            case 6: // hver readonly
2289
                            default:
2290
                                goto illegal_insn;
2291
                            }
2292
#endif
2293
                        }
2294
                        break;
2295
#endif
2296
#ifdef TARGET_SPARC64
2297
                    case 0x2c: /* V9 movcc */
2298
                        {
2299
                            int cc = GET_FIELD_SP(insn, 11, 12);
2300
                            int cond = GET_FIELD_SP(insn, 14, 17);
2301
                            if (IS_IMM) {       /* immediate */
2302
                                rs2 = GET_FIELD_SPs(insn, 0, 10);
2303
                                gen_movl_simm_T1(rs2);
2304
                            }
2305
                            else {
2306
                                rs2 = GET_FIELD_SP(insn, 0, 4);
2307
                                gen_movl_reg_T1(rs2);
2308
                            }
2309
                            gen_movl_reg_T0(rd);
2310
                            flush_T2(dc);
2311
                            if (insn & (1 << 18)) {
2312
                                if (cc == 0)
2313
                                    gen_cond[0][cond]();
2314
                                else if (cc == 2)
2315
                                    gen_cond[1][cond]();
2316
                                else
2317
                                    goto illegal_insn;
2318
                            } else {
2319
                                gen_fcond[cc][cond]();
2320
                            }
2321
                            gen_op_mov_cc();
2322
                            gen_movl_T0_reg(rd);
2323
                            break;
2324
                        }
2325
                    case 0x2d: /* V9 sdivx */
2326
                        gen_op_sdivx_T1_T0();
2327
                        gen_movl_T0_reg(rd);
2328
                        break;
2329
                    case 0x2e: /* V9 popc */
2330
                        {
2331
                            if (IS_IMM) {       /* immediate */
2332
                                rs2 = GET_FIELD_SPs(insn, 0, 12);
2333
                                gen_movl_simm_T1(rs2);
2334
                                // XXX optimize: popc(constant)
2335
                            }
2336
                            else {
2337
                                rs2 = GET_FIELD_SP(insn, 0, 4);
2338
                                gen_movl_reg_T1(rs2);
2339
                            }
2340
                            gen_op_popc();
2341
                            gen_movl_T0_reg(rd);
2342
                        }
2343
                    case 0x2f: /* V9 movr */
2344
                        {
2345
                            int cond = GET_FIELD_SP(insn, 10, 12);
2346
                            rs1 = GET_FIELD(insn, 13, 17);
2347
                            flush_T2(dc);
2348
                            gen_movl_reg_T0(rs1);
2349
                            gen_cond_reg(cond);
2350
                            if (IS_IMM) {       /* immediate */
2351
                                rs2 = GET_FIELD_SPs(insn, 0, 9);
2352
                                gen_movl_simm_T1(rs2);
2353
                            }
2354
                            else {
2355
                                rs2 = GET_FIELD_SP(insn, 0, 4);
2356
                                gen_movl_reg_T1(rs2);
2357
                            }
2358
                            gen_movl_reg_T0(rd);
2359
                            gen_op_mov_cc();
2360
                            gen_movl_T0_reg(rd);
2361
                            break;
2362
                        }
2363
#endif
2364
                    default:
2365
                        goto illegal_insn;
2366
                    }
2367
                }
2368
            } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */
2369
#ifdef TARGET_SPARC64
2370
                int opf = GET_FIELD_SP(insn, 5, 13);
2371
                rs1 = GET_FIELD(insn, 13, 17);
2372
                rs2 = GET_FIELD(insn, 27, 31);
2373
                if (gen_trap_ifnofpu(dc))
2374
                    goto jmp_insn;
2375

    
2376
                switch (opf) {
2377
                case 0x000: /* VIS I edge8cc */
2378
                case 0x001: /* VIS II edge8n */
2379
                case 0x002: /* VIS I edge8lcc */
2380
                case 0x003: /* VIS II edge8ln */
2381
                case 0x004: /* VIS I edge16cc */
2382
                case 0x005: /* VIS II edge16n */
2383
                case 0x006: /* VIS I edge16lcc */
2384
                case 0x007: /* VIS II edge16ln */
2385
                case 0x008: /* VIS I edge32cc */
2386
                case 0x009: /* VIS II edge32n */
2387
                case 0x00a: /* VIS I edge32lcc */
2388
                case 0x00b: /* VIS II edge32ln */
2389
                    // XXX
2390
                    goto illegal_insn;
2391
                case 0x010: /* VIS I array8 */
2392
                    gen_movl_reg_T0(rs1);
2393
                    gen_movl_reg_T1(rs2);
2394
                    gen_op_array8();
2395
                    gen_movl_T0_reg(rd);
2396
                    break;
2397
                case 0x012: /* VIS I array16 */
2398
                    gen_movl_reg_T0(rs1);
2399
                    gen_movl_reg_T1(rs2);
2400
                    gen_op_array16();
2401
                    gen_movl_T0_reg(rd);
2402
                    break;
2403
                case 0x014: /* VIS I array32 */
2404
                    gen_movl_reg_T0(rs1);
2405
                    gen_movl_reg_T1(rs2);
2406
                    gen_op_array32();
2407
                    gen_movl_T0_reg(rd);
2408
                    break;
2409
                case 0x018: /* VIS I alignaddr */
2410
                    gen_movl_reg_T0(rs1);
2411
                    gen_movl_reg_T1(rs2);
2412
                    gen_op_alignaddr();
2413
                    gen_movl_T0_reg(rd);
2414
                    break;
2415
                case 0x019: /* VIS II bmask */
2416
                case 0x01a: /* VIS I alignaddrl */
2417
                    // XXX
2418
                    goto illegal_insn;
2419
                case 0x020: /* VIS I fcmple16 */
2420
                    gen_op_load_fpr_DT0(rs1);
2421
                    gen_op_load_fpr_DT1(rs2);
2422
                    gen_op_fcmple16();
2423
                    gen_op_store_DT0_fpr(rd);
2424
                    break;
2425
                case 0x022: /* VIS I fcmpne16 */
2426
                    gen_op_load_fpr_DT0(rs1);
2427
                    gen_op_load_fpr_DT1(rs2);
2428
                    gen_op_fcmpne16();
2429
                    gen_op_store_DT0_fpr(rd);
2430
                    break;
2431
                case 0x024: /* VIS I fcmple32 */
2432
                    gen_op_load_fpr_DT0(rs1);
2433
                    gen_op_load_fpr_DT1(rs2);
2434
                    gen_op_fcmple32();
2435
                    gen_op_store_DT0_fpr(rd);
2436
                    break;
2437
                case 0x026: /* VIS I fcmpne32 */
2438
                    gen_op_load_fpr_DT0(rs1);
2439
                    gen_op_load_fpr_DT1(rs2);
2440
                    gen_op_fcmpne32();
2441
                    gen_op_store_DT0_fpr(rd);
2442
                    break;
2443
                case 0x028: /* VIS I fcmpgt16 */
2444
                    gen_op_load_fpr_DT0(rs1);
2445
                    gen_op_load_fpr_DT1(rs2);
2446
                    gen_op_fcmpgt16();
2447
                    gen_op_store_DT0_fpr(rd);
2448
                    break;
2449
                case 0x02a: /* VIS I fcmpeq16 */
2450
                    gen_op_load_fpr_DT0(rs1);
2451
                    gen_op_load_fpr_DT1(rs2);
2452
                    gen_op_fcmpeq16();
2453
                    gen_op_store_DT0_fpr(rd);
2454
                    break;
2455
                case 0x02c: /* VIS I fcmpgt32 */
2456
                    gen_op_load_fpr_DT0(rs1);
2457
                    gen_op_load_fpr_DT1(rs2);
2458
                    gen_op_fcmpgt32();
2459
                    gen_op_store_DT0_fpr(rd);
2460
                    break;
2461
                case 0x02e: /* VIS I fcmpeq32 */
2462
                    gen_op_load_fpr_DT0(rs1);
2463
                    gen_op_load_fpr_DT1(rs2);
2464
                    gen_op_fcmpeq32();
2465
                    gen_op_store_DT0_fpr(rd);
2466
                    break;
2467
                case 0x031: /* VIS I fmul8x16 */
2468
                    gen_op_load_fpr_DT0(rs1);
2469
                    gen_op_load_fpr_DT1(rs2);
2470
                    gen_op_fmul8x16();
2471
                    gen_op_store_DT0_fpr(rd);
2472
                    break;
2473
                case 0x033: /* VIS I fmul8x16au */
2474
                    gen_op_load_fpr_DT0(rs1);
2475
                    gen_op_load_fpr_DT1(rs2);
2476
                    gen_op_fmul8x16au();
2477
                    gen_op_store_DT0_fpr(rd);
2478
                    break;
2479
                case 0x035: /* VIS I fmul8x16al */
2480
                    gen_op_load_fpr_DT0(rs1);
2481
                    gen_op_load_fpr_DT1(rs2);
2482
                    gen_op_fmul8x16al();
2483
                    gen_op_store_DT0_fpr(rd);
2484
                    break;
2485
                case 0x036: /* VIS I fmul8sux16 */
2486
                    gen_op_load_fpr_DT0(rs1);
2487
                    gen_op_load_fpr_DT1(rs2);
2488
                    gen_op_fmul8sux16();
2489
                    gen_op_store_DT0_fpr(rd);
2490
                    break;
2491
                case 0x037: /* VIS I fmul8ulx16 */
2492
                    gen_op_load_fpr_DT0(rs1);
2493
                    gen_op_load_fpr_DT1(rs2);
2494
                    gen_op_fmul8ulx16();
2495
                    gen_op_store_DT0_fpr(rd);
2496
                    break;
2497
                case 0x038: /* VIS I fmuld8sux16 */
2498
                    gen_op_load_fpr_DT0(rs1);
2499
                    gen_op_load_fpr_DT1(rs2);
2500
                    gen_op_fmuld8sux16();
2501
                    gen_op_store_DT0_fpr(rd);
2502
                    break;
2503
                case 0x039: /* VIS I fmuld8ulx16 */
2504
                    gen_op_load_fpr_DT0(rs1);
2505
                    gen_op_load_fpr_DT1(rs2);
2506
                    gen_op_fmuld8ulx16();
2507
                    gen_op_store_DT0_fpr(rd);
2508
                    break;
2509
                case 0x03a: /* VIS I fpack32 */
2510
                case 0x03b: /* VIS I fpack16 */
2511
                case 0x03d: /* VIS I fpackfix */
2512
                case 0x03e: /* VIS I pdist */
2513
                    // XXX
2514
                    goto illegal_insn;
2515
                case 0x048: /* VIS I faligndata */
2516
                    gen_op_load_fpr_DT0(rs1);
2517
                    gen_op_load_fpr_DT1(rs2);
2518
                    gen_op_faligndata();
2519
                    gen_op_store_DT0_fpr(rd);
2520
                    break;
2521
                case 0x04b: /* VIS I fpmerge */
2522
                    gen_op_load_fpr_DT0(rs1);
2523
                    gen_op_load_fpr_DT1(rs2);
2524
                    gen_op_fpmerge();
2525
                    gen_op_store_DT0_fpr(rd);
2526
                    break;
2527
                case 0x04c: /* VIS II bshuffle */
2528
                    // XXX
2529
                    goto illegal_insn;
2530
                case 0x04d: /* VIS I fexpand */
2531
                    gen_op_load_fpr_DT0(rs1);
2532
                    gen_op_load_fpr_DT1(rs2);
2533
                    gen_op_fexpand();
2534
                    gen_op_store_DT0_fpr(rd);
2535
                    break;
2536
                case 0x050: /* VIS I fpadd16 */
2537
                    gen_op_load_fpr_DT0(rs1);
2538
                    gen_op_load_fpr_DT1(rs2);
2539
                    gen_op_fpadd16();
2540
                    gen_op_store_DT0_fpr(rd);
2541
                    break;
2542
                case 0x051: /* VIS I fpadd16s */
2543
                    gen_op_load_fpr_FT0(rs1);
2544
                    gen_op_load_fpr_FT1(rs2);
2545
                    gen_op_fpadd16s();
2546
                    gen_op_store_FT0_fpr(rd);
2547
                    break;
2548
                case 0x052: /* VIS I fpadd32 */
2549
                    gen_op_load_fpr_DT0(rs1);
2550
                    gen_op_load_fpr_DT1(rs2);
2551
                    gen_op_fpadd32();
2552
                    gen_op_store_DT0_fpr(rd);
2553
                    break;
2554
                case 0x053: /* VIS I fpadd32s */
2555
                    gen_op_load_fpr_FT0(rs1);
2556
                    gen_op_load_fpr_FT1(rs2);
2557
                    gen_op_fpadd32s();
2558
                    gen_op_store_FT0_fpr(rd);
2559
                    break;
2560
                case 0x054: /* VIS I fpsub16 */
2561
                    gen_op_load_fpr_DT0(rs1);
2562
                    gen_op_load_fpr_DT1(rs2);
2563
                    gen_op_fpsub16();
2564
                    gen_op_store_DT0_fpr(rd);
2565
                    break;
2566
                case 0x055: /* VIS I fpsub16s */
2567
                    gen_op_load_fpr_FT0(rs1);
2568
                    gen_op_load_fpr_FT1(rs2);
2569
                    gen_op_fpsub16s();
2570
                    gen_op_store_FT0_fpr(rd);
2571
                    break;
2572
                case 0x056: /* VIS I fpsub32 */
2573
                    gen_op_load_fpr_DT0(rs1);
2574
                    gen_op_load_fpr_DT1(rs2);
2575
                    gen_op_fpadd32();
2576
                    gen_op_store_DT0_fpr(rd);
2577
                    break;
2578
                case 0x057: /* VIS I fpsub32s */
2579
                    gen_op_load_fpr_FT0(rs1);
2580
                    gen_op_load_fpr_FT1(rs2);
2581
                    gen_op_fpsub32s();
2582
                    gen_op_store_FT0_fpr(rd);
2583
                    break;
2584
                case 0x060: /* VIS I fzero */
2585
                    gen_op_movl_DT0_0();
2586
                    gen_op_store_DT0_fpr(rd);
2587
                    break;
2588
                case 0x061: /* VIS I fzeros */
2589
                    gen_op_movl_FT0_0();
2590
                    gen_op_store_FT0_fpr(rd);
2591
                    break;
2592
                case 0x062: /* VIS I fnor */
2593
                    gen_op_load_fpr_DT0(rs1);
2594
                    gen_op_load_fpr_DT1(rs2);
2595
                    gen_op_fnor();
2596
                    gen_op_store_DT0_fpr(rd);
2597
                    break;
2598
                case 0x063: /* VIS I fnors */
2599
                    gen_op_load_fpr_FT0(rs1);
2600
                    gen_op_load_fpr_FT1(rs2);
2601
                    gen_op_fnors();
2602
                    gen_op_store_FT0_fpr(rd);
2603
                    break;
2604
                case 0x064: /* VIS I fandnot2 */
2605
                    gen_op_load_fpr_DT1(rs1);
2606
                    gen_op_load_fpr_DT0(rs2);
2607
                    gen_op_fandnot();
2608
                    gen_op_store_DT0_fpr(rd);
2609
                    break;
2610
                case 0x065: /* VIS I fandnot2s */
2611
                    gen_op_load_fpr_FT1(rs1);
2612
                    gen_op_load_fpr_FT0(rs2);
2613
                    gen_op_fandnots();
2614
                    gen_op_store_FT0_fpr(rd);
2615
                    break;
2616
                case 0x066: /* VIS I fnot2 */
2617
                    gen_op_load_fpr_DT1(rs2);
2618
                    gen_op_fnot();
2619
                    gen_op_store_DT0_fpr(rd);
2620
                    break;
2621
                case 0x067: /* VIS I fnot2s */
2622
                    gen_op_load_fpr_FT1(rs2);
2623
                    gen_op_fnot();
2624
                    gen_op_store_FT0_fpr(rd);
2625
                    break;
2626
                case 0x068: /* VIS I fandnot1 */
2627
                    gen_op_load_fpr_DT0(rs1);
2628
                    gen_op_load_fpr_DT1(rs2);
2629
                    gen_op_fandnot();
2630
                    gen_op_store_DT0_fpr(rd);
2631
                    break;
2632
                case 0x069: /* VIS I fandnot1s */
2633
                    gen_op_load_fpr_FT0(rs1);
2634
                    gen_op_load_fpr_FT1(rs2);
2635
                    gen_op_fandnots();
2636
                    gen_op_store_FT0_fpr(rd);
2637
                    break;
2638
                case 0x06a: /* VIS I fnot1 */
2639
                    gen_op_load_fpr_DT1(rs1);
2640
                    gen_op_fnot();
2641
                    gen_op_store_DT0_fpr(rd);
2642
                    break;
2643
                case 0x06b: /* VIS I fnot1s */
2644
                    gen_op_load_fpr_FT1(rs1);
2645
                    gen_op_fnot();
2646
                    gen_op_store_FT0_fpr(rd);
2647
                    break;
2648
                case 0x06c: /* VIS I fxor */
2649
                    gen_op_load_fpr_DT0(rs1);
2650
                    gen_op_load_fpr_DT1(rs2);
2651
                    gen_op_fxor();
2652
                    gen_op_store_DT0_fpr(rd);
2653
                    break;
2654
                case 0x06d: /* VIS I fxors */
2655
                    gen_op_load_fpr_FT0(rs1);
2656
                    gen_op_load_fpr_FT1(rs2);
2657
                    gen_op_fxors();
2658
                    gen_op_store_FT0_fpr(rd);
2659
                    break;
2660
                case 0x06e: /* VIS I fnand */
2661
                    gen_op_load_fpr_DT0(rs1);
2662
                    gen_op_load_fpr_DT1(rs2);
2663
                    gen_op_fnand();
2664
                    gen_op_store_DT0_fpr(rd);
2665
                    break;
2666
                case 0x06f: /* VIS I fnands */
2667
                    gen_op_load_fpr_FT0(rs1);
2668
                    gen_op_load_fpr_FT1(rs2);
2669
                    gen_op_fnands();
2670
                    gen_op_store_FT0_fpr(rd);
2671
                    break;
2672
                case 0x070: /* VIS I fand */
2673
                    gen_op_load_fpr_DT0(rs1);
2674
                    gen_op_load_fpr_DT1(rs2);
2675
                    gen_op_fand();
2676
                    gen_op_store_DT0_fpr(rd);
2677
                    break;
2678
                case 0x071: /* VIS I fands */
2679
                    gen_op_load_fpr_FT0(rs1);
2680
                    gen_op_load_fpr_FT1(rs2);
2681
                    gen_op_fands();
2682
                    gen_op_store_FT0_fpr(rd);
2683
                    break;
2684
                case 0x072: /* VIS I fxnor */
2685
                    gen_op_load_fpr_DT0(rs1);
2686
                    gen_op_load_fpr_DT1(rs2);
2687
                    gen_op_fxnor();
2688
                    gen_op_store_DT0_fpr(rd);
2689
                    break;
2690
                case 0x073: /* VIS I fxnors */
2691
                    gen_op_load_fpr_FT0(rs1);
2692
                    gen_op_load_fpr_FT1(rs2);
2693
                    gen_op_fxnors();
2694
                    gen_op_store_FT0_fpr(rd);
2695
                    break;
2696
                case 0x074: /* VIS I fsrc1 */
2697
                    gen_op_load_fpr_DT0(rs1);
2698
                    gen_op_store_DT0_fpr(rd);
2699
                    break;
2700
                case 0x075: /* VIS I fsrc1s */
2701
                    gen_op_load_fpr_FT0(rs1);
2702
                    gen_op_store_FT0_fpr(rd);
2703
                    break;
2704
                case 0x076: /* VIS I fornot2 */
2705
                    gen_op_load_fpr_DT1(rs1);
2706
                    gen_op_load_fpr_DT0(rs2);
2707
                    gen_op_fornot();
2708
                    gen_op_store_DT0_fpr(rd);
2709
                    break;
2710
                case 0x077: /* VIS I fornot2s */
2711
                    gen_op_load_fpr_FT1(rs1);
2712
                    gen_op_load_fpr_FT0(rs2);
2713
                    gen_op_fornots();
2714
                    gen_op_store_FT0_fpr(rd);
2715
                    break;
2716
                case 0x078: /* VIS I fsrc2 */
2717
                    gen_op_load_fpr_DT0(rs2);
2718
                    gen_op_store_DT0_fpr(rd);
2719
                    break;
2720
                case 0x079: /* VIS I fsrc2s */
2721
                    gen_op_load_fpr_FT0(rs2);
2722
                    gen_op_store_FT0_fpr(rd);
2723
                    break;
2724
                case 0x07a: /* VIS I fornot1 */
2725
                    gen_op_load_fpr_DT0(rs1);
2726
                    gen_op_load_fpr_DT1(rs2);
2727
                    gen_op_fornot();
2728
                    gen_op_store_DT0_fpr(rd);
2729
                    break;
2730
                case 0x07b: /* VIS I fornot1s */
2731
                    gen_op_load_fpr_FT0(rs1);
2732
                    gen_op_load_fpr_FT1(rs2);
2733
                    gen_op_fornots();
2734
                    gen_op_store_FT0_fpr(rd);
2735
                    break;
2736
                case 0x07c: /* VIS I for */
2737
                    gen_op_load_fpr_DT0(rs1);
2738
                    gen_op_load_fpr_DT1(rs2);
2739
                    gen_op_for();
2740
                    gen_op_store_DT0_fpr(rd);
2741
                    break;
2742
                case 0x07d: /* VIS I fors */
2743
                    gen_op_load_fpr_FT0(rs1);
2744
                    gen_op_load_fpr_FT1(rs2);
2745
                    gen_op_fors();
2746
                    gen_op_store_FT0_fpr(rd);
2747
                    break;
2748
                case 0x07e: /* VIS I fone */
2749
                    gen_op_movl_DT0_1();
2750
                    gen_op_store_DT0_fpr(rd);
2751
                    break;
2752
                case 0x07f: /* VIS I fones */
2753
                    gen_op_movl_FT0_1();
2754
                    gen_op_store_FT0_fpr(rd);
2755
                    break;
2756
                case 0x080: /* VIS I shutdown */
2757
                case 0x081: /* VIS II siam */
2758
                    // XXX
2759
                    goto illegal_insn;
2760
                default:
2761
                    goto illegal_insn;
2762
                }
2763
#else
2764
                goto ncp_insn;
2765
#endif
2766
            } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */
2767
#ifdef TARGET_SPARC64
2768
                goto illegal_insn;
2769
#else
2770
                goto ncp_insn;
2771
#endif
2772
#ifdef TARGET_SPARC64
2773
            } else if (xop == 0x39) { /* V9 return */
2774
                rs1 = GET_FIELD(insn, 13, 17);
2775
                save_state(dc);
2776
                gen_movl_reg_T0(rs1);
2777
                if (IS_IMM) {   /* immediate */
2778
                    rs2 = GET_FIELDs(insn, 19, 31);
2779
#if defined(OPTIM)
2780
                    if (rs2) {
2781
#endif
2782
                        gen_movl_simm_T1(rs2);
2783
                        gen_op_add_T1_T0();
2784
#if defined(OPTIM)
2785
                    }
2786
#endif
2787
                } else {                /* register */
2788
                    rs2 = GET_FIELD(insn, 27, 31);
2789
#if defined(OPTIM)
2790
                    if (rs2) {
2791
#endif
2792
                        gen_movl_reg_T1(rs2);
2793
                        gen_op_add_T1_T0();
2794
#if defined(OPTIM)
2795
                    }
2796
#endif
2797
                }
2798
                gen_op_restore();
2799
                gen_mov_pc_npc(dc);
2800
                gen_op_check_align_T0_3();
2801
                gen_op_movl_npc_T0();
2802
                dc->npc = DYNAMIC_PC;
2803
                goto jmp_insn;
2804
#endif
2805
            } else {
2806
                rs1 = GET_FIELD(insn, 13, 17);
2807
                gen_movl_reg_T0(rs1);
2808
                if (IS_IMM) {   /* immediate */
2809
                    rs2 = GET_FIELDs(insn, 19, 31);
2810
#if defined(OPTIM)
2811
                    if (rs2) {
2812
#endif
2813
                        gen_movl_simm_T1(rs2);
2814
                        gen_op_add_T1_T0();
2815
#if defined(OPTIM)
2816
                    }
2817
#endif
2818
                } else {                /* register */
2819
                    rs2 = GET_FIELD(insn, 27, 31);
2820
#if defined(OPTIM)
2821
                    if (rs2) {
2822
#endif
2823
                        gen_movl_reg_T1(rs2);
2824
                        gen_op_add_T1_T0();
2825
#if defined(OPTIM)
2826
                    }
2827
#endif
2828
                }
2829
                switch (xop) {
2830
                case 0x38:      /* jmpl */
2831
                    {
2832
                        if (rd != 0) {
2833
#ifdef TARGET_SPARC64
2834
                            if (dc->pc == (uint32_t)dc->pc) {
2835
                                gen_op_movl_T1_im(dc->pc);
2836
                            } else {
2837
                                gen_op_movq_T1_im64(dc->pc >> 32, dc->pc);
2838
                            }
2839
#else
2840
                            gen_op_movl_T1_im(dc->pc);
2841
#endif
2842
                            gen_movl_T1_reg(rd);
2843
                        }
2844
                        gen_mov_pc_npc(dc);
2845
                        gen_op_check_align_T0_3();
2846
                        gen_op_movl_npc_T0();
2847
                        dc->npc = DYNAMIC_PC;
2848
                    }
2849
                    goto jmp_insn;
2850
#if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
2851
                case 0x39:      /* rett, V9 return */
2852
                    {
2853
                        if (!supervisor(dc))
2854
                            goto priv_insn;
2855
                        gen_mov_pc_npc(dc);
2856
                        gen_op_check_align_T0_3();
2857
                        gen_op_movl_npc_T0();
2858
                        dc->npc = DYNAMIC_PC;
2859
                        gen_op_rett();
2860
                    }
2861
                    goto jmp_insn;
2862
#endif
2863
                case 0x3b: /* flush */
2864
                    gen_op_flush_T0();
2865
                    break;
2866
                case 0x3c:      /* save */
2867
                    save_state(dc);
2868
                    gen_op_save();
2869
                    gen_movl_T0_reg(rd);
2870
                    break;
2871
                case 0x3d:      /* restore */
2872
                    save_state(dc);
2873
                    gen_op_restore();
2874
                    gen_movl_T0_reg(rd);
2875
                    break;
2876
#if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64)
2877
                case 0x3e:      /* V9 done/retry */
2878
                    {
2879
                        switch (rd) {
2880
                        case 0:
2881
                            if (!supervisor(dc))
2882
                                goto priv_insn;
2883
                            dc->npc = DYNAMIC_PC;
2884
                            dc->pc = DYNAMIC_PC;
2885
                            gen_op_done();
2886
                            goto jmp_insn;
2887
                        case 1:
2888
                            if (!supervisor(dc))
2889
                                goto priv_insn;
2890
                            dc->npc = DYNAMIC_PC;
2891
                            dc->pc = DYNAMIC_PC;
2892
                            gen_op_retry();
2893
                            goto jmp_insn;
2894
                        default:
2895
                            goto illegal_insn;
2896
                        }
2897
                    }
2898
                    break;
2899
#endif
2900
                default:
2901
                    goto illegal_insn;
2902
                }
2903
            }
2904
            break;
2905
        }
2906
        break;
2907
    case 3:                     /* load/store instructions */
2908
        {
2909
            unsigned int xop = GET_FIELD(insn, 7, 12);
2910
            rs1 = GET_FIELD(insn, 13, 17);
2911
            save_state(dc);
2912
            gen_movl_reg_T0(rs1);
2913
            if (xop == 0x3c || xop == 0x3e)
2914
            {
2915
                rs2 = GET_FIELD(insn, 27, 31);
2916
                gen_movl_reg_T1(rs2);
2917
            }
2918
            else if (IS_IMM) {       /* immediate */
2919
                rs2 = GET_FIELDs(insn, 19, 31);
2920
#if defined(OPTIM)
2921
                if (rs2 != 0) {
2922
#endif
2923
                    gen_movl_simm_T1(rs2);
2924
                    gen_op_add_T1_T0();
2925
#if defined(OPTIM)
2926
                }
2927
#endif
2928
            } else {            /* register */
2929
                rs2 = GET_FIELD(insn, 27, 31);
2930
#if defined(OPTIM)
2931
                if (rs2 != 0) {
2932
#endif
2933
                    gen_movl_reg_T1(rs2);
2934
                    gen_op_add_T1_T0();
2935
#if defined(OPTIM)
2936
                }
2937
#endif
2938
            }
2939
            if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) ||
2940
                (xop > 0x17 && xop <= 0x1d ) ||
2941
                (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) {
2942
                switch (xop) {
2943
                case 0x0:       /* load word */
2944
#ifdef CONFIG_USER_ONLY
2945
                    gen_op_check_align_T0_3();
2946
#endif
2947
#ifndef TARGET_SPARC64
2948
                    gen_op_ldst(ld);
2949
#else
2950
                    gen_op_ldst(lduw);
2951
#endif
2952
                    break;
2953
                case 0x1:       /* load unsigned byte */
2954
                    gen_op_ldst(ldub);
2955
                    break;
2956
                case 0x2:       /* load unsigned halfword */
2957
#ifdef CONFIG_USER_ONLY
2958
                    gen_op_check_align_T0_1();
2959
#endif
2960
                    gen_op_ldst(lduh);
2961
                    break;
2962
                case 0x3:       /* load double word */
2963
                    gen_op_check_align_T0_7();
2964
                    if (rd & 1)
2965
                        goto illegal_insn;
2966
                    gen_op_ldst(ldd);
2967
                    gen_movl_T0_reg(rd + 1);
2968
                    break;
2969
                case 0x9:       /* load signed byte */
2970
                    gen_op_ldst(ldsb);
2971
                    break;
2972
                case 0xa:       /* load signed halfword */
2973
#ifdef CONFIG_USER_ONLY
2974
                    gen_op_check_align_T0_1();
2975
#endif
2976
                    gen_op_ldst(ldsh);
2977
                    break;
2978
                case 0xd:       /* ldstub -- XXX: should be atomically */
2979
                    gen_op_ldst(ldstub);
2980
                    break;
2981
                case 0x0f:      /* swap register with memory. Also atomically */
2982
#ifdef CONFIG_USER_ONLY
2983
                    gen_op_check_align_T0_3();
2984
#endif
2985
                    gen_movl_reg_T1(rd);
2986
                    gen_op_ldst(swap);
2987
                    break;
2988
#if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
2989
                case 0x10:      /* load word alternate */
2990
#ifndef TARGET_SPARC64
2991
                    if (IS_IMM)
2992
                        goto illegal_insn;
2993
                    if (!supervisor(dc))
2994
                        goto priv_insn;
2995
#elif CONFIG_USER_ONLY
2996
                    gen_op_check_align_T0_3();
2997
#endif
2998
                    gen_ld_asi(insn, 4, 0);
2999
                    break;
3000
                case 0x11:      /* load unsigned byte alternate */
3001
#ifndef TARGET_SPARC64
3002
                    if (IS_IMM)
3003
                        goto illegal_insn;
3004
                    if (!supervisor(dc))
3005
                        goto priv_insn;
3006
#endif
3007
                    gen_ld_asi(insn, 1, 0);
3008
                    break;
3009
                case 0x12:      /* load unsigned halfword alternate */
3010
#ifndef TARGET_SPARC64
3011
                    if (IS_IMM)
3012
                        goto illegal_insn;
3013
                    if (!supervisor(dc))
3014
                        goto priv_insn;
3015
#elif CONFIG_USER_ONLY
3016
                    gen_op_check_align_T0_1();
3017
#endif
3018
                    gen_ld_asi(insn, 2, 0);
3019
                    break;
3020
                case 0x13:      /* load double word alternate */
3021
#ifndef TARGET_SPARC64
3022
                    if (IS_IMM)
3023
                        goto illegal_insn;
3024
                    if (!supervisor(dc))
3025
                        goto priv_insn;
3026
#endif
3027
                    if (rd & 1)
3028
                        goto illegal_insn;
3029
                    gen_op_check_align_T0_7();
3030
                    gen_ldda_asi(insn);
3031
                    gen_movl_T0_reg(rd + 1);
3032
                    break;
3033
                case 0x19:      /* load signed byte alternate */
3034
#ifndef TARGET_SPARC64
3035
                    if (IS_IMM)
3036
                        goto illegal_insn;
3037
                    if (!supervisor(dc))
3038
                        goto priv_insn;
3039
#endif
3040
                    gen_ld_asi(insn, 1, 1);
3041
                    break;
3042
                case 0x1a:      /* load signed halfword alternate */
3043
#ifndef TARGET_SPARC64
3044
                    if (IS_IMM)
3045
                        goto illegal_insn;
3046
                    if (!supervisor(dc))
3047
                        goto priv_insn;
3048
#elif CONFIG_USER_ONLY
3049
                    gen_op_check_align_T0_1();
3050
#endif
3051
                    gen_ld_asi(insn, 2, 1);
3052
                    break;
3053
                case 0x1d:      /* ldstuba -- XXX: should be atomically */
3054
#ifndef TARGET_SPARC64
3055
                    if (IS_IMM)
3056
                        goto illegal_insn;
3057
                    if (!supervisor(dc))
3058
                        goto priv_insn;
3059
#endif
3060
                    gen_ldstub_asi(insn);
3061
                    break;
3062
                case 0x1f:      /* swap reg with alt. memory. Also atomically */
3063
#ifndef TARGET_SPARC64
3064
                    if (IS_IMM)
3065
                        goto illegal_insn;
3066
                    if (!supervisor(dc))
3067
                        goto priv_insn;
3068
#elif CONFIG_USER_ONLY
3069
                    gen_op_check_align_T0_3();
3070
#endif
3071
                    gen_movl_reg_T1(rd);
3072
                    gen_swap_asi(insn);
3073
                    break;
3074

    
3075
#ifndef TARGET_SPARC64
3076
                case 0x30: /* ldc */
3077
                case 0x31: /* ldcsr */
3078
                case 0x33: /* lddc */
3079
                    goto ncp_insn;
3080
#endif
3081
#endif
3082
#ifdef TARGET_SPARC64
3083
                case 0x08: /* V9 ldsw */
3084
#ifdef CONFIG_USER_ONLY
3085
                    gen_op_check_align_T0_3();
3086
#endif
3087
                    gen_op_ldst(ldsw);
3088
                    break;
3089
                case 0x0b: /* V9 ldx */
3090
                    gen_op_check_align_T0_7();
3091
                    gen_op_ldst(ldx);
3092
                    break;
3093
                case 0x18: /* V9 ldswa */
3094
#ifdef CONFIG_USER_ONLY
3095
                    gen_op_check_align_T0_3();
3096
#endif
3097
                    gen_ld_asi(insn, 4, 1);
3098
                    break;
3099
                case 0x1b: /* V9 ldxa */
3100
                    gen_op_check_align_T0_7();
3101
                    gen_ld_asi(insn, 8, 0);
3102
                    break;
3103
                case 0x2d: /* V9 prefetch, no effect */
3104
                    goto skip_move;
3105
                case 0x30: /* V9 ldfa */
3106
#ifdef CONFIG_USER_ONLY
3107
                    gen_op_check_align_T0_3();
3108
#endif
3109
                    gen_ldf_asi(insn, 4);
3110
                    goto skip_move;
3111
                case 0x33: /* V9 lddfa */
3112
                    gen_op_check_align_T0_3();
3113
                    gen_ldf_asi(insn, 8);
3114
                    goto skip_move;
3115
                case 0x3d: /* V9 prefetcha, no effect */
3116
                    goto skip_move;
3117
                case 0x32: /* V9 ldqfa */
3118
                    goto nfpu_insn;
3119
#endif
3120
                default:
3121
                    goto illegal_insn;
3122
                }
3123
                gen_movl_T1_reg(rd);
3124
#ifdef TARGET_SPARC64
3125
            skip_move: ;
3126
#endif
3127
            } else if (xop >= 0x20 && xop < 0x24) {
3128
                if (gen_trap_ifnofpu(dc))
3129
                    goto jmp_insn;
3130
                switch (xop) {
3131
                case 0x20:      /* load fpreg */
3132
#ifdef CONFIG_USER_ONLY
3133
                    gen_op_check_align_T0_3();
3134
#endif
3135
                    gen_op_ldst(ldf);
3136
                    gen_op_store_FT0_fpr(rd);
3137
                    break;
3138
                case 0x21:      /* load fsr */
3139
#ifdef CONFIG_USER_ONLY
3140
                    gen_op_check_align_T0_3();
3141
#endif
3142
                    gen_op_ldst(ldf);
3143
                    gen_op_ldfsr();
3144
                    break;
3145
                case 0x22:      /* load quad fpreg */
3146
                    goto nfpu_insn;
3147
                case 0x23:      /* load double fpreg */
3148
                    gen_op_check_align_T0_7();
3149
                    gen_op_ldst(lddf);
3150
                    gen_op_store_DT0_fpr(DFPREG(rd));
3151
                    break;
3152
                default:
3153
                    goto illegal_insn;
3154
                }
3155
            } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) || \
3156
                       xop == 0xe || xop == 0x1e) {
3157
                gen_movl_reg_T1(rd);
3158
                switch (xop) {
3159
                case 0x4:
3160
#ifdef CONFIG_USER_ONLY
3161
                    gen_op_check_align_T0_3();
3162
#endif
3163
                    gen_op_ldst(st);
3164
                    break;
3165
                case 0x5:
3166
                    gen_op_ldst(stb);
3167
                    break;
3168
                case 0x6:
3169
#ifdef CONFIG_USER_ONLY
3170
                    gen_op_check_align_T0_1();
3171
#endif
3172
                    gen_op_ldst(sth);
3173
                    break;
3174
                case 0x7:
3175
                    if (rd & 1)
3176
                        goto illegal_insn;
3177
                    gen_op_check_align_T0_7();
3178
                    flush_T2(dc);
3179
                    gen_movl_reg_T2(rd + 1);
3180
                    gen_op_ldst(std);
3181
                    break;
3182
#if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
3183
                case 0x14:
3184
#ifndef TARGET_SPARC64
3185
                    if (IS_IMM)
3186
                        goto illegal_insn;
3187
                    if (!supervisor(dc))
3188
                        goto priv_insn;
3189
#endif
3190
#ifdef CONFIG_USER_ONLY
3191
                    gen_op_check_align_T0_3();
3192
#endif
3193
                    gen_st_asi(insn, 4);
3194
                    break;
3195
                case 0x15:
3196
#ifndef TARGET_SPARC64
3197
                    if (IS_IMM)
3198
                        goto illegal_insn;
3199
                    if (!supervisor(dc))
3200
                        goto priv_insn;
3201
#endif
3202
                    gen_st_asi(insn, 1);
3203
                    break;
3204
                case 0x16:
3205
#ifndef TARGET_SPARC64
3206
                    if (IS_IMM)
3207
                        goto illegal_insn;
3208
                    if (!supervisor(dc))
3209
                        goto priv_insn;
3210
#endif
3211
#ifdef CONFIG_USER_ONLY
3212
                    gen_op_check_align_T0_1();
3213
#endif
3214
                    gen_st_asi(insn, 2);
3215
                    break;
3216
                case 0x17:
3217
#ifndef TARGET_SPARC64
3218
                    if (IS_IMM)
3219
                        goto illegal_insn;
3220
                    if (!supervisor(dc))
3221
                        goto priv_insn;
3222
#endif
3223
                    if (rd & 1)
3224
                        goto illegal_insn;
3225
                    gen_op_check_align_T0_7();
3226
                    flush_T2(dc);
3227
                    gen_movl_reg_T2(rd + 1);
3228
                    gen_stda_asi(insn);
3229
                    break;
3230
#endif
3231
#ifdef TARGET_SPARC64
3232
                case 0x0e: /* V9 stx */
3233
                    gen_op_check_align_T0_7();
3234
                    gen_op_ldst(stx);
3235
                    break;
3236
                case 0x1e: /* V9 stxa */
3237
                    gen_op_check_align_T0_7();
3238
                    gen_st_asi(insn, 8);
3239
                    break;
3240
#endif
3241
                default:
3242
                    goto illegal_insn;
3243
                }
3244
            } else if (xop > 0x23 && xop < 0x28) {
3245
                if (gen_trap_ifnofpu(dc))
3246
                    goto jmp_insn;
3247
                switch (xop) {
3248
                case 0x24:
3249
#ifdef CONFIG_USER_ONLY
3250
                    gen_op_check_align_T0_3();
3251
#endif
3252
                    gen_op_load_fpr_FT0(rd);
3253
                    gen_op_ldst(stf);
3254
                    break;
3255
                case 0x25: /* stfsr, V9 stxfsr */
3256
#ifdef CONFIG_USER_ONLY
3257
                    gen_op_check_align_T0_3();
3258
#endif
3259
                    gen_op_stfsr();
3260
                    gen_op_ldst(stf);
3261
                    break;
3262
#if !defined(CONFIG_USER_ONLY)
3263
                case 0x26: /* stdfq */
3264
                    if (!supervisor(dc))
3265
                        goto priv_insn;
3266
                    if (gen_trap_ifnofpu(dc))
3267
                        goto jmp_insn;
3268
                    goto nfq_insn;
3269
#endif
3270
                case 0x27:
3271
                    gen_op_check_align_T0_7();
3272
                    gen_op_load_fpr_DT0(DFPREG(rd));
3273
                    gen_op_ldst(stdf);
3274
                    break;
3275
                default:
3276
                    goto illegal_insn;
3277
                }
3278
            } else if (xop > 0x33 && xop < 0x3f) {
3279
                switch (xop) {
3280
#ifdef TARGET_SPARC64
3281
                case 0x34: /* V9 stfa */
3282
#ifdef CONFIG_USER_ONLY
3283
                    gen_op_check_align_T0_3();
3284
#endif
3285
                    gen_op_load_fpr_FT0(rd);
3286
                    gen_stf_asi(insn, 4);
3287
                    break;
3288
                case 0x37: /* V9 stdfa */
3289
                    gen_op_check_align_T0_3();
3290
                    gen_op_load_fpr_DT0(DFPREG(rd));
3291
                    gen_stf_asi(insn, 8);
3292
                    break;
3293
                case 0x3c: /* V9 casa */
3294
#ifdef CONFIG_USER_ONLY
3295
                    gen_op_check_align_T0_3();
3296
#endif
3297
                    flush_T2(dc);
3298
                    gen_movl_reg_T2(rd);
3299
                    gen_cas_asi(insn);
3300
                    gen_movl_T1_reg(rd);
3301
                    break;
3302
                case 0x3e: /* V9 casxa */
3303
                    gen_op_check_align_T0_7();
3304
                    flush_T2(dc);
3305
                    gen_movl_reg_T2(rd);
3306
                    gen_casx_asi(insn);
3307
                    gen_movl_T1_reg(rd);
3308
                    break;
3309
                case 0x36: /* V9 stqfa */
3310
                    goto nfpu_insn;
3311
#else
3312
                case 0x34: /* stc */
3313
                case 0x35: /* stcsr */
3314
                case 0x36: /* stdcq */
3315
                case 0x37: /* stdc */
3316
                    goto ncp_insn;
3317
#endif
3318
                default:
3319
                    goto illegal_insn;
3320
                }
3321
            }
3322
            else
3323
                goto illegal_insn;
3324
        }
3325
        break;
3326
    }
3327
    /* default case for non jump instructions */
3328
    if (dc->npc == DYNAMIC_PC) {
3329
        dc->pc = DYNAMIC_PC;
3330
        gen_op_next_insn();
3331
    } else if (dc->npc == JUMP_PC) {
3332
        /* we can do a static jump */
3333
        gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1]);
3334
        dc->is_br = 1;
3335
    } else {
3336
        dc->pc = dc->npc;
3337
        dc->npc = dc->npc + 4;
3338
    }
3339
 jmp_insn:
3340
    return;
3341
 illegal_insn:
3342
    save_state(dc);
3343
    gen_op_exception(TT_ILL_INSN);
3344
    dc->is_br = 1;
3345
    return;
3346
#if !defined(CONFIG_USER_ONLY)
3347
 priv_insn:
3348
    save_state(dc);
3349
    gen_op_exception(TT_PRIV_INSN);
3350
    dc->is_br = 1;
3351
    return;
3352
#endif
3353
 nfpu_insn:
3354
    save_state(dc);
3355
    gen_op_fpexception_im(FSR_FTT_UNIMPFPOP);
3356
    dc->is_br = 1;
3357
    return;
3358
#if !defined(CONFIG_USER_ONLY)
3359
 nfq_insn:
3360
    save_state(dc);
3361
    gen_op_fpexception_im(FSR_FTT_SEQ_ERROR);
3362
    dc->is_br = 1;
3363
    return;
3364
#endif
3365
#ifndef TARGET_SPARC64
3366
 ncp_insn:
3367
    save_state(dc);
3368
    gen_op_exception(TT_NCP_INSN);
3369
    dc->is_br = 1;
3370
    return;
3371
#endif
3372
}
3373

    
3374
static inline int gen_intermediate_code_internal(TranslationBlock * tb,
3375
                                                 int spc, CPUSPARCState *env)
3376
{
3377
    target_ulong pc_start, last_pc;
3378
    uint16_t *gen_opc_end;
3379
    DisasContext dc1, *dc = &dc1;
3380
    int j, lj = -1;
3381

    
3382
    memset(dc, 0, sizeof(DisasContext));
3383
    dc->tb = tb;
3384
    pc_start = tb->pc;
3385
    dc->pc = pc_start;
3386
    last_pc = dc->pc;
3387
    dc->npc = (target_ulong) tb->cs_base;
3388
    dc->mem_idx = cpu_mmu_index(env);
3389
    dc->fpu_enabled = cpu_fpu_enabled(env);
3390
    gen_opc_ptr = gen_opc_buf;
3391
    gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
3392
    gen_opparam_ptr = gen_opparam_buf;
3393
    nb_gen_labels = 0;
3394

    
3395
    do {
3396
        if (env->nb_breakpoints > 0) {
3397
            for(j = 0; j < env->nb_breakpoints; j++) {
3398
                if (env->breakpoints[j] == dc->pc) {
3399
                    if (dc->pc != pc_start)
3400
                        save_state(dc);
3401
                    gen_op_debug();
3402
                    gen_op_movl_T0_0();
3403
                    gen_op_exit_tb();
3404
                    dc->is_br = 1;
3405
                    goto exit_gen_loop;
3406
                }
3407
            }
3408
        }
3409
        if (spc) {
3410
            if (loglevel > 0)
3411
                fprintf(logfile, "Search PC...\n");
3412
            j = gen_opc_ptr - gen_opc_buf;
3413
            if (lj < j) {
3414
                lj++;
3415
                while (lj < j)
3416
                    gen_opc_instr_start[lj++] = 0;
3417
                gen_opc_pc[lj] = dc->pc;
3418
                gen_opc_npc[lj] = dc->npc;
3419
                gen_opc_instr_start[lj] = 1;
3420
            }
3421
        }
3422
        last_pc = dc->pc;
3423
        disas_sparc_insn(dc);
3424

    
3425
        if (dc->is_br)
3426
            break;
3427
        /* if the next PC is different, we abort now */
3428
        if (dc->pc != (last_pc + 4))
3429
            break;
3430
        /* if we reach a page boundary, we stop generation so that the
3431
           PC of a TT_TFAULT exception is always in the right page */
3432
        if ((dc->pc & (TARGET_PAGE_SIZE - 1)) == 0)
3433
            break;
3434
        /* if single step mode, we generate only one instruction and
3435
           generate an exception */
3436
        if (env->singlestep_enabled) {
3437
            gen_jmp_im(dc->pc);
3438
            gen_op_movl_T0_0();
3439
            gen_op_exit_tb();
3440
            break;
3441
        }
3442
    } while ((gen_opc_ptr < gen_opc_end) &&
3443
             (dc->pc - pc_start) < (TARGET_PAGE_SIZE - 32));
3444

    
3445
 exit_gen_loop:
3446
    if (!dc->is_br) {
3447
        if (dc->pc != DYNAMIC_PC &&
3448
            (dc->npc != DYNAMIC_PC && dc->npc != JUMP_PC)) {
3449
            /* static PC and NPC: we can use direct chaining */
3450
            gen_branch(dc, dc->pc, dc->npc);
3451
        } else {
3452
            if (dc->pc != DYNAMIC_PC)
3453
                gen_jmp_im(dc->pc);
3454
            save_npc(dc);
3455
            gen_op_movl_T0_0();
3456
            gen_op_exit_tb();
3457
        }
3458
    }
3459
    *gen_opc_ptr = INDEX_op_end;
3460
    if (spc) {
3461
        j = gen_opc_ptr - gen_opc_buf;
3462
        lj++;
3463
        while (lj <= j)
3464
            gen_opc_instr_start[lj++] = 0;
3465
#if 0
3466
        if (loglevel > 0) {
3467
            page_dump(logfile);
3468
        }
3469
#endif
3470
        gen_opc_jump_pc[0] = dc->jump_pc[0];
3471
        gen_opc_jump_pc[1] = dc->jump_pc[1];
3472
    } else {
3473
        tb->size = last_pc + 4 - pc_start;
3474
    }
3475
#ifdef DEBUG_DISAS
3476
    if (loglevel & CPU_LOG_TB_IN_ASM) {
3477
        fprintf(logfile, "--------------\n");
3478
        fprintf(logfile, "IN: %s\n", lookup_symbol(pc_start));
3479
        target_disas(logfile, pc_start, last_pc + 4 - pc_start, 0);
3480
        fprintf(logfile, "\n");
3481
        if (loglevel & CPU_LOG_TB_OP) {
3482
            fprintf(logfile, "OP:\n");
3483
            dump_ops(gen_opc_buf, gen_opparam_buf);
3484
            fprintf(logfile, "\n");
3485
        }
3486
    }
3487
#endif
3488
    return 0;
3489
}
3490

    
3491
int gen_intermediate_code(CPUSPARCState * env, TranslationBlock * tb)
3492
{
3493
    return gen_intermediate_code_internal(tb, 0, env);
3494
}
3495

    
3496
int gen_intermediate_code_pc(CPUSPARCState * env, TranslationBlock * tb)
3497
{
3498
    return gen_intermediate_code_internal(tb, 1, env);
3499
}
3500

    
3501
extern int ram_size;
3502

    
3503
void cpu_reset(CPUSPARCState *env)
3504
{
3505
    tlb_flush(env, 1);
3506
    env->cwp = 0;
3507
    env->wim = 1;
3508
    env->regwptr = env->regbase + (env->cwp * 16);
3509
#if defined(CONFIG_USER_ONLY)
3510
    env->user_mode_only = 1;
3511
#ifdef TARGET_SPARC64
3512
    env->cleanwin = NWINDOWS - 2;
3513
    env->cansave = NWINDOWS - 2;
3514
    env->pstate = PS_RMO | PS_PEF | PS_IE;
3515
    env->asi = 0x82; // Primary no-fault
3516
#endif
3517
#else
3518
    env->psret = 0;
3519
    env->psrs = 1;
3520
    env->psrps = 1;
3521
#ifdef TARGET_SPARC64
3522
    env->pstate = PS_PRIV;
3523
    env->hpstate = HS_PRIV;
3524
    env->pc = 0x1fff0000000ULL;
3525
#else
3526
    env->pc = 0;
3527
    env->mmuregs[0] &= ~(MMU_E | MMU_NF);
3528
    env->mmuregs[0] |= MMU_BM;
3529
#endif
3530
    env->npc = env->pc + 4;
3531
#endif
3532
}
3533

    
3534
CPUSPARCState *cpu_sparc_init(void)
3535
{
3536
    CPUSPARCState *env;
3537

    
3538
    env = qemu_mallocz(sizeof(CPUSPARCState));
3539
    if (!env)
3540
        return NULL;
3541
    cpu_exec_init(env);
3542
    cpu_reset(env);
3543
    return (env);
3544
}
3545

    
3546
static const sparc_def_t sparc_defs[] = {
3547
#ifdef TARGET_SPARC64
3548
    {
3549
        .name = "TI UltraSparc II",
3550
        .iu_version = ((0x17ULL << 48) | (0x11ULL << 32) | (0 << 24)
3551
                       | (MAXTL << 8) | (NWINDOWS - 1)),
3552
        .fpu_version = 0x00000000,
3553
        .mmu_version = 0,
3554
    },
3555
#else
3556
    {
3557
        .name = "Fujitsu MB86904",
3558
        .iu_version = 0x04 << 24, /* Impl 0, ver 4 */
3559
        .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */
3560
        .mmu_version = 0x04 << 24, /* Impl 0, ver 4 */
3561
    },
3562
    {
3563
        .name = "Fujitsu MB86907",
3564
        .iu_version = 0x05 << 24, /* Impl 0, ver 5 */
3565
        .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */
3566
        .mmu_version = 0x05 << 24, /* Impl 0, ver 5 */
3567
    },
3568
    {
3569
        .name = "TI MicroSparc I",
3570
        .iu_version = 0x41000000,
3571
        .fpu_version = 4 << 17,
3572
        .mmu_version = 0x41000000,
3573
    },
3574
    {
3575
        .name = "TI SuperSparc II",
3576
        .iu_version = 0x40000000,
3577
        .fpu_version = 0 << 17,
3578
        .mmu_version = 0x04000000,
3579
    },
3580
    {
3581
        .name = "Ross RT620",
3582
        .iu_version = 0x1e000000,
3583
        .fpu_version = 1 << 17,
3584
        .mmu_version = 0x17000000,
3585
    },
3586
#endif
3587
};
3588

    
3589
int sparc_find_by_name(const unsigned char *name, const sparc_def_t **def)
3590
{
3591
    int ret;
3592
    unsigned int i;
3593

    
3594
    ret = -1;
3595
    *def = NULL;
3596
    for (i = 0; i < sizeof(sparc_defs) / sizeof(sparc_def_t); i++) {
3597
        if (strcasecmp(name, sparc_defs[i].name) == 0) {
3598
            *def = &sparc_defs[i];
3599
            ret = 0;
3600
            break;
3601
        }
3602
    }
3603

    
3604
    return ret;
3605
}
3606

    
3607
void sparc_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
3608
{
3609
    unsigned int i;
3610

    
3611
    for (i = 0; i < sizeof(sparc_defs) / sizeof(sparc_def_t); i++) {
3612
        (*cpu_fprintf)(f, "Sparc %16s IU " TARGET_FMT_lx " FPU %08x MMU %08x\n",
3613
                       sparc_defs[i].name,
3614
                       sparc_defs[i].iu_version,
3615
                       sparc_defs[i].fpu_version,
3616
                       sparc_defs[i].mmu_version);
3617
    }
3618
}
3619

    
3620
int cpu_sparc_register (CPUSPARCState *env, const sparc_def_t *def, unsigned int cpu)
3621
{
3622
    env->version = def->iu_version;
3623
    env->fsr = def->fpu_version;
3624
#if !defined(TARGET_SPARC64)
3625
    env->mmuregs[0] |= def->mmu_version;
3626
    env->mxccregs[7] = ((cpu + 8) & 0xf) << 24;
3627
#endif
3628
    return 0;
3629
}
3630

    
3631
#define GET_FLAG(a,b) ((env->psr & a)?b:'-')
3632

    
3633
void cpu_dump_state(CPUState *env, FILE *f,
3634
                    int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
3635
                    int flags)
3636
{
3637
    int i, x;
3638

    
3639
    cpu_fprintf(f, "pc: " TARGET_FMT_lx "  npc: " TARGET_FMT_lx "\n", env->pc, env->npc);
3640
    cpu_fprintf(f, "General Registers:\n");
3641
    for (i = 0; i < 4; i++)
3642
        cpu_fprintf(f, "%%g%c: " TARGET_FMT_lx "\t", i + '0', env->gregs[i]);
3643
    cpu_fprintf(f, "\n");
3644
    for (; i < 8; i++)
3645
        cpu_fprintf(f, "%%g%c: " TARGET_FMT_lx "\t", i + '0', env->gregs[i]);
3646
    cpu_fprintf(f, "\nCurrent Register Window:\n");
3647
    for (x = 0; x < 3; x++) {
3648
        for (i = 0; i < 4; i++)
3649
            cpu_fprintf(f, "%%%c%d: " TARGET_FMT_lx "\t",
3650
                    (x == 0 ? 'o' : (x == 1 ? 'l' : 'i')), i,
3651
                    env->regwptr[i + x * 8]);
3652
        cpu_fprintf(f, "\n");
3653
        for (; i < 8; i++)
3654
            cpu_fprintf(f, "%%%c%d: " TARGET_FMT_lx "\t",
3655
                    (x == 0 ? 'o' : x == 1 ? 'l' : 'i'), i,
3656
                    env->regwptr[i + x * 8]);
3657
        cpu_fprintf(f, "\n");
3658
    }
3659
    cpu_fprintf(f, "\nFloating Point Registers:\n");
3660
    for (i = 0; i < 32; i++) {
3661
        if ((i & 3) == 0)
3662
            cpu_fprintf(f, "%%f%02d:", i);
3663
        cpu_fprintf(f, " %016lf", env->fpr[i]);
3664
        if ((i & 3) == 3)
3665
            cpu_fprintf(f, "\n");
3666
    }
3667
#ifdef TARGET_SPARC64
3668
    cpu_fprintf(f, "pstate: 0x%08x ccr: 0x%02x asi: 0x%02x tl: %d fprs: %d\n",
3669
                env->pstate, GET_CCR(env), env->asi, env->tl, env->fprs);
3670
    cpu_fprintf(f, "cansave: %d canrestore: %d otherwin: %d wstate %d cleanwin %d cwp %d\n",
3671
                env->cansave, env->canrestore, env->otherwin, env->wstate,
3672
                env->cleanwin, NWINDOWS - 1 - env->cwp);
3673
#else
3674
    cpu_fprintf(f, "psr: 0x%08x -> %c%c%c%c %c%c%c wim: 0x%08x\n", GET_PSR(env),
3675
            GET_FLAG(PSR_ZERO, 'Z'), GET_FLAG(PSR_OVF, 'V'),
3676
            GET_FLAG(PSR_NEG, 'N'), GET_FLAG(PSR_CARRY, 'C'),
3677
            env->psrs?'S':'-', env->psrps?'P':'-',
3678
            env->psret?'E':'-', env->wim);
3679
#endif
3680
    cpu_fprintf(f, "fsr: 0x%08x\n", GET_FSR32(env));
3681
}
3682

    
3683
#if defined(CONFIG_USER_ONLY)
3684
target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
3685
{
3686
    return addr;
3687
}
3688

    
3689
#else
3690
extern int get_physical_address (CPUState *env, target_phys_addr_t *physical, int *prot,
3691
                                 int *access_index, target_ulong address, int rw,
3692
                                 int mmu_idx);
3693

    
3694
target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
3695
{
3696
    target_phys_addr_t phys_addr;
3697
    int prot, access_index;
3698

    
3699
    if (get_physical_address(env, &phys_addr, &prot, &access_index, addr, 2, 0) != 0)
3700
        if (get_physical_address(env, &phys_addr, &prot, &access_index, addr, 0, 0) != 0)
3701
            return -1;
3702
    if (cpu_get_physical_page_desc(phys_addr) == IO_MEM_UNASSIGNED)
3703
        return -1;
3704
    return phys_addr;
3705
}
3706
#endif
3707

    
3708
void helper_flush(target_ulong addr)
3709
{
3710
    addr &= ~7;
3711
    tb_invalidate_page_range(addr, addr + 8);
3712
}