Statistics
| Branch: | Revision:

root / target-mips / translate_init.c @ 70cf0b63

History | View | Annotate | Download (10.2 kB)

1
/*
2
 *  MIPS emulation for qemu: CPU initialisation routines.
3
 *
4
 *  Copyright (c) 2004-2005 Jocelyn Mayer
5
 *  Copyright (c) 2007 Herve Poussineau
6
 *
7
 * This library is free software; you can redistribute it and/or
8
 * modify it under the terms of the GNU Lesser General Public
9
 * License as published by the Free Software Foundation; either
10
 * version 2 of the License, or (at your option) any later version.
11
 *
12
 * This library is distributed in the hope that it will be useful,
13
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15
 * Lesser General Public License for more details.
16
 *
17
 * You should have received a copy of the GNU Lesser General Public
18
 * License along with this library; if not, write to the Free Software
19
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
20
 */
21

    
22
/* CPU / CPU family specific config register values. */
23

    
24
/* Have config1, is MIPS32R1, uses TLB, no virtual icache,
25
   uncached coherency */
26
#define MIPS_CONFIG0                                              \
27
  ((1 << CP0C0_M) | (0x0 << CP0C0_K23) | (0x0 << CP0C0_KU) |      \
28
   (0x0 << CP0C0_AT) | (0x0 << CP0C0_AR) | (0x1 << CP0C0_MT) |    \
29
   (0x2 << CP0C0_K0))
30

    
31
/* Have config2, 64 sets Icache, 16 bytes Icache line,
32
   2-way Icache, 64 sets Dcache, 16 bytes Dcache line, 2-way Dcache,
33
   no coprocessor2 attached, no MDMX support attached,
34
   no performance counters, watch registers present,
35
   no code compression, EJTAG present, no FPU */
36
#define MIPS_CONFIG1                                              \
37
((1 << CP0C1_M) |                                                 \
38
 (0x0 << CP0C1_IS) | (0x3 << CP0C1_IL) | (0x1 << CP0C1_IA) |      \
39
 (0x0 << CP0C1_DS) | (0x3 << CP0C1_DL) | (0x1 << CP0C1_DA) |      \
40
 (0 << CP0C1_C2) | (0 << CP0C1_MD) | (0 << CP0C1_PC) |            \
41
 (1 << CP0C1_WR) | (0 << CP0C1_CA) | (1 << CP0C1_EP) |            \
42
 (0 << CP0C1_FP))
43

    
44
/* Have config3, no tertiary/secondary caches implemented */
45
#define MIPS_CONFIG2                                              \
46
((1 << CP0C2_M))
47

    
48
/* No config4, no DSP ASE, no large physaddr,
49
   no external interrupt controller, no vectored interupts,
50
   no 1kb pages, no MT ASE, no SmartMIPS ASE, no trace logic */
51
#define MIPS_CONFIG3                                              \
52
((0 << CP0C3_M) | (0 << CP0C3_DSPP) | (0 << CP0C3_LPA) |          \
53
 (0 << CP0C3_VEIC) | (0 << CP0C3_VInt) | (0 << CP0C3_SP) |        \
54
 (0 << CP0C3_MT) | (0 << CP0C3_SM) | (0 << CP0C3_TL))
55

    
56
/* Define a implementation number of 1.
57
   Define a major version 1, minor version 0. */
58
#define MIPS_FCR0 ((0 << FCR0_S) | (0x1 << FCR0_PRID) | (0x10 << FCR0_REV))
59

    
60

    
61
struct mips_def_t {
62
    const unsigned char *name;
63
    int32_t CP0_PRid;
64
    int32_t CP0_Config0;
65
    int32_t CP0_Config1;
66
    int32_t CP0_Config2;
67
    int32_t CP0_Config3;
68
    int32_t CP0_Config6;
69
    int32_t CP0_Config7;
70
    int32_t SYNCI_Step;
71
    int32_t CCRes;
72
    int32_t Status_rw_bitmask;
73
    int32_t CP1_fcr0;
74
};
75

    
76
/*****************************************************************************/
77
/* MIPS CPU definitions */
78
static mips_def_t mips_defs[] =
79
{
80
#ifndef TARGET_MIPS64
81
    {
82
        .name = "4Kc",
83
        .CP0_PRid = 0x00018000,
84
        .CP0_Config0 = MIPS_CONFIG0,
85
        .CP0_Config1 = MIPS_CONFIG1 | (15 << CP0C1_MMU),
86
        .CP0_Config2 = MIPS_CONFIG2,
87
        .CP0_Config3 = MIPS_CONFIG3,
88
        .SYNCI_Step = 32,
89
        .CCRes = 2,
90
        .Status_rw_bitmask = 0x3278FF17,
91
    },
92
    {
93
        .name = "4KEcR1",
94
        .CP0_PRid = 0x00018400,
95
        .CP0_Config0 = MIPS_CONFIG0,
96
        .CP0_Config1 = MIPS_CONFIG1 | (15 << CP0C1_MMU),
97
        .CP0_Config2 = MIPS_CONFIG2,
98
        .CP0_Config3 = MIPS_CONFIG3,
99
        .SYNCI_Step = 32,
100
        .CCRes = 2,
101
        .Status_rw_bitmask = 0x3278FF17,
102
    },
103
    {
104
        .name = "4KEc",
105
        .CP0_PRid = 0x00019000,
106
        .CP0_Config0 = MIPS_CONFIG0 | (0x1 << CP0C0_AR),
107
        .CP0_Config1 = MIPS_CONFIG1 | (15 << CP0C1_MMU),
108
        .CP0_Config2 = MIPS_CONFIG2,
109
        .CP0_Config3 = MIPS_CONFIG3,
110
        .SYNCI_Step = 32,
111
        .CCRes = 2,
112
        .Status_rw_bitmask = 0x3278FF17,
113
    },
114
    {
115
        .name = "24Kc",
116
        .CP0_PRid = 0x00019300,
117
        .CP0_Config0 = MIPS_CONFIG0 | (0x1 << CP0C0_AR),
118
        .CP0_Config1 = MIPS_CONFIG1 | (15 << CP0C1_MMU),
119
        .CP0_Config2 = MIPS_CONFIG2,
120
        .CP0_Config3 = MIPS_CONFIG3,
121
        .SYNCI_Step = 32,
122
        .CCRes = 2,
123
        .Status_rw_bitmask = 0x3278FF17,
124
    },
125
    {
126
        .name = "24Kf",
127
        .CP0_PRid = 0x00019300,
128
        .CP0_Config0 = MIPS_CONFIG0 | (0x1 << CP0C0_AR),
129
        .CP0_Config1 = MIPS_CONFIG1 | (1 << CP0C1_FP) | (15 << CP0C1_MMU),
130
        .CP0_Config2 = MIPS_CONFIG2,
131
        .CP0_Config3 = MIPS_CONFIG3,
132
        .SYNCI_Step = 32,
133
        .CCRes = 2,
134
        .Status_rw_bitmask = 0x3678FF17,
135
        .CP1_fcr0 = (1 << FCR0_F64) | (1 << FCR0_L) | (1 << FCR0_W) |
136
                    (1 << FCR0_D) | (1 << FCR0_S) | (0x93 << FCR0_PRID),
137
    },
138
#else
139
    {
140
        .name = "R4000",
141
        .CP0_PRid = 0x00000400,
142
        .CP0_Config0 = MIPS_CONFIG0 | (0x2 << CP0C0_AT),
143
        .CP0_Config1 = MIPS_CONFIG1 | (1 << CP0C1_FP) | (47 << CP0C1_MMU),
144
        .CP0_Config2 = MIPS_CONFIG2,
145
        .CP0_Config3 = MIPS_CONFIG3,
146
        .SYNCI_Step = 16,
147
        .CCRes = 2,
148
        .Status_rw_bitmask = 0x3678FFFF,
149
        /* The R4000 has a full 64bit FPU doesn't use the fcr0 bits. */
150
        .CP1_fcr0 = (0x5 << FCR0_PRID) | (0x0 << FCR0_REV),
151
    },
152
    {
153
        .name = "5Kc",
154
        .CP0_PRid = 0x00018100,
155
        .CP0_Config0 = MIPS_CONFIG0 | (0x2 << CP0C0_AT),
156
        .CP0_Config1 = MIPS_CONFIG1 | (31 << CP0C1_MMU) |
157
                    (1 << CP0C1_IS) | (4 << CP0C1_IL) | (1 << CP0C1_IA) |
158
                    (1 << CP0C1_DS) | (4 << CP0C1_DL) | (1 << CP0C1_DA) |
159
                    (1 << CP0C1_PC) | (1 << CP0C1_WR) | (1 << CP0C1_EP),
160
        .CP0_Config2 = MIPS_CONFIG2,
161
        .CP0_Config3 = MIPS_CONFIG3,
162
        .SYNCI_Step = 32,
163
        .CCRes = 2,
164
        .Status_rw_bitmask = 0x32F8FFFF,
165
    },
166
    {
167
        .name = "5Kf",
168
        .CP0_PRid = 0x00018100,
169
        .CP0_Config0 = MIPS_CONFIG0 | (0x2 << CP0C0_AT),
170
        .CP0_Config1 = MIPS_CONFIG1 | (1 << CP0C1_FP) | (31 << CP0C1_MMU) |
171
                    (1 << CP0C1_IS) | (4 << CP0C1_IL) | (1 << CP0C1_IA) |
172
                    (1 << CP0C1_DS) | (4 << CP0C1_DL) | (1 << CP0C1_DA) |
173
                    (1 << CP0C1_PC) | (1 << CP0C1_WR) | (1 << CP0C1_EP),
174
        .CP0_Config2 = MIPS_CONFIG2,
175
        .CP0_Config3 = MIPS_CONFIG3,
176
        .SYNCI_Step = 32,
177
        .CCRes = 2,
178
        .Status_rw_bitmask = 0x36F8FFFF,
179
        /* The 5Kf has F64 / L / W but doesn't use the fcr0 bits. */
180
        .CP1_fcr0 = (1 << FCR0_D) | (1 << FCR0_S) |
181
                    (0x81 << FCR0_PRID) | (0x0 << FCR0_REV),
182
    },
183
    {
184
        .name = "20Kc",
185
        .CP0_PRid = 0x00018200,
186
        .CP0_Config0 = MIPS_CONFIG0 | (0x2 << CP0C0_AT) | (1 << CP0C0_VI),
187
        .CP0_Config1 = MIPS_CONFIG1 | (1 << CP0C1_FP) | (47 << CP0C1_MMU) |
188
                    (2 << CP0C1_IS) | (4 << CP0C1_IL) | (3 << CP0C1_IA) |
189
                    (2 << CP0C1_DS) | (4 << CP0C1_DL) | (3 << CP0C1_DA) |
190
                    (1 << CP0C1_PC) | (1 << CP0C1_WR) | (1 << CP0C1_EP),
191
        .CP0_Config2 = MIPS_CONFIG2,
192
        .CP0_Config3 = MIPS_CONFIG3,
193
        .SYNCI_Step = 32,
194
        .CCRes = 2,
195
        .Status_rw_bitmask = 0x36FBFFFF,
196
        /* The 20Kc has F64 / L / W but doesn't use the fcr0 bits. */
197
        .CP1_fcr0 = (1 << FCR0_3D) | (1 << FCR0_PS) |
198
                    (1 << FCR0_D) | (1 << FCR0_S) |
199
                    (0x82 << FCR0_PRID) | (0x0 << FCR0_REV),
200
    },
201
#endif
202
};
203

    
204
int mips_find_by_name (const unsigned char *name, mips_def_t **def)
205
{
206
    int i, ret;
207

    
208
    ret = -1;
209
    *def = NULL;
210
    for (i = 0; i < sizeof(mips_defs) / sizeof(mips_defs[0]); i++) {
211
        if (strcasecmp(name, mips_defs[i].name) == 0) {
212
            *def = &mips_defs[i];
213
            ret = 0;
214
            break;
215
        }
216
    }
217

    
218
    return ret;
219
}
220

    
221
void mips_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
222
{
223
    int i;
224

    
225
    for (i = 0; i < sizeof(mips_defs) / sizeof(mips_defs[0]); i++) {
226
        (*cpu_fprintf)(f, "MIPS '%s'\n",
227
                       mips_defs[i].name);
228
    }
229
}
230

    
231
#ifndef CONFIG_USER_ONLY
232
static void no_mmu_init (CPUMIPSState *env, mips_def_t *def)
233
{
234
    env->nb_tlb = 1;
235
    env->map_address = &no_mmu_map_address;
236
}
237

    
238
static void fixed_mmu_init (CPUMIPSState *env, mips_def_t *def)
239
{
240
    env->nb_tlb = 1;
241
    env->map_address = &fixed_mmu_map_address;
242
}
243

    
244
static void r4k_mmu_init (CPUMIPSState *env, mips_def_t *def)
245
{
246
    env->nb_tlb = 1 + ((def->CP0_Config1 >> CP0C1_MMU) & 63);
247
    env->map_address = &r4k_map_address;
248
    env->do_tlbwi = r4k_do_tlbwi;
249
    env->do_tlbwr = r4k_do_tlbwr;
250
    env->do_tlbp = r4k_do_tlbp;
251
    env->do_tlbr = r4k_do_tlbr;
252
}
253
#endif /* CONFIG_USER_ONLY */
254

    
255
int cpu_mips_register (CPUMIPSState *env, mips_def_t *def)
256
{
257
    if (!def)
258
        def = env->cpu_model;
259
    if (!def)
260
        cpu_abort(env, "Unable to find MIPS CPU definition\n");
261
    env->cpu_model = def;
262
    env->CP0_PRid = def->CP0_PRid;
263
    env->CP0_Config0 = def->CP0_Config0;
264
#ifdef TARGET_WORDS_BIGENDIAN
265
    env->CP0_Config0 |= (1 << CP0C0_BE);
266
#endif
267
    env->CP0_Config1 = def->CP0_Config1;
268
    env->CP0_Config2 = def->CP0_Config2;
269
    env->CP0_Config3 = def->CP0_Config3;
270
    env->CP0_Config6 = def->CP0_Config6;
271
    env->CP0_Config7 = def->CP0_Config7;
272
    env->SYNCI_Step = def->SYNCI_Step;
273
    env->CCRes = def->CCRes;
274
    env->Status_rw_bitmask = def->Status_rw_bitmask;
275
    env->fcr0 = def->CP1_fcr0;
276
#ifdef CONFIG_USER_ONLY
277
    if (env->CP0_Config1 & (1 << CP0C1_FP))
278
        env->hflags |= MIPS_HFLAG_FPU;
279
    if (env->fcr0 & (1 << FCR0_F64))
280
        env->hflags |= MIPS_HFLAG_F64;
281
#else
282
    /* There are more full-featured MMU variants in older MIPS CPUs,
283
       R3000, R6000 and R8000 come to mind. If we ever support them,
284
       this check will need to look up a different place than those
285
       newfangled config registers. */
286
    switch ((env->CP0_Config0 >> CP0C0_MT) & 3) {
287
        case 0:
288
            no_mmu_init(env, def);
289
            break;
290
        case 1:
291
            r4k_mmu_init(env, def);
292
            break;
293
        case 3:
294
            fixed_mmu_init(env, def);
295
            break;
296
        default:
297
            cpu_abort(env, "MMU type not supported\n");
298
    }
299
    env->CP0_Random = env->nb_tlb - 1;
300
    env->tlb_in_use = env->nb_tlb;
301
#endif /* CONFIG_USER_ONLY */
302
    return 0;
303
}