Statistics
| Branch: | Revision:

root / hw / pxa2xx_lcd.c @ 746d6de7

History | View | Annotate | Download (29 kB)

1 a171fe39 balrog
/*
2 a171fe39 balrog
 * Intel XScale PXA255/270 LCDC emulation.
3 a171fe39 balrog
 *
4 a171fe39 balrog
 * Copyright (c) 2006 Openedhand Ltd.
5 a171fe39 balrog
 * Written by Andrzej Zaborowski <balrog@zabor.org>
6 a171fe39 balrog
 *
7 a171fe39 balrog
 * This code is licensed under the GPLv2.
8 a171fe39 balrog
 */
9 a171fe39 balrog
10 87ecb68b pbrook
#include "hw.h"
11 87ecb68b pbrook
#include "console.h"
12 87ecb68b pbrook
#include "pxa.h"
13 e27f01ef balrog
#include "pixel_ops.h"
14 87ecb68b pbrook
/* FIXME: For graphic_rotate. Should probably be done in common code.  */
15 87ecb68b pbrook
#include "sysemu.h"
16 a171fe39 balrog
17 a171fe39 balrog
typedef void (*drawfn)(uint32_t *, uint8_t *, const uint8_t *, int, int);
18 a171fe39 balrog
19 a171fe39 balrog
struct pxa2xx_lcdc_s {
20 a171fe39 balrog
    target_phys_addr_t base;
21 a171fe39 balrog
    qemu_irq irq;
22 a171fe39 balrog
    int irqlevel;
23 a171fe39 balrog
24 a171fe39 balrog
    int invalidated;
25 a171fe39 balrog
    DisplayState *ds;
26 a171fe39 balrog
    drawfn *line_fn[2];
27 a171fe39 balrog
    int dest_width;
28 a171fe39 balrog
    int xres, yres;
29 a171fe39 balrog
    int pal_for;
30 a171fe39 balrog
    int transp;
31 a171fe39 balrog
    enum {
32 a171fe39 balrog
        pxa_lcdc_2bpp = 1,
33 a171fe39 balrog
        pxa_lcdc_4bpp = 2,
34 a171fe39 balrog
        pxa_lcdc_8bpp = 3,
35 a171fe39 balrog
        pxa_lcdc_16bpp = 4,
36 a171fe39 balrog
        pxa_lcdc_18bpp = 5,
37 a171fe39 balrog
        pxa_lcdc_18pbpp = 6,
38 a171fe39 balrog
        pxa_lcdc_19bpp = 7,
39 a171fe39 balrog
        pxa_lcdc_19pbpp = 8,
40 a171fe39 balrog
        pxa_lcdc_24bpp = 9,
41 a171fe39 balrog
        pxa_lcdc_25bpp = 10,
42 a171fe39 balrog
    } bpp;
43 a171fe39 balrog
44 a171fe39 balrog
    uint32_t control[6];
45 a171fe39 balrog
    uint32_t status[2];
46 a171fe39 balrog
    uint32_t ovl1c[2];
47 a171fe39 balrog
    uint32_t ovl2c[2];
48 a171fe39 balrog
    uint32_t ccr;
49 a171fe39 balrog
    uint32_t cmdcr;
50 a171fe39 balrog
    uint32_t trgbr;
51 a171fe39 balrog
    uint32_t tcr;
52 a171fe39 balrog
    uint32_t liidr;
53 a171fe39 balrog
    uint8_t bscntr;
54 a171fe39 balrog
55 a171fe39 balrog
    struct {
56 a171fe39 balrog
        target_phys_addr_t branch;
57 a171fe39 balrog
        int up;
58 a171fe39 balrog
        uint8_t palette[1024];
59 a171fe39 balrog
        uint8_t pbuffer[1024];
60 a171fe39 balrog
        void (*redraw)(struct pxa2xx_lcdc_s *s, uint8_t *fb,
61 a171fe39 balrog
                        int *miny, int *maxy);
62 a171fe39 balrog
63 a171fe39 balrog
        target_phys_addr_t descriptor;
64 a171fe39 balrog
        target_phys_addr_t source;
65 a171fe39 balrog
        uint32_t id;
66 a171fe39 balrog
        uint32_t command;
67 a171fe39 balrog
    } dma_ch[7];
68 a171fe39 balrog
69 38641a52 balrog
    qemu_irq vsync_cb;
70 a171fe39 balrog
    int orientation;
71 a171fe39 balrog
};
72 a171fe39 balrog
73 a171fe39 balrog
struct __attribute__ ((__packed__)) pxa_frame_descriptor_s {
74 a171fe39 balrog
    uint32_t fdaddr;
75 a171fe39 balrog
    uint32_t fsaddr;
76 a171fe39 balrog
    uint32_t fidr;
77 a171fe39 balrog
    uint32_t ldcmd;
78 a171fe39 balrog
};
79 a171fe39 balrog
80 a171fe39 balrog
#define LCCR0        0x000        /* LCD Controller Control register 0 */
81 a171fe39 balrog
#define LCCR1        0x004        /* LCD Controller Control register 1 */
82 a171fe39 balrog
#define LCCR2        0x008        /* LCD Controller Control register 2 */
83 a171fe39 balrog
#define LCCR3        0x00c        /* LCD Controller Control register 3 */
84 a171fe39 balrog
#define LCCR4        0x010        /* LCD Controller Control register 4 */
85 a171fe39 balrog
#define LCCR5        0x014        /* LCD Controller Control register 5 */
86 a171fe39 balrog
87 a171fe39 balrog
#define FBR0        0x020        /* DMA Channel 0 Frame Branch register */
88 a171fe39 balrog
#define FBR1        0x024        /* DMA Channel 1 Frame Branch register */
89 a171fe39 balrog
#define FBR2        0x028        /* DMA Channel 2 Frame Branch register */
90 a171fe39 balrog
#define FBR3        0x02c        /* DMA Channel 3 Frame Branch register */
91 a171fe39 balrog
#define FBR4        0x030        /* DMA Channel 4 Frame Branch register */
92 a171fe39 balrog
#define FBR5        0x110        /* DMA Channel 5 Frame Branch register */
93 a171fe39 balrog
#define FBR6        0x114        /* DMA Channel 6 Frame Branch register */
94 a171fe39 balrog
95 a171fe39 balrog
#define LCSR1        0x034        /* LCD Controller Status register 1 */
96 a171fe39 balrog
#define LCSR0        0x038        /* LCD Controller Status register 0 */
97 a171fe39 balrog
#define LIIDR        0x03c        /* LCD Controller Interrupt ID register */
98 a171fe39 balrog
99 a171fe39 balrog
#define TRGBR        0x040        /* TMED RGB Seed register */
100 a171fe39 balrog
#define TCR        0x044        /* TMED Control register */
101 a171fe39 balrog
102 a171fe39 balrog
#define OVL1C1        0x050        /* Overlay 1 Control register 1 */
103 a171fe39 balrog
#define OVL1C2        0x060        /* Overlay 1 Control register 2 */
104 a171fe39 balrog
#define OVL2C1        0x070        /* Overlay 2 Control register 1 */
105 a171fe39 balrog
#define OVL2C2        0x080        /* Overlay 2 Control register 2 */
106 a171fe39 balrog
#define CCR        0x090        /* Cursor Control register */
107 a171fe39 balrog
108 a171fe39 balrog
#define CMDCR        0x100        /* Command Control register */
109 a171fe39 balrog
#define PRSR        0x104        /* Panel Read Status register */
110 a171fe39 balrog
111 a171fe39 balrog
#define PXA_LCDDMA_CHANS        7
112 a171fe39 balrog
#define DMA_FDADR                0x00        /* Frame Descriptor Address register */
113 a171fe39 balrog
#define DMA_FSADR                0x04        /* Frame Source Address register */
114 a171fe39 balrog
#define DMA_FIDR                0x08        /* Frame ID register */
115 a171fe39 balrog
#define DMA_LDCMD                0x0c        /* Command register */
116 a171fe39 balrog
117 a171fe39 balrog
/* LCD Buffer Strength Control register */
118 a171fe39 balrog
#define BSCNTR        0x04000054
119 a171fe39 balrog
120 a171fe39 balrog
/* Bitfield masks */
121 a171fe39 balrog
#define LCCR0_ENB        (1 << 0)
122 a171fe39 balrog
#define LCCR0_CMS        (1 << 1)
123 a171fe39 balrog
#define LCCR0_SDS        (1 << 2)
124 a171fe39 balrog
#define LCCR0_LDM        (1 << 3)
125 a171fe39 balrog
#define LCCR0_SOFM0        (1 << 4)
126 a171fe39 balrog
#define LCCR0_IUM        (1 << 5)
127 a171fe39 balrog
#define LCCR0_EOFM0        (1 << 6)
128 a171fe39 balrog
#define LCCR0_PAS        (1 << 7)
129 a171fe39 balrog
#define LCCR0_DPD        (1 << 9)
130 a171fe39 balrog
#define LCCR0_DIS        (1 << 10)
131 a171fe39 balrog
#define LCCR0_QDM        (1 << 11)
132 a171fe39 balrog
#define LCCR0_PDD        (0xff << 12)
133 a171fe39 balrog
#define LCCR0_BSM0        (1 << 20)
134 a171fe39 balrog
#define LCCR0_OUM        (1 << 21)
135 a171fe39 balrog
#define LCCR0_LCDT        (1 << 22)
136 a171fe39 balrog
#define LCCR0_RDSTM        (1 << 23)
137 a171fe39 balrog
#define LCCR0_CMDIM        (1 << 24)
138 a171fe39 balrog
#define LCCR0_OUC        (1 << 25)
139 a171fe39 balrog
#define LCCR0_LDDALT        (1 << 26)
140 a171fe39 balrog
#define LCCR1_PPL(x)        ((x) & 0x3ff)
141 a171fe39 balrog
#define LCCR2_LPP(x)        ((x) & 0x3ff)
142 a171fe39 balrog
#define LCCR3_API        (15 << 16)
143 a171fe39 balrog
#define LCCR3_BPP(x)        ((((x) >> 24) & 7) | (((x) >> 26) & 8))
144 a171fe39 balrog
#define LCCR3_PDFOR(x)        (((x) >> 30) & 3)
145 a171fe39 balrog
#define LCCR4_K1(x)        (((x) >> 0) & 7)
146 a171fe39 balrog
#define LCCR4_K2(x)        (((x) >> 3) & 7)
147 a171fe39 balrog
#define LCCR4_K3(x)        (((x) >> 6) & 7)
148 a171fe39 balrog
#define LCCR4_PALFOR(x)        (((x) >> 15) & 3)
149 a171fe39 balrog
#define LCCR5_SOFM(ch)        (1 << (ch - 1))
150 a171fe39 balrog
#define LCCR5_EOFM(ch)        (1 << (ch + 7))
151 a171fe39 balrog
#define LCCR5_BSM(ch)        (1 << (ch + 15))
152 a171fe39 balrog
#define LCCR5_IUM(ch)        (1 << (ch + 23))
153 a171fe39 balrog
#define OVLC1_EN        (1 << 31)
154 a171fe39 balrog
#define CCR_CEN                (1 << 31)
155 a171fe39 balrog
#define FBR_BRA                (1 << 0)
156 a171fe39 balrog
#define FBR_BINT        (1 << 1)
157 a171fe39 balrog
#define FBR_SRCADDR        (0xfffffff << 4)
158 a171fe39 balrog
#define LCSR0_LDD        (1 << 0)
159 a171fe39 balrog
#define LCSR0_SOF0        (1 << 1)
160 a171fe39 balrog
#define LCSR0_BER        (1 << 2)
161 a171fe39 balrog
#define LCSR0_ABC        (1 << 3)
162 a171fe39 balrog
#define LCSR0_IU0        (1 << 4)
163 a171fe39 balrog
#define LCSR0_IU1        (1 << 5)
164 a171fe39 balrog
#define LCSR0_OU        (1 << 6)
165 a171fe39 balrog
#define LCSR0_QD        (1 << 7)
166 a171fe39 balrog
#define LCSR0_EOF0        (1 << 8)
167 a171fe39 balrog
#define LCSR0_BS0        (1 << 9)
168 a171fe39 balrog
#define LCSR0_SINT        (1 << 10)
169 a171fe39 balrog
#define LCSR0_RDST        (1 << 11)
170 a171fe39 balrog
#define LCSR0_CMDINT        (1 << 12)
171 a171fe39 balrog
#define LCSR0_BERCH(x)        (((x) & 7) << 28)
172 a171fe39 balrog
#define LCSR1_SOF(ch)        (1 << (ch - 1))
173 a171fe39 balrog
#define LCSR1_EOF(ch)        (1 << (ch + 7))
174 a171fe39 balrog
#define LCSR1_BS(ch)        (1 << (ch + 15))
175 a171fe39 balrog
#define LCSR1_IU(ch)        (1 << (ch + 23))
176 a171fe39 balrog
#define LDCMD_LENGTH(x)        ((x) & 0x001ffffc)
177 a171fe39 balrog
#define LDCMD_EOFINT        (1 << 21)
178 a171fe39 balrog
#define LDCMD_SOFINT        (1 << 22)
179 a171fe39 balrog
#define LDCMD_PAL        (1 << 26)
180 a171fe39 balrog
181 a171fe39 balrog
/* Route internal interrupt lines to the global IC */
182 a171fe39 balrog
static void pxa2xx_lcdc_int_update(struct pxa2xx_lcdc_s *s)
183 a171fe39 balrog
{
184 a171fe39 balrog
    int level = 0;
185 a171fe39 balrog
    level |= (s->status[0] & LCSR0_LDD)    && !(s->control[0] & LCCR0_LDM);
186 a171fe39 balrog
    level |= (s->status[0] & LCSR0_SOF0)   && !(s->control[0] & LCCR0_SOFM0);
187 a171fe39 balrog
    level |= (s->status[0] & LCSR0_IU0)    && !(s->control[0] & LCCR0_IUM);
188 a171fe39 balrog
    level |= (s->status[0] & LCSR0_IU1)    && !(s->control[5] & LCCR5_IUM(1));
189 a171fe39 balrog
    level |= (s->status[0] & LCSR0_OU)     && !(s->control[0] & LCCR0_OUM);
190 a171fe39 balrog
    level |= (s->status[0] & LCSR0_QD)     && !(s->control[0] & LCCR0_QDM);
191 a171fe39 balrog
    level |= (s->status[0] & LCSR0_EOF0)   && !(s->control[0] & LCCR0_EOFM0);
192 a171fe39 balrog
    level |= (s->status[0] & LCSR0_BS0)    && !(s->control[0] & LCCR0_BSM0);
193 a171fe39 balrog
    level |= (s->status[0] & LCSR0_RDST)   && !(s->control[0] & LCCR0_RDSTM);
194 a171fe39 balrog
    level |= (s->status[0] & LCSR0_CMDINT) && !(s->control[0] & LCCR0_CMDIM);
195 a171fe39 balrog
    level |= (s->status[1] & ~s->control[5]);
196 a171fe39 balrog
197 a171fe39 balrog
    qemu_set_irq(s->irq, !!level);
198 a171fe39 balrog
    s->irqlevel = level;
199 a171fe39 balrog
}
200 a171fe39 balrog
201 a171fe39 balrog
/* Set Branch Status interrupt high and poke associated registers */
202 a171fe39 balrog
static inline void pxa2xx_dma_bs_set(struct pxa2xx_lcdc_s *s, int ch)
203 a171fe39 balrog
{
204 a171fe39 balrog
    int unmasked;
205 a171fe39 balrog
    if (ch == 0) {
206 a171fe39 balrog
        s->status[0] |= LCSR0_BS0;
207 a171fe39 balrog
        unmasked = !(s->control[0] & LCCR0_BSM0);
208 a171fe39 balrog
    } else {
209 a171fe39 balrog
        s->status[1] |= LCSR1_BS(ch);
210 a171fe39 balrog
        unmasked = !(s->control[5] & LCCR5_BSM(ch));
211 a171fe39 balrog
    }
212 a171fe39 balrog
213 a171fe39 balrog
    if (unmasked) {
214 a171fe39 balrog
        if (s->irqlevel)
215 a171fe39 balrog
            s->status[0] |= LCSR0_SINT;
216 a171fe39 balrog
        else
217 a171fe39 balrog
            s->liidr = s->dma_ch[ch].id;
218 a171fe39 balrog
    }
219 a171fe39 balrog
}
220 a171fe39 balrog
221 a171fe39 balrog
/* Set Start Of Frame Status interrupt high and poke associated registers */
222 a171fe39 balrog
static inline void pxa2xx_dma_sof_set(struct pxa2xx_lcdc_s *s, int ch)
223 a171fe39 balrog
{
224 a171fe39 balrog
    int unmasked;
225 a171fe39 balrog
    if (!(s->dma_ch[ch].command & LDCMD_SOFINT))
226 a171fe39 balrog
        return;
227 a171fe39 balrog
228 a171fe39 balrog
    if (ch == 0) {
229 a171fe39 balrog
        s->status[0] |= LCSR0_SOF0;
230 a171fe39 balrog
        unmasked = !(s->control[0] & LCCR0_SOFM0);
231 a171fe39 balrog
    } else {
232 a171fe39 balrog
        s->status[1] |= LCSR1_SOF(ch);
233 a171fe39 balrog
        unmasked = !(s->control[5] & LCCR5_SOFM(ch));
234 a171fe39 balrog
    }
235 a171fe39 balrog
236 a171fe39 balrog
    if (unmasked) {
237 a171fe39 balrog
        if (s->irqlevel)
238 a171fe39 balrog
            s->status[0] |= LCSR0_SINT;
239 a171fe39 balrog
        else
240 a171fe39 balrog
            s->liidr = s->dma_ch[ch].id;
241 a171fe39 balrog
    }
242 a171fe39 balrog
}
243 a171fe39 balrog
244 a171fe39 balrog
/* Set End Of Frame Status interrupt high and poke associated registers */
245 a171fe39 balrog
static inline void pxa2xx_dma_eof_set(struct pxa2xx_lcdc_s *s, int ch)
246 a171fe39 balrog
{
247 a171fe39 balrog
    int unmasked;
248 a171fe39 balrog
    if (!(s->dma_ch[ch].command & LDCMD_EOFINT))
249 a171fe39 balrog
        return;
250 a171fe39 balrog
251 a171fe39 balrog
    if (ch == 0) {
252 a171fe39 balrog
        s->status[0] |= LCSR0_EOF0;
253 a171fe39 balrog
        unmasked = !(s->control[0] & LCCR0_EOFM0);
254 a171fe39 balrog
    } else {
255 a171fe39 balrog
        s->status[1] |= LCSR1_EOF(ch);
256 a171fe39 balrog
        unmasked = !(s->control[5] & LCCR5_EOFM(ch));
257 a171fe39 balrog
    }
258 a171fe39 balrog
259 a171fe39 balrog
    if (unmasked) {
260 a171fe39 balrog
        if (s->irqlevel)
261 a171fe39 balrog
            s->status[0] |= LCSR0_SINT;
262 a171fe39 balrog
        else
263 a171fe39 balrog
            s->liidr = s->dma_ch[ch].id;
264 a171fe39 balrog
    }
265 a171fe39 balrog
}
266 a171fe39 balrog
267 a171fe39 balrog
/* Set Bus Error Status interrupt high and poke associated registers */
268 a171fe39 balrog
static inline void pxa2xx_dma_ber_set(struct pxa2xx_lcdc_s *s, int ch)
269 a171fe39 balrog
{
270 a171fe39 balrog
    s->status[0] |= LCSR0_BERCH(ch) | LCSR0_BER;
271 a171fe39 balrog
    if (s->irqlevel)
272 a171fe39 balrog
        s->status[0] |= LCSR0_SINT;
273 a171fe39 balrog
    else
274 a171fe39 balrog
        s->liidr = s->dma_ch[ch].id;
275 a171fe39 balrog
}
276 a171fe39 balrog
277 a171fe39 balrog
/* Set Read Status interrupt high and poke associated registers */
278 a171fe39 balrog
static inline void pxa2xx_dma_rdst_set(struct pxa2xx_lcdc_s *s)
279 a171fe39 balrog
{
280 a171fe39 balrog
    s->status[0] |= LCSR0_RDST;
281 a171fe39 balrog
    if (s->irqlevel && !(s->control[0] & LCCR0_RDSTM))
282 a171fe39 balrog
        s->status[0] |= LCSR0_SINT;
283 a171fe39 balrog
}
284 a171fe39 balrog
285 a171fe39 balrog
/* Load new Frame Descriptors from DMA */
286 a171fe39 balrog
static void pxa2xx_descriptor_load(struct pxa2xx_lcdc_s *s)
287 a171fe39 balrog
{
288 a171fe39 balrog
    struct pxa_frame_descriptor_s *desc[PXA_LCDDMA_CHANS];
289 a171fe39 balrog
    target_phys_addr_t descptr;
290 a171fe39 balrog
    int i;
291 a171fe39 balrog
292 a171fe39 balrog
    for (i = 0; i < PXA_LCDDMA_CHANS; i ++) {
293 a171fe39 balrog
        desc[i] = 0;
294 a171fe39 balrog
        s->dma_ch[i].source = 0;
295 a171fe39 balrog
296 a171fe39 balrog
        if (!s->dma_ch[i].up)
297 a171fe39 balrog
            continue;
298 a171fe39 balrog
299 a171fe39 balrog
        if (s->dma_ch[i].branch & FBR_BRA) {
300 a171fe39 balrog
            descptr = s->dma_ch[i].branch & FBR_SRCADDR;
301 a171fe39 balrog
            if (s->dma_ch[i].branch & FBR_BINT)
302 a171fe39 balrog
                pxa2xx_dma_bs_set(s, i);
303 a171fe39 balrog
            s->dma_ch[i].branch &= ~FBR_BRA;
304 a171fe39 balrog
        } else
305 a171fe39 balrog
            descptr = s->dma_ch[i].descriptor;
306 a171fe39 balrog
307 d95b2f8d balrog
        if (!(descptr >= PXA2XX_SDRAM_BASE && descptr +
308 d95b2f8d balrog
                    sizeof(*desc[i]) <= PXA2XX_SDRAM_BASE + phys_ram_size))
309 a171fe39 balrog
            continue;
310 a171fe39 balrog
311 d95b2f8d balrog
        descptr -= PXA2XX_SDRAM_BASE;
312 a171fe39 balrog
        desc[i] = (struct pxa_frame_descriptor_s *) (phys_ram_base + descptr);
313 a171fe39 balrog
        s->dma_ch[i].descriptor = desc[i]->fdaddr;
314 a171fe39 balrog
        s->dma_ch[i].source = desc[i]->fsaddr;
315 a171fe39 balrog
        s->dma_ch[i].id = desc[i]->fidr;
316 a171fe39 balrog
        s->dma_ch[i].command = desc[i]->ldcmd;
317 a171fe39 balrog
    }
318 a171fe39 balrog
}
319 a171fe39 balrog
320 a171fe39 balrog
static uint32_t pxa2xx_lcdc_read(void *opaque, target_phys_addr_t offset)
321 a171fe39 balrog
{
322 a171fe39 balrog
    struct pxa2xx_lcdc_s *s = (struct pxa2xx_lcdc_s *) opaque;
323 a171fe39 balrog
    int ch;
324 a171fe39 balrog
    offset -= s->base;
325 a171fe39 balrog
326 a171fe39 balrog
    switch (offset) {
327 a171fe39 balrog
    case LCCR0:
328 a171fe39 balrog
        return s->control[0];
329 a171fe39 balrog
    case LCCR1:
330 a171fe39 balrog
        return s->control[1];
331 a171fe39 balrog
    case LCCR2:
332 a171fe39 balrog
        return s->control[2];
333 a171fe39 balrog
    case LCCR3:
334 a171fe39 balrog
        return s->control[3];
335 a171fe39 balrog
    case LCCR4:
336 a171fe39 balrog
        return s->control[4];
337 a171fe39 balrog
    case LCCR5:
338 a171fe39 balrog
        return s->control[5];
339 a171fe39 balrog
340 a171fe39 balrog
    case OVL1C1:
341 a171fe39 balrog
        return s->ovl1c[0];
342 a171fe39 balrog
    case OVL1C2:
343 a171fe39 balrog
        return s->ovl1c[1];
344 a171fe39 balrog
    case OVL2C1:
345 a171fe39 balrog
        return s->ovl2c[0];
346 a171fe39 balrog
    case OVL2C2:
347 a171fe39 balrog
        return s->ovl2c[1];
348 a171fe39 balrog
349 a171fe39 balrog
    case CCR:
350 a171fe39 balrog
        return s->ccr;
351 a171fe39 balrog
352 a171fe39 balrog
    case CMDCR:
353 a171fe39 balrog
        return s->cmdcr;
354 a171fe39 balrog
355 a171fe39 balrog
    case TRGBR:
356 a171fe39 balrog
        return s->trgbr;
357 a171fe39 balrog
    case TCR:
358 a171fe39 balrog
        return s->tcr;
359 a171fe39 balrog
360 a171fe39 balrog
    case 0x200 ... 0x1000:        /* DMA per-channel registers */
361 a171fe39 balrog
        ch = (offset - 0x200) >> 4;
362 a171fe39 balrog
        if (!(ch >= 0 && ch < PXA_LCDDMA_CHANS))
363 a171fe39 balrog
            goto fail;
364 a171fe39 balrog
365 a171fe39 balrog
        switch (offset & 0xf) {
366 a171fe39 balrog
        case DMA_FDADR:
367 a171fe39 balrog
            return s->dma_ch[ch].descriptor;
368 a171fe39 balrog
        case DMA_FSADR:
369 a171fe39 balrog
            return s->dma_ch[ch].source;
370 a171fe39 balrog
        case DMA_FIDR:
371 a171fe39 balrog
            return s->dma_ch[ch].id;
372 a171fe39 balrog
        case DMA_LDCMD:
373 a171fe39 balrog
            return s->dma_ch[ch].command;
374 a171fe39 balrog
        default:
375 a171fe39 balrog
            goto fail;
376 a171fe39 balrog
        }
377 a171fe39 balrog
378 a171fe39 balrog
    case FBR0:
379 a171fe39 balrog
        return s->dma_ch[0].branch;
380 a171fe39 balrog
    case FBR1:
381 a171fe39 balrog
        return s->dma_ch[1].branch;
382 a171fe39 balrog
    case FBR2:
383 a171fe39 balrog
        return s->dma_ch[2].branch;
384 a171fe39 balrog
    case FBR3:
385 a171fe39 balrog
        return s->dma_ch[3].branch;
386 a171fe39 balrog
    case FBR4:
387 a171fe39 balrog
        return s->dma_ch[4].branch;
388 a171fe39 balrog
    case FBR5:
389 a171fe39 balrog
        return s->dma_ch[5].branch;
390 a171fe39 balrog
    case FBR6:
391 a171fe39 balrog
        return s->dma_ch[6].branch;
392 a171fe39 balrog
393 a171fe39 balrog
    case BSCNTR:
394 a171fe39 balrog
        return s->bscntr;
395 a171fe39 balrog
396 a171fe39 balrog
    case PRSR:
397 a171fe39 balrog
        return 0;
398 a171fe39 balrog
399 a171fe39 balrog
    case LCSR0:
400 a171fe39 balrog
        return s->status[0];
401 a171fe39 balrog
    case LCSR1:
402 a171fe39 balrog
        return s->status[1];
403 a171fe39 balrog
    case LIIDR:
404 a171fe39 balrog
        return s->liidr;
405 a171fe39 balrog
406 a171fe39 balrog
    default:
407 a171fe39 balrog
    fail:
408 a171fe39 balrog
        cpu_abort(cpu_single_env,
409 a171fe39 balrog
                "%s: Bad offset " REG_FMT "\n", __FUNCTION__, offset);
410 a171fe39 balrog
    }
411 a171fe39 balrog
412 a171fe39 balrog
    return 0;
413 a171fe39 balrog
}
414 a171fe39 balrog
415 a171fe39 balrog
static void pxa2xx_lcdc_write(void *opaque,
416 a171fe39 balrog
                target_phys_addr_t offset, uint32_t value)
417 a171fe39 balrog
{
418 a171fe39 balrog
    struct pxa2xx_lcdc_s *s = (struct pxa2xx_lcdc_s *) opaque;
419 a171fe39 balrog
    int ch;
420 a171fe39 balrog
    offset -= s->base;
421 a171fe39 balrog
422 a171fe39 balrog
    switch (offset) {
423 a171fe39 balrog
    case LCCR0:
424 a171fe39 balrog
        /* ACK Quick Disable done */
425 a171fe39 balrog
        if ((s->control[0] & LCCR0_ENB) && !(value & LCCR0_ENB))
426 a171fe39 balrog
            s->status[0] |= LCSR0_QD;
427 a171fe39 balrog
428 a171fe39 balrog
        if (!(s->control[0] & LCCR0_LCDT) && (value & LCCR0_LCDT))
429 a171fe39 balrog
            printf("%s: internal frame buffer unsupported\n", __FUNCTION__);
430 a171fe39 balrog
431 a171fe39 balrog
        if ((s->control[3] & LCCR3_API) &&
432 a171fe39 balrog
                (value & LCCR0_ENB) && !(value & LCCR0_LCDT))
433 a171fe39 balrog
            s->status[0] |= LCSR0_ABC;
434 a171fe39 balrog
435 a171fe39 balrog
        s->control[0] = value & 0x07ffffff;
436 a171fe39 balrog
        pxa2xx_lcdc_int_update(s);
437 a171fe39 balrog
438 a171fe39 balrog
        s->dma_ch[0].up = !!(value & LCCR0_ENB);
439 a171fe39 balrog
        s->dma_ch[1].up = (s->ovl1c[0] & OVLC1_EN) || (value & LCCR0_SDS);
440 a171fe39 balrog
        break;
441 a171fe39 balrog
442 a171fe39 balrog
    case LCCR1:
443 a171fe39 balrog
        s->control[1] = value;
444 a171fe39 balrog
        break;
445 a171fe39 balrog
446 a171fe39 balrog
    case LCCR2:
447 a171fe39 balrog
        s->control[2] = value;
448 a171fe39 balrog
        break;
449 a171fe39 balrog
450 a171fe39 balrog
    case LCCR3:
451 a171fe39 balrog
        s->control[3] = value & 0xefffffff;
452 a171fe39 balrog
        s->bpp = LCCR3_BPP(value);
453 a171fe39 balrog
        break;
454 a171fe39 balrog
455 a171fe39 balrog
    case LCCR4:
456 a171fe39 balrog
        s->control[4] = value & 0x83ff81ff;
457 a171fe39 balrog
        break;
458 a171fe39 balrog
459 a171fe39 balrog
    case LCCR5:
460 a171fe39 balrog
        s->control[5] = value & 0x3f3f3f3f;
461 a171fe39 balrog
        break;
462 a171fe39 balrog
463 a171fe39 balrog
    case OVL1C1:
464 a171fe39 balrog
        if (!(s->ovl1c[0] & OVLC1_EN) && (value & OVLC1_EN))
465 a171fe39 balrog
            printf("%s: Overlay 1 not supported\n", __FUNCTION__);
466 a171fe39 balrog
467 a171fe39 balrog
        s->ovl1c[0] = value & 0x80ffffff;
468 a171fe39 balrog
        s->dma_ch[1].up = (value & OVLC1_EN) || (s->control[0] & LCCR0_SDS);
469 a171fe39 balrog
        break;
470 a171fe39 balrog
471 a171fe39 balrog
    case OVL1C2:
472 a171fe39 balrog
        s->ovl1c[1] = value & 0x000fffff;
473 a171fe39 balrog
        break;
474 a171fe39 balrog
475 a171fe39 balrog
    case OVL2C1:
476 a171fe39 balrog
        if (!(s->ovl2c[0] & OVLC1_EN) && (value & OVLC1_EN))
477 a171fe39 balrog
            printf("%s: Overlay 2 not supported\n", __FUNCTION__);
478 a171fe39 balrog
479 a171fe39 balrog
        s->ovl2c[0] = value & 0x80ffffff;
480 a171fe39 balrog
        s->dma_ch[2].up = !!(value & OVLC1_EN);
481 a171fe39 balrog
        s->dma_ch[3].up = !!(value & OVLC1_EN);
482 a171fe39 balrog
        s->dma_ch[4].up = !!(value & OVLC1_EN);
483 a171fe39 balrog
        break;
484 a171fe39 balrog
485 a171fe39 balrog
    case OVL2C2:
486 a171fe39 balrog
        s->ovl2c[1] = value & 0x007fffff;
487 a171fe39 balrog
        break;
488 a171fe39 balrog
489 a171fe39 balrog
    case CCR:
490 a171fe39 balrog
        if (!(s->ccr & CCR_CEN) && (value & CCR_CEN))
491 a171fe39 balrog
            printf("%s: Hardware cursor unimplemented\n", __FUNCTION__);
492 a171fe39 balrog
493 a171fe39 balrog
        s->ccr = value & 0x81ffffe7;
494 a171fe39 balrog
        s->dma_ch[5].up = !!(value & CCR_CEN);
495 a171fe39 balrog
        break;
496 a171fe39 balrog
497 a171fe39 balrog
    case CMDCR:
498 a171fe39 balrog
        s->cmdcr = value & 0xff;
499 a171fe39 balrog
        break;
500 a171fe39 balrog
501 a171fe39 balrog
    case TRGBR:
502 a171fe39 balrog
        s->trgbr = value & 0x00ffffff;
503 a171fe39 balrog
        break;
504 a171fe39 balrog
505 a171fe39 balrog
    case TCR:
506 a171fe39 balrog
        s->tcr = value & 0x7fff;
507 a171fe39 balrog
        break;
508 a171fe39 balrog
509 a171fe39 balrog
    case 0x200 ... 0x1000:        /* DMA per-channel registers */
510 a171fe39 balrog
        ch = (offset - 0x200) >> 4;
511 a171fe39 balrog
        if (!(ch >= 0 && ch < PXA_LCDDMA_CHANS))
512 a171fe39 balrog
            goto fail;
513 a171fe39 balrog
514 a171fe39 balrog
        switch (offset & 0xf) {
515 a171fe39 balrog
        case DMA_FDADR:
516 a171fe39 balrog
            s->dma_ch[ch].descriptor = value & 0xfffffff0;
517 a171fe39 balrog
            break;
518 a171fe39 balrog
519 a171fe39 balrog
        default:
520 a171fe39 balrog
            goto fail;
521 a171fe39 balrog
        }
522 a171fe39 balrog
        break;
523 a171fe39 balrog
524 a171fe39 balrog
    case FBR0:
525 a171fe39 balrog
        s->dma_ch[0].branch = value & 0xfffffff3;
526 a171fe39 balrog
        break;
527 a171fe39 balrog
    case FBR1:
528 a171fe39 balrog
        s->dma_ch[1].branch = value & 0xfffffff3;
529 a171fe39 balrog
        break;
530 a171fe39 balrog
    case FBR2:
531 a171fe39 balrog
        s->dma_ch[2].branch = value & 0xfffffff3;
532 a171fe39 balrog
        break;
533 a171fe39 balrog
    case FBR3:
534 a171fe39 balrog
        s->dma_ch[3].branch = value & 0xfffffff3;
535 a171fe39 balrog
        break;
536 a171fe39 balrog
    case FBR4:
537 a171fe39 balrog
        s->dma_ch[4].branch = value & 0xfffffff3;
538 a171fe39 balrog
        break;
539 a171fe39 balrog
    case FBR5:
540 a171fe39 balrog
        s->dma_ch[5].branch = value & 0xfffffff3;
541 a171fe39 balrog
        break;
542 a171fe39 balrog
    case FBR6:
543 a171fe39 balrog
        s->dma_ch[6].branch = value & 0xfffffff3;
544 a171fe39 balrog
        break;
545 a171fe39 balrog
546 a171fe39 balrog
    case BSCNTR:
547 a171fe39 balrog
        s->bscntr = value & 0xf;
548 a171fe39 balrog
        break;
549 a171fe39 balrog
550 a171fe39 balrog
    case PRSR:
551 a171fe39 balrog
        break;
552 a171fe39 balrog
553 a171fe39 balrog
    case LCSR0:
554 a171fe39 balrog
        s->status[0] &= ~(value & 0xfff);
555 a171fe39 balrog
        if (value & LCSR0_BER)
556 a171fe39 balrog
            s->status[0] &= ~LCSR0_BERCH(7);
557 a171fe39 balrog
        break;
558 a171fe39 balrog
559 a171fe39 balrog
    case LCSR1:
560 a171fe39 balrog
        s->status[1] &= ~(value & 0x3e3f3f);
561 a171fe39 balrog
        break;
562 a171fe39 balrog
563 a171fe39 balrog
    default:
564 a171fe39 balrog
    fail:
565 a171fe39 balrog
        cpu_abort(cpu_single_env,
566 a171fe39 balrog
                "%s: Bad offset " REG_FMT "\n", __FUNCTION__, offset);
567 a171fe39 balrog
    }
568 a171fe39 balrog
}
569 a171fe39 balrog
570 a171fe39 balrog
static CPUReadMemoryFunc *pxa2xx_lcdc_readfn[] = {
571 a171fe39 balrog
    pxa2xx_lcdc_read,
572 a171fe39 balrog
    pxa2xx_lcdc_read,
573 a171fe39 balrog
    pxa2xx_lcdc_read
574 a171fe39 balrog
};
575 a171fe39 balrog
576 a171fe39 balrog
static CPUWriteMemoryFunc *pxa2xx_lcdc_writefn[] = {
577 a171fe39 balrog
    pxa2xx_lcdc_write,
578 a171fe39 balrog
    pxa2xx_lcdc_write,
579 a171fe39 balrog
    pxa2xx_lcdc_write
580 a171fe39 balrog
};
581 a171fe39 balrog
582 a171fe39 balrog
/* Load new palette for a given DMA channel, convert to internal format */
583 a171fe39 balrog
static void pxa2xx_palette_parse(struct pxa2xx_lcdc_s *s, int ch, int bpp)
584 a171fe39 balrog
{
585 a171fe39 balrog
    int i, n, format, r, g, b, alpha;
586 a171fe39 balrog
    uint32_t *dest, *src;
587 a171fe39 balrog
    s->pal_for = LCCR4_PALFOR(s->control[4]);
588 a171fe39 balrog
    format = s->pal_for;
589 a171fe39 balrog
590 a171fe39 balrog
    switch (bpp) {
591 a171fe39 balrog
    case pxa_lcdc_2bpp:
592 a171fe39 balrog
        n = 4;
593 a171fe39 balrog
        break;
594 a171fe39 balrog
    case pxa_lcdc_4bpp:
595 a171fe39 balrog
        n = 16;
596 a171fe39 balrog
        break;
597 a171fe39 balrog
    case pxa_lcdc_8bpp:
598 a171fe39 balrog
        n = 256;
599 a171fe39 balrog
        break;
600 a171fe39 balrog
    default:
601 a171fe39 balrog
        format = 0;
602 a171fe39 balrog
        return;
603 a171fe39 balrog
    }
604 a171fe39 balrog
605 a171fe39 balrog
    src = (uint32_t *) s->dma_ch[ch].pbuffer;
606 a171fe39 balrog
    dest = (uint32_t *) s->dma_ch[ch].palette;
607 a171fe39 balrog
    alpha = r = g = b = 0;
608 a171fe39 balrog
609 a171fe39 balrog
    for (i = 0; i < n; i ++) {
610 a171fe39 balrog
        switch (format) {
611 a171fe39 balrog
        case 0: /* 16 bpp, no transparency */
612 a171fe39 balrog
            alpha = 0;
613 a171fe39 balrog
            if (s->control[0] & LCCR0_CMS)
614 a171fe39 balrog
                r = g = b = *src & 0xff;
615 a171fe39 balrog
            else {
616 a171fe39 balrog
                r = (*src & 0xf800) >> 8;
617 a171fe39 balrog
                g = (*src & 0x07e0) >> 3;
618 a171fe39 balrog
                b = (*src & 0x001f) << 3;
619 a171fe39 balrog
            }
620 a171fe39 balrog
            break;
621 a171fe39 balrog
        case 1: /* 16 bpp plus transparency */
622 a171fe39 balrog
            alpha = *src & (1 << 24);
623 a171fe39 balrog
            if (s->control[0] & LCCR0_CMS)
624 a171fe39 balrog
                r = g = b = *src & 0xff;
625 a171fe39 balrog
            else {
626 a171fe39 balrog
                r = (*src & 0xf800) >> 8;
627 a171fe39 balrog
                g = (*src & 0x07e0) >> 3;
628 a171fe39 balrog
                b = (*src & 0x001f) << 3;
629 a171fe39 balrog
            }
630 a171fe39 balrog
            break;
631 a171fe39 balrog
        case 2: /* 18 bpp plus transparency */
632 a171fe39 balrog
            alpha = *src & (1 << 24);
633 a171fe39 balrog
            if (s->control[0] & LCCR0_CMS)
634 a171fe39 balrog
                r = g = b = *src & 0xff;
635 a171fe39 balrog
            else {
636 a171fe39 balrog
                r = (*src & 0xf80000) >> 16;
637 a171fe39 balrog
                g = (*src & 0x00fc00) >> 8;
638 a171fe39 balrog
                b = (*src & 0x0000f8);
639 a171fe39 balrog
            }
640 a171fe39 balrog
            break;
641 a171fe39 balrog
        case 3: /* 24 bpp plus transparency */
642 a171fe39 balrog
            alpha = *src & (1 << 24);
643 a171fe39 balrog
            if (s->control[0] & LCCR0_CMS)
644 a171fe39 balrog
                r = g = b = *src & 0xff;
645 a171fe39 balrog
            else {
646 a171fe39 balrog
                r = (*src & 0xff0000) >> 16;
647 a171fe39 balrog
                g = (*src & 0x00ff00) >> 8;
648 a171fe39 balrog
                b = (*src & 0x0000ff);
649 a171fe39 balrog
            }
650 a171fe39 balrog
            break;
651 a171fe39 balrog
        }
652 a171fe39 balrog
        switch (s->ds->depth) {
653 a171fe39 balrog
        case 8:
654 a171fe39 balrog
            *dest = rgb_to_pixel8(r, g, b) | alpha;
655 a171fe39 balrog
            break;
656 a171fe39 balrog
        case 15:
657 a171fe39 balrog
            *dest = rgb_to_pixel15(r, g, b) | alpha;
658 a171fe39 balrog
            break;
659 a171fe39 balrog
        case 16:
660 a171fe39 balrog
            *dest = rgb_to_pixel16(r, g, b) | alpha;
661 a171fe39 balrog
            break;
662 a171fe39 balrog
        case 24:
663 a171fe39 balrog
            *dest = rgb_to_pixel24(r, g, b) | alpha;
664 a171fe39 balrog
            break;
665 a171fe39 balrog
        case 32:
666 a171fe39 balrog
            *dest = rgb_to_pixel32(r, g, b) | alpha;
667 a171fe39 balrog
            break;
668 a171fe39 balrog
        }
669 a171fe39 balrog
        src ++;
670 a171fe39 balrog
        dest ++;
671 a171fe39 balrog
    }
672 a171fe39 balrog
}
673 a171fe39 balrog
674 a171fe39 balrog
static void pxa2xx_lcdc_dma0_redraw_horiz(struct pxa2xx_lcdc_s *s,
675 a171fe39 balrog
                uint8_t *fb, int *miny, int *maxy)
676 a171fe39 balrog
{
677 a171fe39 balrog
    int y, src_width, dest_width, dirty[2];
678 a171fe39 balrog
    uint8_t *src, *dest;
679 a171fe39 balrog
    ram_addr_t x, addr, new_addr, start, end;
680 a171fe39 balrog
    drawfn fn = 0;
681 a171fe39 balrog
    if (s->dest_width)
682 a171fe39 balrog
        fn = s->line_fn[s->transp][s->bpp];
683 a171fe39 balrog
    if (!fn)
684 a171fe39 balrog
        return;
685 a171fe39 balrog
686 a171fe39 balrog
    src = fb;
687 a171fe39 balrog
    src_width = (s->xres + 3) & ~3;     /* Pad to a 4 pixels multiple */
688 a171fe39 balrog
    if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp)
689 a171fe39 balrog
        src_width *= 3;
690 a171fe39 balrog
    else if (s->bpp > pxa_lcdc_16bpp)
691 a171fe39 balrog
        src_width *= 4;
692 a171fe39 balrog
    else if (s->bpp > pxa_lcdc_8bpp)
693 a171fe39 balrog
        src_width *= 2;
694 a171fe39 balrog
695 a171fe39 balrog
    dest = s->ds->data;
696 a171fe39 balrog
    dest_width = s->xres * s->dest_width;
697 a171fe39 balrog
698 a171fe39 balrog
    addr = (ram_addr_t) (fb - phys_ram_base);
699 a171fe39 balrog
    start = addr + s->yres * src_width;
700 a171fe39 balrog
    end = addr;
701 a171fe39 balrog
    dirty[0] = dirty[1] = cpu_physical_memory_get_dirty(start, VGA_DIRTY_FLAG);
702 a171fe39 balrog
    for (y = 0; y < s->yres; y ++) {
703 a171fe39 balrog
        new_addr = addr + src_width;
704 a171fe39 balrog
        for (x = addr + TARGET_PAGE_SIZE; x < new_addr;
705 a171fe39 balrog
                        x += TARGET_PAGE_SIZE) {
706 a171fe39 balrog
            dirty[1] = cpu_physical_memory_get_dirty(x, VGA_DIRTY_FLAG);
707 a171fe39 balrog
            dirty[0] |= dirty[1];
708 a171fe39 balrog
        }
709 a171fe39 balrog
        if (dirty[0] || s->invalidated) {
710 a171fe39 balrog
            fn((uint32_t *) s->dma_ch[0].palette,
711 a171fe39 balrog
                            dest, src, s->xres, s->dest_width);
712 a171fe39 balrog
            if (addr < start)
713 a171fe39 balrog
                start = addr;
714 a07dec22 balrog
            end = new_addr;
715 a171fe39 balrog
            if (y < *miny)
716 a171fe39 balrog
                *miny = y;
717 a171fe39 balrog
            if (y >= *maxy)
718 a171fe39 balrog
                *maxy = y + 1;
719 a171fe39 balrog
        }
720 a171fe39 balrog
        addr = new_addr;
721 a171fe39 balrog
        dirty[0] = dirty[1];
722 a171fe39 balrog
        src += src_width;
723 a171fe39 balrog
        dest += dest_width;
724 a171fe39 balrog
    }
725 a171fe39 balrog
726 a171fe39 balrog
    if (end > start)
727 a171fe39 balrog
        cpu_physical_memory_reset_dirty(start, end, VGA_DIRTY_FLAG);
728 a171fe39 balrog
}
729 a171fe39 balrog
730 a171fe39 balrog
static void pxa2xx_lcdc_dma0_redraw_vert(struct pxa2xx_lcdc_s *s,
731 a171fe39 balrog
                uint8_t *fb, int *miny, int *maxy)
732 a171fe39 balrog
{
733 a171fe39 balrog
    int y, src_width, dest_width, dirty[2];
734 a171fe39 balrog
    uint8_t *src, *dest;
735 a171fe39 balrog
    ram_addr_t x, addr, new_addr, start, end;
736 a171fe39 balrog
    drawfn fn = 0;
737 a171fe39 balrog
    if (s->dest_width)
738 a171fe39 balrog
        fn = s->line_fn[s->transp][s->bpp];
739 a171fe39 balrog
    if (!fn)
740 a171fe39 balrog
        return;
741 a171fe39 balrog
742 a171fe39 balrog
    src = fb;
743 a171fe39 balrog
    src_width = (s->xres + 3) & ~3;     /* Pad to a 4 pixels multiple */
744 a171fe39 balrog
    if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp)
745 a171fe39 balrog
        src_width *= 3;
746 a171fe39 balrog
    else if (s->bpp > pxa_lcdc_16bpp)
747 a171fe39 balrog
        src_width *= 4;
748 a171fe39 balrog
    else if (s->bpp > pxa_lcdc_8bpp)
749 a171fe39 balrog
        src_width *= 2;
750 a171fe39 balrog
751 a171fe39 balrog
    dest_width = s->yres * s->dest_width;
752 a171fe39 balrog
    dest = s->ds->data + dest_width * (s->xres - 1);
753 a171fe39 balrog
754 a171fe39 balrog
    addr = (ram_addr_t) (fb - phys_ram_base);
755 a171fe39 balrog
    start = addr + s->yres * src_width;
756 a171fe39 balrog
    end = addr;
757 a171fe39 balrog
    dirty[0] = dirty[1] = cpu_physical_memory_get_dirty(start, VGA_DIRTY_FLAG);
758 a171fe39 balrog
    for (y = 0; y < s->yres; y ++) {
759 a171fe39 balrog
        new_addr = addr + src_width;
760 a171fe39 balrog
        for (x = addr + TARGET_PAGE_SIZE; x < new_addr;
761 a171fe39 balrog
                        x += TARGET_PAGE_SIZE) {
762 a171fe39 balrog
            dirty[1] = cpu_physical_memory_get_dirty(x, VGA_DIRTY_FLAG);
763 a171fe39 balrog
            dirty[0] |= dirty[1];
764 a171fe39 balrog
        }
765 a171fe39 balrog
        if (dirty[0] || s->invalidated) {
766 a171fe39 balrog
            fn((uint32_t *) s->dma_ch[0].palette,
767 a171fe39 balrog
                            dest, src, s->xres, -dest_width);
768 a171fe39 balrog
            if (addr < start)
769 a171fe39 balrog
                start = addr;
770 3f582262 balrog
            end = new_addr;
771 a171fe39 balrog
            if (y < *miny)
772 a171fe39 balrog
                *miny = y;
773 a171fe39 balrog
            if (y >= *maxy)
774 a171fe39 balrog
                *maxy = y + 1;
775 a171fe39 balrog
        }
776 a171fe39 balrog
        addr = new_addr;
777 a171fe39 balrog
        dirty[0] = dirty[1];
778 a171fe39 balrog
        src += src_width;
779 a171fe39 balrog
        dest += s->dest_width;
780 a171fe39 balrog
    }
781 a171fe39 balrog
782 a171fe39 balrog
    if (end > start)
783 a171fe39 balrog
        cpu_physical_memory_reset_dirty(start, end, VGA_DIRTY_FLAG);
784 a171fe39 balrog
}
785 a171fe39 balrog
786 a171fe39 balrog
static void pxa2xx_lcdc_resize(struct pxa2xx_lcdc_s *s)
787 a171fe39 balrog
{
788 a171fe39 balrog
    int width, height;
789 a171fe39 balrog
    if (!(s->control[0] & LCCR0_ENB))
790 a171fe39 balrog
        return;
791 a171fe39 balrog
792 a171fe39 balrog
    width = LCCR1_PPL(s->control[1]) + 1;
793 a171fe39 balrog
    height = LCCR2_LPP(s->control[2]) + 1;
794 a171fe39 balrog
795 a171fe39 balrog
    if (width != s->xres || height != s->yres) {
796 a171fe39 balrog
        if (s->orientation)
797 a171fe39 balrog
            dpy_resize(s->ds, height, width);
798 a171fe39 balrog
        else
799 a171fe39 balrog
            dpy_resize(s->ds, width, height);
800 a171fe39 balrog
        s->invalidated = 1;
801 a171fe39 balrog
        s->xres = width;
802 a171fe39 balrog
        s->yres = height;
803 a171fe39 balrog
    }
804 a171fe39 balrog
}
805 a171fe39 balrog
806 a171fe39 balrog
static void pxa2xx_update_display(void *opaque)
807 a171fe39 balrog
{
808 a171fe39 balrog
    struct pxa2xx_lcdc_s *s = (struct pxa2xx_lcdc_s *) opaque;
809 a171fe39 balrog
    uint8_t *fb;
810 a171fe39 balrog
    target_phys_addr_t fbptr;
811 a171fe39 balrog
    int miny, maxy;
812 a171fe39 balrog
    int ch;
813 a171fe39 balrog
    if (!(s->control[0] & LCCR0_ENB))
814 a171fe39 balrog
        return;
815 a171fe39 balrog
816 a171fe39 balrog
    pxa2xx_descriptor_load(s);
817 a171fe39 balrog
818 a171fe39 balrog
    pxa2xx_lcdc_resize(s);
819 a171fe39 balrog
    miny = s->yres;
820 a171fe39 balrog
    maxy = 0;
821 a171fe39 balrog
    s->transp = s->dma_ch[2].up || s->dma_ch[3].up;
822 a171fe39 balrog
    /* Note: With overlay planes the order depends on LCCR0 bit 25.  */
823 a171fe39 balrog
    for (ch = 0; ch < PXA_LCDDMA_CHANS; ch ++)
824 a171fe39 balrog
        if (s->dma_ch[ch].up) {
825 a171fe39 balrog
            if (!s->dma_ch[ch].source) {
826 a171fe39 balrog
                pxa2xx_dma_ber_set(s, ch);
827 a171fe39 balrog
                continue;
828 a171fe39 balrog
            }
829 a171fe39 balrog
            fbptr = s->dma_ch[ch].source;
830 d95b2f8d balrog
            if (!(fbptr >= PXA2XX_SDRAM_BASE &&
831 d95b2f8d balrog
                    fbptr <= PXA2XX_SDRAM_BASE + phys_ram_size)) {
832 a171fe39 balrog
                pxa2xx_dma_ber_set(s, ch);
833 a171fe39 balrog
                continue;
834 a171fe39 balrog
            }
835 d95b2f8d balrog
            fbptr -= PXA2XX_SDRAM_BASE;
836 a171fe39 balrog
            fb = phys_ram_base + fbptr;
837 a171fe39 balrog
838 a171fe39 balrog
            if (s->dma_ch[ch].command & LDCMD_PAL) {
839 a171fe39 balrog
                memcpy(s->dma_ch[ch].pbuffer, fb,
840 a171fe39 balrog
                                MAX(LDCMD_LENGTH(s->dma_ch[ch].command),
841 a171fe39 balrog
                                sizeof(s->dma_ch[ch].pbuffer)));
842 a171fe39 balrog
                pxa2xx_palette_parse(s, ch, s->bpp);
843 a171fe39 balrog
            } else {
844 a171fe39 balrog
                /* Do we need to reparse palette */
845 a171fe39 balrog
                if (LCCR4_PALFOR(s->control[4]) != s->pal_for)
846 a171fe39 balrog
                    pxa2xx_palette_parse(s, ch, s->bpp);
847 a171fe39 balrog
848 a171fe39 balrog
                /* ACK frame start */
849 a171fe39 balrog
                pxa2xx_dma_sof_set(s, ch);
850 a171fe39 balrog
851 a171fe39 balrog
                s->dma_ch[ch].redraw(s, fb, &miny, &maxy);
852 a171fe39 balrog
                s->invalidated = 0;
853 a171fe39 balrog
854 a171fe39 balrog
                /* ACK frame completed */
855 a171fe39 balrog
                pxa2xx_dma_eof_set(s, ch);
856 a171fe39 balrog
            }
857 a171fe39 balrog
        }
858 a171fe39 balrog
859 a171fe39 balrog
    if (s->control[0] & LCCR0_DIS) {
860 a171fe39 balrog
        /* ACK last frame completed */
861 a171fe39 balrog
        s->control[0] &= ~LCCR0_ENB;
862 a171fe39 balrog
        s->status[0] |= LCSR0_LDD;
863 a171fe39 balrog
    }
864 a171fe39 balrog
865 a171fe39 balrog
    if (s->orientation)
866 a171fe39 balrog
        dpy_update(s->ds, miny, 0, maxy, s->xres);
867 a171fe39 balrog
    else
868 a171fe39 balrog
        dpy_update(s->ds, 0, miny, s->xres, maxy);
869 a171fe39 balrog
    pxa2xx_lcdc_int_update(s);
870 a171fe39 balrog
871 38641a52 balrog
    qemu_irq_raise(s->vsync_cb);
872 a171fe39 balrog
}
873 a171fe39 balrog
874 a171fe39 balrog
static void pxa2xx_invalidate_display(void *opaque)
875 a171fe39 balrog
{
876 a171fe39 balrog
    struct pxa2xx_lcdc_s *s = (struct pxa2xx_lcdc_s *) opaque;
877 a171fe39 balrog
    s->invalidated = 1;
878 a171fe39 balrog
}
879 a171fe39 balrog
880 a171fe39 balrog
static void pxa2xx_screen_dump(void *opaque, const char *filename)
881 a171fe39 balrog
{
882 a171fe39 balrog
    /* TODO */
883 a171fe39 balrog
}
884 a171fe39 balrog
885 9596ebb7 pbrook
static void pxa2xx_lcdc_orientation(void *opaque, int angle)
886 a171fe39 balrog
{
887 a171fe39 balrog
    struct pxa2xx_lcdc_s *s = (struct pxa2xx_lcdc_s *) opaque;
888 a171fe39 balrog
889 a171fe39 balrog
    if (angle) {
890 a171fe39 balrog
        s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_vert;
891 a171fe39 balrog
    } else {
892 a171fe39 balrog
        s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_horiz;
893 a171fe39 balrog
    }
894 a171fe39 balrog
895 a171fe39 balrog
    s->orientation = angle;
896 a171fe39 balrog
    s->xres = s->yres = -1;
897 a171fe39 balrog
    pxa2xx_lcdc_resize(s);
898 a171fe39 balrog
}
899 a171fe39 balrog
900 aa941b94 balrog
static void pxa2xx_lcdc_save(QEMUFile *f, void *opaque)
901 aa941b94 balrog
{
902 aa941b94 balrog
    struct pxa2xx_lcdc_s *s = (struct pxa2xx_lcdc_s *) opaque;
903 aa941b94 balrog
    int i;
904 aa941b94 balrog
905 aa941b94 balrog
    qemu_put_be32(f, s->irqlevel);
906 aa941b94 balrog
    qemu_put_be32(f, s->transp);
907 aa941b94 balrog
908 aa941b94 balrog
    for (i = 0; i < 6; i ++)
909 aa941b94 balrog
        qemu_put_be32s(f, &s->control[i]);
910 aa941b94 balrog
    for (i = 0; i < 2; i ++)
911 aa941b94 balrog
        qemu_put_be32s(f, &s->status[i]);
912 aa941b94 balrog
    for (i = 0; i < 2; i ++)
913 aa941b94 balrog
        qemu_put_be32s(f, &s->ovl1c[i]);
914 aa941b94 balrog
    for (i = 0; i < 2; i ++)
915 aa941b94 balrog
        qemu_put_be32s(f, &s->ovl2c[i]);
916 aa941b94 balrog
    qemu_put_be32s(f, &s->ccr);
917 aa941b94 balrog
    qemu_put_be32s(f, &s->cmdcr);
918 aa941b94 balrog
    qemu_put_be32s(f, &s->trgbr);
919 aa941b94 balrog
    qemu_put_be32s(f, &s->tcr);
920 aa941b94 balrog
    qemu_put_be32s(f, &s->liidr);
921 aa941b94 balrog
    qemu_put_8s(f, &s->bscntr);
922 aa941b94 balrog
923 aa941b94 balrog
    for (i = 0; i < 7; i ++) {
924 aa941b94 balrog
        qemu_put_betl(f, s->dma_ch[i].branch);
925 aa941b94 balrog
        qemu_put_byte(f, s->dma_ch[i].up);
926 aa941b94 balrog
        qemu_put_buffer(f, s->dma_ch[i].pbuffer, sizeof(s->dma_ch[i].pbuffer));
927 aa941b94 balrog
928 aa941b94 balrog
        qemu_put_betl(f, s->dma_ch[i].descriptor);
929 aa941b94 balrog
        qemu_put_betl(f, s->dma_ch[i].source);
930 aa941b94 balrog
        qemu_put_be32s(f, &s->dma_ch[i].id);
931 aa941b94 balrog
        qemu_put_be32s(f, &s->dma_ch[i].command);
932 aa941b94 balrog
    }
933 aa941b94 balrog
}
934 aa941b94 balrog
935 aa941b94 balrog
static int pxa2xx_lcdc_load(QEMUFile *f, void *opaque, int version_id)
936 aa941b94 balrog
{
937 aa941b94 balrog
    struct pxa2xx_lcdc_s *s = (struct pxa2xx_lcdc_s *) opaque;
938 aa941b94 balrog
    int i;
939 aa941b94 balrog
940 aa941b94 balrog
    s->irqlevel = qemu_get_be32(f);
941 aa941b94 balrog
    s->transp = qemu_get_be32(f);
942 aa941b94 balrog
943 aa941b94 balrog
    for (i = 0; i < 6; i ++)
944 aa941b94 balrog
        qemu_get_be32s(f, &s->control[i]);
945 aa941b94 balrog
    for (i = 0; i < 2; i ++)
946 aa941b94 balrog
        qemu_get_be32s(f, &s->status[i]);
947 aa941b94 balrog
    for (i = 0; i < 2; i ++)
948 aa941b94 balrog
        qemu_get_be32s(f, &s->ovl1c[i]);
949 aa941b94 balrog
    for (i = 0; i < 2; i ++)
950 aa941b94 balrog
        qemu_get_be32s(f, &s->ovl2c[i]);
951 aa941b94 balrog
    qemu_get_be32s(f, &s->ccr);
952 aa941b94 balrog
    qemu_get_be32s(f, &s->cmdcr);
953 aa941b94 balrog
    qemu_get_be32s(f, &s->trgbr);
954 aa941b94 balrog
    qemu_get_be32s(f, &s->tcr);
955 aa941b94 balrog
    qemu_get_be32s(f, &s->liidr);
956 aa941b94 balrog
    qemu_get_8s(f, &s->bscntr);
957 aa941b94 balrog
958 aa941b94 balrog
    for (i = 0; i < 7; i ++) {
959 aa941b94 balrog
        s->dma_ch[i].branch = qemu_get_betl(f);
960 aa941b94 balrog
        s->dma_ch[i].up = qemu_get_byte(f);
961 aa941b94 balrog
        qemu_get_buffer(f, s->dma_ch[i].pbuffer, sizeof(s->dma_ch[i].pbuffer));
962 aa941b94 balrog
963 aa941b94 balrog
        s->dma_ch[i].descriptor = qemu_get_betl(f);
964 aa941b94 balrog
        s->dma_ch[i].source = qemu_get_betl(f);
965 aa941b94 balrog
        qemu_get_be32s(f, &s->dma_ch[i].id);
966 aa941b94 balrog
        qemu_get_be32s(f, &s->dma_ch[i].command);
967 aa941b94 balrog
    }
968 aa941b94 balrog
969 aa941b94 balrog
    s->bpp = LCCR3_BPP(s->control[3]);
970 aa941b94 balrog
    s->xres = s->yres = s->pal_for = -1;
971 aa941b94 balrog
972 aa941b94 balrog
    return 0;
973 aa941b94 balrog
}
974 aa941b94 balrog
975 a171fe39 balrog
#define BITS 8
976 a171fe39 balrog
#include "pxa2xx_template.h"
977 a171fe39 balrog
#define BITS 15
978 a171fe39 balrog
#include "pxa2xx_template.h"
979 a171fe39 balrog
#define BITS 16
980 a171fe39 balrog
#include "pxa2xx_template.h"
981 a171fe39 balrog
#define BITS 24
982 a171fe39 balrog
#include "pxa2xx_template.h"
983 a171fe39 balrog
#define BITS 32
984 a171fe39 balrog
#include "pxa2xx_template.h"
985 a171fe39 balrog
986 a171fe39 balrog
struct pxa2xx_lcdc_s *pxa2xx_lcdc_init(target_phys_addr_t base, qemu_irq irq,
987 a171fe39 balrog
                DisplayState *ds)
988 a171fe39 balrog
{
989 a171fe39 balrog
    int iomemtype;
990 a171fe39 balrog
    struct pxa2xx_lcdc_s *s;
991 a171fe39 balrog
992 a171fe39 balrog
    s = (struct pxa2xx_lcdc_s *) qemu_mallocz(sizeof(struct pxa2xx_lcdc_s));
993 a171fe39 balrog
    s->base = base;
994 a171fe39 balrog
    s->invalidated = 1;
995 a171fe39 balrog
    s->irq = irq;
996 a171fe39 balrog
    s->ds = ds;
997 a171fe39 balrog
998 a171fe39 balrog
    pxa2xx_lcdc_orientation(s, graphic_rotate);
999 a171fe39 balrog
1000 a171fe39 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_lcdc_readfn,
1001 a171fe39 balrog
                    pxa2xx_lcdc_writefn, s);
1002 187337f8 pbrook
    cpu_register_physical_memory(base, 0x00100000, iomemtype);
1003 a171fe39 balrog
1004 a171fe39 balrog
    graphic_console_init(ds, pxa2xx_update_display,
1005 4d3b6f6e balrog
                    pxa2xx_invalidate_display, pxa2xx_screen_dump, NULL, s);
1006 a171fe39 balrog
1007 a171fe39 balrog
    switch (s->ds->depth) {
1008 a171fe39 balrog
    case 0:
1009 a171fe39 balrog
        s->dest_width = 0;
1010 a171fe39 balrog
        break;
1011 a171fe39 balrog
    case 8:
1012 a171fe39 balrog
        s->line_fn[0] = pxa2xx_draw_fn_8;
1013 a171fe39 balrog
        s->line_fn[1] = pxa2xx_draw_fn_8t;
1014 a171fe39 balrog
        s->dest_width = 1;
1015 a171fe39 balrog
        break;
1016 a171fe39 balrog
    case 15:
1017 a171fe39 balrog
        s->line_fn[0] = pxa2xx_draw_fn_15;
1018 a171fe39 balrog
        s->line_fn[1] = pxa2xx_draw_fn_15t;
1019 a171fe39 balrog
        s->dest_width = 2;
1020 a171fe39 balrog
        break;
1021 a171fe39 balrog
    case 16:
1022 a171fe39 balrog
        s->line_fn[0] = pxa2xx_draw_fn_16;
1023 a171fe39 balrog
        s->line_fn[1] = pxa2xx_draw_fn_16t;
1024 a171fe39 balrog
        s->dest_width = 2;
1025 a171fe39 balrog
        break;
1026 a171fe39 balrog
    case 24:
1027 a171fe39 balrog
        s->line_fn[0] = pxa2xx_draw_fn_24;
1028 a171fe39 balrog
        s->line_fn[1] = pxa2xx_draw_fn_24t;
1029 a171fe39 balrog
        s->dest_width = 3;
1030 a171fe39 balrog
        break;
1031 a171fe39 balrog
    case 32:
1032 a171fe39 balrog
        s->line_fn[0] = pxa2xx_draw_fn_32;
1033 a171fe39 balrog
        s->line_fn[1] = pxa2xx_draw_fn_32t;
1034 a171fe39 balrog
        s->dest_width = 4;
1035 a171fe39 balrog
        break;
1036 a171fe39 balrog
    default:
1037 a171fe39 balrog
        fprintf(stderr, "%s: Bad color depth\n", __FUNCTION__);
1038 a171fe39 balrog
        exit(1);
1039 a171fe39 balrog
    }
1040 aa941b94 balrog
1041 aa941b94 balrog
    register_savevm("pxa2xx_lcdc", 0, 0,
1042 aa941b94 balrog
                    pxa2xx_lcdc_save, pxa2xx_lcdc_load, s);
1043 aa941b94 balrog
1044 a171fe39 balrog
    return s;
1045 a171fe39 balrog
}
1046 a171fe39 balrog
1047 38641a52 balrog
void pxa2xx_lcd_vsync_notifier(struct pxa2xx_lcdc_s *s, qemu_irq handler)
1048 38641a52 balrog
{
1049 38641a52 balrog
    s->vsync_cb = handler;
1050 a171fe39 balrog
}