root / arch_init.c @ 74e26c17
History | View | Annotate | Download (17.6 kB)
1 | ad96090a | Blue Swirl | /*
|
---|---|---|---|
2 | ad96090a | Blue Swirl | * QEMU System Emulator
|
3 | ad96090a | Blue Swirl | *
|
4 | ad96090a | Blue Swirl | * Copyright (c) 2003-2008 Fabrice Bellard
|
5 | ad96090a | Blue Swirl | *
|
6 | ad96090a | Blue Swirl | * Permission is hereby granted, free of charge, to any person obtaining a copy
|
7 | ad96090a | Blue Swirl | * of this software and associated documentation files (the "Software"), to deal
|
8 | ad96090a | Blue Swirl | * in the Software without restriction, including without limitation the rights
|
9 | ad96090a | Blue Swirl | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
10 | ad96090a | Blue Swirl | * copies of the Software, and to permit persons to whom the Software is
|
11 | ad96090a | Blue Swirl | * furnished to do so, subject to the following conditions:
|
12 | ad96090a | Blue Swirl | *
|
13 | ad96090a | Blue Swirl | * The above copyright notice and this permission notice shall be included in
|
14 | ad96090a | Blue Swirl | * all copies or substantial portions of the Software.
|
15 | ad96090a | Blue Swirl | *
|
16 | ad96090a | Blue Swirl | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
17 | ad96090a | Blue Swirl | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
18 | ad96090a | Blue Swirl | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
19 | ad96090a | Blue Swirl | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
20 | ad96090a | Blue Swirl | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
21 | ad96090a | Blue Swirl | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
22 | ad96090a | Blue Swirl | * THE SOFTWARE.
|
23 | ad96090a | Blue Swirl | */
|
24 | ad96090a | Blue Swirl | #include <stdint.h> |
25 | ad96090a | Blue Swirl | #include <stdarg.h> |
26 | b2e0a138 | Michael S. Tsirkin | #include <stdlib.h> |
27 | ad96090a | Blue Swirl | #ifndef _WIN32
|
28 | 1c47cb16 | Blue Swirl | #include <sys/types.h> |
29 | ad96090a | Blue Swirl | #include <sys/mman.h> |
30 | ad96090a | Blue Swirl | #endif
|
31 | ad96090a | Blue Swirl | #include "config.h" |
32 | ad96090a | Blue Swirl | #include "monitor.h" |
33 | ad96090a | Blue Swirl | #include "sysemu.h" |
34 | ad96090a | Blue Swirl | #include "arch_init.h" |
35 | ad96090a | Blue Swirl | #include "audio/audio.h" |
36 | ad96090a | Blue Swirl | #include "hw/pc.h" |
37 | ad96090a | Blue Swirl | #include "hw/pci.h" |
38 | ad96090a | Blue Swirl | #include "hw/audiodev.h" |
39 | ad96090a | Blue Swirl | #include "kvm.h" |
40 | ad96090a | Blue Swirl | #include "migration.h" |
41 | ad96090a | Blue Swirl | #include "net.h" |
42 | ad96090a | Blue Swirl | #include "gdbstub.h" |
43 | ad96090a | Blue Swirl | #include "hw/smbios.h" |
44 | ad96090a | Blue Swirl | |
45 | ad96090a | Blue Swirl | #ifdef TARGET_SPARC
|
46 | ad96090a | Blue Swirl | int graphic_width = 1024; |
47 | ad96090a | Blue Swirl | int graphic_height = 768; |
48 | ad96090a | Blue Swirl | int graphic_depth = 8; |
49 | ad96090a | Blue Swirl | #else
|
50 | ad96090a | Blue Swirl | int graphic_width = 800; |
51 | ad96090a | Blue Swirl | int graphic_height = 600; |
52 | ad96090a | Blue Swirl | int graphic_depth = 15; |
53 | ad96090a | Blue Swirl | #endif
|
54 | ad96090a | Blue Swirl | |
55 | ad96090a | Blue Swirl | const char arch_config_name[] = CONFIG_QEMU_CONFDIR "/target-" TARGET_ARCH ".conf"; |
56 | ad96090a | Blue Swirl | |
57 | ad96090a | Blue Swirl | #if defined(TARGET_ALPHA)
|
58 | ad96090a | Blue Swirl | #define QEMU_ARCH QEMU_ARCH_ALPHA
|
59 | ad96090a | Blue Swirl | #elif defined(TARGET_ARM)
|
60 | ad96090a | Blue Swirl | #define QEMU_ARCH QEMU_ARCH_ARM
|
61 | ad96090a | Blue Swirl | #elif defined(TARGET_CRIS)
|
62 | ad96090a | Blue Swirl | #define QEMU_ARCH QEMU_ARCH_CRIS
|
63 | ad96090a | Blue Swirl | #elif defined(TARGET_I386)
|
64 | ad96090a | Blue Swirl | #define QEMU_ARCH QEMU_ARCH_I386
|
65 | ad96090a | Blue Swirl | #elif defined(TARGET_M68K)
|
66 | ad96090a | Blue Swirl | #define QEMU_ARCH QEMU_ARCH_M68K
|
67 | 81ea0e13 | Michael Walle | #elif defined(TARGET_LM32)
|
68 | 81ea0e13 | Michael Walle | #define QEMU_ARCH QEMU_ARCH_LM32
|
69 | ad96090a | Blue Swirl | #elif defined(TARGET_MICROBLAZE)
|
70 | ad96090a | Blue Swirl | #define QEMU_ARCH QEMU_ARCH_MICROBLAZE
|
71 | ad96090a | Blue Swirl | #elif defined(TARGET_MIPS)
|
72 | ad96090a | Blue Swirl | #define QEMU_ARCH QEMU_ARCH_MIPS
|
73 | ad96090a | Blue Swirl | #elif defined(TARGET_PPC)
|
74 | ad96090a | Blue Swirl | #define QEMU_ARCH QEMU_ARCH_PPC
|
75 | ad96090a | Blue Swirl | #elif defined(TARGET_S390X)
|
76 | ad96090a | Blue Swirl | #define QEMU_ARCH QEMU_ARCH_S390X
|
77 | ad96090a | Blue Swirl | #elif defined(TARGET_SH4)
|
78 | ad96090a | Blue Swirl | #define QEMU_ARCH QEMU_ARCH_SH4
|
79 | ad96090a | Blue Swirl | #elif defined(TARGET_SPARC)
|
80 | ad96090a | Blue Swirl | #define QEMU_ARCH QEMU_ARCH_SPARC
|
81 | 2328826b | Max Filippov | #elif defined(TARGET_XTENSA)
|
82 | 2328826b | Max Filippov | #define QEMU_ARCH QEMU_ARCH_XTENSA
|
83 | ad96090a | Blue Swirl | #endif
|
84 | ad96090a | Blue Swirl | |
85 | ad96090a | Blue Swirl | const uint32_t arch_type = QEMU_ARCH;
|
86 | ad96090a | Blue Swirl | |
87 | ad96090a | Blue Swirl | /***********************************************************/
|
88 | ad96090a | Blue Swirl | /* ram save/restore */
|
89 | ad96090a | Blue Swirl | |
90 | d20878d2 | Yoshiaki Tamura | #define RAM_SAVE_FLAG_FULL 0x01 /* Obsolete, not used anymore */ |
91 | d20878d2 | Yoshiaki Tamura | #define RAM_SAVE_FLAG_COMPRESS 0x02 |
92 | d20878d2 | Yoshiaki Tamura | #define RAM_SAVE_FLAG_MEM_SIZE 0x04 |
93 | d20878d2 | Yoshiaki Tamura | #define RAM_SAVE_FLAG_PAGE 0x08 |
94 | d20878d2 | Yoshiaki Tamura | #define RAM_SAVE_FLAG_EOS 0x10 |
95 | d20878d2 | Yoshiaki Tamura | #define RAM_SAVE_FLAG_CONTINUE 0x20 |
96 | ad96090a | Blue Swirl | |
97 | ad96090a | Blue Swirl | static int is_dup_page(uint8_t *page, uint8_t ch) |
98 | ad96090a | Blue Swirl | { |
99 | ad96090a | Blue Swirl | uint32_t val = ch << 24 | ch << 16 | ch << 8 | ch; |
100 | ad96090a | Blue Swirl | uint32_t *array = (uint32_t *)page; |
101 | ad96090a | Blue Swirl | int i;
|
102 | ad96090a | Blue Swirl | |
103 | ad96090a | Blue Swirl | for (i = 0; i < (TARGET_PAGE_SIZE / 4); i++) { |
104 | ad96090a | Blue Swirl | if (array[i] != val) {
|
105 | ad96090a | Blue Swirl | return 0; |
106 | ad96090a | Blue Swirl | } |
107 | ad96090a | Blue Swirl | } |
108 | ad96090a | Blue Swirl | |
109 | ad96090a | Blue Swirl | return 1; |
110 | ad96090a | Blue Swirl | } |
111 | ad96090a | Blue Swirl | |
112 | 760e77ea | Alex Williamson | static RAMBlock *last_block;
|
113 | 760e77ea | Alex Williamson | static ram_addr_t last_offset;
|
114 | 760e77ea | Alex Williamson | |
115 | ad96090a | Blue Swirl | static int ram_save_block(QEMUFile *f) |
116 | ad96090a | Blue Swirl | { |
117 | e44359c3 | Alex Williamson | RAMBlock *block = last_block; |
118 | e44359c3 | Alex Williamson | ram_addr_t offset = last_offset; |
119 | e44359c3 | Alex Williamson | ram_addr_t current_addr; |
120 | 3fc250b4 | Pierre Riteau | int bytes_sent = 0; |
121 | ad96090a | Blue Swirl | |
122 | e44359c3 | Alex Williamson | if (!block)
|
123 | e44359c3 | Alex Williamson | block = QLIST_FIRST(&ram_list.blocks); |
124 | e44359c3 | Alex Williamson | |
125 | e44359c3 | Alex Williamson | current_addr = block->offset + offset; |
126 | e44359c3 | Alex Williamson | |
127 | e44359c3 | Alex Williamson | do {
|
128 | ad96090a | Blue Swirl | if (cpu_physical_memory_get_dirty(current_addr, MIGRATION_DIRTY_FLAG)) {
|
129 | ad96090a | Blue Swirl | uint8_t *p; |
130 | a55bbe31 | Alex Williamson | int cont = (block == last_block) ? RAM_SAVE_FLAG_CONTINUE : 0; |
131 | ad96090a | Blue Swirl | |
132 | ad96090a | Blue Swirl | cpu_physical_memory_reset_dirty(current_addr, |
133 | ad96090a | Blue Swirl | current_addr + TARGET_PAGE_SIZE, |
134 | ad96090a | Blue Swirl | MIGRATION_DIRTY_FLAG); |
135 | ad96090a | Blue Swirl | |
136 | 97ab12d4 | Alex Williamson | p = block->host + offset; |
137 | ad96090a | Blue Swirl | |
138 | ad96090a | Blue Swirl | if (is_dup_page(p, *p)) {
|
139 | a55bbe31 | Alex Williamson | qemu_put_be64(f, offset | cont | RAM_SAVE_FLAG_COMPRESS); |
140 | a55bbe31 | Alex Williamson | if (!cont) {
|
141 | a55bbe31 | Alex Williamson | qemu_put_byte(f, strlen(block->idstr)); |
142 | a55bbe31 | Alex Williamson | qemu_put_buffer(f, (uint8_t *)block->idstr, |
143 | a55bbe31 | Alex Williamson | strlen(block->idstr)); |
144 | a55bbe31 | Alex Williamson | } |
145 | ad96090a | Blue Swirl | qemu_put_byte(f, *p); |
146 | 3fc250b4 | Pierre Riteau | bytes_sent = 1;
|
147 | ad96090a | Blue Swirl | } else {
|
148 | a55bbe31 | Alex Williamson | qemu_put_be64(f, offset | cont | RAM_SAVE_FLAG_PAGE); |
149 | a55bbe31 | Alex Williamson | if (!cont) {
|
150 | a55bbe31 | Alex Williamson | qemu_put_byte(f, strlen(block->idstr)); |
151 | a55bbe31 | Alex Williamson | qemu_put_buffer(f, (uint8_t *)block->idstr, |
152 | a55bbe31 | Alex Williamson | strlen(block->idstr)); |
153 | a55bbe31 | Alex Williamson | } |
154 | ad96090a | Blue Swirl | qemu_put_buffer(f, p, TARGET_PAGE_SIZE); |
155 | 3fc250b4 | Pierre Riteau | bytes_sent = TARGET_PAGE_SIZE; |
156 | ad96090a | Blue Swirl | } |
157 | ad96090a | Blue Swirl | |
158 | ad96090a | Blue Swirl | break;
|
159 | ad96090a | Blue Swirl | } |
160 | e44359c3 | Alex Williamson | |
161 | e44359c3 | Alex Williamson | offset += TARGET_PAGE_SIZE; |
162 | e44359c3 | Alex Williamson | if (offset >= block->length) {
|
163 | e44359c3 | Alex Williamson | offset = 0;
|
164 | e44359c3 | Alex Williamson | block = QLIST_NEXT(block, next); |
165 | e44359c3 | Alex Williamson | if (!block)
|
166 | e44359c3 | Alex Williamson | block = QLIST_FIRST(&ram_list.blocks); |
167 | e44359c3 | Alex Williamson | } |
168 | e44359c3 | Alex Williamson | |
169 | e44359c3 | Alex Williamson | current_addr = block->offset + offset; |
170 | e44359c3 | Alex Williamson | |
171 | e44359c3 | Alex Williamson | } while (current_addr != last_block->offset + last_offset);
|
172 | e44359c3 | Alex Williamson | |
173 | e44359c3 | Alex Williamson | last_block = block; |
174 | e44359c3 | Alex Williamson | last_offset = offset; |
175 | ad96090a | Blue Swirl | |
176 | 3fc250b4 | Pierre Riteau | return bytes_sent;
|
177 | ad96090a | Blue Swirl | } |
178 | ad96090a | Blue Swirl | |
179 | ad96090a | Blue Swirl | static uint64_t bytes_transferred;
|
180 | ad96090a | Blue Swirl | |
181 | ad96090a | Blue Swirl | static ram_addr_t ram_save_remaining(void) |
182 | ad96090a | Blue Swirl | { |
183 | e44359c3 | Alex Williamson | RAMBlock *block; |
184 | ad96090a | Blue Swirl | ram_addr_t count = 0;
|
185 | ad96090a | Blue Swirl | |
186 | e44359c3 | Alex Williamson | QLIST_FOREACH(block, &ram_list.blocks, next) { |
187 | e44359c3 | Alex Williamson | ram_addr_t addr; |
188 | e44359c3 | Alex Williamson | for (addr = block->offset; addr < block->offset + block->length;
|
189 | e44359c3 | Alex Williamson | addr += TARGET_PAGE_SIZE) { |
190 | e44359c3 | Alex Williamson | if (cpu_physical_memory_get_dirty(addr, MIGRATION_DIRTY_FLAG)) {
|
191 | e44359c3 | Alex Williamson | count++; |
192 | e44359c3 | Alex Williamson | } |
193 | ad96090a | Blue Swirl | } |
194 | ad96090a | Blue Swirl | } |
195 | ad96090a | Blue Swirl | |
196 | ad96090a | Blue Swirl | return count;
|
197 | ad96090a | Blue Swirl | } |
198 | ad96090a | Blue Swirl | |
199 | ad96090a | Blue Swirl | uint64_t ram_bytes_remaining(void)
|
200 | ad96090a | Blue Swirl | { |
201 | ad96090a | Blue Swirl | return ram_save_remaining() * TARGET_PAGE_SIZE;
|
202 | ad96090a | Blue Swirl | } |
203 | ad96090a | Blue Swirl | |
204 | ad96090a | Blue Swirl | uint64_t ram_bytes_transferred(void)
|
205 | ad96090a | Blue Swirl | { |
206 | ad96090a | Blue Swirl | return bytes_transferred;
|
207 | ad96090a | Blue Swirl | } |
208 | ad96090a | Blue Swirl | |
209 | ad96090a | Blue Swirl | uint64_t ram_bytes_total(void)
|
210 | ad96090a | Blue Swirl | { |
211 | d17b5288 | Alex Williamson | RAMBlock *block; |
212 | d17b5288 | Alex Williamson | uint64_t total = 0;
|
213 | d17b5288 | Alex Williamson | |
214 | d17b5288 | Alex Williamson | QLIST_FOREACH(block, &ram_list.blocks, next) |
215 | d17b5288 | Alex Williamson | total += block->length; |
216 | d17b5288 | Alex Williamson | |
217 | d17b5288 | Alex Williamson | return total;
|
218 | ad96090a | Blue Swirl | } |
219 | ad96090a | Blue Swirl | |
220 | b2e0a138 | Michael S. Tsirkin | static int block_compar(const void *a, const void *b) |
221 | b2e0a138 | Michael S. Tsirkin | { |
222 | b2e0a138 | Michael S. Tsirkin | RAMBlock * const *ablock = a;
|
223 | b2e0a138 | Michael S. Tsirkin | RAMBlock * const *bblock = b;
|
224 | b2e0a138 | Michael S. Tsirkin | if ((*ablock)->offset < (*bblock)->offset) {
|
225 | b2e0a138 | Michael S. Tsirkin | return -1; |
226 | b2e0a138 | Michael S. Tsirkin | } else if ((*ablock)->offset > (*bblock)->offset) { |
227 | b2e0a138 | Michael S. Tsirkin | return 1; |
228 | b2e0a138 | Michael S. Tsirkin | } |
229 | b2e0a138 | Michael S. Tsirkin | return 0; |
230 | b2e0a138 | Michael S. Tsirkin | } |
231 | b2e0a138 | Michael S. Tsirkin | |
232 | b2e0a138 | Michael S. Tsirkin | static void sort_ram_list(void) |
233 | b2e0a138 | Michael S. Tsirkin | { |
234 | b2e0a138 | Michael S. Tsirkin | RAMBlock *block, *nblock, **blocks; |
235 | b2e0a138 | Michael S. Tsirkin | int n;
|
236 | b2e0a138 | Michael S. Tsirkin | n = 0;
|
237 | b2e0a138 | Michael S. Tsirkin | QLIST_FOREACH(block, &ram_list.blocks, next) { |
238 | b2e0a138 | Michael S. Tsirkin | ++n; |
239 | b2e0a138 | Michael S. Tsirkin | } |
240 | 7267c094 | Anthony Liguori | blocks = g_malloc(n * sizeof *blocks);
|
241 | b2e0a138 | Michael S. Tsirkin | n = 0;
|
242 | b2e0a138 | Michael S. Tsirkin | QLIST_FOREACH_SAFE(block, &ram_list.blocks, next, nblock) { |
243 | b2e0a138 | Michael S. Tsirkin | blocks[n++] = block; |
244 | b2e0a138 | Michael S. Tsirkin | QLIST_REMOVE(block, next); |
245 | b2e0a138 | Michael S. Tsirkin | } |
246 | b2e0a138 | Michael S. Tsirkin | qsort(blocks, n, sizeof *blocks, block_compar);
|
247 | b2e0a138 | Michael S. Tsirkin | while (--n >= 0) { |
248 | b2e0a138 | Michael S. Tsirkin | QLIST_INSERT_HEAD(&ram_list.blocks, blocks[n], next); |
249 | b2e0a138 | Michael S. Tsirkin | } |
250 | 7267c094 | Anthony Liguori | g_free(blocks); |
251 | b2e0a138 | Michael S. Tsirkin | } |
252 | b2e0a138 | Michael S. Tsirkin | |
253 | ad96090a | Blue Swirl | int ram_save_live(Monitor *mon, QEMUFile *f, int stage, void *opaque) |
254 | ad96090a | Blue Swirl | { |
255 | ad96090a | Blue Swirl | ram_addr_t addr; |
256 | ad96090a | Blue Swirl | uint64_t bytes_transferred_last; |
257 | ad96090a | Blue Swirl | double bwidth = 0; |
258 | ad96090a | Blue Swirl | uint64_t expected_time = 0;
|
259 | ad96090a | Blue Swirl | |
260 | ad96090a | Blue Swirl | if (stage < 0) { |
261 | ad96090a | Blue Swirl | cpu_physical_memory_set_dirty_tracking(0);
|
262 | ad96090a | Blue Swirl | return 0; |
263 | ad96090a | Blue Swirl | } |
264 | ad96090a | Blue Swirl | |
265 | ad96090a | Blue Swirl | if (cpu_physical_sync_dirty_bitmap(0, TARGET_PHYS_ADDR_MAX) != 0) { |
266 | ad96090a | Blue Swirl | qemu_file_set_error(f); |
267 | ad96090a | Blue Swirl | return 0; |
268 | ad96090a | Blue Swirl | } |
269 | ad96090a | Blue Swirl | |
270 | ad96090a | Blue Swirl | if (stage == 1) { |
271 | 97ab12d4 | Alex Williamson | RAMBlock *block; |
272 | ad96090a | Blue Swirl | bytes_transferred = 0;
|
273 | 760e77ea | Alex Williamson | last_block = NULL;
|
274 | 760e77ea | Alex Williamson | last_offset = 0;
|
275 | b2e0a138 | Michael S. Tsirkin | sort_ram_list(); |
276 | ad96090a | Blue Swirl | |
277 | ad96090a | Blue Swirl | /* Make sure all dirty bits are set */
|
278 | e44359c3 | Alex Williamson | QLIST_FOREACH(block, &ram_list.blocks, next) { |
279 | e44359c3 | Alex Williamson | for (addr = block->offset; addr < block->offset + block->length;
|
280 | e44359c3 | Alex Williamson | addr += TARGET_PAGE_SIZE) { |
281 | e44359c3 | Alex Williamson | if (!cpu_physical_memory_get_dirty(addr,
|
282 | e44359c3 | Alex Williamson | MIGRATION_DIRTY_FLAG)) { |
283 | e44359c3 | Alex Williamson | cpu_physical_memory_set_dirty(addr); |
284 | e44359c3 | Alex Williamson | } |
285 | ad96090a | Blue Swirl | } |
286 | ad96090a | Blue Swirl | } |
287 | ad96090a | Blue Swirl | |
288 | ad96090a | Blue Swirl | /* Enable dirty memory tracking */
|
289 | ad96090a | Blue Swirl | cpu_physical_memory_set_dirty_tracking(1);
|
290 | ad96090a | Blue Swirl | |
291 | e44359c3 | Alex Williamson | qemu_put_be64(f, ram_bytes_total() | RAM_SAVE_FLAG_MEM_SIZE); |
292 | 97ab12d4 | Alex Williamson | |
293 | 97ab12d4 | Alex Williamson | QLIST_FOREACH(block, &ram_list.blocks, next) { |
294 | 97ab12d4 | Alex Williamson | qemu_put_byte(f, strlen(block->idstr)); |
295 | 97ab12d4 | Alex Williamson | qemu_put_buffer(f, (uint8_t *)block->idstr, strlen(block->idstr)); |
296 | 97ab12d4 | Alex Williamson | qemu_put_be64(f, block->length); |
297 | 97ab12d4 | Alex Williamson | } |
298 | ad96090a | Blue Swirl | } |
299 | ad96090a | Blue Swirl | |
300 | ad96090a | Blue Swirl | bytes_transferred_last = bytes_transferred; |
301 | ad96090a | Blue Swirl | bwidth = qemu_get_clock_ns(rt_clock); |
302 | ad96090a | Blue Swirl | |
303 | ad96090a | Blue Swirl | while (!qemu_file_rate_limit(f)) {
|
304 | 3fc250b4 | Pierre Riteau | int bytes_sent;
|
305 | ad96090a | Blue Swirl | |
306 | 3fc250b4 | Pierre Riteau | bytes_sent = ram_save_block(f); |
307 | 3fc250b4 | Pierre Riteau | bytes_transferred += bytes_sent; |
308 | 3fc250b4 | Pierre Riteau | if (bytes_sent == 0) { /* no more blocks */ |
309 | ad96090a | Blue Swirl | break;
|
310 | ad96090a | Blue Swirl | } |
311 | ad96090a | Blue Swirl | } |
312 | ad96090a | Blue Swirl | |
313 | ad96090a | Blue Swirl | bwidth = qemu_get_clock_ns(rt_clock) - bwidth; |
314 | ad96090a | Blue Swirl | bwidth = (bytes_transferred - bytes_transferred_last) / bwidth; |
315 | ad96090a | Blue Swirl | |
316 | ad96090a | Blue Swirl | /* if we haven't transferred anything this round, force expected_time to a
|
317 | ad96090a | Blue Swirl | * a very high value, but without crashing */
|
318 | ad96090a | Blue Swirl | if (bwidth == 0) { |
319 | ad96090a | Blue Swirl | bwidth = 0.000001; |
320 | ad96090a | Blue Swirl | } |
321 | ad96090a | Blue Swirl | |
322 | ad96090a | Blue Swirl | /* try transferring iterative blocks of memory */
|
323 | ad96090a | Blue Swirl | if (stage == 3) { |
324 | 3fc250b4 | Pierre Riteau | int bytes_sent;
|
325 | 3fc250b4 | Pierre Riteau | |
326 | ad96090a | Blue Swirl | /* flush all remaining blocks regardless of rate limiting */
|
327 | 3fc250b4 | Pierre Riteau | while ((bytes_sent = ram_save_block(f)) != 0) { |
328 | 3fc250b4 | Pierre Riteau | bytes_transferred += bytes_sent; |
329 | ad96090a | Blue Swirl | } |
330 | ad96090a | Blue Swirl | cpu_physical_memory_set_dirty_tracking(0);
|
331 | ad96090a | Blue Swirl | } |
332 | ad96090a | Blue Swirl | |
333 | ad96090a | Blue Swirl | qemu_put_be64(f, RAM_SAVE_FLAG_EOS); |
334 | ad96090a | Blue Swirl | |
335 | ad96090a | Blue Swirl | expected_time = ram_save_remaining() * TARGET_PAGE_SIZE / bwidth; |
336 | ad96090a | Blue Swirl | |
337 | ad96090a | Blue Swirl | return (stage == 2) && (expected_time <= migrate_max_downtime()); |
338 | ad96090a | Blue Swirl | } |
339 | ad96090a | Blue Swirl | |
340 | a55bbe31 | Alex Williamson | static inline void *host_from_stream_offset(QEMUFile *f, |
341 | a55bbe31 | Alex Williamson | ram_addr_t offset, |
342 | a55bbe31 | Alex Williamson | int flags)
|
343 | a55bbe31 | Alex Williamson | { |
344 | a55bbe31 | Alex Williamson | static RAMBlock *block = NULL; |
345 | a55bbe31 | Alex Williamson | char id[256]; |
346 | a55bbe31 | Alex Williamson | uint8_t len; |
347 | a55bbe31 | Alex Williamson | |
348 | a55bbe31 | Alex Williamson | if (flags & RAM_SAVE_FLAG_CONTINUE) {
|
349 | a55bbe31 | Alex Williamson | if (!block) {
|
350 | a55bbe31 | Alex Williamson | fprintf(stderr, "Ack, bad migration stream!\n");
|
351 | a55bbe31 | Alex Williamson | return NULL; |
352 | a55bbe31 | Alex Williamson | } |
353 | a55bbe31 | Alex Williamson | |
354 | a55bbe31 | Alex Williamson | return block->host + offset;
|
355 | a55bbe31 | Alex Williamson | } |
356 | a55bbe31 | Alex Williamson | |
357 | a55bbe31 | Alex Williamson | len = qemu_get_byte(f); |
358 | a55bbe31 | Alex Williamson | qemu_get_buffer(f, (uint8_t *)id, len); |
359 | a55bbe31 | Alex Williamson | id[len] = 0;
|
360 | a55bbe31 | Alex Williamson | |
361 | a55bbe31 | Alex Williamson | QLIST_FOREACH(block, &ram_list.blocks, next) { |
362 | a55bbe31 | Alex Williamson | if (!strncmp(id, block->idstr, sizeof(id))) |
363 | a55bbe31 | Alex Williamson | return block->host + offset;
|
364 | a55bbe31 | Alex Williamson | } |
365 | a55bbe31 | Alex Williamson | |
366 | a55bbe31 | Alex Williamson | fprintf(stderr, "Can't find block %s!\n", id);
|
367 | a55bbe31 | Alex Williamson | return NULL; |
368 | a55bbe31 | Alex Williamson | } |
369 | a55bbe31 | Alex Williamson | |
370 | ad96090a | Blue Swirl | int ram_load(QEMUFile *f, void *opaque, int version_id) |
371 | ad96090a | Blue Swirl | { |
372 | ad96090a | Blue Swirl | ram_addr_t addr; |
373 | ad96090a | Blue Swirl | int flags;
|
374 | ad96090a | Blue Swirl | |
375 | 97ab12d4 | Alex Williamson | if (version_id < 3 || version_id > 4) { |
376 | ad96090a | Blue Swirl | return -EINVAL;
|
377 | ad96090a | Blue Swirl | } |
378 | ad96090a | Blue Swirl | |
379 | ad96090a | Blue Swirl | do {
|
380 | ad96090a | Blue Swirl | addr = qemu_get_be64(f); |
381 | ad96090a | Blue Swirl | |
382 | ad96090a | Blue Swirl | flags = addr & ~TARGET_PAGE_MASK; |
383 | ad96090a | Blue Swirl | addr &= TARGET_PAGE_MASK; |
384 | ad96090a | Blue Swirl | |
385 | ad96090a | Blue Swirl | if (flags & RAM_SAVE_FLAG_MEM_SIZE) {
|
386 | 97ab12d4 | Alex Williamson | if (version_id == 3) { |
387 | 97ab12d4 | Alex Williamson | if (addr != ram_bytes_total()) {
|
388 | 97ab12d4 | Alex Williamson | return -EINVAL;
|
389 | 97ab12d4 | Alex Williamson | } |
390 | 97ab12d4 | Alex Williamson | } else {
|
391 | 97ab12d4 | Alex Williamson | /* Synchronize RAM block list */
|
392 | 97ab12d4 | Alex Williamson | char id[256]; |
393 | 97ab12d4 | Alex Williamson | ram_addr_t length; |
394 | 97ab12d4 | Alex Williamson | ram_addr_t total_ram_bytes = addr; |
395 | 97ab12d4 | Alex Williamson | |
396 | 97ab12d4 | Alex Williamson | while (total_ram_bytes) {
|
397 | 97ab12d4 | Alex Williamson | RAMBlock *block; |
398 | 97ab12d4 | Alex Williamson | uint8_t len; |
399 | 97ab12d4 | Alex Williamson | |
400 | 97ab12d4 | Alex Williamson | len = qemu_get_byte(f); |
401 | 97ab12d4 | Alex Williamson | qemu_get_buffer(f, (uint8_t *)id, len); |
402 | 97ab12d4 | Alex Williamson | id[len] = 0;
|
403 | 97ab12d4 | Alex Williamson | length = qemu_get_be64(f); |
404 | 97ab12d4 | Alex Williamson | |
405 | 97ab12d4 | Alex Williamson | QLIST_FOREACH(block, &ram_list.blocks, next) { |
406 | 97ab12d4 | Alex Williamson | if (!strncmp(id, block->idstr, sizeof(id))) { |
407 | 97ab12d4 | Alex Williamson | if (block->length != length)
|
408 | 97ab12d4 | Alex Williamson | return -EINVAL;
|
409 | 97ab12d4 | Alex Williamson | break;
|
410 | 97ab12d4 | Alex Williamson | } |
411 | 97ab12d4 | Alex Williamson | } |
412 | 97ab12d4 | Alex Williamson | |
413 | 97ab12d4 | Alex Williamson | if (!block) {
|
414 | fb787f81 | Alex Williamson | fprintf(stderr, "Unknown ramblock \"%s\", cannot "
|
415 | fb787f81 | Alex Williamson | "accept migration\n", id);
|
416 | fb787f81 | Alex Williamson | return -EINVAL;
|
417 | 97ab12d4 | Alex Williamson | } |
418 | 97ab12d4 | Alex Williamson | |
419 | 97ab12d4 | Alex Williamson | total_ram_bytes -= length; |
420 | 97ab12d4 | Alex Williamson | } |
421 | ad96090a | Blue Swirl | } |
422 | ad96090a | Blue Swirl | } |
423 | ad96090a | Blue Swirl | |
424 | ad96090a | Blue Swirl | if (flags & RAM_SAVE_FLAG_COMPRESS) {
|
425 | 97ab12d4 | Alex Williamson | void *host;
|
426 | 97ab12d4 | Alex Williamson | uint8_t ch; |
427 | 97ab12d4 | Alex Williamson | |
428 | a55bbe31 | Alex Williamson | if (version_id == 3) |
429 | 97ab12d4 | Alex Williamson | host = qemu_get_ram_ptr(addr); |
430 | a55bbe31 | Alex Williamson | else
|
431 | a55bbe31 | Alex Williamson | host = host_from_stream_offset(f, addr, flags); |
432 | 492fb99c | Michael S. Tsirkin | if (!host) {
|
433 | 492fb99c | Michael S. Tsirkin | return -EINVAL;
|
434 | 492fb99c | Michael S. Tsirkin | } |
435 | 97ab12d4 | Alex Williamson | |
436 | 97ab12d4 | Alex Williamson | ch = qemu_get_byte(f); |
437 | 97ab12d4 | Alex Williamson | memset(host, ch, TARGET_PAGE_SIZE); |
438 | ad96090a | Blue Swirl | #ifndef _WIN32
|
439 | ad96090a | Blue Swirl | if (ch == 0 && |
440 | ad96090a | Blue Swirl | (!kvm_enabled() || kvm_has_sync_mmu())) { |
441 | e78815a5 | Andreas Fรคrber | qemu_madvise(host, TARGET_PAGE_SIZE, QEMU_MADV_DONTNEED); |
442 | ad96090a | Blue Swirl | } |
443 | ad96090a | Blue Swirl | #endif
|
444 | ad96090a | Blue Swirl | } else if (flags & RAM_SAVE_FLAG_PAGE) { |
445 | 97ab12d4 | Alex Williamson | void *host;
|
446 | 97ab12d4 | Alex Williamson | |
447 | a55bbe31 | Alex Williamson | if (version_id == 3) |
448 | 97ab12d4 | Alex Williamson | host = qemu_get_ram_ptr(addr); |
449 | a55bbe31 | Alex Williamson | else
|
450 | a55bbe31 | Alex Williamson | host = host_from_stream_offset(f, addr, flags); |
451 | 97ab12d4 | Alex Williamson | |
452 | 97ab12d4 | Alex Williamson | qemu_get_buffer(f, host, TARGET_PAGE_SIZE); |
453 | ad96090a | Blue Swirl | } |
454 | ad96090a | Blue Swirl | if (qemu_file_has_error(f)) {
|
455 | ad96090a | Blue Swirl | return -EIO;
|
456 | ad96090a | Blue Swirl | } |
457 | ad96090a | Blue Swirl | } while (!(flags & RAM_SAVE_FLAG_EOS));
|
458 | ad96090a | Blue Swirl | |
459 | ad96090a | Blue Swirl | return 0; |
460 | ad96090a | Blue Swirl | } |
461 | ad96090a | Blue Swirl | |
462 | ad96090a | Blue Swirl | #ifdef HAS_AUDIO
|
463 | 0dfa5ef9 | Isaku Yamahata | struct soundhw {
|
464 | 0dfa5ef9 | Isaku Yamahata | const char *name; |
465 | 0dfa5ef9 | Isaku Yamahata | const char *descr; |
466 | 0dfa5ef9 | Isaku Yamahata | int enabled;
|
467 | 0dfa5ef9 | Isaku Yamahata | int isa;
|
468 | 0dfa5ef9 | Isaku Yamahata | union {
|
469 | 0dfa5ef9 | Isaku Yamahata | int (*init_isa) (qemu_irq *pic);
|
470 | 0dfa5ef9 | Isaku Yamahata | int (*init_pci) (PCIBus *bus);
|
471 | 0dfa5ef9 | Isaku Yamahata | } init; |
472 | 0dfa5ef9 | Isaku Yamahata | }; |
473 | 0dfa5ef9 | Isaku Yamahata | |
474 | 0dfa5ef9 | Isaku Yamahata | static struct soundhw soundhw[] = { |
475 | ad96090a | Blue Swirl | #ifdef HAS_AUDIO_CHOICE
|
476 | ad96090a | Blue Swirl | #if defined(TARGET_I386) || defined(TARGET_MIPS)
|
477 | ad96090a | Blue Swirl | { |
478 | ad96090a | Blue Swirl | "pcspk",
|
479 | ad96090a | Blue Swirl | "PC speaker",
|
480 | ad96090a | Blue Swirl | 0,
|
481 | ad96090a | Blue Swirl | 1,
|
482 | ad96090a | Blue Swirl | { .init_isa = pcspk_audio_init } |
483 | ad96090a | Blue Swirl | }, |
484 | ad96090a | Blue Swirl | #endif
|
485 | ad96090a | Blue Swirl | |
486 | ad96090a | Blue Swirl | #ifdef CONFIG_SB16
|
487 | ad96090a | Blue Swirl | { |
488 | ad96090a | Blue Swirl | "sb16",
|
489 | ad96090a | Blue Swirl | "Creative Sound Blaster 16",
|
490 | ad96090a | Blue Swirl | 0,
|
491 | ad96090a | Blue Swirl | 1,
|
492 | ad96090a | Blue Swirl | { .init_isa = SB16_init } |
493 | ad96090a | Blue Swirl | }, |
494 | ad96090a | Blue Swirl | #endif
|
495 | ad96090a | Blue Swirl | |
496 | ad96090a | Blue Swirl | #ifdef CONFIG_CS4231A
|
497 | ad96090a | Blue Swirl | { |
498 | ad96090a | Blue Swirl | "cs4231a",
|
499 | ad96090a | Blue Swirl | "CS4231A",
|
500 | ad96090a | Blue Swirl | 0,
|
501 | ad96090a | Blue Swirl | 1,
|
502 | ad96090a | Blue Swirl | { .init_isa = cs4231a_init } |
503 | ad96090a | Blue Swirl | }, |
504 | ad96090a | Blue Swirl | #endif
|
505 | ad96090a | Blue Swirl | |
506 | ad96090a | Blue Swirl | #ifdef CONFIG_ADLIB
|
507 | ad96090a | Blue Swirl | { |
508 | ad96090a | Blue Swirl | "adlib",
|
509 | ad96090a | Blue Swirl | #ifdef HAS_YMF262
|
510 | ad96090a | Blue Swirl | "Yamaha YMF262 (OPL3)",
|
511 | ad96090a | Blue Swirl | #else
|
512 | ad96090a | Blue Swirl | "Yamaha YM3812 (OPL2)",
|
513 | ad96090a | Blue Swirl | #endif
|
514 | ad96090a | Blue Swirl | 0,
|
515 | ad96090a | Blue Swirl | 1,
|
516 | ad96090a | Blue Swirl | { .init_isa = Adlib_init } |
517 | ad96090a | Blue Swirl | }, |
518 | ad96090a | Blue Swirl | #endif
|
519 | ad96090a | Blue Swirl | |
520 | ad96090a | Blue Swirl | #ifdef CONFIG_GUS
|
521 | ad96090a | Blue Swirl | { |
522 | ad96090a | Blue Swirl | "gus",
|
523 | ad96090a | Blue Swirl | "Gravis Ultrasound GF1",
|
524 | ad96090a | Blue Swirl | 0,
|
525 | ad96090a | Blue Swirl | 1,
|
526 | ad96090a | Blue Swirl | { .init_isa = GUS_init } |
527 | ad96090a | Blue Swirl | }, |
528 | ad96090a | Blue Swirl | #endif
|
529 | ad96090a | Blue Swirl | |
530 | ad96090a | Blue Swirl | #ifdef CONFIG_AC97
|
531 | ad96090a | Blue Swirl | { |
532 | ad96090a | Blue Swirl | "ac97",
|
533 | ad96090a | Blue Swirl | "Intel 82801AA AC97 Audio",
|
534 | ad96090a | Blue Swirl | 0,
|
535 | ad96090a | Blue Swirl | 0,
|
536 | ad96090a | Blue Swirl | { .init_pci = ac97_init } |
537 | ad96090a | Blue Swirl | }, |
538 | ad96090a | Blue Swirl | #endif
|
539 | ad96090a | Blue Swirl | |
540 | ad96090a | Blue Swirl | #ifdef CONFIG_ES1370
|
541 | ad96090a | Blue Swirl | { |
542 | ad96090a | Blue Swirl | "es1370",
|
543 | ad96090a | Blue Swirl | "ENSONIQ AudioPCI ES1370",
|
544 | ad96090a | Blue Swirl | 0,
|
545 | ad96090a | Blue Swirl | 0,
|
546 | ad96090a | Blue Swirl | { .init_pci = es1370_init } |
547 | ad96090a | Blue Swirl | }, |
548 | ad96090a | Blue Swirl | #endif
|
549 | ad96090a | Blue Swirl | |
550 | d61a4ce8 | Gerd Hoffmann | #ifdef CONFIG_HDA
|
551 | d61a4ce8 | Gerd Hoffmann | { |
552 | d61a4ce8 | Gerd Hoffmann | "hda",
|
553 | d61a4ce8 | Gerd Hoffmann | "Intel HD Audio",
|
554 | d61a4ce8 | Gerd Hoffmann | 0,
|
555 | d61a4ce8 | Gerd Hoffmann | 0,
|
556 | d61a4ce8 | Gerd Hoffmann | { .init_pci = intel_hda_and_codec_init } |
557 | d61a4ce8 | Gerd Hoffmann | }, |
558 | d61a4ce8 | Gerd Hoffmann | #endif
|
559 | d61a4ce8 | Gerd Hoffmann | |
560 | ad96090a | Blue Swirl | #endif /* HAS_AUDIO_CHOICE */ |
561 | ad96090a | Blue Swirl | |
562 | ad96090a | Blue Swirl | { NULL, NULL, 0, 0, { NULL } } |
563 | ad96090a | Blue Swirl | }; |
564 | ad96090a | Blue Swirl | |
565 | ad96090a | Blue Swirl | void select_soundhw(const char *optarg) |
566 | ad96090a | Blue Swirl | { |
567 | ad96090a | Blue Swirl | struct soundhw *c;
|
568 | ad96090a | Blue Swirl | |
569 | ad96090a | Blue Swirl | if (*optarg == '?') { |
570 | ad96090a | Blue Swirl | show_valid_cards:
|
571 | ad96090a | Blue Swirl | |
572 | ad96090a | Blue Swirl | printf("Valid sound card names (comma separated):\n");
|
573 | ad96090a | Blue Swirl | for (c = soundhw; c->name; ++c) {
|
574 | ad96090a | Blue Swirl | printf ("%-11s %s\n", c->name, c->descr);
|
575 | ad96090a | Blue Swirl | } |
576 | ad96090a | Blue Swirl | printf("\n-soundhw all will enable all of the above\n");
|
577 | ad96090a | Blue Swirl | exit(*optarg != '?');
|
578 | ad96090a | Blue Swirl | } |
579 | ad96090a | Blue Swirl | else {
|
580 | ad96090a | Blue Swirl | size_t l; |
581 | ad96090a | Blue Swirl | const char *p; |
582 | ad96090a | Blue Swirl | char *e;
|
583 | ad96090a | Blue Swirl | int bad_card = 0; |
584 | ad96090a | Blue Swirl | |
585 | ad96090a | Blue Swirl | if (!strcmp(optarg, "all")) { |
586 | ad96090a | Blue Swirl | for (c = soundhw; c->name; ++c) {
|
587 | ad96090a | Blue Swirl | c->enabled = 1;
|
588 | ad96090a | Blue Swirl | } |
589 | ad96090a | Blue Swirl | return;
|
590 | ad96090a | Blue Swirl | } |
591 | ad96090a | Blue Swirl | |
592 | ad96090a | Blue Swirl | p = optarg; |
593 | ad96090a | Blue Swirl | while (*p) {
|
594 | ad96090a | Blue Swirl | e = strchr(p, ',');
|
595 | ad96090a | Blue Swirl | l = !e ? strlen(p) : (size_t) (e - p); |
596 | ad96090a | Blue Swirl | |
597 | ad96090a | Blue Swirl | for (c = soundhw; c->name; ++c) {
|
598 | ad96090a | Blue Swirl | if (!strncmp(c->name, p, l) && !c->name[l]) {
|
599 | ad96090a | Blue Swirl | c->enabled = 1;
|
600 | ad96090a | Blue Swirl | break;
|
601 | ad96090a | Blue Swirl | } |
602 | ad96090a | Blue Swirl | } |
603 | ad96090a | Blue Swirl | |
604 | ad96090a | Blue Swirl | if (!c->name) {
|
605 | ad96090a | Blue Swirl | if (l > 80) { |
606 | ad96090a | Blue Swirl | fprintf(stderr, |
607 | ad96090a | Blue Swirl | "Unknown sound card name (too big to show)\n");
|
608 | ad96090a | Blue Swirl | } |
609 | ad96090a | Blue Swirl | else {
|
610 | ad96090a | Blue Swirl | fprintf(stderr, "Unknown sound card name `%.*s'\n",
|
611 | ad96090a | Blue Swirl | (int) l, p);
|
612 | ad96090a | Blue Swirl | } |
613 | ad96090a | Blue Swirl | bad_card = 1;
|
614 | ad96090a | Blue Swirl | } |
615 | ad96090a | Blue Swirl | p += l + (e != NULL);
|
616 | ad96090a | Blue Swirl | } |
617 | ad96090a | Blue Swirl | |
618 | ad96090a | Blue Swirl | if (bad_card) {
|
619 | ad96090a | Blue Swirl | goto show_valid_cards;
|
620 | ad96090a | Blue Swirl | } |
621 | ad96090a | Blue Swirl | } |
622 | ad96090a | Blue Swirl | } |
623 | 0dfa5ef9 | Isaku Yamahata | |
624 | 0dfa5ef9 | Isaku Yamahata | void audio_init(qemu_irq *isa_pic, PCIBus *pci_bus)
|
625 | 0dfa5ef9 | Isaku Yamahata | { |
626 | 0dfa5ef9 | Isaku Yamahata | struct soundhw *c;
|
627 | 0dfa5ef9 | Isaku Yamahata | |
628 | 0dfa5ef9 | Isaku Yamahata | for (c = soundhw; c->name; ++c) {
|
629 | 0dfa5ef9 | Isaku Yamahata | if (c->enabled) {
|
630 | 0dfa5ef9 | Isaku Yamahata | if (c->isa) {
|
631 | 0dfa5ef9 | Isaku Yamahata | if (isa_pic) {
|
632 | 0dfa5ef9 | Isaku Yamahata | c->init.init_isa(isa_pic); |
633 | 0dfa5ef9 | Isaku Yamahata | } |
634 | 0dfa5ef9 | Isaku Yamahata | } else {
|
635 | 0dfa5ef9 | Isaku Yamahata | if (pci_bus) {
|
636 | 0dfa5ef9 | Isaku Yamahata | c->init.init_pci(pci_bus); |
637 | 0dfa5ef9 | Isaku Yamahata | } |
638 | 0dfa5ef9 | Isaku Yamahata | } |
639 | 0dfa5ef9 | Isaku Yamahata | } |
640 | 0dfa5ef9 | Isaku Yamahata | } |
641 | 0dfa5ef9 | Isaku Yamahata | } |
642 | ad96090a | Blue Swirl | #else
|
643 | ad96090a | Blue Swirl | void select_soundhw(const char *optarg) |
644 | ad96090a | Blue Swirl | { |
645 | ad96090a | Blue Swirl | } |
646 | 0dfa5ef9 | Isaku Yamahata | void audio_init(qemu_irq *isa_pic, PCIBus *pci_bus)
|
647 | 0dfa5ef9 | Isaku Yamahata | { |
648 | 0dfa5ef9 | Isaku Yamahata | } |
649 | ad96090a | Blue Swirl | #endif
|
650 | ad96090a | Blue Swirl | |
651 | ad96090a | Blue Swirl | int qemu_uuid_parse(const char *str, uint8_t *uuid) |
652 | ad96090a | Blue Swirl | { |
653 | ad96090a | Blue Swirl | int ret;
|
654 | ad96090a | Blue Swirl | |
655 | ad96090a | Blue Swirl | if (strlen(str) != 36) { |
656 | ad96090a | Blue Swirl | return -1; |
657 | ad96090a | Blue Swirl | } |
658 | ad96090a | Blue Swirl | |
659 | ad96090a | Blue Swirl | ret = sscanf(str, UUID_FMT, &uuid[0], &uuid[1], &uuid[2], &uuid[3], |
660 | ad96090a | Blue Swirl | &uuid[4], &uuid[5], &uuid[6], &uuid[7], &uuid[8], &uuid[9], |
661 | ad96090a | Blue Swirl | &uuid[10], &uuid[11], &uuid[12], &uuid[13], &uuid[14], |
662 | ad96090a | Blue Swirl | &uuid[15]);
|
663 | ad96090a | Blue Swirl | |
664 | ad96090a | Blue Swirl | if (ret != 16) { |
665 | ad96090a | Blue Swirl | return -1; |
666 | ad96090a | Blue Swirl | } |
667 | ad96090a | Blue Swirl | #ifdef TARGET_I386
|
668 | ad96090a | Blue Swirl | smbios_add_field(1, offsetof(struct smbios_type_1, uuid), 16, uuid); |
669 | ad96090a | Blue Swirl | #endif
|
670 | ad96090a | Blue Swirl | return 0; |
671 | ad96090a | Blue Swirl | } |
672 | ad96090a | Blue Swirl | |
673 | ad96090a | Blue Swirl | void do_acpitable_option(const char *optarg) |
674 | ad96090a | Blue Swirl | { |
675 | ad96090a | Blue Swirl | #ifdef TARGET_I386
|
676 | ad96090a | Blue Swirl | if (acpi_table_add(optarg) < 0) { |
677 | ad96090a | Blue Swirl | fprintf(stderr, "Wrong acpi table provided\n");
|
678 | ad96090a | Blue Swirl | exit(1);
|
679 | ad96090a | Blue Swirl | } |
680 | ad96090a | Blue Swirl | #endif
|
681 | ad96090a | Blue Swirl | } |
682 | ad96090a | Blue Swirl | |
683 | ad96090a | Blue Swirl | void do_smbios_option(const char *optarg) |
684 | ad96090a | Blue Swirl | { |
685 | ad96090a | Blue Swirl | #ifdef TARGET_I386
|
686 | ad96090a | Blue Swirl | if (smbios_entry_add(optarg) < 0) { |
687 | ad96090a | Blue Swirl | fprintf(stderr, "Wrong smbios provided\n");
|
688 | ad96090a | Blue Swirl | exit(1);
|
689 | ad96090a | Blue Swirl | } |
690 | ad96090a | Blue Swirl | #endif
|
691 | ad96090a | Blue Swirl | } |
692 | ad96090a | Blue Swirl | |
693 | ad96090a | Blue Swirl | void cpudef_init(void) |
694 | ad96090a | Blue Swirl | { |
695 | ad96090a | Blue Swirl | #if defined(cpudef_setup)
|
696 | ad96090a | Blue Swirl | cpudef_setup(); /* parse cpu definitions in target config file */
|
697 | ad96090a | Blue Swirl | #endif
|
698 | ad96090a | Blue Swirl | } |
699 | ad96090a | Blue Swirl | |
700 | ad96090a | Blue Swirl | int audio_available(void) |
701 | ad96090a | Blue Swirl | { |
702 | ad96090a | Blue Swirl | #ifdef HAS_AUDIO
|
703 | ad96090a | Blue Swirl | return 1; |
704 | ad96090a | Blue Swirl | #else
|
705 | ad96090a | Blue Swirl | return 0; |
706 | ad96090a | Blue Swirl | #endif
|
707 | ad96090a | Blue Swirl | } |
708 | ad96090a | Blue Swirl | |
709 | 303d4e86 | Anthony PERARD | int tcg_available(void) |
710 | 303d4e86 | Anthony PERARD | { |
711 | 303d4e86 | Anthony PERARD | return 1; |
712 | 303d4e86 | Anthony PERARD | } |
713 | 303d4e86 | Anthony PERARD | |
714 | ad96090a | Blue Swirl | int kvm_available(void) |
715 | ad96090a | Blue Swirl | { |
716 | ad96090a | Blue Swirl | #ifdef CONFIG_KVM
|
717 | ad96090a | Blue Swirl | return 1; |
718 | ad96090a | Blue Swirl | #else
|
719 | ad96090a | Blue Swirl | return 0; |
720 | ad96090a | Blue Swirl | #endif
|
721 | ad96090a | Blue Swirl | } |
722 | ad96090a | Blue Swirl | |
723 | ad96090a | Blue Swirl | int xen_available(void) |
724 | ad96090a | Blue Swirl | { |
725 | ad96090a | Blue Swirl | #ifdef CONFIG_XEN
|
726 | ad96090a | Blue Swirl | return 1; |
727 | ad96090a | Blue Swirl | #else
|
728 | ad96090a | Blue Swirl | return 0; |
729 | ad96090a | Blue Swirl | #endif
|
730 | ad96090a | Blue Swirl | } |