Statistics
| Branch: | Revision:

root / hw / cirrus_vga.c @ 7872c51c

History | View | Annotate | Download (99.8 kB)

1 e6e5ad80 bellard
/*
2 aeb3c85f bellard
 * QEMU Cirrus CLGD 54xx VGA Emulator.
3 5fafdf24 ths
 *
4 e6e5ad80 bellard
 * Copyright (c) 2004 Fabrice Bellard
5 aeb3c85f bellard
 * Copyright (c) 2004 Makoto Suzuki (suzu)
6 5fafdf24 ths
 *
7 e6e5ad80 bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 e6e5ad80 bellard
 * of this software and associated documentation files (the "Software"), to deal
9 e6e5ad80 bellard
 * in the Software without restriction, including without limitation the rights
10 e6e5ad80 bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 e6e5ad80 bellard
 * copies of the Software, and to permit persons to whom the Software is
12 e6e5ad80 bellard
 * furnished to do so, subject to the following conditions:
13 e6e5ad80 bellard
 *
14 e6e5ad80 bellard
 * The above copyright notice and this permission notice shall be included in
15 e6e5ad80 bellard
 * all copies or substantial portions of the Software.
16 e6e5ad80 bellard
 *
17 e6e5ad80 bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 e6e5ad80 bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 e6e5ad80 bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 e6e5ad80 bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 e6e5ad80 bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 e6e5ad80 bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 e6e5ad80 bellard
 * THE SOFTWARE.
24 e6e5ad80 bellard
 */
25 aeb3c85f bellard
/*
26 aeb3c85f bellard
 * Reference: Finn Thogersons' VGADOC4b
27 aeb3c85f bellard
 *   available at http://home.worldonline.dk/~finth/
28 aeb3c85f bellard
 */
29 87ecb68b pbrook
#include "hw.h"
30 87ecb68b pbrook
#include "pc.h"
31 87ecb68b pbrook
#include "pci.h"
32 87ecb68b pbrook
#include "console.h"
33 e6e5ad80 bellard
#include "vga_int.h"
34 2bec46dc aliguori
#include "kvm.h"
35 e6e5ad80 bellard
36 a5082316 bellard
/*
37 a5082316 bellard
 * TODO:
38 ad81218e bellard
 *    - destination write mask support not complete (bits 5..7)
39 a5082316 bellard
 *    - optimize linear mappings
40 a5082316 bellard
 *    - optimize bitblt functions
41 a5082316 bellard
 */
42 a5082316 bellard
43 e36f36e1 bellard
//#define DEBUG_CIRRUS
44 a21ae81d bellard
//#define DEBUG_BITBLT
45 e36f36e1 bellard
46 e6e5ad80 bellard
/***************************************
47 e6e5ad80 bellard
 *
48 e6e5ad80 bellard
 *  definitions
49 e6e5ad80 bellard
 *
50 e6e5ad80 bellard
 ***************************************/
51 e6e5ad80 bellard
52 e6e5ad80 bellard
#define qemu_MIN(a,b) ((a) < (b) ? (a) : (b))
53 e6e5ad80 bellard
54 e6e5ad80 bellard
// ID
55 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5422  (0x23<<2)
56 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5426  (0x24<<2)
57 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5424  (0x25<<2)
58 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5428  (0x26<<2)
59 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5430  (0x28<<2)
60 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5434  (0x2A<<2)
61 a21ae81d bellard
#define CIRRUS_ID_CLGD5436  (0x2B<<2)
62 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5446  (0x2E<<2)
63 e6e5ad80 bellard
64 e6e5ad80 bellard
// sequencer 0x07
65 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_VGA            0x00
66 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_SVGA           0x01
67 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_MASK           0x0e
68 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_8              0x00
69 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_16_DOUBLEVCLK  0x02
70 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_24             0x04
71 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_16             0x06
72 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_32             0x08
73 e6e5ad80 bellard
#define CIRRUS_SR7_ISAADDR_MASK       0xe0
74 e6e5ad80 bellard
75 e6e5ad80 bellard
// sequencer 0x0f
76 e6e5ad80 bellard
#define CIRRUS_MEMSIZE_512k        0x08
77 e6e5ad80 bellard
#define CIRRUS_MEMSIZE_1M          0x10
78 e6e5ad80 bellard
#define CIRRUS_MEMSIZE_2M          0x18
79 e6e5ad80 bellard
#define CIRRUS_MEMFLAGS_BANKSWITCH 0x80        // bank switching is enabled.
80 e6e5ad80 bellard
81 e6e5ad80 bellard
// sequencer 0x12
82 e6e5ad80 bellard
#define CIRRUS_CURSOR_SHOW         0x01
83 e6e5ad80 bellard
#define CIRRUS_CURSOR_HIDDENPEL    0x02
84 e6e5ad80 bellard
#define CIRRUS_CURSOR_LARGE        0x04        // 64x64 if set, 32x32 if clear
85 e6e5ad80 bellard
86 e6e5ad80 bellard
// sequencer 0x17
87 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_VLBFAST   0x10
88 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_PCI       0x20
89 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_VLBSLOW   0x30
90 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_ISA       0x38
91 e6e5ad80 bellard
#define CIRRUS_MMIO_ENABLE       0x04
92 e6e5ad80 bellard
#define CIRRUS_MMIO_USE_PCIADDR  0x40        // 0xb8000 if cleared.
93 e6e5ad80 bellard
#define CIRRUS_MEMSIZEEXT_DOUBLE 0x80
94 e6e5ad80 bellard
95 e6e5ad80 bellard
// control 0x0b
96 e6e5ad80 bellard
#define CIRRUS_BANKING_DUAL             0x01
97 e6e5ad80 bellard
#define CIRRUS_BANKING_GRANULARITY_16K  0x20        // set:16k, clear:4k
98 e6e5ad80 bellard
99 e6e5ad80 bellard
// control 0x30
100 e6e5ad80 bellard
#define CIRRUS_BLTMODE_BACKWARDS        0x01
101 e6e5ad80 bellard
#define CIRRUS_BLTMODE_MEMSYSDEST       0x02
102 e6e5ad80 bellard
#define CIRRUS_BLTMODE_MEMSYSSRC        0x04
103 e6e5ad80 bellard
#define CIRRUS_BLTMODE_TRANSPARENTCOMP  0x08
104 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PATTERNCOPY      0x40
105 e6e5ad80 bellard
#define CIRRUS_BLTMODE_COLOREXPAND      0x80
106 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTHMASK   0x30
107 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH8      0x00
108 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH16     0x10
109 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH24     0x20
110 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH32     0x30
111 e6e5ad80 bellard
112 e6e5ad80 bellard
// control 0x31
113 e6e5ad80 bellard
#define CIRRUS_BLT_BUSY                 0x01
114 e6e5ad80 bellard
#define CIRRUS_BLT_START                0x02
115 e6e5ad80 bellard
#define CIRRUS_BLT_RESET                0x04
116 e6e5ad80 bellard
#define CIRRUS_BLT_FIFOUSED             0x10
117 a5082316 bellard
#define CIRRUS_BLT_AUTOSTART            0x80
118 e6e5ad80 bellard
119 e6e5ad80 bellard
// control 0x32
120 e6e5ad80 bellard
#define CIRRUS_ROP_0                    0x00
121 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_AND_DST          0x05
122 e6e5ad80 bellard
#define CIRRUS_ROP_NOP                  0x06
123 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_AND_NOTDST       0x09
124 e6e5ad80 bellard
#define CIRRUS_ROP_NOTDST               0x0b
125 e6e5ad80 bellard
#define CIRRUS_ROP_SRC                  0x0d
126 e6e5ad80 bellard
#define CIRRUS_ROP_1                    0x0e
127 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_AND_DST       0x50
128 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_XOR_DST          0x59
129 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_OR_DST           0x6d
130 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_OR_NOTDST     0x90
131 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_NOTXOR_DST       0x95
132 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_OR_NOTDST        0xad
133 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC               0xd0
134 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_OR_DST        0xd6
135 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_AND_NOTDST    0xda
136 e6e5ad80 bellard
137 a5082316 bellard
#define CIRRUS_ROP_NOP_INDEX 2
138 a5082316 bellard
#define CIRRUS_ROP_SRC_INDEX 5
139 a5082316 bellard
140 a21ae81d bellard
// control 0x33
141 a5082316 bellard
#define CIRRUS_BLTMODEEXT_SOLIDFILL        0x04
142 4c8732d7 bellard
#define CIRRUS_BLTMODEEXT_COLOREXPINV      0x02
143 a5082316 bellard
#define CIRRUS_BLTMODEEXT_DWORDGRANULARITY 0x01
144 a21ae81d bellard
145 e6e5ad80 bellard
// memory-mapped IO
146 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTBGCOLOR        0x00        // dword
147 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTFGCOLOR        0x04        // dword
148 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTWIDTH          0x08        // word
149 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTHEIGHT         0x0a        // word
150 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTDESTPITCH      0x0c        // word
151 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTSRCPITCH       0x0e        // word
152 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTDESTADDR       0x10        // dword
153 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTSRCADDR        0x14        // dword
154 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTWRITEMASK      0x17        // byte
155 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTMODE           0x18        // byte
156 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTROP            0x1a        // byte
157 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTMODEEXT        0x1b        // byte
158 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTTRANSPARENTCOLOR 0x1c        // word?
159 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK 0x20        // word?
160 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_START_X 0x24        // word
161 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_START_Y 0x26        // word
162 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_END_X  0x28        // word
163 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_END_Y  0x2a        // word
164 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_INC 0x2c        // byte
165 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ROLLOVER 0x2d        // byte
166 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_MASK 0x2e        // byte
167 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ACCUM 0x2f        // byte
168 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_K1      0x30        // word
169 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_K3      0x32        // word
170 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_ERROR   0x34        // word
171 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_DELTA_MAJOR 0x36        // word
172 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_DIRECTION 0x38        // byte
173 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEDRAW_MODE     0x39        // byte
174 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTSTATUS         0x40        // byte
175 e6e5ad80 bellard
176 e6e5ad80 bellard
// PCI 0x00: vendor, 0x02: device
177 e6e5ad80 bellard
#define PCI_VENDOR_CIRRUS             0x1013
178 e6e5ad80 bellard
#define PCI_DEVICE_CLGD5462           0x00d0
179 e6e5ad80 bellard
#define PCI_DEVICE_CLGD5465           0x00d6
180 a21ae81d bellard
181 e6e5ad80 bellard
// PCI 0x04: command(word), 0x06(word): status
182 e6e5ad80 bellard
#define PCI_COMMAND_IOACCESS                0x0001
183 e6e5ad80 bellard
#define PCI_COMMAND_MEMACCESS               0x0002
184 e6e5ad80 bellard
#define PCI_COMMAND_BUSMASTER               0x0004
185 e6e5ad80 bellard
#define PCI_COMMAND_SPECIALCYCLE            0x0008
186 e6e5ad80 bellard
#define PCI_COMMAND_MEMWRITEINVALID         0x0010
187 e6e5ad80 bellard
#define PCI_COMMAND_PALETTESNOOPING         0x0020
188 e6e5ad80 bellard
#define PCI_COMMAND_PARITYDETECTION         0x0040
189 e6e5ad80 bellard
#define PCI_COMMAND_ADDRESSDATASTEPPING     0x0080
190 e6e5ad80 bellard
#define PCI_COMMAND_SERR                    0x0100
191 e6e5ad80 bellard
#define PCI_COMMAND_BACKTOBACKTRANS         0x0200
192 e6e5ad80 bellard
// PCI 0x08, 0xff000000 (0x09-0x0b:class,0x08:rev)
193 e6e5ad80 bellard
#define PCI_CLASS_BASE_DISPLAY        0x03
194 e6e5ad80 bellard
// PCI 0x08, 0x00ff0000
195 e6e5ad80 bellard
#define PCI_CLASS_SUB_VGA             0x00
196 e6e5ad80 bellard
// PCI 0x0c, 0x00ff0000 (0x0c:cacheline,0x0d:latency,0x0e:headertype,0x0f:Built-in self test)
197 e6e5ad80 bellard
#define PCI_CLASS_HEADERTYPE_00h  0x00
198 e6e5ad80 bellard
// 0x10-0x3f (headertype 00h)
199 e6e5ad80 bellard
// PCI 0x10,0x14,0x18,0x1c,0x20,0x24: base address mapping registers
200 e6e5ad80 bellard
//   0x10: MEMBASE, 0x14: IOBASE(hard-coded in XFree86 3.x)
201 e6e5ad80 bellard
#define PCI_MAP_MEM                 0x0
202 e6e5ad80 bellard
#define PCI_MAP_IO                  0x1
203 e6e5ad80 bellard
#define PCI_MAP_MEM_ADDR_MASK       (~0xf)
204 e6e5ad80 bellard
#define PCI_MAP_IO_ADDR_MASK        (~0x3)
205 e6e5ad80 bellard
#define PCI_MAP_MEMFLAGS_32BIT      0x0
206 e6e5ad80 bellard
#define PCI_MAP_MEMFLAGS_32BIT_1M   0x1
207 e6e5ad80 bellard
#define PCI_MAP_MEMFLAGS_64BIT      0x4
208 e6e5ad80 bellard
#define PCI_MAP_MEMFLAGS_CACHEABLE  0x8
209 e6e5ad80 bellard
// PCI 0x28: cardbus CIS pointer
210 e6e5ad80 bellard
// PCI 0x2c: subsystem vendor id, 0x2e: subsystem id
211 e6e5ad80 bellard
// PCI 0x30: expansion ROM base address
212 e6e5ad80 bellard
#define PCI_ROMBIOS_ENABLED         0x1
213 e6e5ad80 bellard
// PCI 0x34: 0xffffff00=reserved, 0x000000ff=capabilities pointer
214 e6e5ad80 bellard
// PCI 0x38: reserved
215 e6e5ad80 bellard
// PCI 0x3c: 0x3c=int-line, 0x3d=int-pin, 0x3e=min-gnt, 0x3f=maax-lat
216 e6e5ad80 bellard
217 a21ae81d bellard
#define CIRRUS_PNPMMIO_SIZE         0x1000
218 e6e5ad80 bellard
219 e6e5ad80 bellard
220 e6e5ad80 bellard
/* I/O and memory hook */
221 e6e5ad80 bellard
#define CIRRUS_HOOK_NOT_HANDLED 0
222 e6e5ad80 bellard
#define CIRRUS_HOOK_HANDLED 1
223 e6e5ad80 bellard
224 b2b183c2 aliguori
#define ABS(a) ((signed)(a) > 0 ? a : -a)
225 b2b183c2 aliguori
226 b2eb849d aurel32
#define BLTUNSAFE(s) \
227 b2eb849d aurel32
    ( \
228 b2eb849d aurel32
        ( /* check dst is within bounds */ \
229 b2b183c2 aliguori
            (s)->cirrus_blt_height * ABS((s)->cirrus_blt_dstpitch) \
230 b2eb849d aurel32
                + ((s)->cirrus_blt_dstaddr & (s)->cirrus_addr_mask) > \
231 b2eb849d aurel32
                    (s)->vram_size \
232 b2eb849d aurel32
        ) || \
233 b2eb849d aurel32
        ( /* check src is within bounds */ \
234 b2b183c2 aliguori
            (s)->cirrus_blt_height * ABS((s)->cirrus_blt_srcpitch) \
235 b2eb849d aurel32
                + ((s)->cirrus_blt_srcaddr & (s)->cirrus_addr_mask) > \
236 b2eb849d aurel32
                    (s)->vram_size \
237 b2eb849d aurel32
        ) \
238 b2eb849d aurel32
    )
239 b2eb849d aurel32
240 a5082316 bellard
struct CirrusVGAState;
241 a5082316 bellard
typedef void (*cirrus_bitblt_rop_t) (struct CirrusVGAState *s,
242 a5082316 bellard
                                     uint8_t * dst, const uint8_t * src,
243 e6e5ad80 bellard
                                     int dstpitch, int srcpitch,
244 e6e5ad80 bellard
                                     int bltwidth, int bltheight);
245 a5082316 bellard
typedef void (*cirrus_fill_t)(struct CirrusVGAState *s,
246 a5082316 bellard
                              uint8_t *dst, int dst_pitch, int width, int height);
247 e6e5ad80 bellard
248 e6e5ad80 bellard
typedef struct CirrusVGAState {
249 4e3e9d0b bellard
    VGA_STATE_COMMON
250 e6e5ad80 bellard
251 e6e5ad80 bellard
    int cirrus_linear_io_addr;
252 a5082316 bellard
    int cirrus_linear_bitblt_io_addr;
253 e6e5ad80 bellard
    int cirrus_mmio_io_addr;
254 e6e5ad80 bellard
    uint32_t cirrus_addr_mask;
255 78e127ef bellard
    uint32_t linear_mmio_mask;
256 e6e5ad80 bellard
    uint8_t cirrus_shadow_gr0;
257 e6e5ad80 bellard
    uint8_t cirrus_shadow_gr1;
258 e6e5ad80 bellard
    uint8_t cirrus_hidden_dac_lockindex;
259 e6e5ad80 bellard
    uint8_t cirrus_hidden_dac_data;
260 e6e5ad80 bellard
    uint32_t cirrus_bank_base[2];
261 e6e5ad80 bellard
    uint32_t cirrus_bank_limit[2];
262 e6e5ad80 bellard
    uint8_t cirrus_hidden_palette[48];
263 a5082316 bellard
    uint32_t hw_cursor_x;
264 a5082316 bellard
    uint32_t hw_cursor_y;
265 e6e5ad80 bellard
    int cirrus_blt_pixelwidth;
266 e6e5ad80 bellard
    int cirrus_blt_width;
267 e6e5ad80 bellard
    int cirrus_blt_height;
268 e6e5ad80 bellard
    int cirrus_blt_dstpitch;
269 e6e5ad80 bellard
    int cirrus_blt_srcpitch;
270 a5082316 bellard
    uint32_t cirrus_blt_fgcol;
271 a5082316 bellard
    uint32_t cirrus_blt_bgcol;
272 e6e5ad80 bellard
    uint32_t cirrus_blt_dstaddr;
273 e6e5ad80 bellard
    uint32_t cirrus_blt_srcaddr;
274 e6e5ad80 bellard
    uint8_t cirrus_blt_mode;
275 a5082316 bellard
    uint8_t cirrus_blt_modeext;
276 e6e5ad80 bellard
    cirrus_bitblt_rop_t cirrus_rop;
277 a5082316 bellard
#define CIRRUS_BLTBUFSIZE (2048 * 4) /* one line width */
278 e6e5ad80 bellard
    uint8_t cirrus_bltbuf[CIRRUS_BLTBUFSIZE];
279 e6e5ad80 bellard
    uint8_t *cirrus_srcptr;
280 e6e5ad80 bellard
    uint8_t *cirrus_srcptr_end;
281 e6e5ad80 bellard
    uint32_t cirrus_srccounter;
282 a5082316 bellard
    /* hwcursor display state */
283 a5082316 bellard
    int last_hw_cursor_size;
284 a5082316 bellard
    int last_hw_cursor_x;
285 a5082316 bellard
    int last_hw_cursor_y;
286 a5082316 bellard
    int last_hw_cursor_y_start;
287 a5082316 bellard
    int last_hw_cursor_y_end;
288 78e127ef bellard
    int real_vram_size; /* XXX: suppress that */
289 8926b517 bellard
    CPUWriteMemoryFunc **cirrus_linear_write;
290 e6e5ad80 bellard
} CirrusVGAState;
291 e6e5ad80 bellard
292 e6e5ad80 bellard
typedef struct PCICirrusVGAState {
293 e6e5ad80 bellard
    PCIDevice dev;
294 e6e5ad80 bellard
    CirrusVGAState cirrus_vga;
295 e6e5ad80 bellard
} PCICirrusVGAState;
296 e6e5ad80 bellard
297 a5082316 bellard
static uint8_t rop_to_index[256];
298 3b46e624 ths
299 e6e5ad80 bellard
/***************************************
300 e6e5ad80 bellard
 *
301 e6e5ad80 bellard
 *  prototypes.
302 e6e5ad80 bellard
 *
303 e6e5ad80 bellard
 ***************************************/
304 e6e5ad80 bellard
305 e6e5ad80 bellard
306 8926b517 bellard
static void cirrus_bitblt_reset(CirrusVGAState *s);
307 8926b517 bellard
static void cirrus_update_memory_access(CirrusVGAState *s);
308 e6e5ad80 bellard
309 e6e5ad80 bellard
/***************************************
310 e6e5ad80 bellard
 *
311 e6e5ad80 bellard
 *  raster operations
312 e6e5ad80 bellard
 *
313 e6e5ad80 bellard
 ***************************************/
314 e6e5ad80 bellard
315 a5082316 bellard
static void cirrus_bitblt_rop_nop(CirrusVGAState *s,
316 a5082316 bellard
                                  uint8_t *dst,const uint8_t *src,
317 a5082316 bellard
                                  int dstpitch,int srcpitch,
318 a5082316 bellard
                                  int bltwidth,int bltheight)
319 a5082316 bellard
{
320 e6e5ad80 bellard
}
321 e6e5ad80 bellard
322 a5082316 bellard
static void cirrus_bitblt_fill_nop(CirrusVGAState *s,
323 a5082316 bellard
                                   uint8_t *dst,
324 a5082316 bellard
                                   int dstpitch, int bltwidth,int bltheight)
325 e6e5ad80 bellard
{
326 a5082316 bellard
}
327 e6e5ad80 bellard
328 a5082316 bellard
#define ROP_NAME 0
329 a5082316 bellard
#define ROP_OP(d, s) d = 0
330 a5082316 bellard
#include "cirrus_vga_rop.h"
331 e6e5ad80 bellard
332 a5082316 bellard
#define ROP_NAME src_and_dst
333 a5082316 bellard
#define ROP_OP(d, s) d = (s) & (d)
334 a5082316 bellard
#include "cirrus_vga_rop.h"
335 e6e5ad80 bellard
336 a5082316 bellard
#define ROP_NAME src_and_notdst
337 a5082316 bellard
#define ROP_OP(d, s) d = (s) & (~(d))
338 a5082316 bellard
#include "cirrus_vga_rop.h"
339 e6e5ad80 bellard
340 a5082316 bellard
#define ROP_NAME notdst
341 a5082316 bellard
#define ROP_OP(d, s) d = ~(d)
342 a5082316 bellard
#include "cirrus_vga_rop.h"
343 e6e5ad80 bellard
344 a5082316 bellard
#define ROP_NAME src
345 a5082316 bellard
#define ROP_OP(d, s) d = s
346 a5082316 bellard
#include "cirrus_vga_rop.h"
347 e6e5ad80 bellard
348 a5082316 bellard
#define ROP_NAME 1
349 4c8732d7 bellard
#define ROP_OP(d, s) d = ~0
350 a5082316 bellard
#include "cirrus_vga_rop.h"
351 a5082316 bellard
352 a5082316 bellard
#define ROP_NAME notsrc_and_dst
353 a5082316 bellard
#define ROP_OP(d, s) d = (~(s)) & (d)
354 a5082316 bellard
#include "cirrus_vga_rop.h"
355 a5082316 bellard
356 a5082316 bellard
#define ROP_NAME src_xor_dst
357 a5082316 bellard
#define ROP_OP(d, s) d = (s) ^ (d)
358 a5082316 bellard
#include "cirrus_vga_rop.h"
359 a5082316 bellard
360 a5082316 bellard
#define ROP_NAME src_or_dst
361 a5082316 bellard
#define ROP_OP(d, s) d = (s) | (d)
362 a5082316 bellard
#include "cirrus_vga_rop.h"
363 a5082316 bellard
364 a5082316 bellard
#define ROP_NAME notsrc_or_notdst
365 a5082316 bellard
#define ROP_OP(d, s) d = (~(s)) | (~(d))
366 a5082316 bellard
#include "cirrus_vga_rop.h"
367 a5082316 bellard
368 a5082316 bellard
#define ROP_NAME src_notxor_dst
369 a5082316 bellard
#define ROP_OP(d, s) d = ~((s) ^ (d))
370 a5082316 bellard
#include "cirrus_vga_rop.h"
371 e6e5ad80 bellard
372 a5082316 bellard
#define ROP_NAME src_or_notdst
373 a5082316 bellard
#define ROP_OP(d, s) d = (s) | (~(d))
374 a5082316 bellard
#include "cirrus_vga_rop.h"
375 a5082316 bellard
376 a5082316 bellard
#define ROP_NAME notsrc
377 a5082316 bellard
#define ROP_OP(d, s) d = (~(s))
378 a5082316 bellard
#include "cirrus_vga_rop.h"
379 a5082316 bellard
380 a5082316 bellard
#define ROP_NAME notsrc_or_dst
381 a5082316 bellard
#define ROP_OP(d, s) d = (~(s)) | (d)
382 a5082316 bellard
#include "cirrus_vga_rop.h"
383 a5082316 bellard
384 a5082316 bellard
#define ROP_NAME notsrc_and_notdst
385 a5082316 bellard
#define ROP_OP(d, s) d = (~(s)) & (~(d))
386 a5082316 bellard
#include "cirrus_vga_rop.h"
387 a5082316 bellard
388 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_fwd_rop[16] = {
389 a5082316 bellard
    cirrus_bitblt_rop_fwd_0,
390 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_and_dst,
391 a5082316 bellard
    cirrus_bitblt_rop_nop,
392 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_and_notdst,
393 a5082316 bellard
    cirrus_bitblt_rop_fwd_notdst,
394 a5082316 bellard
    cirrus_bitblt_rop_fwd_src,
395 a5082316 bellard
    cirrus_bitblt_rop_fwd_1,
396 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_and_dst,
397 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_xor_dst,
398 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_or_dst,
399 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_or_notdst,
400 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_notxor_dst,
401 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_or_notdst,
402 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc,
403 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_or_dst,
404 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_and_notdst,
405 a5082316 bellard
};
406 a5082316 bellard
407 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_bkwd_rop[16] = {
408 a5082316 bellard
    cirrus_bitblt_rop_bkwd_0,
409 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_and_dst,
410 a5082316 bellard
    cirrus_bitblt_rop_nop,
411 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_and_notdst,
412 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notdst,
413 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src,
414 a5082316 bellard
    cirrus_bitblt_rop_bkwd_1,
415 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_and_dst,
416 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_xor_dst,
417 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_or_dst,
418 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_or_notdst,
419 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_notxor_dst,
420 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_or_notdst,
421 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc,
422 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_or_dst,
423 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_and_notdst,
424 a5082316 bellard
};
425 96cf2df8 ths
426 96cf2df8 ths
#define TRANSP_ROP(name) {\
427 96cf2df8 ths
    name ## _8,\
428 96cf2df8 ths
    name ## _16,\
429 96cf2df8 ths
        }
430 96cf2df8 ths
#define TRANSP_NOP(func) {\
431 96cf2df8 ths
    func,\
432 96cf2df8 ths
    func,\
433 96cf2df8 ths
        }
434 96cf2df8 ths
435 96cf2df8 ths
static const cirrus_bitblt_rop_t cirrus_fwd_transp_rop[16][2] = {
436 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_0),
437 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_dst),
438 96cf2df8 ths
    TRANSP_NOP(cirrus_bitblt_rop_nop),
439 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_notdst),
440 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notdst),
441 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src),
442 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_1),
443 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_dst),
444 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_xor_dst),
445 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_dst),
446 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_notdst),
447 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_notxor_dst),
448 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_notdst),
449 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc),
450 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_dst),
451 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_notdst),
452 96cf2df8 ths
};
453 96cf2df8 ths
454 96cf2df8 ths
static const cirrus_bitblt_rop_t cirrus_bkwd_transp_rop[16][2] = {
455 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_0),
456 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_dst),
457 96cf2df8 ths
    TRANSP_NOP(cirrus_bitblt_rop_nop),
458 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_notdst),
459 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notdst),
460 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src),
461 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_1),
462 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_dst),
463 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_xor_dst),
464 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_dst),
465 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_notdst),
466 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_notxor_dst),
467 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_notdst),
468 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc),
469 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_dst),
470 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_notdst),
471 96cf2df8 ths
};
472 96cf2df8 ths
473 a5082316 bellard
#define ROP2(name) {\
474 a5082316 bellard
    name ## _8,\
475 a5082316 bellard
    name ## _16,\
476 a5082316 bellard
    name ## _24,\
477 a5082316 bellard
    name ## _32,\
478 a5082316 bellard
        }
479 a5082316 bellard
480 a5082316 bellard
#define ROP_NOP2(func) {\
481 a5082316 bellard
    func,\
482 a5082316 bellard
    func,\
483 a5082316 bellard
    func,\
484 a5082316 bellard
    func,\
485 a5082316 bellard
        }
486 a5082316 bellard
487 e69390ce bellard
static const cirrus_bitblt_rop_t cirrus_patternfill[16][4] = {
488 e69390ce bellard
    ROP2(cirrus_patternfill_0),
489 e69390ce bellard
    ROP2(cirrus_patternfill_src_and_dst),
490 e69390ce bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
491 e69390ce bellard
    ROP2(cirrus_patternfill_src_and_notdst),
492 e69390ce bellard
    ROP2(cirrus_patternfill_notdst),
493 e69390ce bellard
    ROP2(cirrus_patternfill_src),
494 e69390ce bellard
    ROP2(cirrus_patternfill_1),
495 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_and_dst),
496 e69390ce bellard
    ROP2(cirrus_patternfill_src_xor_dst),
497 e69390ce bellard
    ROP2(cirrus_patternfill_src_or_dst),
498 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_or_notdst),
499 e69390ce bellard
    ROP2(cirrus_patternfill_src_notxor_dst),
500 e69390ce bellard
    ROP2(cirrus_patternfill_src_or_notdst),
501 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc),
502 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_or_dst),
503 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_and_notdst),
504 e69390ce bellard
};
505 e69390ce bellard
506 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand_transp[16][4] = {
507 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_0),
508 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_and_dst),
509 a5082316 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
510 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_and_notdst),
511 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notdst),
512 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src),
513 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_1),
514 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_and_dst),
515 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_xor_dst),
516 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_or_dst),
517 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_or_notdst),
518 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_notxor_dst),
519 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_or_notdst),
520 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc),
521 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_or_dst),
522 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_and_notdst),
523 a5082316 bellard
};
524 a5082316 bellard
525 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand[16][4] = {
526 a5082316 bellard
    ROP2(cirrus_colorexpand_0),
527 a5082316 bellard
    ROP2(cirrus_colorexpand_src_and_dst),
528 a5082316 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
529 a5082316 bellard
    ROP2(cirrus_colorexpand_src_and_notdst),
530 a5082316 bellard
    ROP2(cirrus_colorexpand_notdst),
531 a5082316 bellard
    ROP2(cirrus_colorexpand_src),
532 a5082316 bellard
    ROP2(cirrus_colorexpand_1),
533 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_and_dst),
534 a5082316 bellard
    ROP2(cirrus_colorexpand_src_xor_dst),
535 a5082316 bellard
    ROP2(cirrus_colorexpand_src_or_dst),
536 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_or_notdst),
537 a5082316 bellard
    ROP2(cirrus_colorexpand_src_notxor_dst),
538 a5082316 bellard
    ROP2(cirrus_colorexpand_src_or_notdst),
539 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc),
540 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_or_dst),
541 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_and_notdst),
542 a5082316 bellard
};
543 a5082316 bellard
544 b30d4608 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern_transp[16][4] = {
545 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_0),
546 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_and_dst),
547 b30d4608 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
548 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_and_notdst),
549 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notdst),
550 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src),
551 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_1),
552 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_dst),
553 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_xor_dst),
554 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_or_dst),
555 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_notdst),
556 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_notxor_dst),
557 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_or_notdst),
558 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc),
559 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_dst),
560 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_notdst),
561 b30d4608 bellard
};
562 b30d4608 bellard
563 b30d4608 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern[16][4] = {
564 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_0),
565 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_and_dst),
566 b30d4608 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
567 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_and_notdst),
568 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notdst),
569 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src),
570 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_1),
571 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc_and_dst),
572 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_xor_dst),
573 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_or_dst),
574 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc_or_notdst),
575 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_notxor_dst),
576 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_or_notdst),
577 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc),
578 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc_or_dst),
579 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc_and_notdst),
580 b30d4608 bellard
};
581 b30d4608 bellard
582 a5082316 bellard
static const cirrus_fill_t cirrus_fill[16][4] = {
583 a5082316 bellard
    ROP2(cirrus_fill_0),
584 a5082316 bellard
    ROP2(cirrus_fill_src_and_dst),
585 a5082316 bellard
    ROP_NOP2(cirrus_bitblt_fill_nop),
586 a5082316 bellard
    ROP2(cirrus_fill_src_and_notdst),
587 a5082316 bellard
    ROP2(cirrus_fill_notdst),
588 a5082316 bellard
    ROP2(cirrus_fill_src),
589 a5082316 bellard
    ROP2(cirrus_fill_1),
590 a5082316 bellard
    ROP2(cirrus_fill_notsrc_and_dst),
591 a5082316 bellard
    ROP2(cirrus_fill_src_xor_dst),
592 a5082316 bellard
    ROP2(cirrus_fill_src_or_dst),
593 a5082316 bellard
    ROP2(cirrus_fill_notsrc_or_notdst),
594 a5082316 bellard
    ROP2(cirrus_fill_src_notxor_dst),
595 a5082316 bellard
    ROP2(cirrus_fill_src_or_notdst),
596 a5082316 bellard
    ROP2(cirrus_fill_notsrc),
597 a5082316 bellard
    ROP2(cirrus_fill_notsrc_or_dst),
598 a5082316 bellard
    ROP2(cirrus_fill_notsrc_and_notdst),
599 a5082316 bellard
};
600 a5082316 bellard
601 a5082316 bellard
static inline void cirrus_bitblt_fgcol(CirrusVGAState *s)
602 e6e5ad80 bellard
{
603 a5082316 bellard
    unsigned int color;
604 a5082316 bellard
    switch (s->cirrus_blt_pixelwidth) {
605 a5082316 bellard
    case 1:
606 a5082316 bellard
        s->cirrus_blt_fgcol = s->cirrus_shadow_gr1;
607 a5082316 bellard
        break;
608 a5082316 bellard
    case 2:
609 a5082316 bellard
        color = s->cirrus_shadow_gr1 | (s->gr[0x11] << 8);
610 a5082316 bellard
        s->cirrus_blt_fgcol = le16_to_cpu(color);
611 a5082316 bellard
        break;
612 a5082316 bellard
    case 3:
613 5fafdf24 ths
        s->cirrus_blt_fgcol = s->cirrus_shadow_gr1 |
614 a5082316 bellard
            (s->gr[0x11] << 8) | (s->gr[0x13] << 16);
615 a5082316 bellard
        break;
616 a5082316 bellard
    default:
617 a5082316 bellard
    case 4:
618 a5082316 bellard
        color = s->cirrus_shadow_gr1 | (s->gr[0x11] << 8) |
619 a5082316 bellard
            (s->gr[0x13] << 16) | (s->gr[0x15] << 24);
620 a5082316 bellard
        s->cirrus_blt_fgcol = le32_to_cpu(color);
621 a5082316 bellard
        break;
622 e6e5ad80 bellard
    }
623 e6e5ad80 bellard
}
624 e6e5ad80 bellard
625 a5082316 bellard
static inline void cirrus_bitblt_bgcol(CirrusVGAState *s)
626 e6e5ad80 bellard
{
627 a5082316 bellard
    unsigned int color;
628 e6e5ad80 bellard
    switch (s->cirrus_blt_pixelwidth) {
629 e6e5ad80 bellard
    case 1:
630 a5082316 bellard
        s->cirrus_blt_bgcol = s->cirrus_shadow_gr0;
631 a5082316 bellard
        break;
632 e6e5ad80 bellard
    case 2:
633 a5082316 bellard
        color = s->cirrus_shadow_gr0 | (s->gr[0x10] << 8);
634 a5082316 bellard
        s->cirrus_blt_bgcol = le16_to_cpu(color);
635 a5082316 bellard
        break;
636 e6e5ad80 bellard
    case 3:
637 5fafdf24 ths
        s->cirrus_blt_bgcol = s->cirrus_shadow_gr0 |
638 a5082316 bellard
            (s->gr[0x10] << 8) | (s->gr[0x12] << 16);
639 a5082316 bellard
        break;
640 e6e5ad80 bellard
    default:
641 a5082316 bellard
    case 4:
642 a5082316 bellard
        color = s->cirrus_shadow_gr0 | (s->gr[0x10] << 8) |
643 a5082316 bellard
            (s->gr[0x12] << 16) | (s->gr[0x14] << 24);
644 a5082316 bellard
        s->cirrus_blt_bgcol = le32_to_cpu(color);
645 a5082316 bellard
        break;
646 e6e5ad80 bellard
    }
647 e6e5ad80 bellard
}
648 e6e5ad80 bellard
649 e6e5ad80 bellard
static void cirrus_invalidate_region(CirrusVGAState * s, int off_begin,
650 e6e5ad80 bellard
                                     int off_pitch, int bytesperline,
651 e6e5ad80 bellard
                                     int lines)
652 e6e5ad80 bellard
{
653 e6e5ad80 bellard
    int y;
654 e6e5ad80 bellard
    int off_cur;
655 e6e5ad80 bellard
    int off_cur_end;
656 e6e5ad80 bellard
657 e6e5ad80 bellard
    for (y = 0; y < lines; y++) {
658 e6e5ad80 bellard
        off_cur = off_begin;
659 b2eb849d aurel32
        off_cur_end = (off_cur + bytesperline) & s->cirrus_addr_mask;
660 e6e5ad80 bellard
        off_cur &= TARGET_PAGE_MASK;
661 e6e5ad80 bellard
        while (off_cur < off_cur_end) {
662 e6e5ad80 bellard
            cpu_physical_memory_set_dirty(s->vram_offset + off_cur);
663 e6e5ad80 bellard
            off_cur += TARGET_PAGE_SIZE;
664 e6e5ad80 bellard
        }
665 e6e5ad80 bellard
        off_begin += off_pitch;
666 e6e5ad80 bellard
    }
667 e6e5ad80 bellard
}
668 e6e5ad80 bellard
669 e6e5ad80 bellard
static int cirrus_bitblt_common_patterncopy(CirrusVGAState * s,
670 e6e5ad80 bellard
                                            const uint8_t * src)
671 e6e5ad80 bellard
{
672 e6e5ad80 bellard
    uint8_t *dst;
673 e6e5ad80 bellard
674 b2eb849d aurel32
    dst = s->vram_ptr + (s->cirrus_blt_dstaddr & s->cirrus_addr_mask);
675 b2eb849d aurel32
676 b2eb849d aurel32
    if (BLTUNSAFE(s))
677 b2eb849d aurel32
        return 0;
678 b2eb849d aurel32
679 e69390ce bellard
    (*s->cirrus_rop) (s, dst, src,
680 5fafdf24 ths
                      s->cirrus_blt_dstpitch, 0,
681 e69390ce bellard
                      s->cirrus_blt_width, s->cirrus_blt_height);
682 e6e5ad80 bellard
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
683 e69390ce bellard
                             s->cirrus_blt_dstpitch, s->cirrus_blt_width,
684 e69390ce bellard
                             s->cirrus_blt_height);
685 e6e5ad80 bellard
    return 1;
686 e6e5ad80 bellard
}
687 e6e5ad80 bellard
688 a21ae81d bellard
/* fill */
689 a21ae81d bellard
690 a5082316 bellard
static int cirrus_bitblt_solidfill(CirrusVGAState *s, int blt_rop)
691 a21ae81d bellard
{
692 a5082316 bellard
    cirrus_fill_t rop_func;
693 a21ae81d bellard
694 b2eb849d aurel32
    if (BLTUNSAFE(s))
695 b2eb849d aurel32
        return 0;
696 a5082316 bellard
    rop_func = cirrus_fill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
697 b2eb849d aurel32
    rop_func(s, s->vram_ptr + (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
698 a5082316 bellard
             s->cirrus_blt_dstpitch,
699 a5082316 bellard
             s->cirrus_blt_width, s->cirrus_blt_height);
700 a21ae81d bellard
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
701 a21ae81d bellard
                             s->cirrus_blt_dstpitch, s->cirrus_blt_width,
702 a21ae81d bellard
                             s->cirrus_blt_height);
703 a21ae81d bellard
    cirrus_bitblt_reset(s);
704 a21ae81d bellard
    return 1;
705 a21ae81d bellard
}
706 a21ae81d bellard
707 e6e5ad80 bellard
/***************************************
708 e6e5ad80 bellard
 *
709 e6e5ad80 bellard
 *  bitblt (video-to-video)
710 e6e5ad80 bellard
 *
711 e6e5ad80 bellard
 ***************************************/
712 e6e5ad80 bellard
713 e6e5ad80 bellard
static int cirrus_bitblt_videotovideo_patterncopy(CirrusVGAState * s)
714 e6e5ad80 bellard
{
715 e6e5ad80 bellard
    return cirrus_bitblt_common_patterncopy(s,
716 b2eb849d aurel32
                                            s->vram_ptr + ((s->cirrus_blt_srcaddr & ~7) &
717 b2eb849d aurel32
                                            s->cirrus_addr_mask));
718 e6e5ad80 bellard
}
719 e6e5ad80 bellard
720 24236869 bellard
static void cirrus_do_copy(CirrusVGAState *s, int dst, int src, int w, int h)
721 e6e5ad80 bellard
{
722 24236869 bellard
    int sx, sy;
723 24236869 bellard
    int dx, dy;
724 24236869 bellard
    int width, height;
725 24236869 bellard
    int depth;
726 24236869 bellard
    int notify = 0;
727 24236869 bellard
728 24236869 bellard
    depth = s->get_bpp((VGAState *)s) / 8;
729 24236869 bellard
    s->get_resolution((VGAState *)s, &width, &height);
730 24236869 bellard
731 24236869 bellard
    /* extra x, y */
732 24236869 bellard
    sx = (src % (width * depth)) / depth;
733 24236869 bellard
    sy = (src / (width * depth));
734 24236869 bellard
    dx = (dst % (width *depth)) / depth;
735 24236869 bellard
    dy = (dst / (width * depth));
736 24236869 bellard
737 24236869 bellard
    /* normalize width */
738 24236869 bellard
    w /= depth;
739 24236869 bellard
740 24236869 bellard
    /* if we're doing a backward copy, we have to adjust
741 24236869 bellard
       our x/y to be the upper left corner (instead of the lower
742 24236869 bellard
       right corner) */
743 24236869 bellard
    if (s->cirrus_blt_dstpitch < 0) {
744 24236869 bellard
        sx -= (s->cirrus_blt_width / depth) - 1;
745 24236869 bellard
        dx -= (s->cirrus_blt_width / depth) - 1;
746 24236869 bellard
        sy -= s->cirrus_blt_height - 1;
747 24236869 bellard
        dy -= s->cirrus_blt_height - 1;
748 24236869 bellard
    }
749 24236869 bellard
750 24236869 bellard
    /* are we in the visible portion of memory? */
751 24236869 bellard
    if (sx >= 0 && sy >= 0 && dx >= 0 && dy >= 0 &&
752 24236869 bellard
        (sx + w) <= width && (sy + h) <= height &&
753 24236869 bellard
        (dx + w) <= width && (dy + h) <= height) {
754 24236869 bellard
        notify = 1;
755 24236869 bellard
    }
756 24236869 bellard
757 24236869 bellard
    /* make to sure only copy if it's a plain copy ROP */
758 24236869 bellard
    if (*s->cirrus_rop != cirrus_bitblt_rop_fwd_src &&
759 24236869 bellard
        *s->cirrus_rop != cirrus_bitblt_rop_bkwd_src)
760 24236869 bellard
        notify = 0;
761 24236869 bellard
762 24236869 bellard
    /* we have to flush all pending changes so that the copy
763 24236869 bellard
       is generated at the appropriate moment in time */
764 24236869 bellard
    if (notify)
765 24236869 bellard
        vga_hw_update();
766 24236869 bellard
767 b2eb849d aurel32
    (*s->cirrus_rop) (s, s->vram_ptr +
768 b2eb849d aurel32
                      (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
769 b2eb849d aurel32
                      s->vram_ptr +
770 b2eb849d aurel32
                      (s->cirrus_blt_srcaddr & s->cirrus_addr_mask),
771 e6e5ad80 bellard
                      s->cirrus_blt_dstpitch, s->cirrus_blt_srcpitch,
772 e6e5ad80 bellard
                      s->cirrus_blt_width, s->cirrus_blt_height);
773 24236869 bellard
774 24236869 bellard
    if (notify)
775 38334f76 balrog
        qemu_console_copy(s->console,
776 38334f76 balrog
                          sx, sy, dx, dy,
777 38334f76 balrog
                          s->cirrus_blt_width / depth,
778 38334f76 balrog
                          s->cirrus_blt_height);
779 24236869 bellard
780 24236869 bellard
    /* we don't have to notify the display that this portion has
781 38334f76 balrog
       changed since qemu_console_copy implies this */
782 24236869 bellard
783 24236869 bellard
    if (!notify)
784 24236869 bellard
        cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
785 24236869 bellard
                                 s->cirrus_blt_dstpitch, s->cirrus_blt_width,
786 24236869 bellard
                                 s->cirrus_blt_height);
787 24236869 bellard
}
788 24236869 bellard
789 24236869 bellard
static int cirrus_bitblt_videotovideo_copy(CirrusVGAState * s)
790 24236869 bellard
{
791 65d35a09 aurel32
    if (BLTUNSAFE(s))
792 65d35a09 aurel32
        return 0;
793 65d35a09 aurel32
794 24236869 bellard
    if (s->ds->dpy_copy) {
795 24236869 bellard
        cirrus_do_copy(s, s->cirrus_blt_dstaddr - s->start_addr,
796 24236869 bellard
                       s->cirrus_blt_srcaddr - s->start_addr,
797 24236869 bellard
                       s->cirrus_blt_width, s->cirrus_blt_height);
798 24236869 bellard
    } else {
799 b2eb849d aurel32
        (*s->cirrus_rop) (s, s->vram_ptr +
800 b2eb849d aurel32
                (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
801 b2eb849d aurel32
                          s->vram_ptr +
802 b2eb849d aurel32
                (s->cirrus_blt_srcaddr & s->cirrus_addr_mask),
803 24236869 bellard
                          s->cirrus_blt_dstpitch, s->cirrus_blt_srcpitch,
804 24236869 bellard
                          s->cirrus_blt_width, s->cirrus_blt_height);
805 24236869 bellard
806 24236869 bellard
        cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
807 24236869 bellard
                                 s->cirrus_blt_dstpitch, s->cirrus_blt_width,
808 24236869 bellard
                                 s->cirrus_blt_height);
809 24236869 bellard
    }
810 24236869 bellard
811 e6e5ad80 bellard
    return 1;
812 e6e5ad80 bellard
}
813 e6e5ad80 bellard
814 e6e5ad80 bellard
/***************************************
815 e6e5ad80 bellard
 *
816 e6e5ad80 bellard
 *  bitblt (cpu-to-video)
817 e6e5ad80 bellard
 *
818 e6e5ad80 bellard
 ***************************************/
819 e6e5ad80 bellard
820 e6e5ad80 bellard
static void cirrus_bitblt_cputovideo_next(CirrusVGAState * s)
821 e6e5ad80 bellard
{
822 e6e5ad80 bellard
    int copy_count;
823 a5082316 bellard
    uint8_t *end_ptr;
824 3b46e624 ths
825 e6e5ad80 bellard
    if (s->cirrus_srccounter > 0) {
826 a5082316 bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
827 a5082316 bellard
            cirrus_bitblt_common_patterncopy(s, s->cirrus_bltbuf);
828 a5082316 bellard
        the_end:
829 a5082316 bellard
            s->cirrus_srccounter = 0;
830 a5082316 bellard
            cirrus_bitblt_reset(s);
831 a5082316 bellard
        } else {
832 a5082316 bellard
            /* at least one scan line */
833 a5082316 bellard
            do {
834 b2eb849d aurel32
                (*s->cirrus_rop)(s, s->vram_ptr +
835 b2eb849d aurel32
                                 (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
836 b2eb849d aurel32
                                  s->cirrus_bltbuf, 0, 0, s->cirrus_blt_width, 1);
837 a5082316 bellard
                cirrus_invalidate_region(s, s->cirrus_blt_dstaddr, 0,
838 a5082316 bellard
                                         s->cirrus_blt_width, 1);
839 a5082316 bellard
                s->cirrus_blt_dstaddr += s->cirrus_blt_dstpitch;
840 a5082316 bellard
                s->cirrus_srccounter -= s->cirrus_blt_srcpitch;
841 a5082316 bellard
                if (s->cirrus_srccounter <= 0)
842 a5082316 bellard
                    goto the_end;
843 a5082316 bellard
                /* more bytes than needed can be transfered because of
844 a5082316 bellard
                   word alignment, so we keep them for the next line */
845 a5082316 bellard
                /* XXX: keep alignment to speed up transfer */
846 a5082316 bellard
                end_ptr = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
847 a5082316 bellard
                copy_count = s->cirrus_srcptr_end - end_ptr;
848 a5082316 bellard
                memmove(s->cirrus_bltbuf, end_ptr, copy_count);
849 a5082316 bellard
                s->cirrus_srcptr = s->cirrus_bltbuf + copy_count;
850 a5082316 bellard
                s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
851 a5082316 bellard
            } while (s->cirrus_srcptr >= s->cirrus_srcptr_end);
852 a5082316 bellard
        }
853 e6e5ad80 bellard
    }
854 e6e5ad80 bellard
}
855 e6e5ad80 bellard
856 e6e5ad80 bellard
/***************************************
857 e6e5ad80 bellard
 *
858 e6e5ad80 bellard
 *  bitblt wrapper
859 e6e5ad80 bellard
 *
860 e6e5ad80 bellard
 ***************************************/
861 e6e5ad80 bellard
862 e6e5ad80 bellard
static void cirrus_bitblt_reset(CirrusVGAState * s)
863 e6e5ad80 bellard
{
864 e6e5ad80 bellard
    s->gr[0x31] &=
865 e6e5ad80 bellard
        ~(CIRRUS_BLT_START | CIRRUS_BLT_BUSY | CIRRUS_BLT_FIFOUSED);
866 e6e5ad80 bellard
    s->cirrus_srcptr = &s->cirrus_bltbuf[0];
867 e6e5ad80 bellard
    s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];
868 e6e5ad80 bellard
    s->cirrus_srccounter = 0;
869 8926b517 bellard
    cirrus_update_memory_access(s);
870 e6e5ad80 bellard
}
871 e6e5ad80 bellard
872 e6e5ad80 bellard
static int cirrus_bitblt_cputovideo(CirrusVGAState * s)
873 e6e5ad80 bellard
{
874 a5082316 bellard
    int w;
875 a5082316 bellard
876 e6e5ad80 bellard
    s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_MEMSYSSRC;
877 e6e5ad80 bellard
    s->cirrus_srcptr = &s->cirrus_bltbuf[0];
878 e6e5ad80 bellard
    s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];
879 e6e5ad80 bellard
880 e6e5ad80 bellard
    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
881 e6e5ad80 bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
882 a5082316 bellard
            s->cirrus_blt_srcpitch = 8;
883 e6e5ad80 bellard
        } else {
884 b30d4608 bellard
            /* XXX: check for 24 bpp */
885 a5082316 bellard
            s->cirrus_blt_srcpitch = 8 * 8 * s->cirrus_blt_pixelwidth;
886 e6e5ad80 bellard
        }
887 a5082316 bellard
        s->cirrus_srccounter = s->cirrus_blt_srcpitch;
888 e6e5ad80 bellard
    } else {
889 e6e5ad80 bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
890 a5082316 bellard
            w = s->cirrus_blt_width / s->cirrus_blt_pixelwidth;
891 5fafdf24 ths
            if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_DWORDGRANULARITY)
892 a5082316 bellard
                s->cirrus_blt_srcpitch = ((w + 31) >> 5);
893 a5082316 bellard
            else
894 a5082316 bellard
                s->cirrus_blt_srcpitch = ((w + 7) >> 3);
895 e6e5ad80 bellard
        } else {
896 c9c0eae8 bellard
            /* always align input size to 32 bits */
897 c9c0eae8 bellard
            s->cirrus_blt_srcpitch = (s->cirrus_blt_width + 3) & ~3;
898 e6e5ad80 bellard
        }
899 a5082316 bellard
        s->cirrus_srccounter = s->cirrus_blt_srcpitch * s->cirrus_blt_height;
900 e6e5ad80 bellard
    }
901 a5082316 bellard
    s->cirrus_srcptr = s->cirrus_bltbuf;
902 a5082316 bellard
    s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
903 8926b517 bellard
    cirrus_update_memory_access(s);
904 e6e5ad80 bellard
    return 1;
905 e6e5ad80 bellard
}
906 e6e5ad80 bellard
907 e6e5ad80 bellard
static int cirrus_bitblt_videotocpu(CirrusVGAState * s)
908 e6e5ad80 bellard
{
909 e6e5ad80 bellard
    /* XXX */
910 a5082316 bellard
#ifdef DEBUG_BITBLT
911 e6e5ad80 bellard
    printf("cirrus: bitblt (video to cpu) is not implemented yet\n");
912 e6e5ad80 bellard
#endif
913 e6e5ad80 bellard
    return 0;
914 e6e5ad80 bellard
}
915 e6e5ad80 bellard
916 e6e5ad80 bellard
static int cirrus_bitblt_videotovideo(CirrusVGAState * s)
917 e6e5ad80 bellard
{
918 e6e5ad80 bellard
    int ret;
919 e6e5ad80 bellard
920 e6e5ad80 bellard
    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
921 e6e5ad80 bellard
        ret = cirrus_bitblt_videotovideo_patterncopy(s);
922 e6e5ad80 bellard
    } else {
923 e6e5ad80 bellard
        ret = cirrus_bitblt_videotovideo_copy(s);
924 e6e5ad80 bellard
    }
925 e6e5ad80 bellard
    if (ret)
926 e6e5ad80 bellard
        cirrus_bitblt_reset(s);
927 e6e5ad80 bellard
    return ret;
928 e6e5ad80 bellard
}
929 e6e5ad80 bellard
930 e6e5ad80 bellard
static void cirrus_bitblt_start(CirrusVGAState * s)
931 e6e5ad80 bellard
{
932 e6e5ad80 bellard
    uint8_t blt_rop;
933 e6e5ad80 bellard
934 a5082316 bellard
    s->gr[0x31] |= CIRRUS_BLT_BUSY;
935 a5082316 bellard
936 e6e5ad80 bellard
    s->cirrus_blt_width = (s->gr[0x20] | (s->gr[0x21] << 8)) + 1;
937 e6e5ad80 bellard
    s->cirrus_blt_height = (s->gr[0x22] | (s->gr[0x23] << 8)) + 1;
938 e6e5ad80 bellard
    s->cirrus_blt_dstpitch = (s->gr[0x24] | (s->gr[0x25] << 8));
939 e6e5ad80 bellard
    s->cirrus_blt_srcpitch = (s->gr[0x26] | (s->gr[0x27] << 8));
940 e6e5ad80 bellard
    s->cirrus_blt_dstaddr =
941 e6e5ad80 bellard
        (s->gr[0x28] | (s->gr[0x29] << 8) | (s->gr[0x2a] << 16));
942 e6e5ad80 bellard
    s->cirrus_blt_srcaddr =
943 e6e5ad80 bellard
        (s->gr[0x2c] | (s->gr[0x2d] << 8) | (s->gr[0x2e] << 16));
944 e6e5ad80 bellard
    s->cirrus_blt_mode = s->gr[0x30];
945 a5082316 bellard
    s->cirrus_blt_modeext = s->gr[0x33];
946 e6e5ad80 bellard
    blt_rop = s->gr[0x32];
947 e6e5ad80 bellard
948 a21ae81d bellard
#ifdef DEBUG_BITBLT
949 0b74ed78 bellard
    printf("rop=0x%02x mode=0x%02x modeext=0x%02x w=%d h=%d dpitch=%d spitch=%d daddr=0x%08x saddr=0x%08x writemask=0x%02x\n",
950 5fafdf24 ths
           blt_rop,
951 a21ae81d bellard
           s->cirrus_blt_mode,
952 a5082316 bellard
           s->cirrus_blt_modeext,
953 a21ae81d bellard
           s->cirrus_blt_width,
954 a21ae81d bellard
           s->cirrus_blt_height,
955 a21ae81d bellard
           s->cirrus_blt_dstpitch,
956 a21ae81d bellard
           s->cirrus_blt_srcpitch,
957 a21ae81d bellard
           s->cirrus_blt_dstaddr,
958 a5082316 bellard
           s->cirrus_blt_srcaddr,
959 e3a4e4b6 bellard
           s->gr[0x2f]);
960 a21ae81d bellard
#endif
961 a21ae81d bellard
962 e6e5ad80 bellard
    switch (s->cirrus_blt_mode & CIRRUS_BLTMODE_PIXELWIDTHMASK) {
963 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH8:
964 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 1;
965 e6e5ad80 bellard
        break;
966 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH16:
967 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 2;
968 e6e5ad80 bellard
        break;
969 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH24:
970 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 3;
971 e6e5ad80 bellard
        break;
972 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH32:
973 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 4;
974 e6e5ad80 bellard
        break;
975 e6e5ad80 bellard
    default:
976 a5082316 bellard
#ifdef DEBUG_BITBLT
977 e6e5ad80 bellard
        printf("cirrus: bitblt - pixel width is unknown\n");
978 e6e5ad80 bellard
#endif
979 e6e5ad80 bellard
        goto bitblt_ignore;
980 e6e5ad80 bellard
    }
981 e6e5ad80 bellard
    s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_PIXELWIDTHMASK;
982 e6e5ad80 bellard
983 e6e5ad80 bellard
    if ((s->
984 e6e5ad80 bellard
         cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSSRC |
985 e6e5ad80 bellard
                            CIRRUS_BLTMODE_MEMSYSDEST))
986 e6e5ad80 bellard
        == (CIRRUS_BLTMODE_MEMSYSSRC | CIRRUS_BLTMODE_MEMSYSDEST)) {
987 a5082316 bellard
#ifdef DEBUG_BITBLT
988 e6e5ad80 bellard
        printf("cirrus: bitblt - memory-to-memory copy is requested\n");
989 e6e5ad80 bellard
#endif
990 e6e5ad80 bellard
        goto bitblt_ignore;
991 e6e5ad80 bellard
    }
992 e6e5ad80 bellard
993 a5082316 bellard
    if ((s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_SOLIDFILL) &&
994 5fafdf24 ths
        (s->cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSDEST |
995 a21ae81d bellard
                               CIRRUS_BLTMODE_TRANSPARENTCOMP |
996 5fafdf24 ths
                               CIRRUS_BLTMODE_PATTERNCOPY |
997 5fafdf24 ths
                               CIRRUS_BLTMODE_COLOREXPAND)) ==
998 a21ae81d bellard
         (CIRRUS_BLTMODE_PATTERNCOPY | CIRRUS_BLTMODE_COLOREXPAND)) {
999 a5082316 bellard
        cirrus_bitblt_fgcol(s);
1000 a5082316 bellard
        cirrus_bitblt_solidfill(s, blt_rop);
1001 e6e5ad80 bellard
    } else {
1002 5fafdf24 ths
        if ((s->cirrus_blt_mode & (CIRRUS_BLTMODE_COLOREXPAND |
1003 5fafdf24 ths
                                   CIRRUS_BLTMODE_PATTERNCOPY)) ==
1004 a5082316 bellard
            CIRRUS_BLTMODE_COLOREXPAND) {
1005 a5082316 bellard
1006 a5082316 bellard
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
1007 b30d4608 bellard
                if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
1008 4c8732d7 bellard
                    cirrus_bitblt_bgcol(s);
1009 b30d4608 bellard
                else
1010 4c8732d7 bellard
                    cirrus_bitblt_fgcol(s);
1011 b30d4608 bellard
                s->cirrus_rop = cirrus_colorexpand_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
1012 a5082316 bellard
            } else {
1013 a5082316 bellard
                cirrus_bitblt_fgcol(s);
1014 a5082316 bellard
                cirrus_bitblt_bgcol(s);
1015 a5082316 bellard
                s->cirrus_rop = cirrus_colorexpand[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
1016 a5082316 bellard
            }
1017 e69390ce bellard
        } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
1018 b30d4608 bellard
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
1019 b30d4608 bellard
                if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
1020 b30d4608 bellard
                    if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
1021 b30d4608 bellard
                        cirrus_bitblt_bgcol(s);
1022 b30d4608 bellard
                    else
1023 b30d4608 bellard
                        cirrus_bitblt_fgcol(s);
1024 b30d4608 bellard
                    s->cirrus_rop = cirrus_colorexpand_pattern_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
1025 b30d4608 bellard
                } else {
1026 b30d4608 bellard
                    cirrus_bitblt_fgcol(s);
1027 b30d4608 bellard
                    cirrus_bitblt_bgcol(s);
1028 b30d4608 bellard
                    s->cirrus_rop = cirrus_colorexpand_pattern[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
1029 b30d4608 bellard
                }
1030 b30d4608 bellard
            } else {
1031 b30d4608 bellard
                s->cirrus_rop = cirrus_patternfill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
1032 b30d4608 bellard
            }
1033 a21ae81d bellard
        } else {
1034 96cf2df8 ths
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
1035 96cf2df8 ths
                if (s->cirrus_blt_pixelwidth > 2) {
1036 96cf2df8 ths
                    printf("src transparent without colorexpand must be 8bpp or 16bpp\n");
1037 96cf2df8 ths
                    goto bitblt_ignore;
1038 96cf2df8 ths
                }
1039 96cf2df8 ths
                if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
1040 96cf2df8 ths
                    s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch;
1041 96cf2df8 ths
                    s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch;
1042 96cf2df8 ths
                    s->cirrus_rop = cirrus_bkwd_transp_rop[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
1043 96cf2df8 ths
                } else {
1044 96cf2df8 ths
                    s->cirrus_rop = cirrus_fwd_transp_rop[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
1045 96cf2df8 ths
                }
1046 96cf2df8 ths
            } else {
1047 96cf2df8 ths
                if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
1048 96cf2df8 ths
                    s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch;
1049 96cf2df8 ths
                    s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch;
1050 96cf2df8 ths
                    s->cirrus_rop = cirrus_bkwd_rop[rop_to_index[blt_rop]];
1051 96cf2df8 ths
                } else {
1052 96cf2df8 ths
                    s->cirrus_rop = cirrus_fwd_rop[rop_to_index[blt_rop]];
1053 96cf2df8 ths
                }
1054 96cf2df8 ths
            }
1055 96cf2df8 ths
        }
1056 a21ae81d bellard
        // setup bitblt engine.
1057 a21ae81d bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSSRC) {
1058 a21ae81d bellard
            if (!cirrus_bitblt_cputovideo(s))
1059 a21ae81d bellard
                goto bitblt_ignore;
1060 a21ae81d bellard
        } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSDEST) {
1061 a21ae81d bellard
            if (!cirrus_bitblt_videotocpu(s))
1062 a21ae81d bellard
                goto bitblt_ignore;
1063 a21ae81d bellard
        } else {
1064 a21ae81d bellard
            if (!cirrus_bitblt_videotovideo(s))
1065 a21ae81d bellard
                goto bitblt_ignore;
1066 a21ae81d bellard
        }
1067 e6e5ad80 bellard
    }
1068 e6e5ad80 bellard
    return;
1069 e6e5ad80 bellard
  bitblt_ignore:;
1070 e6e5ad80 bellard
    cirrus_bitblt_reset(s);
1071 e6e5ad80 bellard
}
1072 e6e5ad80 bellard
1073 e6e5ad80 bellard
static void cirrus_write_bitblt(CirrusVGAState * s, unsigned reg_value)
1074 e6e5ad80 bellard
{
1075 e6e5ad80 bellard
    unsigned old_value;
1076 e6e5ad80 bellard
1077 e6e5ad80 bellard
    old_value = s->gr[0x31];
1078 e6e5ad80 bellard
    s->gr[0x31] = reg_value;
1079 e6e5ad80 bellard
1080 e6e5ad80 bellard
    if (((old_value & CIRRUS_BLT_RESET) != 0) &&
1081 e6e5ad80 bellard
        ((reg_value & CIRRUS_BLT_RESET) == 0)) {
1082 e6e5ad80 bellard
        cirrus_bitblt_reset(s);
1083 e6e5ad80 bellard
    } else if (((old_value & CIRRUS_BLT_START) == 0) &&
1084 e6e5ad80 bellard
               ((reg_value & CIRRUS_BLT_START) != 0)) {
1085 e6e5ad80 bellard
        cirrus_bitblt_start(s);
1086 e6e5ad80 bellard
    }
1087 e6e5ad80 bellard
}
1088 e6e5ad80 bellard
1089 e6e5ad80 bellard
1090 e6e5ad80 bellard
/***************************************
1091 e6e5ad80 bellard
 *
1092 e6e5ad80 bellard
 *  basic parameters
1093 e6e5ad80 bellard
 *
1094 e6e5ad80 bellard
 ***************************************/
1095 e6e5ad80 bellard
1096 5fafdf24 ths
static void cirrus_get_offsets(VGAState *s1,
1097 83acc96b bellard
                               uint32_t *pline_offset,
1098 83acc96b bellard
                               uint32_t *pstart_addr,
1099 83acc96b bellard
                               uint32_t *pline_compare)
1100 e6e5ad80 bellard
{
1101 e6e5ad80 bellard
    CirrusVGAState * s = (CirrusVGAState *)s1;
1102 83acc96b bellard
    uint32_t start_addr, line_offset, line_compare;
1103 e6e5ad80 bellard
1104 e6e5ad80 bellard
    line_offset = s->cr[0x13]
1105 e36f36e1 bellard
        | ((s->cr[0x1b] & 0x10) << 4);
1106 e6e5ad80 bellard
    line_offset <<= 3;
1107 e6e5ad80 bellard
    *pline_offset = line_offset;
1108 e6e5ad80 bellard
1109 e6e5ad80 bellard
    start_addr = (s->cr[0x0c] << 8)
1110 e6e5ad80 bellard
        | s->cr[0x0d]
1111 e6e5ad80 bellard
        | ((s->cr[0x1b] & 0x01) << 16)
1112 e6e5ad80 bellard
        | ((s->cr[0x1b] & 0x0c) << 15)
1113 e6e5ad80 bellard
        | ((s->cr[0x1d] & 0x80) << 12);
1114 e6e5ad80 bellard
    *pstart_addr = start_addr;
1115 83acc96b bellard
1116 5fafdf24 ths
    line_compare = s->cr[0x18] |
1117 83acc96b bellard
        ((s->cr[0x07] & 0x10) << 4) |
1118 83acc96b bellard
        ((s->cr[0x09] & 0x40) << 3);
1119 83acc96b bellard
    *pline_compare = line_compare;
1120 e6e5ad80 bellard
}
1121 e6e5ad80 bellard
1122 e6e5ad80 bellard
static uint32_t cirrus_get_bpp16_depth(CirrusVGAState * s)
1123 e6e5ad80 bellard
{
1124 e6e5ad80 bellard
    uint32_t ret = 16;
1125 e6e5ad80 bellard
1126 e6e5ad80 bellard
    switch (s->cirrus_hidden_dac_data & 0xf) {
1127 e6e5ad80 bellard
    case 0:
1128 e6e5ad80 bellard
        ret = 15;
1129 e6e5ad80 bellard
        break;                        /* Sierra HiColor */
1130 e6e5ad80 bellard
    case 1:
1131 e6e5ad80 bellard
        ret = 16;
1132 e6e5ad80 bellard
        break;                        /* XGA HiColor */
1133 e6e5ad80 bellard
    default:
1134 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1135 e6e5ad80 bellard
        printf("cirrus: invalid DAC value %x in 16bpp\n",
1136 e6e5ad80 bellard
               (s->cirrus_hidden_dac_data & 0xf));
1137 e6e5ad80 bellard
#endif
1138 e6e5ad80 bellard
        ret = 15;                /* XXX */
1139 e6e5ad80 bellard
        break;
1140 e6e5ad80 bellard
    }
1141 e6e5ad80 bellard
    return ret;
1142 e6e5ad80 bellard
}
1143 e6e5ad80 bellard
1144 e6e5ad80 bellard
static int cirrus_get_bpp(VGAState *s1)
1145 e6e5ad80 bellard
{
1146 e6e5ad80 bellard
    CirrusVGAState * s = (CirrusVGAState *)s1;
1147 e6e5ad80 bellard
    uint32_t ret = 8;
1148 e6e5ad80 bellard
1149 e6e5ad80 bellard
    if ((s->sr[0x07] & 0x01) != 0) {
1150 e6e5ad80 bellard
        /* Cirrus SVGA */
1151 e6e5ad80 bellard
        switch (s->sr[0x07] & CIRRUS_SR7_BPP_MASK) {
1152 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_8:
1153 e6e5ad80 bellard
            ret = 8;
1154 e6e5ad80 bellard
            break;
1155 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_16_DOUBLEVCLK:
1156 e6e5ad80 bellard
            ret = cirrus_get_bpp16_depth(s);
1157 e6e5ad80 bellard
            break;
1158 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_24:
1159 e6e5ad80 bellard
            ret = 24;
1160 e6e5ad80 bellard
            break;
1161 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_16:
1162 e6e5ad80 bellard
            ret = cirrus_get_bpp16_depth(s);
1163 e6e5ad80 bellard
            break;
1164 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_32:
1165 e6e5ad80 bellard
            ret = 32;
1166 e6e5ad80 bellard
            break;
1167 e6e5ad80 bellard
        default:
1168 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1169 e6e5ad80 bellard
            printf("cirrus: unknown bpp - sr7=%x\n", s->sr[0x7]);
1170 e6e5ad80 bellard
#endif
1171 e6e5ad80 bellard
            ret = 8;
1172 e6e5ad80 bellard
            break;
1173 e6e5ad80 bellard
        }
1174 e6e5ad80 bellard
    } else {
1175 e6e5ad80 bellard
        /* VGA */
1176 aeb3c85f bellard
        ret = 0;
1177 e6e5ad80 bellard
    }
1178 e6e5ad80 bellard
1179 e6e5ad80 bellard
    return ret;
1180 e6e5ad80 bellard
}
1181 e6e5ad80 bellard
1182 78e127ef bellard
static void cirrus_get_resolution(VGAState *s, int *pwidth, int *pheight)
1183 78e127ef bellard
{
1184 78e127ef bellard
    int width, height;
1185 3b46e624 ths
1186 78e127ef bellard
    width = (s->cr[0x01] + 1) * 8;
1187 5fafdf24 ths
    height = s->cr[0x12] |
1188 5fafdf24 ths
        ((s->cr[0x07] & 0x02) << 7) |
1189 78e127ef bellard
        ((s->cr[0x07] & 0x40) << 3);
1190 78e127ef bellard
    height = (height + 1);
1191 78e127ef bellard
    /* interlace support */
1192 78e127ef bellard
    if (s->cr[0x1a] & 0x01)
1193 78e127ef bellard
        height = height * 2;
1194 78e127ef bellard
    *pwidth = width;
1195 78e127ef bellard
    *pheight = height;
1196 78e127ef bellard
}
1197 78e127ef bellard
1198 e6e5ad80 bellard
/***************************************
1199 e6e5ad80 bellard
 *
1200 e6e5ad80 bellard
 * bank memory
1201 e6e5ad80 bellard
 *
1202 e6e5ad80 bellard
 ***************************************/
1203 e6e5ad80 bellard
1204 e6e5ad80 bellard
static void cirrus_update_bank_ptr(CirrusVGAState * s, unsigned bank_index)
1205 e6e5ad80 bellard
{
1206 e6e5ad80 bellard
    unsigned offset;
1207 e6e5ad80 bellard
    unsigned limit;
1208 e6e5ad80 bellard
1209 e6e5ad80 bellard
    if ((s->gr[0x0b] & 0x01) != 0)        /* dual bank */
1210 e6e5ad80 bellard
        offset = s->gr[0x09 + bank_index];
1211 e6e5ad80 bellard
    else                        /* single bank */
1212 e6e5ad80 bellard
        offset = s->gr[0x09];
1213 e6e5ad80 bellard
1214 e6e5ad80 bellard
    if ((s->gr[0x0b] & 0x20) != 0)
1215 e6e5ad80 bellard
        offset <<= 14;
1216 e6e5ad80 bellard
    else
1217 e6e5ad80 bellard
        offset <<= 12;
1218 e6e5ad80 bellard
1219 e3a4e4b6 bellard
    if (s->real_vram_size <= offset)
1220 e6e5ad80 bellard
        limit = 0;
1221 e6e5ad80 bellard
    else
1222 e3a4e4b6 bellard
        limit = s->real_vram_size - offset;
1223 e6e5ad80 bellard
1224 e6e5ad80 bellard
    if (((s->gr[0x0b] & 0x01) == 0) && (bank_index != 0)) {
1225 e6e5ad80 bellard
        if (limit > 0x8000) {
1226 e6e5ad80 bellard
            offset += 0x8000;
1227 e6e5ad80 bellard
            limit -= 0x8000;
1228 e6e5ad80 bellard
        } else {
1229 e6e5ad80 bellard
            limit = 0;
1230 e6e5ad80 bellard
        }
1231 e6e5ad80 bellard
    }
1232 e6e5ad80 bellard
1233 e6e5ad80 bellard
    if (limit > 0) {
1234 2bec46dc aliguori
        /* Thinking about changing bank base? First, drop the dirty bitmap information
1235 2bec46dc aliguori
         * on the current location, otherwise we lose this pointer forever */
1236 2bec46dc aliguori
        if (s->lfb_vram_mapped) {
1237 2bec46dc aliguori
            target_phys_addr_t base_addr = isa_mem_base + 0xa0000 + bank_index * 0x8000;
1238 2bec46dc aliguori
            cpu_physical_sync_dirty_bitmap(base_addr, base_addr + 0x8000);
1239 2bec46dc aliguori
        }
1240 e6e5ad80 bellard
        s->cirrus_bank_base[bank_index] = offset;
1241 e6e5ad80 bellard
        s->cirrus_bank_limit[bank_index] = limit;
1242 e6e5ad80 bellard
    } else {
1243 e6e5ad80 bellard
        s->cirrus_bank_base[bank_index] = 0;
1244 e6e5ad80 bellard
        s->cirrus_bank_limit[bank_index] = 0;
1245 e6e5ad80 bellard
    }
1246 e6e5ad80 bellard
}
1247 e6e5ad80 bellard
1248 e6e5ad80 bellard
/***************************************
1249 e6e5ad80 bellard
 *
1250 e6e5ad80 bellard
 *  I/O access between 0x3c4-0x3c5
1251 e6e5ad80 bellard
 *
1252 e6e5ad80 bellard
 ***************************************/
1253 e6e5ad80 bellard
1254 e6e5ad80 bellard
static int
1255 e6e5ad80 bellard
cirrus_hook_read_sr(CirrusVGAState * s, unsigned reg_index, int *reg_value)
1256 e6e5ad80 bellard
{
1257 e6e5ad80 bellard
    switch (reg_index) {
1258 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1259 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1260 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1261 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1262 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1263 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1264 e6e5ad80 bellard
    case 0x06:                        // Unlock Cirrus extensions
1265 e6e5ad80 bellard
        *reg_value = s->sr[reg_index];
1266 e6e5ad80 bellard
        break;
1267 e6e5ad80 bellard
    case 0x10:
1268 e6e5ad80 bellard
    case 0x30:
1269 e6e5ad80 bellard
    case 0x50:
1270 e6e5ad80 bellard
    case 0x70:                        // Graphics Cursor X
1271 e6e5ad80 bellard
    case 0x90:
1272 e6e5ad80 bellard
    case 0xb0:
1273 e6e5ad80 bellard
    case 0xd0:
1274 e6e5ad80 bellard
    case 0xf0:                        // Graphics Cursor X
1275 aeb3c85f bellard
        *reg_value = s->sr[0x10];
1276 aeb3c85f bellard
        break;
1277 e6e5ad80 bellard
    case 0x11:
1278 e6e5ad80 bellard
    case 0x31:
1279 e6e5ad80 bellard
    case 0x51:
1280 e6e5ad80 bellard
    case 0x71:                        // Graphics Cursor Y
1281 e6e5ad80 bellard
    case 0x91:
1282 e6e5ad80 bellard
    case 0xb1:
1283 e6e5ad80 bellard
    case 0xd1:
1284 a5082316 bellard
    case 0xf1:                        // Graphics Cursor Y
1285 aeb3c85f bellard
        *reg_value = s->sr[0x11];
1286 aeb3c85f bellard
        break;
1287 aeb3c85f bellard
    case 0x05:                        // ???
1288 aeb3c85f bellard
    case 0x07:                        // Extended Sequencer Mode
1289 aeb3c85f bellard
    case 0x08:                        // EEPROM Control
1290 aeb3c85f bellard
    case 0x09:                        // Scratch Register 0
1291 aeb3c85f bellard
    case 0x0a:                        // Scratch Register 1
1292 aeb3c85f bellard
    case 0x0b:                        // VCLK 0
1293 aeb3c85f bellard
    case 0x0c:                        // VCLK 1
1294 aeb3c85f bellard
    case 0x0d:                        // VCLK 2
1295 aeb3c85f bellard
    case 0x0e:                        // VCLK 3
1296 aeb3c85f bellard
    case 0x0f:                        // DRAM Control
1297 e6e5ad80 bellard
    case 0x12:                        // Graphics Cursor Attribute
1298 e6e5ad80 bellard
    case 0x13:                        // Graphics Cursor Pattern Address
1299 e6e5ad80 bellard
    case 0x14:                        // Scratch Register 2
1300 e6e5ad80 bellard
    case 0x15:                        // Scratch Register 3
1301 e6e5ad80 bellard
    case 0x16:                        // Performance Tuning Register
1302 e6e5ad80 bellard
    case 0x17:                        // Configuration Readback and Extended Control
1303 e6e5ad80 bellard
    case 0x18:                        // Signature Generator Control
1304 e6e5ad80 bellard
    case 0x19:                        // Signal Generator Result
1305 e6e5ad80 bellard
    case 0x1a:                        // Signal Generator Result
1306 e6e5ad80 bellard
    case 0x1b:                        // VCLK 0 Denominator & Post
1307 e6e5ad80 bellard
    case 0x1c:                        // VCLK 1 Denominator & Post
1308 e6e5ad80 bellard
    case 0x1d:                        // VCLK 2 Denominator & Post
1309 e6e5ad80 bellard
    case 0x1e:                        // VCLK 3 Denominator & Post
1310 e6e5ad80 bellard
    case 0x1f:                        // BIOS Write Enable and MCLK select
1311 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1312 e6e5ad80 bellard
        printf("cirrus: handled inport sr_index %02x\n", reg_index);
1313 e6e5ad80 bellard
#endif
1314 e6e5ad80 bellard
        *reg_value = s->sr[reg_index];
1315 e6e5ad80 bellard
        break;
1316 e6e5ad80 bellard
    default:
1317 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1318 e6e5ad80 bellard
        printf("cirrus: inport sr_index %02x\n", reg_index);
1319 e6e5ad80 bellard
#endif
1320 e6e5ad80 bellard
        *reg_value = 0xff;
1321 e6e5ad80 bellard
        break;
1322 e6e5ad80 bellard
    }
1323 e6e5ad80 bellard
1324 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1325 e6e5ad80 bellard
}
1326 e6e5ad80 bellard
1327 e6e5ad80 bellard
static int
1328 e6e5ad80 bellard
cirrus_hook_write_sr(CirrusVGAState * s, unsigned reg_index, int reg_value)
1329 e6e5ad80 bellard
{
1330 e6e5ad80 bellard
    switch (reg_index) {
1331 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1332 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1333 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1334 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1335 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1336 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1337 e6e5ad80 bellard
    case 0x06:                        // Unlock Cirrus extensions
1338 e6e5ad80 bellard
        reg_value &= 0x17;
1339 e6e5ad80 bellard
        if (reg_value == 0x12) {
1340 e6e5ad80 bellard
            s->sr[reg_index] = 0x12;
1341 e6e5ad80 bellard
        } else {
1342 e6e5ad80 bellard
            s->sr[reg_index] = 0x0f;
1343 e6e5ad80 bellard
        }
1344 e6e5ad80 bellard
        break;
1345 e6e5ad80 bellard
    case 0x10:
1346 e6e5ad80 bellard
    case 0x30:
1347 e6e5ad80 bellard
    case 0x50:
1348 e6e5ad80 bellard
    case 0x70:                        // Graphics Cursor X
1349 e6e5ad80 bellard
    case 0x90:
1350 e6e5ad80 bellard
    case 0xb0:
1351 e6e5ad80 bellard
    case 0xd0:
1352 e6e5ad80 bellard
    case 0xf0:                        // Graphics Cursor X
1353 e6e5ad80 bellard
        s->sr[0x10] = reg_value;
1354 a5082316 bellard
        s->hw_cursor_x = (reg_value << 3) | (reg_index >> 5);
1355 e6e5ad80 bellard
        break;
1356 e6e5ad80 bellard
    case 0x11:
1357 e6e5ad80 bellard
    case 0x31:
1358 e6e5ad80 bellard
    case 0x51:
1359 e6e5ad80 bellard
    case 0x71:                        // Graphics Cursor Y
1360 e6e5ad80 bellard
    case 0x91:
1361 e6e5ad80 bellard
    case 0xb1:
1362 e6e5ad80 bellard
    case 0xd1:
1363 e6e5ad80 bellard
    case 0xf1:                        // Graphics Cursor Y
1364 e6e5ad80 bellard
        s->sr[0x11] = reg_value;
1365 a5082316 bellard
        s->hw_cursor_y = (reg_value << 3) | (reg_index >> 5);
1366 e6e5ad80 bellard
        break;
1367 e6e5ad80 bellard
    case 0x07:                        // Extended Sequencer Mode
1368 2bec46dc aliguori
    cirrus_update_memory_access(s);
1369 e6e5ad80 bellard
    case 0x08:                        // EEPROM Control
1370 e6e5ad80 bellard
    case 0x09:                        // Scratch Register 0
1371 e6e5ad80 bellard
    case 0x0a:                        // Scratch Register 1
1372 e6e5ad80 bellard
    case 0x0b:                        // VCLK 0
1373 e6e5ad80 bellard
    case 0x0c:                        // VCLK 1
1374 e6e5ad80 bellard
    case 0x0d:                        // VCLK 2
1375 e6e5ad80 bellard
    case 0x0e:                        // VCLK 3
1376 e6e5ad80 bellard
    case 0x0f:                        // DRAM Control
1377 e6e5ad80 bellard
    case 0x12:                        // Graphics Cursor Attribute
1378 e6e5ad80 bellard
    case 0x13:                        // Graphics Cursor Pattern Address
1379 e6e5ad80 bellard
    case 0x14:                        // Scratch Register 2
1380 e6e5ad80 bellard
    case 0x15:                        // Scratch Register 3
1381 e6e5ad80 bellard
    case 0x16:                        // Performance Tuning Register
1382 e6e5ad80 bellard
    case 0x18:                        // Signature Generator Control
1383 e6e5ad80 bellard
    case 0x19:                        // Signature Generator Result
1384 e6e5ad80 bellard
    case 0x1a:                        // Signature Generator Result
1385 e6e5ad80 bellard
    case 0x1b:                        // VCLK 0 Denominator & Post
1386 e6e5ad80 bellard
    case 0x1c:                        // VCLK 1 Denominator & Post
1387 e6e5ad80 bellard
    case 0x1d:                        // VCLK 2 Denominator & Post
1388 e6e5ad80 bellard
    case 0x1e:                        // VCLK 3 Denominator & Post
1389 e6e5ad80 bellard
    case 0x1f:                        // BIOS Write Enable and MCLK select
1390 e6e5ad80 bellard
        s->sr[reg_index] = reg_value;
1391 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1392 e6e5ad80 bellard
        printf("cirrus: handled outport sr_index %02x, sr_value %02x\n",
1393 e6e5ad80 bellard
               reg_index, reg_value);
1394 e6e5ad80 bellard
#endif
1395 e6e5ad80 bellard
        break;
1396 8926b517 bellard
    case 0x17:                        // Configuration Readback and Extended Control
1397 e3a4e4b6 bellard
        s->sr[reg_index] = (s->sr[reg_index] & 0x38) | (reg_value & 0xc7);
1398 8926b517 bellard
        cirrus_update_memory_access(s);
1399 8926b517 bellard
        break;
1400 e6e5ad80 bellard
    default:
1401 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1402 e6e5ad80 bellard
        printf("cirrus: outport sr_index %02x, sr_value %02x\n", reg_index,
1403 e6e5ad80 bellard
               reg_value);
1404 e6e5ad80 bellard
#endif
1405 e6e5ad80 bellard
        break;
1406 e6e5ad80 bellard
    }
1407 e6e5ad80 bellard
1408 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1409 e6e5ad80 bellard
}
1410 e6e5ad80 bellard
1411 e6e5ad80 bellard
/***************************************
1412 e6e5ad80 bellard
 *
1413 e6e5ad80 bellard
 *  I/O access at 0x3c6
1414 e6e5ad80 bellard
 *
1415 e6e5ad80 bellard
 ***************************************/
1416 e6e5ad80 bellard
1417 e6e5ad80 bellard
static void cirrus_read_hidden_dac(CirrusVGAState * s, int *reg_value)
1418 e6e5ad80 bellard
{
1419 e6e5ad80 bellard
    *reg_value = 0xff;
1420 a21ae81d bellard
    if (++s->cirrus_hidden_dac_lockindex == 5) {
1421 a21ae81d bellard
        *reg_value = s->cirrus_hidden_dac_data;
1422 a21ae81d bellard
        s->cirrus_hidden_dac_lockindex = 0;
1423 e6e5ad80 bellard
    }
1424 e6e5ad80 bellard
}
1425 e6e5ad80 bellard
1426 e6e5ad80 bellard
static void cirrus_write_hidden_dac(CirrusVGAState * s, int reg_value)
1427 e6e5ad80 bellard
{
1428 e6e5ad80 bellard
    if (s->cirrus_hidden_dac_lockindex == 4) {
1429 e6e5ad80 bellard
        s->cirrus_hidden_dac_data = reg_value;
1430 a21ae81d bellard
#if defined(DEBUG_CIRRUS)
1431 e6e5ad80 bellard
        printf("cirrus: outport hidden DAC, value %02x\n", reg_value);
1432 e6e5ad80 bellard
#endif
1433 e6e5ad80 bellard
    }
1434 e6e5ad80 bellard
    s->cirrus_hidden_dac_lockindex = 0;
1435 e6e5ad80 bellard
}
1436 e6e5ad80 bellard
1437 e6e5ad80 bellard
/***************************************
1438 e6e5ad80 bellard
 *
1439 e6e5ad80 bellard
 *  I/O access at 0x3c9
1440 e6e5ad80 bellard
 *
1441 e6e5ad80 bellard
 ***************************************/
1442 e6e5ad80 bellard
1443 e6e5ad80 bellard
static int cirrus_hook_read_palette(CirrusVGAState * s, int *reg_value)
1444 e6e5ad80 bellard
{
1445 e6e5ad80 bellard
    if (!(s->sr[0x12] & CIRRUS_CURSOR_HIDDENPEL))
1446 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1447 a5082316 bellard
    *reg_value =
1448 a5082316 bellard
        s->cirrus_hidden_palette[(s->dac_read_index & 0x0f) * 3 +
1449 a5082316 bellard
                                 s->dac_sub_index];
1450 e6e5ad80 bellard
    if (++s->dac_sub_index == 3) {
1451 e6e5ad80 bellard
        s->dac_sub_index = 0;
1452 e6e5ad80 bellard
        s->dac_read_index++;
1453 e6e5ad80 bellard
    }
1454 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1455 e6e5ad80 bellard
}
1456 e6e5ad80 bellard
1457 e6e5ad80 bellard
static int cirrus_hook_write_palette(CirrusVGAState * s, int reg_value)
1458 e6e5ad80 bellard
{
1459 e6e5ad80 bellard
    if (!(s->sr[0x12] & CIRRUS_CURSOR_HIDDENPEL))
1460 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1461 e6e5ad80 bellard
    s->dac_cache[s->dac_sub_index] = reg_value;
1462 e6e5ad80 bellard
    if (++s->dac_sub_index == 3) {
1463 a5082316 bellard
        memcpy(&s->cirrus_hidden_palette[(s->dac_write_index & 0x0f) * 3],
1464 a5082316 bellard
               s->dac_cache, 3);
1465 a5082316 bellard
        /* XXX update cursor */
1466 e6e5ad80 bellard
        s->dac_sub_index = 0;
1467 e6e5ad80 bellard
        s->dac_write_index++;
1468 e6e5ad80 bellard
    }
1469 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1470 e6e5ad80 bellard
}
1471 e6e5ad80 bellard
1472 e6e5ad80 bellard
/***************************************
1473 e6e5ad80 bellard
 *
1474 e6e5ad80 bellard
 *  I/O access between 0x3ce-0x3cf
1475 e6e5ad80 bellard
 *
1476 e6e5ad80 bellard
 ***************************************/
1477 e6e5ad80 bellard
1478 e6e5ad80 bellard
static int
1479 e6e5ad80 bellard
cirrus_hook_read_gr(CirrusVGAState * s, unsigned reg_index, int *reg_value)
1480 e6e5ad80 bellard
{
1481 e6e5ad80 bellard
    switch (reg_index) {
1482 aeb3c85f bellard
    case 0x00: // Standard VGA, BGCOLOR 0x000000ff
1483 aeb3c85f bellard
      *reg_value = s->cirrus_shadow_gr0;
1484 aeb3c85f bellard
      return CIRRUS_HOOK_HANDLED;
1485 aeb3c85f bellard
    case 0x01: // Standard VGA, FGCOLOR 0x000000ff
1486 aeb3c85f bellard
      *reg_value = s->cirrus_shadow_gr1;
1487 aeb3c85f bellard
      return CIRRUS_HOOK_HANDLED;
1488 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1489 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1490 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1491 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1492 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1493 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1494 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1495 e6e5ad80 bellard
    case 0x05:                        // Standard VGA, Cirrus extended mode
1496 e6e5ad80 bellard
    default:
1497 e6e5ad80 bellard
        break;
1498 e6e5ad80 bellard
    }
1499 e6e5ad80 bellard
1500 e6e5ad80 bellard
    if (reg_index < 0x3a) {
1501 e6e5ad80 bellard
        *reg_value = s->gr[reg_index];
1502 e6e5ad80 bellard
    } else {
1503 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1504 e6e5ad80 bellard
        printf("cirrus: inport gr_index %02x\n", reg_index);
1505 e6e5ad80 bellard
#endif
1506 e6e5ad80 bellard
        *reg_value = 0xff;
1507 e6e5ad80 bellard
    }
1508 e6e5ad80 bellard
1509 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1510 e6e5ad80 bellard
}
1511 e6e5ad80 bellard
1512 e6e5ad80 bellard
static int
1513 e6e5ad80 bellard
cirrus_hook_write_gr(CirrusVGAState * s, unsigned reg_index, int reg_value)
1514 e6e5ad80 bellard
{
1515 a5082316 bellard
#if defined(DEBUG_BITBLT) && 0
1516 a5082316 bellard
    printf("gr%02x: %02x\n", reg_index, reg_value);
1517 a5082316 bellard
#endif
1518 e6e5ad80 bellard
    switch (reg_index) {
1519 e6e5ad80 bellard
    case 0x00:                        // Standard VGA, BGCOLOR 0x000000ff
1520 aeb3c85f bellard
        s->cirrus_shadow_gr0 = reg_value;
1521 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1522 e6e5ad80 bellard
    case 0x01:                        // Standard VGA, FGCOLOR 0x000000ff
1523 aeb3c85f bellard
        s->cirrus_shadow_gr1 = reg_value;
1524 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1525 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1526 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1527 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1528 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1529 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1530 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1531 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1532 e6e5ad80 bellard
    case 0x05:                        // Standard VGA, Cirrus extended mode
1533 e6e5ad80 bellard
        s->gr[reg_index] = reg_value & 0x7f;
1534 8926b517 bellard
        cirrus_update_memory_access(s);
1535 e6e5ad80 bellard
        break;
1536 e6e5ad80 bellard
    case 0x09:                        // bank offset #0
1537 e6e5ad80 bellard
    case 0x0A:                        // bank offset #1
1538 8926b517 bellard
        s->gr[reg_index] = reg_value;
1539 8926b517 bellard
        cirrus_update_bank_ptr(s, 0);
1540 8926b517 bellard
        cirrus_update_bank_ptr(s, 1);
1541 2bec46dc aliguori
        cirrus_update_memory_access(s);
1542 8926b517 bellard
        break;
1543 e6e5ad80 bellard
    case 0x0B:
1544 e6e5ad80 bellard
        s->gr[reg_index] = reg_value;
1545 e6e5ad80 bellard
        cirrus_update_bank_ptr(s, 0);
1546 e6e5ad80 bellard
        cirrus_update_bank_ptr(s, 1);
1547 8926b517 bellard
        cirrus_update_memory_access(s);
1548 e6e5ad80 bellard
        break;
1549 e6e5ad80 bellard
    case 0x10:                        // BGCOLOR 0x0000ff00
1550 e6e5ad80 bellard
    case 0x11:                        // FGCOLOR 0x0000ff00
1551 e6e5ad80 bellard
    case 0x12:                        // BGCOLOR 0x00ff0000
1552 e6e5ad80 bellard
    case 0x13:                        // FGCOLOR 0x00ff0000
1553 e6e5ad80 bellard
    case 0x14:                        // BGCOLOR 0xff000000
1554 e6e5ad80 bellard
    case 0x15:                        // FGCOLOR 0xff000000
1555 e6e5ad80 bellard
    case 0x20:                        // BLT WIDTH 0x0000ff
1556 e6e5ad80 bellard
    case 0x22:                        // BLT HEIGHT 0x0000ff
1557 e6e5ad80 bellard
    case 0x24:                        // BLT DEST PITCH 0x0000ff
1558 e6e5ad80 bellard
    case 0x26:                        // BLT SRC PITCH 0x0000ff
1559 e6e5ad80 bellard
    case 0x28:                        // BLT DEST ADDR 0x0000ff
1560 e6e5ad80 bellard
    case 0x29:                        // BLT DEST ADDR 0x00ff00
1561 e6e5ad80 bellard
    case 0x2c:                        // BLT SRC ADDR 0x0000ff
1562 e6e5ad80 bellard
    case 0x2d:                        // BLT SRC ADDR 0x00ff00
1563 a5082316 bellard
    case 0x2f:                  // BLT WRITEMASK
1564 e6e5ad80 bellard
    case 0x30:                        // BLT MODE
1565 e6e5ad80 bellard
    case 0x32:                        // RASTER OP
1566 a21ae81d bellard
    case 0x33:                        // BLT MODEEXT
1567 e6e5ad80 bellard
    case 0x34:                        // BLT TRANSPARENT COLOR 0x00ff
1568 e6e5ad80 bellard
    case 0x35:                        // BLT TRANSPARENT COLOR 0xff00
1569 e6e5ad80 bellard
    case 0x38:                        // BLT TRANSPARENT COLOR MASK 0x00ff
1570 e6e5ad80 bellard
    case 0x39:                        // BLT TRANSPARENT COLOR MASK 0xff00
1571 e6e5ad80 bellard
        s->gr[reg_index] = reg_value;
1572 e6e5ad80 bellard
        break;
1573 e6e5ad80 bellard
    case 0x21:                        // BLT WIDTH 0x001f00
1574 e6e5ad80 bellard
    case 0x23:                        // BLT HEIGHT 0x001f00
1575 e6e5ad80 bellard
    case 0x25:                        // BLT DEST PITCH 0x001f00
1576 e6e5ad80 bellard
    case 0x27:                        // BLT SRC PITCH 0x001f00
1577 e6e5ad80 bellard
        s->gr[reg_index] = reg_value & 0x1f;
1578 e6e5ad80 bellard
        break;
1579 e6e5ad80 bellard
    case 0x2a:                        // BLT DEST ADDR 0x3f0000
1580 a5082316 bellard
        s->gr[reg_index] = reg_value & 0x3f;
1581 a5082316 bellard
        /* if auto start mode, starts bit blt now */
1582 a5082316 bellard
        if (s->gr[0x31] & CIRRUS_BLT_AUTOSTART) {
1583 a5082316 bellard
            cirrus_bitblt_start(s);
1584 a5082316 bellard
        }
1585 a5082316 bellard
        break;
1586 e6e5ad80 bellard
    case 0x2e:                        // BLT SRC ADDR 0x3f0000
1587 e6e5ad80 bellard
        s->gr[reg_index] = reg_value & 0x3f;
1588 e6e5ad80 bellard
        break;
1589 e6e5ad80 bellard
    case 0x31:                        // BLT STATUS/START
1590 e6e5ad80 bellard
        cirrus_write_bitblt(s, reg_value);
1591 e6e5ad80 bellard
        break;
1592 e6e5ad80 bellard
    default:
1593 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1594 e6e5ad80 bellard
        printf("cirrus: outport gr_index %02x, gr_value %02x\n", reg_index,
1595 e6e5ad80 bellard
               reg_value);
1596 e6e5ad80 bellard
#endif
1597 e6e5ad80 bellard
        break;
1598 e6e5ad80 bellard
    }
1599 e6e5ad80 bellard
1600 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1601 e6e5ad80 bellard
}
1602 e6e5ad80 bellard
1603 e6e5ad80 bellard
/***************************************
1604 e6e5ad80 bellard
 *
1605 e6e5ad80 bellard
 *  I/O access between 0x3d4-0x3d5
1606 e6e5ad80 bellard
 *
1607 e6e5ad80 bellard
 ***************************************/
1608 e6e5ad80 bellard
1609 e6e5ad80 bellard
static int
1610 e6e5ad80 bellard
cirrus_hook_read_cr(CirrusVGAState * s, unsigned reg_index, int *reg_value)
1611 e6e5ad80 bellard
{
1612 e6e5ad80 bellard
    switch (reg_index) {
1613 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1614 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1615 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1616 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1617 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1618 e6e5ad80 bellard
    case 0x05:                        // Standard VGA
1619 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1620 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1621 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1622 e6e5ad80 bellard
    case 0x09:                        // Standard VGA
1623 e6e5ad80 bellard
    case 0x0a:                        // Standard VGA
1624 e6e5ad80 bellard
    case 0x0b:                        // Standard VGA
1625 e6e5ad80 bellard
    case 0x0c:                        // Standard VGA
1626 e6e5ad80 bellard
    case 0x0d:                        // Standard VGA
1627 e6e5ad80 bellard
    case 0x0e:                        // Standard VGA
1628 e6e5ad80 bellard
    case 0x0f:                        // Standard VGA
1629 e6e5ad80 bellard
    case 0x10:                        // Standard VGA
1630 e6e5ad80 bellard
    case 0x11:                        // Standard VGA
1631 e6e5ad80 bellard
    case 0x12:                        // Standard VGA
1632 e6e5ad80 bellard
    case 0x13:                        // Standard VGA
1633 e6e5ad80 bellard
    case 0x14:                        // Standard VGA
1634 e6e5ad80 bellard
    case 0x15:                        // Standard VGA
1635 e6e5ad80 bellard
    case 0x16:                        // Standard VGA
1636 e6e5ad80 bellard
    case 0x17:                        // Standard VGA
1637 e6e5ad80 bellard
    case 0x18:                        // Standard VGA
1638 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1639 ca896ef3 aurel32
    case 0x24:                        // Attribute Controller Toggle Readback (R)
1640 ca896ef3 aurel32
        *reg_value = (s->ar_flip_flop << 7);
1641 ca896ef3 aurel32
        break;
1642 e6e5ad80 bellard
    case 0x19:                        // Interlace End
1643 e6e5ad80 bellard
    case 0x1a:                        // Miscellaneous Control
1644 e6e5ad80 bellard
    case 0x1b:                        // Extended Display Control
1645 e6e5ad80 bellard
    case 0x1c:                        // Sync Adjust and Genlock
1646 e6e5ad80 bellard
    case 0x1d:                        // Overlay Extended Control
1647 e6e5ad80 bellard
    case 0x22:                        // Graphics Data Latches Readback (R)
1648 e6e5ad80 bellard
    case 0x25:                        // Part Status
1649 e6e5ad80 bellard
    case 0x27:                        // Part ID (R)
1650 e6e5ad80 bellard
        *reg_value = s->cr[reg_index];
1651 e6e5ad80 bellard
        break;
1652 e6e5ad80 bellard
    case 0x26:                        // Attribute Controller Index Readback (R)
1653 e6e5ad80 bellard
        *reg_value = s->ar_index & 0x3f;
1654 e6e5ad80 bellard
        break;
1655 e6e5ad80 bellard
    default:
1656 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1657 e6e5ad80 bellard
        printf("cirrus: inport cr_index %02x\n", reg_index);
1658 e6e5ad80 bellard
        *reg_value = 0xff;
1659 e6e5ad80 bellard
#endif
1660 e6e5ad80 bellard
        break;
1661 e6e5ad80 bellard
    }
1662 e6e5ad80 bellard
1663 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1664 e6e5ad80 bellard
}
1665 e6e5ad80 bellard
1666 e6e5ad80 bellard
static int
1667 e6e5ad80 bellard
cirrus_hook_write_cr(CirrusVGAState * s, unsigned reg_index, int reg_value)
1668 e6e5ad80 bellard
{
1669 e6e5ad80 bellard
    switch (reg_index) {
1670 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1671 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1672 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1673 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1674 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1675 e6e5ad80 bellard
    case 0x05:                        // Standard VGA
1676 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1677 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1678 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1679 e6e5ad80 bellard
    case 0x09:                        // Standard VGA
1680 e6e5ad80 bellard
    case 0x0a:                        // Standard VGA
1681 e6e5ad80 bellard
    case 0x0b:                        // Standard VGA
1682 e6e5ad80 bellard
    case 0x0c:                        // Standard VGA
1683 e6e5ad80 bellard
    case 0x0d:                        // Standard VGA
1684 e6e5ad80 bellard
    case 0x0e:                        // Standard VGA
1685 e6e5ad80 bellard
    case 0x0f:                        // Standard VGA
1686 e6e5ad80 bellard
    case 0x10:                        // Standard VGA
1687 e6e5ad80 bellard
    case 0x11:                        // Standard VGA
1688 e6e5ad80 bellard
    case 0x12:                        // Standard VGA
1689 e6e5ad80 bellard
    case 0x13:                        // Standard VGA
1690 e6e5ad80 bellard
    case 0x14:                        // Standard VGA
1691 e6e5ad80 bellard
    case 0x15:                        // Standard VGA
1692 e6e5ad80 bellard
    case 0x16:                        // Standard VGA
1693 e6e5ad80 bellard
    case 0x17:                        // Standard VGA
1694 e6e5ad80 bellard
    case 0x18:                        // Standard VGA
1695 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1696 e6e5ad80 bellard
    case 0x19:                        // Interlace End
1697 e6e5ad80 bellard
    case 0x1a:                        // Miscellaneous Control
1698 e6e5ad80 bellard
    case 0x1b:                        // Extended Display Control
1699 e6e5ad80 bellard
    case 0x1c:                        // Sync Adjust and Genlock
1700 ae184e4a bellard
    case 0x1d:                        // Overlay Extended Control
1701 e6e5ad80 bellard
        s->cr[reg_index] = reg_value;
1702 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1703 e6e5ad80 bellard
        printf("cirrus: handled outport cr_index %02x, cr_value %02x\n",
1704 e6e5ad80 bellard
               reg_index, reg_value);
1705 e6e5ad80 bellard
#endif
1706 e6e5ad80 bellard
        break;
1707 e6e5ad80 bellard
    case 0x22:                        // Graphics Data Latches Readback (R)
1708 e6e5ad80 bellard
    case 0x24:                        // Attribute Controller Toggle Readback (R)
1709 e6e5ad80 bellard
    case 0x26:                        // Attribute Controller Index Readback (R)
1710 e6e5ad80 bellard
    case 0x27:                        // Part ID (R)
1711 e6e5ad80 bellard
        break;
1712 e6e5ad80 bellard
    case 0x25:                        // Part Status
1713 e6e5ad80 bellard
    default:
1714 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1715 e6e5ad80 bellard
        printf("cirrus: outport cr_index %02x, cr_value %02x\n", reg_index,
1716 e6e5ad80 bellard
               reg_value);
1717 e6e5ad80 bellard
#endif
1718 e6e5ad80 bellard
        break;
1719 e6e5ad80 bellard
    }
1720 e6e5ad80 bellard
1721 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1722 e6e5ad80 bellard
}
1723 e6e5ad80 bellard
1724 e6e5ad80 bellard
/***************************************
1725 e6e5ad80 bellard
 *
1726 e6e5ad80 bellard
 *  memory-mapped I/O (bitblt)
1727 e6e5ad80 bellard
 *
1728 e6e5ad80 bellard
 ***************************************/
1729 e6e5ad80 bellard
1730 e6e5ad80 bellard
static uint8_t cirrus_mmio_blt_read(CirrusVGAState * s, unsigned address)
1731 e6e5ad80 bellard
{
1732 e6e5ad80 bellard
    int value = 0xff;
1733 e6e5ad80 bellard
1734 e6e5ad80 bellard
    switch (address) {
1735 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1736 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x00, &value);
1737 e6e5ad80 bellard
        break;
1738 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1739 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x10, &value);
1740 e6e5ad80 bellard
        break;
1741 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1742 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x12, &value);
1743 e6e5ad80 bellard
        break;
1744 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1745 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x14, &value);
1746 e6e5ad80 bellard
        break;
1747 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1748 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x01, &value);
1749 e6e5ad80 bellard
        break;
1750 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1751 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x11, &value);
1752 e6e5ad80 bellard
        break;
1753 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1754 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x13, &value);
1755 e6e5ad80 bellard
        break;
1756 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1757 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x15, &value);
1758 e6e5ad80 bellard
        break;
1759 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 0):
1760 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x20, &value);
1761 e6e5ad80 bellard
        break;
1762 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 1):
1763 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x21, &value);
1764 e6e5ad80 bellard
        break;
1765 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 0):
1766 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x22, &value);
1767 e6e5ad80 bellard
        break;
1768 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 1):
1769 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x23, &value);
1770 e6e5ad80 bellard
        break;
1771 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1772 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x24, &value);
1773 e6e5ad80 bellard
        break;
1774 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1775 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x25, &value);
1776 e6e5ad80 bellard
        break;
1777 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1778 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x26, &value);
1779 e6e5ad80 bellard
        break;
1780 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1781 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x27, &value);
1782 e6e5ad80 bellard
        break;
1783 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 0):
1784 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x28, &value);
1785 e6e5ad80 bellard
        break;
1786 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 1):
1787 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x29, &value);
1788 e6e5ad80 bellard
        break;
1789 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 2):
1790 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x2a, &value);
1791 e6e5ad80 bellard
        break;
1792 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 0):
1793 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x2c, &value);
1794 e6e5ad80 bellard
        break;
1795 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 1):
1796 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x2d, &value);
1797 e6e5ad80 bellard
        break;
1798 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 2):
1799 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x2e, &value);
1800 e6e5ad80 bellard
        break;
1801 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTWRITEMASK:
1802 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x2f, &value);
1803 e6e5ad80 bellard
        break;
1804 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTMODE:
1805 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x30, &value);
1806 e6e5ad80 bellard
        break;
1807 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTROP:
1808 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x32, &value);
1809 e6e5ad80 bellard
        break;
1810 a21ae81d bellard
    case CIRRUS_MMIO_BLTMODEEXT:
1811 a21ae81d bellard
        cirrus_hook_read_gr(s, 0x33, &value);
1812 a21ae81d bellard
        break;
1813 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1814 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x34, &value);
1815 e6e5ad80 bellard
        break;
1816 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1817 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x35, &value);
1818 e6e5ad80 bellard
        break;
1819 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1820 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x38, &value);
1821 e6e5ad80 bellard
        break;
1822 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1823 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x39, &value);
1824 e6e5ad80 bellard
        break;
1825 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTSTATUS:
1826 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x31, &value);
1827 e6e5ad80 bellard
        break;
1828 e6e5ad80 bellard
    default:
1829 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1830 e6e5ad80 bellard
        printf("cirrus: mmio read - address 0x%04x\n", address);
1831 e6e5ad80 bellard
#endif
1832 e6e5ad80 bellard
        break;
1833 e6e5ad80 bellard
    }
1834 e6e5ad80 bellard
1835 e6e5ad80 bellard
    return (uint8_t) value;
1836 e6e5ad80 bellard
}
1837 e6e5ad80 bellard
1838 e6e5ad80 bellard
static void cirrus_mmio_blt_write(CirrusVGAState * s, unsigned address,
1839 e6e5ad80 bellard
                                  uint8_t value)
1840 e6e5ad80 bellard
{
1841 e6e5ad80 bellard
    switch (address) {
1842 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1843 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x00, value);
1844 e6e5ad80 bellard
        break;
1845 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1846 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x10, value);
1847 e6e5ad80 bellard
        break;
1848 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1849 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x12, value);
1850 e6e5ad80 bellard
        break;
1851 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1852 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x14, value);
1853 e6e5ad80 bellard
        break;
1854 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1855 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x01, value);
1856 e6e5ad80 bellard
        break;
1857 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1858 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x11, value);
1859 e6e5ad80 bellard
        break;
1860 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1861 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x13, value);
1862 e6e5ad80 bellard
        break;
1863 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1864 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x15, value);
1865 e6e5ad80 bellard
        break;
1866 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 0):
1867 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x20, value);
1868 e6e5ad80 bellard
        break;
1869 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 1):
1870 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x21, value);
1871 e6e5ad80 bellard
        break;
1872 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 0):
1873 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x22, value);
1874 e6e5ad80 bellard
        break;
1875 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 1):
1876 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x23, value);
1877 e6e5ad80 bellard
        break;
1878 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1879 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x24, value);
1880 e6e5ad80 bellard
        break;
1881 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1882 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x25, value);
1883 e6e5ad80 bellard
        break;
1884 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1885 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x26, value);
1886 e6e5ad80 bellard
        break;
1887 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1888 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x27, value);
1889 e6e5ad80 bellard
        break;
1890 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 0):
1891 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x28, value);
1892 e6e5ad80 bellard
        break;
1893 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 1):
1894 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x29, value);
1895 e6e5ad80 bellard
        break;
1896 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 2):
1897 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x2a, value);
1898 e6e5ad80 bellard
        break;
1899 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 3):
1900 e6e5ad80 bellard
        /* ignored */
1901 e6e5ad80 bellard
        break;
1902 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 0):
1903 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x2c, value);
1904 e6e5ad80 bellard
        break;
1905 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 1):
1906 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x2d, value);
1907 e6e5ad80 bellard
        break;
1908 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 2):
1909 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x2e, value);
1910 e6e5ad80 bellard
        break;
1911 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTWRITEMASK:
1912 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x2f, value);
1913 e6e5ad80 bellard
        break;
1914 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTMODE:
1915 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x30, value);
1916 e6e5ad80 bellard
        break;
1917 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTROP:
1918 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x32, value);
1919 e6e5ad80 bellard
        break;
1920 a21ae81d bellard
    case CIRRUS_MMIO_BLTMODEEXT:
1921 a21ae81d bellard
        cirrus_hook_write_gr(s, 0x33, value);
1922 a21ae81d bellard
        break;
1923 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1924 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x34, value);
1925 e6e5ad80 bellard
        break;
1926 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1927 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x35, value);
1928 e6e5ad80 bellard
        break;
1929 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1930 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x38, value);
1931 e6e5ad80 bellard
        break;
1932 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1933 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x39, value);
1934 e6e5ad80 bellard
        break;
1935 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTSTATUS:
1936 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x31, value);
1937 e6e5ad80 bellard
        break;
1938 e6e5ad80 bellard
    default:
1939 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1940 e6e5ad80 bellard
        printf("cirrus: mmio write - addr 0x%04x val 0x%02x (ignored)\n",
1941 e6e5ad80 bellard
               address, value);
1942 e6e5ad80 bellard
#endif
1943 e6e5ad80 bellard
        break;
1944 e6e5ad80 bellard
    }
1945 e6e5ad80 bellard
}
1946 e6e5ad80 bellard
1947 e6e5ad80 bellard
/***************************************
1948 e6e5ad80 bellard
 *
1949 e6e5ad80 bellard
 *  write mode 4/5
1950 e6e5ad80 bellard
 *
1951 e6e5ad80 bellard
 * assume TARGET_PAGE_SIZE >= 16
1952 e6e5ad80 bellard
 *
1953 e6e5ad80 bellard
 ***************************************/
1954 e6e5ad80 bellard
1955 e6e5ad80 bellard
static void cirrus_mem_writeb_mode4and5_8bpp(CirrusVGAState * s,
1956 e6e5ad80 bellard
                                             unsigned mode,
1957 e6e5ad80 bellard
                                             unsigned offset,
1958 e6e5ad80 bellard
                                             uint32_t mem_value)
1959 e6e5ad80 bellard
{
1960 e6e5ad80 bellard
    int x;
1961 e6e5ad80 bellard
    unsigned val = mem_value;
1962 e6e5ad80 bellard
    uint8_t *dst;
1963 e6e5ad80 bellard
1964 b2eb849d aurel32
    dst = s->vram_ptr + (offset &= s->cirrus_addr_mask);
1965 e6e5ad80 bellard
    for (x = 0; x < 8; x++) {
1966 e6e5ad80 bellard
        if (val & 0x80) {
1967 0b74ed78 bellard
            *dst = s->cirrus_shadow_gr1;
1968 e6e5ad80 bellard
        } else if (mode == 5) {
1969 0b74ed78 bellard
            *dst = s->cirrus_shadow_gr0;
1970 e6e5ad80 bellard
        }
1971 e6e5ad80 bellard
        val <<= 1;
1972 0b74ed78 bellard
        dst++;
1973 e6e5ad80 bellard
    }
1974 e6e5ad80 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + offset);
1975 e6e5ad80 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + offset + 7);
1976 e6e5ad80 bellard
}
1977 e6e5ad80 bellard
1978 e6e5ad80 bellard
static void cirrus_mem_writeb_mode4and5_16bpp(CirrusVGAState * s,
1979 e6e5ad80 bellard
                                              unsigned mode,
1980 e6e5ad80 bellard
                                              unsigned offset,
1981 e6e5ad80 bellard
                                              uint32_t mem_value)
1982 e6e5ad80 bellard
{
1983 e6e5ad80 bellard
    int x;
1984 e6e5ad80 bellard
    unsigned val = mem_value;
1985 e6e5ad80 bellard
    uint8_t *dst;
1986 e6e5ad80 bellard
1987 b2eb849d aurel32
    dst = s->vram_ptr + (offset &= s->cirrus_addr_mask);
1988 e6e5ad80 bellard
    for (x = 0; x < 8; x++) {
1989 e6e5ad80 bellard
        if (val & 0x80) {
1990 0b74ed78 bellard
            *dst = s->cirrus_shadow_gr1;
1991 0b74ed78 bellard
            *(dst + 1) = s->gr[0x11];
1992 e6e5ad80 bellard
        } else if (mode == 5) {
1993 0b74ed78 bellard
            *dst = s->cirrus_shadow_gr0;
1994 0b74ed78 bellard
            *(dst + 1) = s->gr[0x10];
1995 e6e5ad80 bellard
        }
1996 e6e5ad80 bellard
        val <<= 1;
1997 0b74ed78 bellard
        dst += 2;
1998 e6e5ad80 bellard
    }
1999 e6e5ad80 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + offset);
2000 e6e5ad80 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + offset + 15);
2001 e6e5ad80 bellard
}
2002 e6e5ad80 bellard
2003 e6e5ad80 bellard
/***************************************
2004 e6e5ad80 bellard
 *
2005 e6e5ad80 bellard
 *  memory access between 0xa0000-0xbffff
2006 e6e5ad80 bellard
 *
2007 e6e5ad80 bellard
 ***************************************/
2008 e6e5ad80 bellard
2009 e6e5ad80 bellard
static uint32_t cirrus_vga_mem_readb(void *opaque, target_phys_addr_t addr)
2010 e6e5ad80 bellard
{
2011 e6e5ad80 bellard
    CirrusVGAState *s = opaque;
2012 e6e5ad80 bellard
    unsigned bank_index;
2013 e6e5ad80 bellard
    unsigned bank_offset;
2014 e6e5ad80 bellard
    uint32_t val;
2015 e6e5ad80 bellard
2016 e6e5ad80 bellard
    if ((s->sr[0x07] & 0x01) == 0) {
2017 e6e5ad80 bellard
        return vga_mem_readb(s, addr);
2018 e6e5ad80 bellard
    }
2019 e6e5ad80 bellard
2020 aeb3c85f bellard
    addr &= 0x1ffff;
2021 aeb3c85f bellard
2022 e6e5ad80 bellard
    if (addr < 0x10000) {
2023 e6e5ad80 bellard
        /* XXX handle bitblt */
2024 e6e5ad80 bellard
        /* video memory */
2025 e6e5ad80 bellard
        bank_index = addr >> 15;
2026 e6e5ad80 bellard
        bank_offset = addr & 0x7fff;
2027 e6e5ad80 bellard
        if (bank_offset < s->cirrus_bank_limit[bank_index]) {
2028 e6e5ad80 bellard
            bank_offset += s->cirrus_bank_base[bank_index];
2029 e6e5ad80 bellard
            if ((s->gr[0x0B] & 0x14) == 0x14) {
2030 e6e5ad80 bellard
                bank_offset <<= 4;
2031 e6e5ad80 bellard
            } else if (s->gr[0x0B] & 0x02) {
2032 e6e5ad80 bellard
                bank_offset <<= 3;
2033 e6e5ad80 bellard
            }
2034 e6e5ad80 bellard
            bank_offset &= s->cirrus_addr_mask;
2035 e6e5ad80 bellard
            val = *(s->vram_ptr + bank_offset);
2036 e6e5ad80 bellard
        } else
2037 e6e5ad80 bellard
            val = 0xff;
2038 e6e5ad80 bellard
    } else if (addr >= 0x18000 && addr < 0x18100) {
2039 e6e5ad80 bellard
        /* memory-mapped I/O */
2040 e6e5ad80 bellard
        val = 0xff;
2041 e6e5ad80 bellard
        if ((s->sr[0x17] & 0x44) == 0x04) {
2042 e6e5ad80 bellard
            val = cirrus_mmio_blt_read(s, addr & 0xff);
2043 e6e5ad80 bellard
        }
2044 e6e5ad80 bellard
    } else {
2045 e6e5ad80 bellard
        val = 0xff;
2046 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
2047 e6e5ad80 bellard
        printf("cirrus: mem_readb %06x\n", addr);
2048 e6e5ad80 bellard
#endif
2049 e6e5ad80 bellard
    }
2050 e6e5ad80 bellard
    return val;
2051 e6e5ad80 bellard
}
2052 e6e5ad80 bellard
2053 e6e5ad80 bellard
static uint32_t cirrus_vga_mem_readw(void *opaque, target_phys_addr_t addr)
2054 e6e5ad80 bellard
{
2055 e6e5ad80 bellard
    uint32_t v;
2056 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2057 e6e5ad80 bellard
    v = cirrus_vga_mem_readb(opaque, addr) << 8;
2058 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 1);
2059 e6e5ad80 bellard
#else
2060 e6e5ad80 bellard
    v = cirrus_vga_mem_readb(opaque, addr);
2061 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 1) << 8;
2062 e6e5ad80 bellard
#endif
2063 e6e5ad80 bellard
    return v;
2064 e6e5ad80 bellard
}
2065 e6e5ad80 bellard
2066 e6e5ad80 bellard
static uint32_t cirrus_vga_mem_readl(void *opaque, target_phys_addr_t addr)
2067 e6e5ad80 bellard
{
2068 e6e5ad80 bellard
    uint32_t v;
2069 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2070 e6e5ad80 bellard
    v = cirrus_vga_mem_readb(opaque, addr) << 24;
2071 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 1) << 16;
2072 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 2) << 8;
2073 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 3);
2074 e6e5ad80 bellard
#else
2075 e6e5ad80 bellard
    v = cirrus_vga_mem_readb(opaque, addr);
2076 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 1) << 8;
2077 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 2) << 16;
2078 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 3) << 24;
2079 e6e5ad80 bellard
#endif
2080 e6e5ad80 bellard
    return v;
2081 e6e5ad80 bellard
}
2082 e6e5ad80 bellard
2083 5fafdf24 ths
static void cirrus_vga_mem_writeb(void *opaque, target_phys_addr_t addr,
2084 e6e5ad80 bellard
                                  uint32_t mem_value)
2085 e6e5ad80 bellard
{
2086 e6e5ad80 bellard
    CirrusVGAState *s = opaque;
2087 e6e5ad80 bellard
    unsigned bank_index;
2088 e6e5ad80 bellard
    unsigned bank_offset;
2089 e6e5ad80 bellard
    unsigned mode;
2090 e6e5ad80 bellard
2091 e6e5ad80 bellard
    if ((s->sr[0x07] & 0x01) == 0) {
2092 e6e5ad80 bellard
        vga_mem_writeb(s, addr, mem_value);
2093 e6e5ad80 bellard
        return;
2094 e6e5ad80 bellard
    }
2095 e6e5ad80 bellard
2096 aeb3c85f bellard
    addr &= 0x1ffff;
2097 aeb3c85f bellard
2098 e6e5ad80 bellard
    if (addr < 0x10000) {
2099 e6e5ad80 bellard
        if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2100 e6e5ad80 bellard
            /* bitblt */
2101 e6e5ad80 bellard
            *s->cirrus_srcptr++ = (uint8_t) mem_value;
2102 a5082316 bellard
            if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2103 e6e5ad80 bellard
                cirrus_bitblt_cputovideo_next(s);
2104 e6e5ad80 bellard
            }
2105 e6e5ad80 bellard
        } else {
2106 e6e5ad80 bellard
            /* video memory */
2107 e6e5ad80 bellard
            bank_index = addr >> 15;
2108 e6e5ad80 bellard
            bank_offset = addr & 0x7fff;
2109 e6e5ad80 bellard
            if (bank_offset < s->cirrus_bank_limit[bank_index]) {
2110 e6e5ad80 bellard
                bank_offset += s->cirrus_bank_base[bank_index];
2111 e6e5ad80 bellard
                if ((s->gr[0x0B] & 0x14) == 0x14) {
2112 e6e5ad80 bellard
                    bank_offset <<= 4;
2113 e6e5ad80 bellard
                } else if (s->gr[0x0B] & 0x02) {
2114 e6e5ad80 bellard
                    bank_offset <<= 3;
2115 e6e5ad80 bellard
                }
2116 e6e5ad80 bellard
                bank_offset &= s->cirrus_addr_mask;
2117 e6e5ad80 bellard
                mode = s->gr[0x05] & 0x7;
2118 e6e5ad80 bellard
                if (mode < 4 || mode > 5 || ((s->gr[0x0B] & 0x4) == 0)) {
2119 e6e5ad80 bellard
                    *(s->vram_ptr + bank_offset) = mem_value;
2120 e6e5ad80 bellard
                    cpu_physical_memory_set_dirty(s->vram_offset +
2121 e6e5ad80 bellard
                                                  bank_offset);
2122 e6e5ad80 bellard
                } else {
2123 e6e5ad80 bellard
                    if ((s->gr[0x0B] & 0x14) != 0x14) {
2124 e6e5ad80 bellard
                        cirrus_mem_writeb_mode4and5_8bpp(s, mode,
2125 e6e5ad80 bellard
                                                         bank_offset,
2126 e6e5ad80 bellard
                                                         mem_value);
2127 e6e5ad80 bellard
                    } else {
2128 e6e5ad80 bellard
                        cirrus_mem_writeb_mode4and5_16bpp(s, mode,
2129 e6e5ad80 bellard
                                                          bank_offset,
2130 e6e5ad80 bellard
                                                          mem_value);
2131 e6e5ad80 bellard
                    }
2132 e6e5ad80 bellard
                }
2133 e6e5ad80 bellard
            }
2134 e6e5ad80 bellard
        }
2135 e6e5ad80 bellard
    } else if (addr >= 0x18000 && addr < 0x18100) {
2136 e6e5ad80 bellard
        /* memory-mapped I/O */
2137 e6e5ad80 bellard
        if ((s->sr[0x17] & 0x44) == 0x04) {
2138 e6e5ad80 bellard
            cirrus_mmio_blt_write(s, addr & 0xff, mem_value);
2139 e6e5ad80 bellard
        }
2140 e6e5ad80 bellard
    } else {
2141 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
2142 e6e5ad80 bellard
        printf("cirrus: mem_writeb %06x value %02x\n", addr, mem_value);
2143 e6e5ad80 bellard
#endif
2144 e6e5ad80 bellard
    }
2145 e6e5ad80 bellard
}
2146 e6e5ad80 bellard
2147 e6e5ad80 bellard
static void cirrus_vga_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
2148 e6e5ad80 bellard
{
2149 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2150 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr, (val >> 8) & 0xff);
2151 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 1, val & 0xff);
2152 e6e5ad80 bellard
#else
2153 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr, val & 0xff);
2154 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2155 e6e5ad80 bellard
#endif
2156 e6e5ad80 bellard
}
2157 e6e5ad80 bellard
2158 e6e5ad80 bellard
static void cirrus_vga_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
2159 e6e5ad80 bellard
{
2160 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2161 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr, (val >> 24) & 0xff);
2162 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 1, (val >> 16) & 0xff);
2163 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 2, (val >> 8) & 0xff);
2164 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 3, val & 0xff);
2165 e6e5ad80 bellard
#else
2166 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr, val & 0xff);
2167 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2168 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2169 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2170 e6e5ad80 bellard
#endif
2171 e6e5ad80 bellard
}
2172 e6e5ad80 bellard
2173 e6e5ad80 bellard
static CPUReadMemoryFunc *cirrus_vga_mem_read[3] = {
2174 e6e5ad80 bellard
    cirrus_vga_mem_readb,
2175 e6e5ad80 bellard
    cirrus_vga_mem_readw,
2176 e6e5ad80 bellard
    cirrus_vga_mem_readl,
2177 e6e5ad80 bellard
};
2178 e6e5ad80 bellard
2179 e6e5ad80 bellard
static CPUWriteMemoryFunc *cirrus_vga_mem_write[3] = {
2180 e6e5ad80 bellard
    cirrus_vga_mem_writeb,
2181 e6e5ad80 bellard
    cirrus_vga_mem_writew,
2182 e6e5ad80 bellard
    cirrus_vga_mem_writel,
2183 e6e5ad80 bellard
};
2184 e6e5ad80 bellard
2185 e6e5ad80 bellard
/***************************************
2186 e6e5ad80 bellard
 *
2187 a5082316 bellard
 *  hardware cursor
2188 a5082316 bellard
 *
2189 a5082316 bellard
 ***************************************/
2190 a5082316 bellard
2191 a5082316 bellard
static inline void invalidate_cursor1(CirrusVGAState *s)
2192 a5082316 bellard
{
2193 a5082316 bellard
    if (s->last_hw_cursor_size) {
2194 5fafdf24 ths
        vga_invalidate_scanlines((VGAState *)s,
2195 a5082316 bellard
                                 s->last_hw_cursor_y + s->last_hw_cursor_y_start,
2196 a5082316 bellard
                                 s->last_hw_cursor_y + s->last_hw_cursor_y_end);
2197 a5082316 bellard
    }
2198 a5082316 bellard
}
2199 a5082316 bellard
2200 a5082316 bellard
static inline void cirrus_cursor_compute_yrange(CirrusVGAState *s)
2201 a5082316 bellard
{
2202 a5082316 bellard
    const uint8_t *src;
2203 a5082316 bellard
    uint32_t content;
2204 a5082316 bellard
    int y, y_min, y_max;
2205 a5082316 bellard
2206 78e127ef bellard
    src = s->vram_ptr + s->real_vram_size - 16 * 1024;
2207 a5082316 bellard
    if (s->sr[0x12] & CIRRUS_CURSOR_LARGE) {
2208 a5082316 bellard
        src += (s->sr[0x13] & 0x3c) * 256;
2209 a5082316 bellard
        y_min = 64;
2210 a5082316 bellard
        y_max = -1;
2211 a5082316 bellard
        for(y = 0; y < 64; y++) {
2212 a5082316 bellard
            content = ((uint32_t *)src)[0] |
2213 a5082316 bellard
                ((uint32_t *)src)[1] |
2214 a5082316 bellard
                ((uint32_t *)src)[2] |
2215 a5082316 bellard
                ((uint32_t *)src)[3];
2216 a5082316 bellard
            if (content) {
2217 a5082316 bellard
                if (y < y_min)
2218 a5082316 bellard
                    y_min = y;
2219 a5082316 bellard
                if (y > y_max)
2220 a5082316 bellard
                    y_max = y;
2221 a5082316 bellard
            }
2222 a5082316 bellard
            src += 16;
2223 a5082316 bellard
        }
2224 a5082316 bellard
    } else {
2225 a5082316 bellard
        src += (s->sr[0x13] & 0x3f) * 256;
2226 a5082316 bellard
        y_min = 32;
2227 a5082316 bellard
        y_max = -1;
2228 a5082316 bellard
        for(y = 0; y < 32; y++) {
2229 a5082316 bellard
            content = ((uint32_t *)src)[0] |
2230 a5082316 bellard
                ((uint32_t *)(src + 128))[0];
2231 a5082316 bellard
            if (content) {
2232 a5082316 bellard
                if (y < y_min)
2233 a5082316 bellard
                    y_min = y;
2234 a5082316 bellard
                if (y > y_max)
2235 a5082316 bellard
                    y_max = y;
2236 a5082316 bellard
            }
2237 a5082316 bellard
            src += 4;
2238 a5082316 bellard
        }
2239 a5082316 bellard
    }
2240 a5082316 bellard
    if (y_min > y_max) {
2241 a5082316 bellard
        s->last_hw_cursor_y_start = 0;
2242 a5082316 bellard
        s->last_hw_cursor_y_end = 0;
2243 a5082316 bellard
    } else {
2244 a5082316 bellard
        s->last_hw_cursor_y_start = y_min;
2245 a5082316 bellard
        s->last_hw_cursor_y_end = y_max + 1;
2246 a5082316 bellard
    }
2247 a5082316 bellard
}
2248 a5082316 bellard
2249 a5082316 bellard
/* NOTE: we do not currently handle the cursor bitmap change, so we
2250 a5082316 bellard
   update the cursor only if it moves. */
2251 a5082316 bellard
static void cirrus_cursor_invalidate(VGAState *s1)
2252 a5082316 bellard
{
2253 a5082316 bellard
    CirrusVGAState *s = (CirrusVGAState *)s1;
2254 a5082316 bellard
    int size;
2255 a5082316 bellard
2256 a5082316 bellard
    if (!s->sr[0x12] & CIRRUS_CURSOR_SHOW) {
2257 a5082316 bellard
        size = 0;
2258 a5082316 bellard
    } else {
2259 a5082316 bellard
        if (s->sr[0x12] & CIRRUS_CURSOR_LARGE)
2260 a5082316 bellard
            size = 64;
2261 a5082316 bellard
        else
2262 a5082316 bellard
            size = 32;
2263 a5082316 bellard
    }
2264 a5082316 bellard
    /* invalidate last cursor and new cursor if any change */
2265 a5082316 bellard
    if (s->last_hw_cursor_size != size ||
2266 a5082316 bellard
        s->last_hw_cursor_x != s->hw_cursor_x ||
2267 a5082316 bellard
        s->last_hw_cursor_y != s->hw_cursor_y) {
2268 a5082316 bellard
2269 a5082316 bellard
        invalidate_cursor1(s);
2270 3b46e624 ths
2271 a5082316 bellard
        s->last_hw_cursor_size = size;
2272 a5082316 bellard
        s->last_hw_cursor_x = s->hw_cursor_x;
2273 a5082316 bellard
        s->last_hw_cursor_y = s->hw_cursor_y;
2274 a5082316 bellard
        /* compute the real cursor min and max y */
2275 a5082316 bellard
        cirrus_cursor_compute_yrange(s);
2276 a5082316 bellard
        invalidate_cursor1(s);
2277 a5082316 bellard
    }
2278 a5082316 bellard
}
2279 a5082316 bellard
2280 a5082316 bellard
static void cirrus_cursor_draw_line(VGAState *s1, uint8_t *d1, int scr_y)
2281 a5082316 bellard
{
2282 a5082316 bellard
    CirrusVGAState *s = (CirrusVGAState *)s1;
2283 a5082316 bellard
    int w, h, bpp, x1, x2, poffset;
2284 a5082316 bellard
    unsigned int color0, color1;
2285 a5082316 bellard
    const uint8_t *palette, *src;
2286 a5082316 bellard
    uint32_t content;
2287 3b46e624 ths
2288 5fafdf24 ths
    if (!(s->sr[0x12] & CIRRUS_CURSOR_SHOW))
2289 a5082316 bellard
        return;
2290 a5082316 bellard
    /* fast test to see if the cursor intersects with the scan line */
2291 a5082316 bellard
    if (s->sr[0x12] & CIRRUS_CURSOR_LARGE) {
2292 a5082316 bellard
        h = 64;
2293 a5082316 bellard
    } else {
2294 a5082316 bellard
        h = 32;
2295 a5082316 bellard
    }
2296 a5082316 bellard
    if (scr_y < s->hw_cursor_y ||
2297 a5082316 bellard
        scr_y >= (s->hw_cursor_y + h))
2298 a5082316 bellard
        return;
2299 3b46e624 ths
2300 78e127ef bellard
    src = s->vram_ptr + s->real_vram_size - 16 * 1024;
2301 a5082316 bellard
    if (s->sr[0x12] & CIRRUS_CURSOR_LARGE) {
2302 a5082316 bellard
        src += (s->sr[0x13] & 0x3c) * 256;
2303 a5082316 bellard
        src += (scr_y - s->hw_cursor_y) * 16;
2304 a5082316 bellard
        poffset = 8;
2305 a5082316 bellard
        content = ((uint32_t *)src)[0] |
2306 a5082316 bellard
            ((uint32_t *)src)[1] |
2307 a5082316 bellard
            ((uint32_t *)src)[2] |
2308 a5082316 bellard
            ((uint32_t *)src)[3];
2309 a5082316 bellard
    } else {
2310 a5082316 bellard
        src += (s->sr[0x13] & 0x3f) * 256;
2311 a5082316 bellard
        src += (scr_y - s->hw_cursor_y) * 4;
2312 a5082316 bellard
        poffset = 128;
2313 a5082316 bellard
        content = ((uint32_t *)src)[0] |
2314 a5082316 bellard
            ((uint32_t *)(src + 128))[0];
2315 a5082316 bellard
    }
2316 a5082316 bellard
    /* if nothing to draw, no need to continue */
2317 a5082316 bellard
    if (!content)
2318 a5082316 bellard
        return;
2319 a5082316 bellard
    w = h;
2320 a5082316 bellard
2321 a5082316 bellard
    x1 = s->hw_cursor_x;
2322 a5082316 bellard
    if (x1 >= s->last_scr_width)
2323 a5082316 bellard
        return;
2324 a5082316 bellard
    x2 = s->hw_cursor_x + w;
2325 a5082316 bellard
    if (x2 > s->last_scr_width)
2326 a5082316 bellard
        x2 = s->last_scr_width;
2327 a5082316 bellard
    w = x2 - x1;
2328 a5082316 bellard
    palette = s->cirrus_hidden_palette;
2329 5fafdf24 ths
    color0 = s->rgb_to_pixel(c6_to_8(palette[0x0 * 3]),
2330 5fafdf24 ths
                             c6_to_8(palette[0x0 * 3 + 1]),
2331 a5082316 bellard
                             c6_to_8(palette[0x0 * 3 + 2]));
2332 5fafdf24 ths
    color1 = s->rgb_to_pixel(c6_to_8(palette[0xf * 3]),
2333 5fafdf24 ths
                             c6_to_8(palette[0xf * 3 + 1]),
2334 a5082316 bellard
                             c6_to_8(palette[0xf * 3 + 2]));
2335 0e1f5a0c aliguori
    bpp = ((ds_get_bits_per_pixel(s->ds) + 7) >> 3);
2336 a5082316 bellard
    d1 += x1 * bpp;
2337 0e1f5a0c aliguori
    switch(ds_get_bits_per_pixel(s->ds)) {
2338 a5082316 bellard
    default:
2339 a5082316 bellard
        break;
2340 a5082316 bellard
    case 8:
2341 a5082316 bellard
        vga_draw_cursor_line_8(d1, src, poffset, w, color0, color1, 0xff);
2342 a5082316 bellard
        break;
2343 a5082316 bellard
    case 15:
2344 a5082316 bellard
        vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0x7fff);
2345 a5082316 bellard
        break;
2346 a5082316 bellard
    case 16:
2347 a5082316 bellard
        vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0xffff);
2348 a5082316 bellard
        break;
2349 a5082316 bellard
    case 32:
2350 a5082316 bellard
        vga_draw_cursor_line_32(d1, src, poffset, w, color0, color1, 0xffffff);
2351 a5082316 bellard
        break;
2352 a5082316 bellard
    }
2353 a5082316 bellard
}
2354 a5082316 bellard
2355 a5082316 bellard
/***************************************
2356 a5082316 bellard
 *
2357 e6e5ad80 bellard
 *  LFB memory access
2358 e6e5ad80 bellard
 *
2359 e6e5ad80 bellard
 ***************************************/
2360 e6e5ad80 bellard
2361 e6e5ad80 bellard
static uint32_t cirrus_linear_readb(void *opaque, target_phys_addr_t addr)
2362 e6e5ad80 bellard
{
2363 e6e5ad80 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2364 e6e5ad80 bellard
    uint32_t ret;
2365 e6e5ad80 bellard
2366 e6e5ad80 bellard
    addr &= s->cirrus_addr_mask;
2367 e6e5ad80 bellard
2368 5fafdf24 ths
    if (((s->sr[0x17] & 0x44) == 0x44) &&
2369 78e127ef bellard
        ((addr & s->linear_mmio_mask) == s->linear_mmio_mask)) {
2370 e6e5ad80 bellard
        /* memory-mapped I/O */
2371 e6e5ad80 bellard
        ret = cirrus_mmio_blt_read(s, addr & 0xff);
2372 e6e5ad80 bellard
    } else if (0) {
2373 e6e5ad80 bellard
        /* XXX handle bitblt */
2374 e6e5ad80 bellard
        ret = 0xff;
2375 e6e5ad80 bellard
    } else {
2376 e6e5ad80 bellard
        /* video memory */
2377 e6e5ad80 bellard
        if ((s->gr[0x0B] & 0x14) == 0x14) {
2378 e6e5ad80 bellard
            addr <<= 4;
2379 e6e5ad80 bellard
        } else if (s->gr[0x0B] & 0x02) {
2380 e6e5ad80 bellard
            addr <<= 3;
2381 e6e5ad80 bellard
        }
2382 e6e5ad80 bellard
        addr &= s->cirrus_addr_mask;
2383 e6e5ad80 bellard
        ret = *(s->vram_ptr + addr);
2384 e6e5ad80 bellard
    }
2385 e6e5ad80 bellard
2386 e6e5ad80 bellard
    return ret;
2387 e6e5ad80 bellard
}
2388 e6e5ad80 bellard
2389 e6e5ad80 bellard
static uint32_t cirrus_linear_readw(void *opaque, target_phys_addr_t addr)
2390 e6e5ad80 bellard
{
2391 e6e5ad80 bellard
    uint32_t v;
2392 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2393 e6e5ad80 bellard
    v = cirrus_linear_readb(opaque, addr) << 8;
2394 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 1);
2395 e6e5ad80 bellard
#else
2396 e6e5ad80 bellard
    v = cirrus_linear_readb(opaque, addr);
2397 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 1) << 8;
2398 e6e5ad80 bellard
#endif
2399 e6e5ad80 bellard
    return v;
2400 e6e5ad80 bellard
}
2401 e6e5ad80 bellard
2402 e6e5ad80 bellard
static uint32_t cirrus_linear_readl(void *opaque, target_phys_addr_t addr)
2403 e6e5ad80 bellard
{
2404 e6e5ad80 bellard
    uint32_t v;
2405 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2406 e6e5ad80 bellard
    v = cirrus_linear_readb(opaque, addr) << 24;
2407 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 1) << 16;
2408 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 2) << 8;
2409 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 3);
2410 e6e5ad80 bellard
#else
2411 e6e5ad80 bellard
    v = cirrus_linear_readb(opaque, addr);
2412 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 1) << 8;
2413 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 2) << 16;
2414 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 3) << 24;
2415 e6e5ad80 bellard
#endif
2416 e6e5ad80 bellard
    return v;
2417 e6e5ad80 bellard
}
2418 e6e5ad80 bellard
2419 e6e5ad80 bellard
static void cirrus_linear_writeb(void *opaque, target_phys_addr_t addr,
2420 e6e5ad80 bellard
                                 uint32_t val)
2421 e6e5ad80 bellard
{
2422 e6e5ad80 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2423 e6e5ad80 bellard
    unsigned mode;
2424 e6e5ad80 bellard
2425 e6e5ad80 bellard
    addr &= s->cirrus_addr_mask;
2426 3b46e624 ths
2427 5fafdf24 ths
    if (((s->sr[0x17] & 0x44) == 0x44) &&
2428 78e127ef bellard
        ((addr & s->linear_mmio_mask) ==  s->linear_mmio_mask)) {
2429 e6e5ad80 bellard
        /* memory-mapped I/O */
2430 e6e5ad80 bellard
        cirrus_mmio_blt_write(s, addr & 0xff, val);
2431 e6e5ad80 bellard
    } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2432 e6e5ad80 bellard
        /* bitblt */
2433 e6e5ad80 bellard
        *s->cirrus_srcptr++ = (uint8_t) val;
2434 a5082316 bellard
        if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2435 e6e5ad80 bellard
            cirrus_bitblt_cputovideo_next(s);
2436 e6e5ad80 bellard
        }
2437 e6e5ad80 bellard
    } else {
2438 e6e5ad80 bellard
        /* video memory */
2439 e6e5ad80 bellard
        if ((s->gr[0x0B] & 0x14) == 0x14) {
2440 e6e5ad80 bellard
            addr <<= 4;
2441 e6e5ad80 bellard
        } else if (s->gr[0x0B] & 0x02) {
2442 e6e5ad80 bellard
            addr <<= 3;
2443 e6e5ad80 bellard
        }
2444 e6e5ad80 bellard
        addr &= s->cirrus_addr_mask;
2445 e6e5ad80 bellard
2446 e6e5ad80 bellard
        mode = s->gr[0x05] & 0x7;
2447 e6e5ad80 bellard
        if (mode < 4 || mode > 5 || ((s->gr[0x0B] & 0x4) == 0)) {
2448 e6e5ad80 bellard
            *(s->vram_ptr + addr) = (uint8_t) val;
2449 e6e5ad80 bellard
            cpu_physical_memory_set_dirty(s->vram_offset + addr);
2450 e6e5ad80 bellard
        } else {
2451 e6e5ad80 bellard
            if ((s->gr[0x0B] & 0x14) != 0x14) {
2452 e6e5ad80 bellard
                cirrus_mem_writeb_mode4and5_8bpp(s, mode, addr, val);
2453 e6e5ad80 bellard
            } else {
2454 e6e5ad80 bellard
                cirrus_mem_writeb_mode4and5_16bpp(s, mode, addr, val);
2455 e6e5ad80 bellard
            }
2456 e6e5ad80 bellard
        }
2457 e6e5ad80 bellard
    }
2458 e6e5ad80 bellard
}
2459 e6e5ad80 bellard
2460 e6e5ad80 bellard
static void cirrus_linear_writew(void *opaque, target_phys_addr_t addr,
2461 e6e5ad80 bellard
                                 uint32_t val)
2462 e6e5ad80 bellard
{
2463 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2464 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr, (val >> 8) & 0xff);
2465 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 1, val & 0xff);
2466 e6e5ad80 bellard
#else
2467 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr, val & 0xff);
2468 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2469 e6e5ad80 bellard
#endif
2470 e6e5ad80 bellard
}
2471 e6e5ad80 bellard
2472 e6e5ad80 bellard
static void cirrus_linear_writel(void *opaque, target_phys_addr_t addr,
2473 e6e5ad80 bellard
                                 uint32_t val)
2474 e6e5ad80 bellard
{
2475 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2476 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr, (val >> 24) & 0xff);
2477 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 1, (val >> 16) & 0xff);
2478 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 2, (val >> 8) & 0xff);
2479 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 3, val & 0xff);
2480 e6e5ad80 bellard
#else
2481 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr, val & 0xff);
2482 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2483 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2484 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2485 e6e5ad80 bellard
#endif
2486 e6e5ad80 bellard
}
2487 e6e5ad80 bellard
2488 e6e5ad80 bellard
2489 e6e5ad80 bellard
static CPUReadMemoryFunc *cirrus_linear_read[3] = {
2490 e6e5ad80 bellard
    cirrus_linear_readb,
2491 e6e5ad80 bellard
    cirrus_linear_readw,
2492 e6e5ad80 bellard
    cirrus_linear_readl,
2493 e6e5ad80 bellard
};
2494 e6e5ad80 bellard
2495 e6e5ad80 bellard
static CPUWriteMemoryFunc *cirrus_linear_write[3] = {
2496 e6e5ad80 bellard
    cirrus_linear_writeb,
2497 e6e5ad80 bellard
    cirrus_linear_writew,
2498 e6e5ad80 bellard
    cirrus_linear_writel,
2499 e6e5ad80 bellard
};
2500 e6e5ad80 bellard
2501 8926b517 bellard
static void cirrus_linear_mem_writeb(void *opaque, target_phys_addr_t addr,
2502 8926b517 bellard
                                     uint32_t val)
2503 8926b517 bellard
{
2504 8926b517 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2505 8926b517 bellard
2506 8926b517 bellard
    addr &= s->cirrus_addr_mask;
2507 8926b517 bellard
    *(s->vram_ptr + addr) = val;
2508 8926b517 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + addr);
2509 8926b517 bellard
}
2510 8926b517 bellard
2511 8926b517 bellard
static void cirrus_linear_mem_writew(void *opaque, target_phys_addr_t addr,
2512 8926b517 bellard
                                     uint32_t val)
2513 8926b517 bellard
{
2514 8926b517 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2515 8926b517 bellard
2516 8926b517 bellard
    addr &= s->cirrus_addr_mask;
2517 8926b517 bellard
    cpu_to_le16w((uint16_t *)(s->vram_ptr + addr), val);
2518 8926b517 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + addr);
2519 8926b517 bellard
}
2520 8926b517 bellard
2521 8926b517 bellard
static void cirrus_linear_mem_writel(void *opaque, target_phys_addr_t addr,
2522 8926b517 bellard
                                     uint32_t val)
2523 8926b517 bellard
{
2524 8926b517 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2525 8926b517 bellard
2526 8926b517 bellard
    addr &= s->cirrus_addr_mask;
2527 8926b517 bellard
    cpu_to_le32w((uint32_t *)(s->vram_ptr + addr), val);
2528 8926b517 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + addr);
2529 8926b517 bellard
}
2530 8926b517 bellard
2531 a5082316 bellard
/***************************************
2532 a5082316 bellard
 *
2533 a5082316 bellard
 *  system to screen memory access
2534 a5082316 bellard
 *
2535 a5082316 bellard
 ***************************************/
2536 a5082316 bellard
2537 a5082316 bellard
2538 a5082316 bellard
static uint32_t cirrus_linear_bitblt_readb(void *opaque, target_phys_addr_t addr)
2539 a5082316 bellard
{
2540 a5082316 bellard
    uint32_t ret;
2541 a5082316 bellard
2542 a5082316 bellard
    /* XXX handle bitblt */
2543 a5082316 bellard
    ret = 0xff;
2544 a5082316 bellard
    return ret;
2545 a5082316 bellard
}
2546 a5082316 bellard
2547 a5082316 bellard
static uint32_t cirrus_linear_bitblt_readw(void *opaque, target_phys_addr_t addr)
2548 a5082316 bellard
{
2549 a5082316 bellard
    uint32_t v;
2550 a5082316 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2551 a5082316 bellard
    v = cirrus_linear_bitblt_readb(opaque, addr) << 8;
2552 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1);
2553 a5082316 bellard
#else
2554 a5082316 bellard
    v = cirrus_linear_bitblt_readb(opaque, addr);
2555 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1) << 8;
2556 a5082316 bellard
#endif
2557 a5082316 bellard
    return v;
2558 a5082316 bellard
}
2559 a5082316 bellard
2560 a5082316 bellard
static uint32_t cirrus_linear_bitblt_readl(void *opaque, target_phys_addr_t addr)
2561 a5082316 bellard
{
2562 a5082316 bellard
    uint32_t v;
2563 a5082316 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2564 a5082316 bellard
    v = cirrus_linear_bitblt_readb(opaque, addr) << 24;
2565 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1) << 16;
2566 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 2) << 8;
2567 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 3);
2568 a5082316 bellard
#else
2569 a5082316 bellard
    v = cirrus_linear_bitblt_readb(opaque, addr);
2570 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1) << 8;
2571 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 2) << 16;
2572 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 3) << 24;
2573 a5082316 bellard
#endif
2574 a5082316 bellard
    return v;
2575 a5082316 bellard
}
2576 a5082316 bellard
2577 a5082316 bellard
static void cirrus_linear_bitblt_writeb(void *opaque, target_phys_addr_t addr,
2578 a5082316 bellard
                                 uint32_t val)
2579 a5082316 bellard
{
2580 a5082316 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2581 a5082316 bellard
2582 a5082316 bellard
    if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2583 a5082316 bellard
        /* bitblt */
2584 a5082316 bellard
        *s->cirrus_srcptr++ = (uint8_t) val;
2585 a5082316 bellard
        if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2586 a5082316 bellard
            cirrus_bitblt_cputovideo_next(s);
2587 a5082316 bellard
        }
2588 a5082316 bellard
    }
2589 a5082316 bellard
}
2590 a5082316 bellard
2591 a5082316 bellard
static void cirrus_linear_bitblt_writew(void *opaque, target_phys_addr_t addr,
2592 a5082316 bellard
                                 uint32_t val)
2593 a5082316 bellard
{
2594 a5082316 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2595 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr, (val >> 8) & 0xff);
2596 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 1, val & 0xff);
2597 a5082316 bellard
#else
2598 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr, val & 0xff);
2599 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2600 a5082316 bellard
#endif
2601 a5082316 bellard
}
2602 a5082316 bellard
2603 a5082316 bellard
static void cirrus_linear_bitblt_writel(void *opaque, target_phys_addr_t addr,
2604 a5082316 bellard
                                 uint32_t val)
2605 a5082316 bellard
{
2606 a5082316 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2607 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr, (val >> 24) & 0xff);
2608 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 1, (val >> 16) & 0xff);
2609 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 2, (val >> 8) & 0xff);
2610 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 3, val & 0xff);
2611 a5082316 bellard
#else
2612 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr, val & 0xff);
2613 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2614 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2615 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2616 a5082316 bellard
#endif
2617 a5082316 bellard
}
2618 a5082316 bellard
2619 a5082316 bellard
2620 a5082316 bellard
static CPUReadMemoryFunc *cirrus_linear_bitblt_read[3] = {
2621 a5082316 bellard
    cirrus_linear_bitblt_readb,
2622 a5082316 bellard
    cirrus_linear_bitblt_readw,
2623 a5082316 bellard
    cirrus_linear_bitblt_readl,
2624 a5082316 bellard
};
2625 a5082316 bellard
2626 a5082316 bellard
static CPUWriteMemoryFunc *cirrus_linear_bitblt_write[3] = {
2627 a5082316 bellard
    cirrus_linear_bitblt_writeb,
2628 a5082316 bellard
    cirrus_linear_bitblt_writew,
2629 a5082316 bellard
    cirrus_linear_bitblt_writel,
2630 a5082316 bellard
};
2631 a5082316 bellard
2632 2bec46dc aliguori
static void map_linear_vram(CirrusVGAState *s)
2633 2bec46dc aliguori
{
2634 2bec46dc aliguori
2635 2bec46dc aliguori
    if (!s->map_addr && s->lfb_addr && s->lfb_end) {
2636 2bec46dc aliguori
        s->map_addr = s->lfb_addr;
2637 2bec46dc aliguori
        s->map_end = s->lfb_end;
2638 2bec46dc aliguori
        cpu_register_physical_memory(s->map_addr, s->map_end - s->map_addr, s->vram_offset);
2639 2bec46dc aliguori
        vga_dirty_log_start((VGAState *)s);
2640 2bec46dc aliguori
    }
2641 2bec46dc aliguori
2642 2bec46dc aliguori
    if (!s->map_addr)
2643 2bec46dc aliguori
        return;
2644 2bec46dc aliguori
2645 2bec46dc aliguori
    s->lfb_vram_mapped = 0;
2646 2bec46dc aliguori
2647 2bec46dc aliguori
    if (!(s->cirrus_srcptr != s->cirrus_srcptr_end)
2648 2bec46dc aliguori
        && !((s->sr[0x07] & 0x01) == 0)
2649 2bec46dc aliguori
        && !((s->gr[0x0B] & 0x14) == 0x14)
2650 2bec46dc aliguori
        && !(s->gr[0x0B] & 0x02)) {
2651 2bec46dc aliguori
2652 2bec46dc aliguori
        cpu_register_physical_memory(isa_mem_base + 0xa0000, 0x8000,
2653 2bec46dc aliguori
                                    (s->vram_offset + s->cirrus_bank_base[0]) | IO_MEM_RAM);
2654 2bec46dc aliguori
        cpu_register_physical_memory(isa_mem_base + 0xa8000, 0x8000,
2655 2bec46dc aliguori
                                    (s->vram_offset + s->cirrus_bank_base[1]) | IO_MEM_RAM);
2656 2bec46dc aliguori
2657 2bec46dc aliguori
        s->lfb_vram_mapped = 1;
2658 2bec46dc aliguori
        vga_dirty_log_start((VGAState *)s);
2659 2bec46dc aliguori
    }
2660 2bec46dc aliguori
    else {
2661 2bec46dc aliguori
        cpu_register_physical_memory(isa_mem_base + 0xa0000, 0x8000, s->vga_io_memory);
2662 2bec46dc aliguori
        cpu_register_physical_memory(isa_mem_base + 0xa8000, 0x8000, s->vga_io_memory);
2663 2bec46dc aliguori
    }
2664 2bec46dc aliguori
2665 2bec46dc aliguori
}
2666 2bec46dc aliguori
2667 2bec46dc aliguori
static void unmap_linear_vram(CirrusVGAState *s)
2668 2bec46dc aliguori
{
2669 2bec46dc aliguori
    if (s->map_addr && s->lfb_addr && s->lfb_end) {
2670 2bec46dc aliguori
        vga_dirty_log_stop((VGAState *)s);
2671 2bec46dc aliguori
        s->map_addr = s->map_end = 0;
2672 2bec46dc aliguori
    }
2673 2bec46dc aliguori
2674 2bec46dc aliguori
    cpu_register_physical_memory(isa_mem_base + 0xa0000, 0x20000,
2675 2bec46dc aliguori
                                 s->vga_io_memory);
2676 2bec46dc aliguori
}
2677 2bec46dc aliguori
2678 8926b517 bellard
/* Compute the memory access functions */
2679 8926b517 bellard
static void cirrus_update_memory_access(CirrusVGAState *s)
2680 8926b517 bellard
{
2681 8926b517 bellard
    unsigned mode;
2682 8926b517 bellard
2683 8926b517 bellard
    if ((s->sr[0x17] & 0x44) == 0x44) {
2684 8926b517 bellard
        goto generic_io;
2685 8926b517 bellard
    } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2686 8926b517 bellard
        goto generic_io;
2687 8926b517 bellard
    } else {
2688 8926b517 bellard
        if ((s->gr[0x0B] & 0x14) == 0x14) {
2689 8926b517 bellard
            goto generic_io;
2690 8926b517 bellard
        } else if (s->gr[0x0B] & 0x02) {
2691 8926b517 bellard
            goto generic_io;
2692 8926b517 bellard
        }
2693 3b46e624 ths
2694 8926b517 bellard
        mode = s->gr[0x05] & 0x7;
2695 8926b517 bellard
        if (mode < 4 || mode > 5 || ((s->gr[0x0B] & 0x4) == 0)) {
2696 2bec46dc aliguori
            map_linear_vram(s);
2697 8926b517 bellard
            s->cirrus_linear_write[0] = cirrus_linear_mem_writeb;
2698 8926b517 bellard
            s->cirrus_linear_write[1] = cirrus_linear_mem_writew;
2699 8926b517 bellard
            s->cirrus_linear_write[2] = cirrus_linear_mem_writel;
2700 8926b517 bellard
        } else {
2701 8926b517 bellard
        generic_io:
2702 2bec46dc aliguori
            unmap_linear_vram(s);
2703 8926b517 bellard
            s->cirrus_linear_write[0] = cirrus_linear_writeb;
2704 8926b517 bellard
            s->cirrus_linear_write[1] = cirrus_linear_writew;
2705 8926b517 bellard
            s->cirrus_linear_write[2] = cirrus_linear_writel;
2706 8926b517 bellard
        }
2707 8926b517 bellard
    }
2708 8926b517 bellard
}
2709 8926b517 bellard
2710 8926b517 bellard
2711 e6e5ad80 bellard
/* I/O ports */
2712 e6e5ad80 bellard
2713 e6e5ad80 bellard
static uint32_t vga_ioport_read(void *opaque, uint32_t addr)
2714 e6e5ad80 bellard
{
2715 e6e5ad80 bellard
    CirrusVGAState *s = opaque;
2716 e6e5ad80 bellard
    int val, index;
2717 e6e5ad80 bellard
2718 e6e5ad80 bellard
    /* check port range access depending on color/monochrome mode */
2719 e6e5ad80 bellard
    if ((addr >= 0x3b0 && addr <= 0x3bf && (s->msr & MSR_COLOR_EMULATION))
2720 e6e5ad80 bellard
        || (addr >= 0x3d0 && addr <= 0x3df
2721 e6e5ad80 bellard
            && !(s->msr & MSR_COLOR_EMULATION))) {
2722 e6e5ad80 bellard
        val = 0xff;
2723 e6e5ad80 bellard
    } else {
2724 e6e5ad80 bellard
        switch (addr) {
2725 e6e5ad80 bellard
        case 0x3c0:
2726 e6e5ad80 bellard
            if (s->ar_flip_flop == 0) {
2727 e6e5ad80 bellard
                val = s->ar_index;
2728 e6e5ad80 bellard
            } else {
2729 e6e5ad80 bellard
                val = 0;
2730 e6e5ad80 bellard
            }
2731 e6e5ad80 bellard
            break;
2732 e6e5ad80 bellard
        case 0x3c1:
2733 e6e5ad80 bellard
            index = s->ar_index & 0x1f;
2734 e6e5ad80 bellard
            if (index < 21)
2735 e6e5ad80 bellard
                val = s->ar[index];
2736 e6e5ad80 bellard
            else
2737 e6e5ad80 bellard
                val = 0;
2738 e6e5ad80 bellard
            break;
2739 e6e5ad80 bellard
        case 0x3c2:
2740 e6e5ad80 bellard
            val = s->st00;
2741 e6e5ad80 bellard
            break;
2742 e6e5ad80 bellard
        case 0x3c4:
2743 e6e5ad80 bellard
            val = s->sr_index;
2744 e6e5ad80 bellard
            break;
2745 e6e5ad80 bellard
        case 0x3c5:
2746 e6e5ad80 bellard
            if (cirrus_hook_read_sr(s, s->sr_index, &val))
2747 e6e5ad80 bellard
                break;
2748 e6e5ad80 bellard
            val = s->sr[s->sr_index];
2749 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2750 e6e5ad80 bellard
            printf("vga: read SR%x = 0x%02x\n", s->sr_index, val);
2751 e6e5ad80 bellard
#endif
2752 e6e5ad80 bellard
            break;
2753 e6e5ad80 bellard
        case 0x3c6:
2754 e6e5ad80 bellard
            cirrus_read_hidden_dac(s, &val);
2755 e6e5ad80 bellard
            break;
2756 e6e5ad80 bellard
        case 0x3c7:
2757 e6e5ad80 bellard
            val = s->dac_state;
2758 e6e5ad80 bellard
            break;
2759 ae184e4a bellard
        case 0x3c8:
2760 ae184e4a bellard
            val = s->dac_write_index;
2761 ae184e4a bellard
            s->cirrus_hidden_dac_lockindex = 0;
2762 ae184e4a bellard
            break;
2763 ae184e4a bellard
        case 0x3c9:
2764 e6e5ad80 bellard
            if (cirrus_hook_read_palette(s, &val))
2765 e6e5ad80 bellard
                break;
2766 e6e5ad80 bellard
            val = s->palette[s->dac_read_index * 3 + s->dac_sub_index];
2767 e6e5ad80 bellard
            if (++s->dac_sub_index == 3) {
2768 e6e5ad80 bellard
                s->dac_sub_index = 0;
2769 e6e5ad80 bellard
                s->dac_read_index++;
2770 e6e5ad80 bellard
            }
2771 e6e5ad80 bellard
            break;
2772 e6e5ad80 bellard
        case 0x3ca:
2773 e6e5ad80 bellard
            val = s->fcr;
2774 e6e5ad80 bellard
            break;
2775 e6e5ad80 bellard
        case 0x3cc:
2776 e6e5ad80 bellard
            val = s->msr;
2777 e6e5ad80 bellard
            break;
2778 e6e5ad80 bellard
        case 0x3ce:
2779 e6e5ad80 bellard
            val = s->gr_index;
2780 e6e5ad80 bellard
            break;
2781 e6e5ad80 bellard
        case 0x3cf:
2782 e6e5ad80 bellard
            if (cirrus_hook_read_gr(s, s->gr_index, &val))
2783 e6e5ad80 bellard
                break;
2784 e6e5ad80 bellard
            val = s->gr[s->gr_index];
2785 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2786 e6e5ad80 bellard
            printf("vga: read GR%x = 0x%02x\n", s->gr_index, val);
2787 e6e5ad80 bellard
#endif
2788 e6e5ad80 bellard
            break;
2789 e6e5ad80 bellard
        case 0x3b4:
2790 e6e5ad80 bellard
        case 0x3d4:
2791 e6e5ad80 bellard
            val = s->cr_index;
2792 e6e5ad80 bellard
            break;
2793 e6e5ad80 bellard
        case 0x3b5:
2794 e6e5ad80 bellard
        case 0x3d5:
2795 e6e5ad80 bellard
            if (cirrus_hook_read_cr(s, s->cr_index, &val))
2796 e6e5ad80 bellard
                break;
2797 e6e5ad80 bellard
            val = s->cr[s->cr_index];
2798 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2799 e6e5ad80 bellard
            printf("vga: read CR%x = 0x%02x\n", s->cr_index, val);
2800 e6e5ad80 bellard
#endif
2801 e6e5ad80 bellard
            break;
2802 e6e5ad80 bellard
        case 0x3ba:
2803 e6e5ad80 bellard
        case 0x3da:
2804 e6e5ad80 bellard
            /* just toggle to fool polling */
2805 cb5a7aa8 malc
            val = s->st01 = s->retrace((VGAState *) s);
2806 e6e5ad80 bellard
            s->ar_flip_flop = 0;
2807 e6e5ad80 bellard
            break;
2808 e6e5ad80 bellard
        default:
2809 e6e5ad80 bellard
            val = 0x00;
2810 e6e5ad80 bellard
            break;
2811 e6e5ad80 bellard
        }
2812 e6e5ad80 bellard
    }
2813 e6e5ad80 bellard
#if defined(DEBUG_VGA)
2814 e6e5ad80 bellard
    printf("VGA: read addr=0x%04x data=0x%02x\n", addr, val);
2815 e6e5ad80 bellard
#endif
2816 e6e5ad80 bellard
    return val;
2817 e6e5ad80 bellard
}
2818 e6e5ad80 bellard
2819 e6e5ad80 bellard
static void vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
2820 e6e5ad80 bellard
{
2821 e6e5ad80 bellard
    CirrusVGAState *s = opaque;
2822 e6e5ad80 bellard
    int index;
2823 e6e5ad80 bellard
2824 e6e5ad80 bellard
    /* check port range access depending on color/monochrome mode */
2825 e6e5ad80 bellard
    if ((addr >= 0x3b0 && addr <= 0x3bf && (s->msr & MSR_COLOR_EMULATION))
2826 e6e5ad80 bellard
        || (addr >= 0x3d0 && addr <= 0x3df
2827 e6e5ad80 bellard
            && !(s->msr & MSR_COLOR_EMULATION)))
2828 e6e5ad80 bellard
        return;
2829 e6e5ad80 bellard
2830 e6e5ad80 bellard
#ifdef DEBUG_VGA
2831 e6e5ad80 bellard
    printf("VGA: write addr=0x%04x data=0x%02x\n", addr, val);
2832 e6e5ad80 bellard
#endif
2833 e6e5ad80 bellard
2834 e6e5ad80 bellard
    switch (addr) {
2835 e6e5ad80 bellard
    case 0x3c0:
2836 e6e5ad80 bellard
        if (s->ar_flip_flop == 0) {
2837 e6e5ad80 bellard
            val &= 0x3f;
2838 e6e5ad80 bellard
            s->ar_index = val;
2839 e6e5ad80 bellard
        } else {
2840 e6e5ad80 bellard
            index = s->ar_index & 0x1f;
2841 e6e5ad80 bellard
            switch (index) {
2842 e6e5ad80 bellard
            case 0x00 ... 0x0f:
2843 e6e5ad80 bellard
                s->ar[index] = val & 0x3f;
2844 e6e5ad80 bellard
                break;
2845 e6e5ad80 bellard
            case 0x10:
2846 e6e5ad80 bellard
                s->ar[index] = val & ~0x10;
2847 e6e5ad80 bellard
                break;
2848 e6e5ad80 bellard
            case 0x11:
2849 e6e5ad80 bellard
                s->ar[index] = val;
2850 e6e5ad80 bellard
                break;
2851 e6e5ad80 bellard
            case 0x12:
2852 e6e5ad80 bellard
                s->ar[index] = val & ~0xc0;
2853 e6e5ad80 bellard
                break;
2854 e6e5ad80 bellard
            case 0x13:
2855 e6e5ad80 bellard
                s->ar[index] = val & ~0xf0;
2856 e6e5ad80 bellard
                break;
2857 e6e5ad80 bellard
            case 0x14:
2858 e6e5ad80 bellard
                s->ar[index] = val & ~0xf0;
2859 e6e5ad80 bellard
                break;
2860 e6e5ad80 bellard
            default:
2861 e6e5ad80 bellard
                break;
2862 e6e5ad80 bellard
            }
2863 e6e5ad80 bellard
        }
2864 e6e5ad80 bellard
        s->ar_flip_flop ^= 1;
2865 e6e5ad80 bellard
        break;
2866 e6e5ad80 bellard
    case 0x3c2:
2867 e6e5ad80 bellard
        s->msr = val & ~0x10;
2868 cb5a7aa8 malc
        s->update_retrace_info((VGAState *) s);
2869 e6e5ad80 bellard
        break;
2870 e6e5ad80 bellard
    case 0x3c4:
2871 e6e5ad80 bellard
        s->sr_index = val;
2872 e6e5ad80 bellard
        break;
2873 e6e5ad80 bellard
    case 0x3c5:
2874 e6e5ad80 bellard
        if (cirrus_hook_write_sr(s, s->sr_index, val))
2875 e6e5ad80 bellard
            break;
2876 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2877 e6e5ad80 bellard
        printf("vga: write SR%x = 0x%02x\n", s->sr_index, val);
2878 e6e5ad80 bellard
#endif
2879 e6e5ad80 bellard
        s->sr[s->sr_index] = val & sr_mask[s->sr_index];
2880 cb5a7aa8 malc
        if (s->sr_index == 1) s->update_retrace_info((VGAState *) s);
2881 e6e5ad80 bellard
        break;
2882 e6e5ad80 bellard
    case 0x3c6:
2883 e6e5ad80 bellard
        cirrus_write_hidden_dac(s, val);
2884 e6e5ad80 bellard
        break;
2885 e6e5ad80 bellard
    case 0x3c7:
2886 e6e5ad80 bellard
        s->dac_read_index = val;
2887 e6e5ad80 bellard
        s->dac_sub_index = 0;
2888 e6e5ad80 bellard
        s->dac_state = 3;
2889 e6e5ad80 bellard
        break;
2890 e6e5ad80 bellard
    case 0x3c8:
2891 e6e5ad80 bellard
        s->dac_write_index = val;
2892 e6e5ad80 bellard
        s->dac_sub_index = 0;
2893 e6e5ad80 bellard
        s->dac_state = 0;
2894 e6e5ad80 bellard
        break;
2895 e6e5ad80 bellard
    case 0x3c9:
2896 e6e5ad80 bellard
        if (cirrus_hook_write_palette(s, val))
2897 e6e5ad80 bellard
            break;
2898 e6e5ad80 bellard
        s->dac_cache[s->dac_sub_index] = val;
2899 e6e5ad80 bellard
        if (++s->dac_sub_index == 3) {
2900 e6e5ad80 bellard
            memcpy(&s->palette[s->dac_write_index * 3], s->dac_cache, 3);
2901 e6e5ad80 bellard
            s->dac_sub_index = 0;
2902 e6e5ad80 bellard
            s->dac_write_index++;
2903 e6e5ad80 bellard
        }
2904 e6e5ad80 bellard
        break;
2905 e6e5ad80 bellard
    case 0x3ce:
2906 e6e5ad80 bellard
        s->gr_index = val;
2907 e6e5ad80 bellard
        break;
2908 e6e5ad80 bellard
    case 0x3cf:
2909 e6e5ad80 bellard
        if (cirrus_hook_write_gr(s, s->gr_index, val))
2910 e6e5ad80 bellard
            break;
2911 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2912 e6e5ad80 bellard
        printf("vga: write GR%x = 0x%02x\n", s->gr_index, val);
2913 e6e5ad80 bellard
#endif
2914 e6e5ad80 bellard
        s->gr[s->gr_index] = val & gr_mask[s->gr_index];
2915 e6e5ad80 bellard
        break;
2916 e6e5ad80 bellard
    case 0x3b4:
2917 e6e5ad80 bellard
    case 0x3d4:
2918 e6e5ad80 bellard
        s->cr_index = val;
2919 e6e5ad80 bellard
        break;
2920 e6e5ad80 bellard
    case 0x3b5:
2921 e6e5ad80 bellard
    case 0x3d5:
2922 e6e5ad80 bellard
        if (cirrus_hook_write_cr(s, s->cr_index, val))
2923 e6e5ad80 bellard
            break;
2924 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2925 e6e5ad80 bellard
        printf("vga: write CR%x = 0x%02x\n", s->cr_index, val);
2926 e6e5ad80 bellard
#endif
2927 e6e5ad80 bellard
        /* handle CR0-7 protection */
2928 9bb34eac bellard
        if ((s->cr[0x11] & 0x80) && s->cr_index <= 7) {
2929 e6e5ad80 bellard
            /* can always write bit 4 of CR7 */
2930 e6e5ad80 bellard
            if (s->cr_index == 7)
2931 e6e5ad80 bellard
                s->cr[7] = (s->cr[7] & ~0x10) | (val & 0x10);
2932 e6e5ad80 bellard
            return;
2933 e6e5ad80 bellard
        }
2934 e6e5ad80 bellard
        switch (s->cr_index) {
2935 e6e5ad80 bellard
        case 0x01:                /* horizontal display end */
2936 e6e5ad80 bellard
        case 0x07:
2937 e6e5ad80 bellard
        case 0x09:
2938 e6e5ad80 bellard
        case 0x0c:
2939 e6e5ad80 bellard
        case 0x0d:
2940 e91c8a77 ths
        case 0x12:                /* vertical display end */
2941 e6e5ad80 bellard
            s->cr[s->cr_index] = val;
2942 e6e5ad80 bellard
            break;
2943 e6e5ad80 bellard
2944 e6e5ad80 bellard
        default:
2945 e6e5ad80 bellard
            s->cr[s->cr_index] = val;
2946 e6e5ad80 bellard
            break;
2947 e6e5ad80 bellard
        }
2948 cb5a7aa8 malc
2949 cb5a7aa8 malc
        switch(s->cr_index) {
2950 cb5a7aa8 malc
        case 0x00:
2951 cb5a7aa8 malc
        case 0x04:
2952 cb5a7aa8 malc
        case 0x05:
2953 cb5a7aa8 malc
        case 0x06:
2954 cb5a7aa8 malc
        case 0x07:
2955 cb5a7aa8 malc
        case 0x11:
2956 cb5a7aa8 malc
        case 0x17:
2957 cb5a7aa8 malc
            s->update_retrace_info((VGAState *) s);
2958 cb5a7aa8 malc
            break;
2959 cb5a7aa8 malc
        }
2960 e6e5ad80 bellard
        break;
2961 e6e5ad80 bellard
    case 0x3ba:
2962 e6e5ad80 bellard
    case 0x3da:
2963 e6e5ad80 bellard
        s->fcr = val & 0x10;
2964 e6e5ad80 bellard
        break;
2965 e6e5ad80 bellard
    }
2966 e6e5ad80 bellard
}
2967 e6e5ad80 bellard
2968 e6e5ad80 bellard
/***************************************
2969 e6e5ad80 bellard
 *
2970 e36f36e1 bellard
 *  memory-mapped I/O access
2971 e36f36e1 bellard
 *
2972 e36f36e1 bellard
 ***************************************/
2973 e36f36e1 bellard
2974 e36f36e1 bellard
static uint32_t cirrus_mmio_readb(void *opaque, target_phys_addr_t addr)
2975 e36f36e1 bellard
{
2976 e36f36e1 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2977 e36f36e1 bellard
2978 e36f36e1 bellard
    addr &= CIRRUS_PNPMMIO_SIZE - 1;
2979 e36f36e1 bellard
2980 e36f36e1 bellard
    if (addr >= 0x100) {
2981 e36f36e1 bellard
        return cirrus_mmio_blt_read(s, addr - 0x100);
2982 e36f36e1 bellard
    } else {
2983 e36f36e1 bellard
        return vga_ioport_read(s, addr + 0x3c0);
2984 e36f36e1 bellard
    }
2985 e36f36e1 bellard
}
2986 e36f36e1 bellard
2987 e36f36e1 bellard
static uint32_t cirrus_mmio_readw(void *opaque, target_phys_addr_t addr)
2988 e36f36e1 bellard
{
2989 e36f36e1 bellard
    uint32_t v;
2990 e36f36e1 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2991 e36f36e1 bellard
    v = cirrus_mmio_readb(opaque, addr) << 8;
2992 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 1);
2993 e36f36e1 bellard
#else
2994 e36f36e1 bellard
    v = cirrus_mmio_readb(opaque, addr);
2995 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 1) << 8;
2996 e36f36e1 bellard
#endif
2997 e36f36e1 bellard
    return v;
2998 e36f36e1 bellard
}
2999 e36f36e1 bellard
3000 e36f36e1 bellard
static uint32_t cirrus_mmio_readl(void *opaque, target_phys_addr_t addr)
3001 e36f36e1 bellard
{
3002 e36f36e1 bellard
    uint32_t v;
3003 e36f36e1 bellard
#ifdef TARGET_WORDS_BIGENDIAN
3004 e36f36e1 bellard
    v = cirrus_mmio_readb(opaque, addr) << 24;
3005 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 1) << 16;
3006 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 2) << 8;
3007 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 3);
3008 e36f36e1 bellard
#else
3009 e36f36e1 bellard
    v = cirrus_mmio_readb(opaque, addr);
3010 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 1) << 8;
3011 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 2) << 16;
3012 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 3) << 24;
3013 e36f36e1 bellard
#endif
3014 e36f36e1 bellard
    return v;
3015 e36f36e1 bellard
}
3016 e36f36e1 bellard
3017 e36f36e1 bellard
static void cirrus_mmio_writeb(void *opaque, target_phys_addr_t addr,
3018 e36f36e1 bellard
                               uint32_t val)
3019 e36f36e1 bellard
{
3020 e36f36e1 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
3021 e36f36e1 bellard
3022 e36f36e1 bellard
    addr &= CIRRUS_PNPMMIO_SIZE - 1;
3023 e36f36e1 bellard
3024 e36f36e1 bellard
    if (addr >= 0x100) {
3025 e36f36e1 bellard
        cirrus_mmio_blt_write(s, addr - 0x100, val);
3026 e36f36e1 bellard
    } else {
3027 e36f36e1 bellard
        vga_ioport_write(s, addr + 0x3c0, val);
3028 e36f36e1 bellard
    }
3029 e36f36e1 bellard
}
3030 e36f36e1 bellard
3031 e36f36e1 bellard
static void cirrus_mmio_writew(void *opaque, target_phys_addr_t addr,
3032 e36f36e1 bellard
                               uint32_t val)
3033 e36f36e1 bellard
{
3034 e36f36e1 bellard
#ifdef TARGET_WORDS_BIGENDIAN
3035 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr, (val >> 8) & 0xff);
3036 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 1, val & 0xff);
3037 e36f36e1 bellard
#else
3038 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr, val & 0xff);
3039 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 1, (val >> 8) & 0xff);
3040 e36f36e1 bellard
#endif
3041 e36f36e1 bellard
}
3042 e36f36e1 bellard
3043 e36f36e1 bellard
static void cirrus_mmio_writel(void *opaque, target_phys_addr_t addr,
3044 e36f36e1 bellard
                               uint32_t val)
3045 e36f36e1 bellard
{
3046 e36f36e1 bellard
#ifdef TARGET_WORDS_BIGENDIAN
3047 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr, (val >> 24) & 0xff);
3048 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 1, (val >> 16) & 0xff);
3049 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 2, (val >> 8) & 0xff);
3050 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 3, val & 0xff);
3051 e36f36e1 bellard
#else
3052 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr, val & 0xff);
3053 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 1, (val >> 8) & 0xff);
3054 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 2, (val >> 16) & 0xff);
3055 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 3, (val >> 24) & 0xff);
3056 e36f36e1 bellard
#endif
3057 e36f36e1 bellard
}
3058 e36f36e1 bellard
3059 e36f36e1 bellard
3060 e36f36e1 bellard
static CPUReadMemoryFunc *cirrus_mmio_read[3] = {
3061 e36f36e1 bellard
    cirrus_mmio_readb,
3062 e36f36e1 bellard
    cirrus_mmio_readw,
3063 e36f36e1 bellard
    cirrus_mmio_readl,
3064 e36f36e1 bellard
};
3065 e36f36e1 bellard
3066 e36f36e1 bellard
static CPUWriteMemoryFunc *cirrus_mmio_write[3] = {
3067 e36f36e1 bellard
    cirrus_mmio_writeb,
3068 e36f36e1 bellard
    cirrus_mmio_writew,
3069 e36f36e1 bellard
    cirrus_mmio_writel,
3070 e36f36e1 bellard
};
3071 e36f36e1 bellard
3072 2c6ab832 bellard
/* load/save state */
3073 2c6ab832 bellard
3074 2c6ab832 bellard
static void cirrus_vga_save(QEMUFile *f, void *opaque)
3075 2c6ab832 bellard
{
3076 2c6ab832 bellard
    CirrusVGAState *s = opaque;
3077 2c6ab832 bellard
3078 d2269f6f bellard
    if (s->pci_dev)
3079 d2269f6f bellard
        pci_device_save(s->pci_dev, f);
3080 d2269f6f bellard
3081 2c6ab832 bellard
    qemu_put_be32s(f, &s->latch);
3082 2c6ab832 bellard
    qemu_put_8s(f, &s->sr_index);
3083 2c6ab832 bellard
    qemu_put_buffer(f, s->sr, 256);
3084 2c6ab832 bellard
    qemu_put_8s(f, &s->gr_index);
3085 2c6ab832 bellard
    qemu_put_8s(f, &s->cirrus_shadow_gr0);
3086 2c6ab832 bellard
    qemu_put_8s(f, &s->cirrus_shadow_gr1);
3087 2c6ab832 bellard
    qemu_put_buffer(f, s->gr + 2, 254);
3088 2c6ab832 bellard
    qemu_put_8s(f, &s->ar_index);
3089 2c6ab832 bellard
    qemu_put_buffer(f, s->ar, 21);
3090 bee8d684 ths
    qemu_put_be32(f, s->ar_flip_flop);
3091 2c6ab832 bellard
    qemu_put_8s(f, &s->cr_index);
3092 2c6ab832 bellard
    qemu_put_buffer(f, s->cr, 256);
3093 2c6ab832 bellard
    qemu_put_8s(f, &s->msr);
3094 2c6ab832 bellard
    qemu_put_8s(f, &s->fcr);
3095 2c6ab832 bellard
    qemu_put_8s(f, &s->st00);
3096 2c6ab832 bellard
    qemu_put_8s(f, &s->st01);
3097 2c6ab832 bellard
3098 2c6ab832 bellard
    qemu_put_8s(f, &s->dac_state);
3099 2c6ab832 bellard
    qemu_put_8s(f, &s->dac_sub_index);
3100 2c6ab832 bellard
    qemu_put_8s(f, &s->dac_read_index);
3101 2c6ab832 bellard
    qemu_put_8s(f, &s->dac_write_index);
3102 2c6ab832 bellard
    qemu_put_buffer(f, s->dac_cache, 3);
3103 2c6ab832 bellard
    qemu_put_buffer(f, s->palette, 768);
3104 2c6ab832 bellard
3105 bee8d684 ths
    qemu_put_be32(f, s->bank_offset);
3106 2c6ab832 bellard
3107 2c6ab832 bellard
    qemu_put_8s(f, &s->cirrus_hidden_dac_lockindex);
3108 2c6ab832 bellard
    qemu_put_8s(f, &s->cirrus_hidden_dac_data);
3109 2c6ab832 bellard
3110 2c6ab832 bellard
    qemu_put_be32s(f, &s->hw_cursor_x);
3111 2c6ab832 bellard
    qemu_put_be32s(f, &s->hw_cursor_y);
3112 2c6ab832 bellard
    /* XXX: we do not save the bitblt state - we assume we do not save
3113 2c6ab832 bellard
       the state when the blitter is active */
3114 2c6ab832 bellard
}
3115 2c6ab832 bellard
3116 2c6ab832 bellard
static int cirrus_vga_load(QEMUFile *f, void *opaque, int version_id)
3117 2c6ab832 bellard
{
3118 2c6ab832 bellard
    CirrusVGAState *s = opaque;
3119 d2269f6f bellard
    int ret;
3120 2c6ab832 bellard
3121 d2269f6f bellard
    if (version_id > 2)
3122 2c6ab832 bellard
        return -EINVAL;
3123 2c6ab832 bellard
3124 d2269f6f bellard
    if (s->pci_dev && version_id >= 2) {
3125 d2269f6f bellard
        ret = pci_device_load(s->pci_dev, f);
3126 d2269f6f bellard
        if (ret < 0)
3127 d2269f6f bellard
            return ret;
3128 d2269f6f bellard
    }
3129 d2269f6f bellard
3130 2c6ab832 bellard
    qemu_get_be32s(f, &s->latch);
3131 2c6ab832 bellard
    qemu_get_8s(f, &s->sr_index);
3132 2c6ab832 bellard
    qemu_get_buffer(f, s->sr, 256);
3133 2c6ab832 bellard
    qemu_get_8s(f, &s->gr_index);
3134 2c6ab832 bellard
    qemu_get_8s(f, &s->cirrus_shadow_gr0);
3135 2c6ab832 bellard
    qemu_get_8s(f, &s->cirrus_shadow_gr1);
3136 2c6ab832 bellard
    s->gr[0x00] = s->cirrus_shadow_gr0 & 0x0f;
3137 2c6ab832 bellard
    s->gr[0x01] = s->cirrus_shadow_gr1 & 0x0f;
3138 2c6ab832 bellard
    qemu_get_buffer(f, s->gr + 2, 254);
3139 2c6ab832 bellard
    qemu_get_8s(f, &s->ar_index);
3140 2c6ab832 bellard
    qemu_get_buffer(f, s->ar, 21);
3141 bee8d684 ths
    s->ar_flip_flop=qemu_get_be32(f);
3142 2c6ab832 bellard
    qemu_get_8s(f, &s->cr_index);
3143 2c6ab832 bellard
    qemu_get_buffer(f, s->cr, 256);
3144 2c6ab832 bellard
    qemu_get_8s(f, &s->msr);
3145 2c6ab832 bellard
    qemu_get_8s(f, &s->fcr);
3146 2c6ab832 bellard
    qemu_get_8s(f, &s->st00);
3147 2c6ab832 bellard
    qemu_get_8s(f, &s->st01);
3148 2c6ab832 bellard
3149 2c6ab832 bellard
    qemu_get_8s(f, &s->dac_state);
3150 2c6ab832 bellard
    qemu_get_8s(f, &s->dac_sub_index);
3151 2c6ab832 bellard
    qemu_get_8s(f, &s->dac_read_index);
3152 2c6ab832 bellard
    qemu_get_8s(f, &s->dac_write_index);
3153 2c6ab832 bellard
    qemu_get_buffer(f, s->dac_cache, 3);
3154 2c6ab832 bellard
    qemu_get_buffer(f, s->palette, 768);
3155 2c6ab832 bellard
3156 bee8d684 ths
    s->bank_offset=qemu_get_be32(f);
3157 2c6ab832 bellard
3158 2c6ab832 bellard
    qemu_get_8s(f, &s->cirrus_hidden_dac_lockindex);
3159 2c6ab832 bellard
    qemu_get_8s(f, &s->cirrus_hidden_dac_data);
3160 2c6ab832 bellard
3161 2c6ab832 bellard
    qemu_get_be32s(f, &s->hw_cursor_x);
3162 2c6ab832 bellard
    qemu_get_be32s(f, &s->hw_cursor_y);
3163 2c6ab832 bellard
3164 2bec46dc aliguori
    cirrus_update_memory_access(s);
3165 2c6ab832 bellard
    /* force refresh */
3166 2c6ab832 bellard
    s->graphic_mode = -1;
3167 2c6ab832 bellard
    cirrus_update_bank_ptr(s, 0);
3168 2c6ab832 bellard
    cirrus_update_bank_ptr(s, 1);
3169 2c6ab832 bellard
    return 0;
3170 2c6ab832 bellard
}
3171 2c6ab832 bellard
3172 e36f36e1 bellard
/***************************************
3173 e36f36e1 bellard
 *
3174 e6e5ad80 bellard
 *  initialize
3175 e6e5ad80 bellard
 *
3176 e6e5ad80 bellard
 ***************************************/
3177 e6e5ad80 bellard
3178 78e127ef bellard
static void cirrus_init_common(CirrusVGAState * s, int device_id, int is_pci)
3179 e6e5ad80 bellard
{
3180 b4fbd879 aliguori
    int i;
3181 a5082316 bellard
    static int inited;
3182 a5082316 bellard
3183 a5082316 bellard
    if (!inited) {
3184 a5082316 bellard
        inited = 1;
3185 a5082316 bellard
        for(i = 0;i < 256; i++)
3186 a5082316 bellard
            rop_to_index[i] = CIRRUS_ROP_NOP_INDEX; /* nop rop */
3187 a5082316 bellard
        rop_to_index[CIRRUS_ROP_0] = 0;
3188 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_AND_DST] = 1;
3189 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOP] = 2;
3190 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_AND_NOTDST] = 3;
3191 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTDST] = 4;
3192 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC] = 5;
3193 a5082316 bellard
        rop_to_index[CIRRUS_ROP_1] = 6;
3194 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTSRC_AND_DST] = 7;
3195 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_XOR_DST] = 8;
3196 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_OR_DST] = 9;
3197 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTSRC_OR_NOTDST] = 10;
3198 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_NOTXOR_DST] = 11;
3199 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_OR_NOTDST] = 12;
3200 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTSRC] = 13;
3201 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTSRC_OR_DST] = 14;
3202 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTSRC_AND_NOTDST] = 15;
3203 a5082316 bellard
    }
3204 e6e5ad80 bellard
3205 e6e5ad80 bellard
    register_ioport_write(0x3c0, 16, 1, vga_ioport_write, s);
3206 e6e5ad80 bellard
3207 e6e5ad80 bellard
    register_ioport_write(0x3b4, 2, 1, vga_ioport_write, s);
3208 e6e5ad80 bellard
    register_ioport_write(0x3d4, 2, 1, vga_ioport_write, s);
3209 e6e5ad80 bellard
    register_ioport_write(0x3ba, 1, 1, vga_ioport_write, s);
3210 e6e5ad80 bellard
    register_ioport_write(0x3da, 1, 1, vga_ioport_write, s);
3211 e6e5ad80 bellard
3212 e6e5ad80 bellard
    register_ioport_read(0x3c0, 16, 1, vga_ioport_read, s);
3213 e6e5ad80 bellard
3214 e6e5ad80 bellard
    register_ioport_read(0x3b4, 2, 1, vga_ioport_read, s);
3215 e6e5ad80 bellard
    register_ioport_read(0x3d4, 2, 1, vga_ioport_read, s);
3216 e6e5ad80 bellard
    register_ioport_read(0x3ba, 1, 1, vga_ioport_read, s);
3217 e6e5ad80 bellard
    register_ioport_read(0x3da, 1, 1, vga_ioport_read, s);
3218 e6e5ad80 bellard
3219 b4fbd879 aliguori
    s->vga_io_memory = cpu_register_io_memory(0, cirrus_vga_mem_read,
3220 e6e5ad80 bellard
                                           cirrus_vga_mem_write, s);
3221 5fafdf24 ths
    cpu_register_physical_memory(isa_mem_base + 0x000a0000, 0x20000,
3222 b4fbd879 aliguori
                                 s->vga_io_memory);
3223 f65ed4c1 aliguori
    qemu_register_coalesced_mmio(isa_mem_base + 0x000a0000, 0x20000);
3224 e6e5ad80 bellard
3225 e6e5ad80 bellard
    s->sr[0x06] = 0x0f;
3226 78e127ef bellard
    if (device_id == CIRRUS_ID_CLGD5446) {
3227 78e127ef bellard
        /* 4MB 64 bit memory config, always PCI */
3228 b30d4608 bellard
        s->sr[0x1F] = 0x2d;                // MemClock
3229 b30d4608 bellard
        s->gr[0x18] = 0x0f;             // fastest memory configuration
3230 78e127ef bellard
#if 1
3231 78e127ef bellard
        s->sr[0x0f] = 0x98;
3232 78e127ef bellard
        s->sr[0x17] = 0x20;
3233 78e127ef bellard
        s->sr[0x15] = 0x04; /* memory size, 3=2MB, 4=4MB */
3234 78e127ef bellard
        s->real_vram_size = 4096 * 1024;
3235 78e127ef bellard
#else
3236 78e127ef bellard
        s->sr[0x0f] = 0x18;
3237 78e127ef bellard
        s->sr[0x17] = 0x20;
3238 78e127ef bellard
        s->sr[0x15] = 0x03; /* memory size, 3=2MB, 4=4MB */
3239 78e127ef bellard
        s->real_vram_size = 2048 * 1024;
3240 78e127ef bellard
#endif
3241 78e127ef bellard
    } else {
3242 b30d4608 bellard
        s->sr[0x1F] = 0x22;                // MemClock
3243 78e127ef bellard
        s->sr[0x0F] = CIRRUS_MEMSIZE_2M;
3244 5fafdf24 ths
        if (is_pci)
3245 78e127ef bellard
            s->sr[0x17] = CIRRUS_BUSTYPE_PCI;
3246 78e127ef bellard
        else
3247 78e127ef bellard
            s->sr[0x17] = CIRRUS_BUSTYPE_ISA;
3248 78e127ef bellard
        s->real_vram_size = 2048 * 1024;
3249 78e127ef bellard
        s->sr[0x15] = 0x03; /* memory size, 3=2MB, 4=4MB */
3250 78e127ef bellard
    }
3251 20ba3ae1 bellard
    s->cr[0x27] = device_id;
3252 e6e5ad80 bellard
3253 78e127ef bellard
    /* Win2K seems to assume that the pattern buffer is at 0xff
3254 78e127ef bellard
       initially ! */
3255 78e127ef bellard
    memset(s->vram_ptr, 0xff, s->real_vram_size);
3256 78e127ef bellard
3257 e6e5ad80 bellard
    s->cirrus_hidden_dac_lockindex = 5;
3258 e6e5ad80 bellard
    s->cirrus_hidden_dac_data = 0;
3259 e6e5ad80 bellard
3260 e6e5ad80 bellard
    /* I/O handler for LFB */
3261 e6e5ad80 bellard
    s->cirrus_linear_io_addr =
3262 e6e5ad80 bellard
        cpu_register_io_memory(0, cirrus_linear_read, cirrus_linear_write,
3263 e6e5ad80 bellard
                               s);
3264 8926b517 bellard
    s->cirrus_linear_write = cpu_get_io_memory_write(s->cirrus_linear_io_addr);
3265 8926b517 bellard
3266 a5082316 bellard
    /* I/O handler for LFB */
3267 a5082316 bellard
    s->cirrus_linear_bitblt_io_addr =
3268 a5082316 bellard
        cpu_register_io_memory(0, cirrus_linear_bitblt_read, cirrus_linear_bitblt_write,
3269 a5082316 bellard
                               s);
3270 a5082316 bellard
3271 e6e5ad80 bellard
    /* I/O handler for memory-mapped I/O */
3272 e6e5ad80 bellard
    s->cirrus_mmio_io_addr =
3273 e6e5ad80 bellard
        cpu_register_io_memory(0, cirrus_mmio_read, cirrus_mmio_write, s);
3274 e6e5ad80 bellard
3275 e6e5ad80 bellard
    /* XXX: s->vram_size must be a power of two */
3276 78e127ef bellard
    s->cirrus_addr_mask = s->real_vram_size - 1;
3277 78e127ef bellard
    s->linear_mmio_mask = s->real_vram_size - 256;
3278 e6e5ad80 bellard
3279 e6e5ad80 bellard
    s->get_bpp = cirrus_get_bpp;
3280 e6e5ad80 bellard
    s->get_offsets = cirrus_get_offsets;
3281 78e127ef bellard
    s->get_resolution = cirrus_get_resolution;
3282 a5082316 bellard
    s->cursor_invalidate = cirrus_cursor_invalidate;
3283 a5082316 bellard
    s->cursor_draw_line = cirrus_cursor_draw_line;
3284 2c6ab832 bellard
3285 d2269f6f bellard
    register_savevm("cirrus_vga", 0, 2, cirrus_vga_save, cirrus_vga_load, s);
3286 e6e5ad80 bellard
}
3287 e6e5ad80 bellard
3288 e6e5ad80 bellard
/***************************************
3289 e6e5ad80 bellard
 *
3290 e6e5ad80 bellard
 *  ISA bus support
3291 e6e5ad80 bellard
 *
3292 e6e5ad80 bellard
 ***************************************/
3293 e6e5ad80 bellard
3294 5fafdf24 ths
void isa_cirrus_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
3295 4efe2755 aliguori
                         ram_addr_t vga_ram_offset, int vga_ram_size)
3296 e6e5ad80 bellard
{
3297 e6e5ad80 bellard
    CirrusVGAState *s;
3298 e6e5ad80 bellard
3299 e6e5ad80 bellard
    s = qemu_mallocz(sizeof(CirrusVGAState));
3300 3b46e624 ths
3301 5fafdf24 ths
    vga_common_init((VGAState *)s,
3302 e6e5ad80 bellard
                    ds, vga_ram_base, vga_ram_offset, vga_ram_size);
3303 78e127ef bellard
    cirrus_init_common(s, CIRRUS_ID_CLGD5430, 0);
3304 d5529471 aurel32
    s->console = graphic_console_init(s->ds, s->update, s->invalidate,
3305 d5529471 aurel32
                                      s->screen_dump, s->text_update, s);
3306 e6e5ad80 bellard
    /* XXX ISA-LFB support */
3307 e6e5ad80 bellard
}
3308 e6e5ad80 bellard
3309 e6e5ad80 bellard
/***************************************
3310 e6e5ad80 bellard
 *
3311 e6e5ad80 bellard
 *  PCI bus support
3312 e6e5ad80 bellard
 *
3313 e6e5ad80 bellard
 ***************************************/
3314 e6e5ad80 bellard
3315 e6e5ad80 bellard
static void cirrus_pci_lfb_map(PCIDevice *d, int region_num,
3316 e6e5ad80 bellard
                               uint32_t addr, uint32_t size, int type)
3317 e6e5ad80 bellard
{
3318 e6e5ad80 bellard
    CirrusVGAState *s = &((PCICirrusVGAState *)d)->cirrus_vga;
3319 e6e5ad80 bellard
3320 a5082316 bellard
    /* XXX: add byte swapping apertures */
3321 e6e5ad80 bellard
    cpu_register_physical_memory(addr, s->vram_size,
3322 e6e5ad80 bellard
                                 s->cirrus_linear_io_addr);
3323 a5082316 bellard
    cpu_register_physical_memory(addr + 0x1000000, 0x400000,
3324 a5082316 bellard
                                 s->cirrus_linear_bitblt_io_addr);
3325 2bec46dc aliguori
3326 2bec46dc aliguori
    s->map_addr = s->map_end = 0;
3327 2bec46dc aliguori
    s->lfb_addr = addr & TARGET_PAGE_MASK;
3328 2bec46dc aliguori
    s->lfb_end = ((addr + VGA_RAM_SIZE) + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
3329 2bec46dc aliguori
    /* account for overflow */
3330 2bec46dc aliguori
    if (s->lfb_end < addr + VGA_RAM_SIZE)
3331 2bec46dc aliguori
        s->lfb_end = addr + VGA_RAM_SIZE;
3332 e6e5ad80 bellard
}
3333 e6e5ad80 bellard
3334 e6e5ad80 bellard
static void cirrus_pci_mmio_map(PCIDevice *d, int region_num,
3335 e6e5ad80 bellard
                                uint32_t addr, uint32_t size, int type)
3336 e6e5ad80 bellard
{
3337 e6e5ad80 bellard
    CirrusVGAState *s = &((PCICirrusVGAState *)d)->cirrus_vga;
3338 e6e5ad80 bellard
3339 e6e5ad80 bellard
    cpu_register_physical_memory(addr, CIRRUS_PNPMMIO_SIZE,
3340 e6e5ad80 bellard
                                 s->cirrus_mmio_io_addr);
3341 e6e5ad80 bellard
}
3342 e6e5ad80 bellard
3343 5fafdf24 ths
void pci_cirrus_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
3344 4efe2755 aliguori
                         ram_addr_t vga_ram_offset, int vga_ram_size)
3345 e6e5ad80 bellard
{
3346 e6e5ad80 bellard
    PCICirrusVGAState *d;
3347 e6e5ad80 bellard
    uint8_t *pci_conf;
3348 e6e5ad80 bellard
    CirrusVGAState *s;
3349 20ba3ae1 bellard
    int device_id;
3350 3b46e624 ths
3351 20ba3ae1 bellard
    device_id = CIRRUS_ID_CLGD5446;
3352 e6e5ad80 bellard
3353 e6e5ad80 bellard
    /* setup PCI configuration registers */
3354 5fafdf24 ths
    d = (PCICirrusVGAState *)pci_register_device(bus, "Cirrus VGA",
3355 5fafdf24 ths
                                                 sizeof(PCICirrusVGAState),
3356 46e50e9d bellard
                                                 -1, NULL, NULL);
3357 e6e5ad80 bellard
    pci_conf = d->dev.config;
3358 e6e5ad80 bellard
    pci_conf[0x00] = (uint8_t) (PCI_VENDOR_CIRRUS & 0xff);
3359 e6e5ad80 bellard
    pci_conf[0x01] = (uint8_t) (PCI_VENDOR_CIRRUS >> 8);
3360 20ba3ae1 bellard
    pci_conf[0x02] = (uint8_t) (device_id & 0xff);
3361 20ba3ae1 bellard
    pci_conf[0x03] = (uint8_t) (device_id >> 8);
3362 e6e5ad80 bellard
    pci_conf[0x04] = PCI_COMMAND_IOACCESS | PCI_COMMAND_MEMACCESS;
3363 e6e5ad80 bellard
    pci_conf[0x0a] = PCI_CLASS_SUB_VGA;
3364 e6e5ad80 bellard
    pci_conf[0x0b] = PCI_CLASS_BASE_DISPLAY;
3365 e6e5ad80 bellard
    pci_conf[0x0e] = PCI_CLASS_HEADERTYPE_00h;
3366 e6e5ad80 bellard
3367 e6e5ad80 bellard
    /* setup VGA */
3368 e6e5ad80 bellard
    s = &d->cirrus_vga;
3369 5fafdf24 ths
    vga_common_init((VGAState *)s,
3370 e6e5ad80 bellard
                    ds, vga_ram_base, vga_ram_offset, vga_ram_size);
3371 78e127ef bellard
    cirrus_init_common(s, device_id, 1);
3372 d34cab9f ths
3373 c60e08d9 pbrook
    s->console = graphic_console_init(s->ds, s->update, s->invalidate,
3374 c60e08d9 pbrook
                                      s->screen_dump, s->text_update, s);
3375 d34cab9f ths
3376 d2269f6f bellard
    s->pci_dev = (PCIDevice *)d;
3377 e6e5ad80 bellard
3378 e6e5ad80 bellard
    /* setup memory space */
3379 e6e5ad80 bellard
    /* memory #0 LFB */
3380 e6e5ad80 bellard
    /* memory #1 memory-mapped I/O */
3381 e6e5ad80 bellard
    /* XXX: s->vram_size must be a power of two */
3382 a5082316 bellard
    pci_register_io_region((PCIDevice *)d, 0, 0x2000000,
3383 a21ae81d bellard
                           PCI_ADDRESS_SPACE_MEM_PREFETCH, cirrus_pci_lfb_map);
3384 20ba3ae1 bellard
    if (device_id == CIRRUS_ID_CLGD5446) {
3385 a21ae81d bellard
        pci_register_io_region((PCIDevice *)d, 1, CIRRUS_PNPMMIO_SIZE,
3386 a21ae81d bellard
                               PCI_ADDRESS_SPACE_MEM, cirrus_pci_mmio_map);
3387 a21ae81d bellard
    }
3388 e6e5ad80 bellard
    /* XXX: ROM BIOS */
3389 e6e5ad80 bellard
}