Statistics
| Branch: | Revision:

root / hw / mips_malta.c @ 79d1d331

History | View | Annotate | Download (32.2 kB)

1 5856de80 ths
/*
2 5856de80 ths
 * QEMU Malta board support
3 5856de80 ths
 *
4 5856de80 ths
 * Copyright (c) 2006 Aurelien Jarno
5 5856de80 ths
 *
6 5856de80 ths
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 5856de80 ths
 * of this software and associated documentation files (the "Software"), to deal
8 5856de80 ths
 * in the Software without restriction, including without limitation the rights
9 5856de80 ths
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 5856de80 ths
 * copies of the Software, and to permit persons to whom the Software is
11 5856de80 ths
 * furnished to do so, subject to the following conditions:
12 5856de80 ths
 *
13 5856de80 ths
 * The above copyright notice and this permission notice shall be included in
14 5856de80 ths
 * all copies or substantial portions of the Software.
15 5856de80 ths
 *
16 5856de80 ths
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 5856de80 ths
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 5856de80 ths
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 5856de80 ths
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 5856de80 ths
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 5856de80 ths
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 5856de80 ths
 * THE SOFTWARE.
23 5856de80 ths
 */
24 5856de80 ths
25 87ecb68b pbrook
#include "hw.h"
26 87ecb68b pbrook
#include "pc.h"
27 ded7ba9c ths
#include "fdc.h"
28 87ecb68b pbrook
#include "net.h"
29 87ecb68b pbrook
#include "boards.h"
30 87ecb68b pbrook
#include "smbus.h"
31 c8b153d7 ths
#include "block.h"
32 c8b153d7 ths
#include "flash.h"
33 87ecb68b pbrook
#include "mips.h"
34 b970ea8f Blue Swirl
#include "mips_cpudevs.h"
35 87ecb68b pbrook
#include "pci.h"
36 18e08a55 Michael S. Tsirkin
#include "usb-uhci.h"
37 18e08a55 Michael S. Tsirkin
#include "vmware_vga.h"
38 87ecb68b pbrook
#include "qemu-char.h"
39 87ecb68b pbrook
#include "sysemu.h"
40 87ecb68b pbrook
#include "audio/audio.h"
41 87ecb68b pbrook
#include "boards.h"
42 3b3fb322 blueswir1
#include "qemu-log.h"
43 bba831e8 Paul Brook
#include "mips-bios.h"
44 977e1244 Gerd Hoffmann
#include "ide.h"
45 ca20cf32 Blue Swirl
#include "loader.h"
46 ca20cf32 Blue Swirl
#include "elf.h"
47 1d914fa0 Isaku Yamahata
#include "mc146818rtc.h"
48 2446333c Blue Swirl
#include "blockdev.h"
49 5856de80 ths
50 c8b153d7 ths
//#define DEBUG_BOARD_INIT
51 c8b153d7 ths
52 409dbce5 Aurelien Jarno
#define ENVP_ADDR                0x80002000l
53 5856de80 ths
#define ENVP_NB_ENTRIES                 16
54 5856de80 ths
#define ENVP_ENTRY_SIZE                 256
55 5856de80 ths
56 e4bcb14c ths
#define MAX_IDE_BUS 2
57 e4bcb14c ths
58 5856de80 ths
typedef struct {
59 5856de80 ths
    uint32_t leds;
60 5856de80 ths
    uint32_t brk;
61 5856de80 ths
    uint32_t gpout;
62 130751ee ths
    uint32_t i2cin;
63 5856de80 ths
    uint32_t i2coe;
64 5856de80 ths
    uint32_t i2cout;
65 5856de80 ths
    uint32_t i2csel;
66 5856de80 ths
    CharDriverState *display;
67 5856de80 ths
    char display_text[9];
68 a4bc3afc ths
    SerialState *uart;
69 5856de80 ths
} MaltaFPGAState;
70 5856de80 ths
71 5856de80 ths
static PITState *pit;
72 5856de80 ths
73 7df526e3 ths
static struct _loaderparams {
74 7df526e3 ths
    int ram_size;
75 7df526e3 ths
    const char *kernel_filename;
76 7df526e3 ths
    const char *kernel_cmdline;
77 7df526e3 ths
    const char *initrd_filename;
78 7df526e3 ths
} loaderparams;
79 7df526e3 ths
80 5856de80 ths
/* Malta FPGA */
81 5856de80 ths
static void malta_fpga_update_display(void *opaque)
82 5856de80 ths
{
83 5856de80 ths
    char leds_text[9];
84 5856de80 ths
    int i;
85 5856de80 ths
    MaltaFPGAState *s = opaque;
86 5856de80 ths
87 07cf0ba0 ths
    for (i = 7 ; i >= 0 ; i--) {
88 07cf0ba0 ths
        if (s->leds & (1 << i))
89 07cf0ba0 ths
            leds_text[i] = '#';
90 07cf0ba0 ths
        else
91 07cf0ba0 ths
            leds_text[i] = ' ';
92 87ee1669 ths
    }
93 07cf0ba0 ths
    leds_text[8] = '\0';
94 07cf0ba0 ths
95 07cf0ba0 ths
    qemu_chr_printf(s->display, "\e[H\n\n|\e[32m%-8.8s\e[00m|\r\n", leds_text);
96 07cf0ba0 ths
    qemu_chr_printf(s->display, "\n\n\n\n|\e[31m%-8.8s\e[00m|", s->display_text);
97 5856de80 ths
}
98 5856de80 ths
99 130751ee ths
/*
100 130751ee ths
 * EEPROM 24C01 / 24C02 emulation.
101 130751ee ths
 *
102 130751ee ths
 * Emulation for serial EEPROMs:
103 130751ee ths
 * 24C01 - 1024 bit (128 x 8)
104 130751ee ths
 * 24C02 - 2048 bit (256 x 8)
105 130751ee ths
 *
106 130751ee ths
 * Typical device names include Microchip 24C02SC or SGS Thomson ST24C02.
107 130751ee ths
 */
108 130751ee ths
109 130751ee ths
//~ #define DEBUG
110 130751ee ths
111 130751ee ths
#if defined(DEBUG)
112 001faf32 Blue Swirl
#  define logout(fmt, ...) fprintf(stderr, "MALTA\t%-24s" fmt, __func__, ## __VA_ARGS__)
113 130751ee ths
#else
114 001faf32 Blue Swirl
#  define logout(fmt, ...) ((void)0)
115 130751ee ths
#endif
116 130751ee ths
117 c227f099 Anthony Liguori
struct _eeprom24c0x_t {
118 130751ee ths
  uint8_t tick;
119 130751ee ths
  uint8_t address;
120 130751ee ths
  uint8_t command;
121 130751ee ths
  uint8_t ack;
122 130751ee ths
  uint8_t scl;
123 130751ee ths
  uint8_t sda;
124 130751ee ths
  uint8_t data;
125 130751ee ths
  //~ uint16_t size;
126 130751ee ths
  uint8_t contents[256];
127 130751ee ths
};
128 130751ee ths
129 c227f099 Anthony Liguori
typedef struct _eeprom24c0x_t eeprom24c0x_t;
130 130751ee ths
131 c227f099 Anthony Liguori
static eeprom24c0x_t eeprom = {
132 284b08f1 Blue Swirl
    .contents = {
133 130751ee ths
        /* 00000000: */ 0x80,0x08,0x04,0x0D,0x0A,0x01,0x40,0x00,
134 130751ee ths
        /* 00000008: */ 0x01,0x75,0x54,0x00,0x82,0x08,0x00,0x01,
135 130751ee ths
        /* 00000010: */ 0x8F,0x04,0x02,0x01,0x01,0x00,0x0E,0x00,
136 130751ee ths
        /* 00000018: */ 0x00,0x00,0x00,0x14,0x0F,0x14,0x2D,0x40,
137 130751ee ths
        /* 00000020: */ 0x15,0x08,0x15,0x08,0x00,0x00,0x00,0x00,
138 130751ee ths
        /* 00000028: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
139 130751ee ths
        /* 00000030: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
140 130751ee ths
        /* 00000038: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x12,0xD0,
141 130751ee ths
        /* 00000040: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
142 130751ee ths
        /* 00000048: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
143 130751ee ths
        /* 00000050: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
144 130751ee ths
        /* 00000058: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
145 130751ee ths
        /* 00000060: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
146 130751ee ths
        /* 00000068: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
147 130751ee ths
        /* 00000070: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
148 130751ee ths
        /* 00000078: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x64,0xF4,
149 130751ee ths
    },
150 130751ee ths
};
151 130751ee ths
152 a5f1b965 blueswir1
static uint8_t eeprom24c0x_read(void)
153 130751ee ths
{
154 130751ee ths
    logout("%u: scl = %u, sda = %u, data = 0x%02x\n",
155 130751ee ths
        eeprom.tick, eeprom.scl, eeprom.sda, eeprom.data);
156 130751ee ths
    return eeprom.sda;
157 130751ee ths
}
158 130751ee ths
159 130751ee ths
static void eeprom24c0x_write(int scl, int sda)
160 130751ee ths
{
161 130751ee ths
    if (eeprom.scl && scl && (eeprom.sda != sda)) {
162 130751ee ths
        logout("%u: scl = %u->%u, sda = %u->%u i2c %s\n",
163 130751ee ths
                eeprom.tick, eeprom.scl, scl, eeprom.sda, sda, sda ? "stop" : "start");
164 130751ee ths
        if (!sda) {
165 130751ee ths
            eeprom.tick = 1;
166 130751ee ths
            eeprom.command = 0;
167 130751ee ths
        }
168 130751ee ths
    } else if (eeprom.tick == 0 && !eeprom.ack) {
169 130751ee ths
        /* Waiting for start. */
170 130751ee ths
        logout("%u: scl = %u->%u, sda = %u->%u wait for i2c start\n",
171 130751ee ths
                eeprom.tick, eeprom.scl, scl, eeprom.sda, sda);
172 130751ee ths
    } else if (!eeprom.scl && scl) {
173 130751ee ths
        logout("%u: scl = %u->%u, sda = %u->%u trigger bit\n",
174 130751ee ths
                eeprom.tick, eeprom.scl, scl, eeprom.sda, sda);
175 130751ee ths
        if (eeprom.ack) {
176 130751ee ths
            logout("\ti2c ack bit = 0\n");
177 130751ee ths
            sda = 0;
178 130751ee ths
            eeprom.ack = 0;
179 130751ee ths
        } else if (eeprom.sda == sda) {
180 130751ee ths
            uint8_t bit = (sda != 0);
181 130751ee ths
            logout("\ti2c bit = %d\n", bit);
182 130751ee ths
            if (eeprom.tick < 9) {
183 130751ee ths
                eeprom.command <<= 1;
184 130751ee ths
                eeprom.command += bit;
185 130751ee ths
                eeprom.tick++;
186 130751ee ths
                if (eeprom.tick == 9) {
187 130751ee ths
                    logout("\tcommand 0x%04x, %s\n", eeprom.command, bit ? "read" : "write");
188 130751ee ths
                    eeprom.ack = 1;
189 130751ee ths
                }
190 130751ee ths
            } else if (eeprom.tick < 17) {
191 130751ee ths
                if (eeprom.command & 1) {
192 130751ee ths
                    sda = ((eeprom.data & 0x80) != 0);
193 130751ee ths
                }
194 130751ee ths
                eeprom.address <<= 1;
195 130751ee ths
                eeprom.address += bit;
196 130751ee ths
                eeprom.tick++;
197 130751ee ths
                eeprom.data <<= 1;
198 130751ee ths
                if (eeprom.tick == 17) {
199 130751ee ths
                    eeprom.data = eeprom.contents[eeprom.address];
200 130751ee ths
                    logout("\taddress 0x%04x, data 0x%02x\n", eeprom.address, eeprom.data);
201 130751ee ths
                    eeprom.ack = 1;
202 130751ee ths
                    eeprom.tick = 0;
203 130751ee ths
                }
204 130751ee ths
            } else if (eeprom.tick >= 17) {
205 130751ee ths
                sda = 0;
206 130751ee ths
            }
207 130751ee ths
        } else {
208 130751ee ths
            logout("\tsda changed with raising scl\n");
209 130751ee ths
        }
210 130751ee ths
    } else {
211 130751ee ths
        logout("%u: scl = %u->%u, sda = %u->%u\n", eeprom.tick, eeprom.scl, scl, eeprom.sda, sda);
212 130751ee ths
    }
213 130751ee ths
    eeprom.scl = scl;
214 130751ee ths
    eeprom.sda = sda;
215 130751ee ths
}
216 130751ee ths
217 c227f099 Anthony Liguori
static uint32_t malta_fpga_readl(void *opaque, target_phys_addr_t addr)
218 5856de80 ths
{
219 5856de80 ths
    MaltaFPGAState *s = opaque;
220 5856de80 ths
    uint32_t val = 0;
221 5856de80 ths
    uint32_t saddr;
222 5856de80 ths
223 5856de80 ths
    saddr = (addr & 0xfffff);
224 5856de80 ths
225 5856de80 ths
    switch (saddr) {
226 5856de80 ths
227 5856de80 ths
    /* SWITCH Register */
228 5856de80 ths
    case 0x00200:
229 5856de80 ths
        val = 0x00000000;                /* All switches closed */
230 593c0d10 Aurelien Jarno
        break;
231 5856de80 ths
232 5856de80 ths
    /* STATUS Register */
233 5856de80 ths
    case 0x00208:
234 5856de80 ths
#ifdef TARGET_WORDS_BIGENDIAN
235 5856de80 ths
        val = 0x00000012;
236 5856de80 ths
#else
237 5856de80 ths
        val = 0x00000010;
238 5856de80 ths
#endif
239 5856de80 ths
        break;
240 5856de80 ths
241 5856de80 ths
    /* JMPRS Register */
242 5856de80 ths
    case 0x00210:
243 5856de80 ths
        val = 0x00;
244 5856de80 ths
        break;
245 5856de80 ths
246 5856de80 ths
    /* LEDBAR Register */
247 5856de80 ths
    case 0x00408:
248 5856de80 ths
        val = s->leds;
249 5856de80 ths
        break;
250 5856de80 ths
251 5856de80 ths
    /* BRKRES Register */
252 5856de80 ths
    case 0x00508:
253 5856de80 ths
        val = s->brk;
254 5856de80 ths
        break;
255 5856de80 ths
256 b6dc7ebb ths
    /* UART Registers are handled directly by the serial device */
257 a4bc3afc ths
258 5856de80 ths
    /* GPOUT Register */
259 5856de80 ths
    case 0x00a00:
260 5856de80 ths
        val = s->gpout;
261 5856de80 ths
        break;
262 5856de80 ths
263 5856de80 ths
    /* XXX: implement a real I2C controller */
264 5856de80 ths
265 5856de80 ths
    /* GPINP Register */
266 5856de80 ths
    case 0x00a08:
267 5856de80 ths
        /* IN = OUT until a real I2C control is implemented */
268 5856de80 ths
        if (s->i2csel)
269 5856de80 ths
            val = s->i2cout;
270 5856de80 ths
        else
271 5856de80 ths
            val = 0x00;
272 5856de80 ths
        break;
273 5856de80 ths
274 5856de80 ths
    /* I2CINP Register */
275 5856de80 ths
    case 0x00b00:
276 130751ee ths
        val = ((s->i2cin & ~1) | eeprom24c0x_read());
277 5856de80 ths
        break;
278 5856de80 ths
279 5856de80 ths
    /* I2COE Register */
280 5856de80 ths
    case 0x00b08:
281 5856de80 ths
        val = s->i2coe;
282 5856de80 ths
        break;
283 5856de80 ths
284 5856de80 ths
    /* I2COUT Register */
285 5856de80 ths
    case 0x00b10:
286 5856de80 ths
        val = s->i2cout;
287 5856de80 ths
        break;
288 5856de80 ths
289 5856de80 ths
    /* I2CSEL Register */
290 5856de80 ths
    case 0x00b18:
291 130751ee ths
        val = s->i2csel;
292 5856de80 ths
        break;
293 5856de80 ths
294 5856de80 ths
    default:
295 5856de80 ths
#if 0
296 3594c774 ths
        printf ("malta_fpga_read: Bad register offset 0x" TARGET_FMT_lx "\n",
297 593c0d10 Aurelien Jarno
                addr);
298 5856de80 ths
#endif
299 5856de80 ths
        break;
300 5856de80 ths
    }
301 5856de80 ths
    return val;
302 5856de80 ths
}
303 5856de80 ths
304 c227f099 Anthony Liguori
static void malta_fpga_writel(void *opaque, target_phys_addr_t addr,
305 5856de80 ths
                              uint32_t val)
306 5856de80 ths
{
307 5856de80 ths
    MaltaFPGAState *s = opaque;
308 5856de80 ths
    uint32_t saddr;
309 5856de80 ths
310 5856de80 ths
    saddr = (addr & 0xfffff);
311 5856de80 ths
312 5856de80 ths
    switch (saddr) {
313 5856de80 ths
314 5856de80 ths
    /* SWITCH Register */
315 5856de80 ths
    case 0x00200:
316 5856de80 ths
        break;
317 5856de80 ths
318 5856de80 ths
    /* JMPRS Register */
319 5856de80 ths
    case 0x00210:
320 5856de80 ths
        break;
321 5856de80 ths
322 5856de80 ths
    /* LEDBAR Register */
323 5856de80 ths
    /* XXX: implement a 8-LED array */
324 5856de80 ths
    case 0x00408:
325 5856de80 ths
        s->leds = val & 0xff;
326 5856de80 ths
        break;
327 5856de80 ths
328 5856de80 ths
    /* ASCIIWORD Register */
329 5856de80 ths
    case 0x00410:
330 5856de80 ths
        snprintf(s->display_text, 9, "%08X", val);
331 5856de80 ths
        malta_fpga_update_display(s);
332 5856de80 ths
        break;
333 5856de80 ths
334 5856de80 ths
    /* ASCIIPOS0 to ASCIIPOS7 Registers */
335 5856de80 ths
    case 0x00418:
336 5856de80 ths
    case 0x00420:
337 5856de80 ths
    case 0x00428:
338 5856de80 ths
    case 0x00430:
339 5856de80 ths
    case 0x00438:
340 5856de80 ths
    case 0x00440:
341 5856de80 ths
    case 0x00448:
342 5856de80 ths
    case 0x00450:
343 5856de80 ths
        s->display_text[(saddr - 0x00418) >> 3] = (char) val;
344 5856de80 ths
        malta_fpga_update_display(s);
345 5856de80 ths
        break;
346 5856de80 ths
347 5856de80 ths
    /* SOFTRES Register */
348 5856de80 ths
    case 0x00500:
349 5856de80 ths
        if (val == 0x42)
350 5856de80 ths
            qemu_system_reset_request ();
351 5856de80 ths
        break;
352 5856de80 ths
353 5856de80 ths
    /* BRKRES Register */
354 5856de80 ths
    case 0x00508:
355 5856de80 ths
        s->brk = val & 0xff;
356 5856de80 ths
        break;
357 5856de80 ths
358 b6dc7ebb ths
    /* UART Registers are handled directly by the serial device */
359 a4bc3afc ths
360 5856de80 ths
    /* GPOUT Register */
361 5856de80 ths
    case 0x00a00:
362 5856de80 ths
        s->gpout = val & 0xff;
363 5856de80 ths
        break;
364 5856de80 ths
365 5856de80 ths
    /* I2COE Register */
366 5856de80 ths
    case 0x00b08:
367 5856de80 ths
        s->i2coe = val & 0x03;
368 5856de80 ths
        break;
369 5856de80 ths
370 5856de80 ths
    /* I2COUT Register */
371 5856de80 ths
    case 0x00b10:
372 130751ee ths
        eeprom24c0x_write(val & 0x02, val & 0x01);
373 130751ee ths
        s->i2cout = val;
374 5856de80 ths
        break;
375 5856de80 ths
376 5856de80 ths
    /* I2CSEL Register */
377 5856de80 ths
    case 0x00b18:
378 130751ee ths
        s->i2csel = val & 0x01;
379 5856de80 ths
        break;
380 5856de80 ths
381 5856de80 ths
    default:
382 5856de80 ths
#if 0
383 3594c774 ths
        printf ("malta_fpga_write: Bad register offset 0x" TARGET_FMT_lx "\n",
384 593c0d10 Aurelien Jarno
                addr);
385 5856de80 ths
#endif
386 5856de80 ths
        break;
387 5856de80 ths
    }
388 5856de80 ths
}
389 5856de80 ths
390 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const malta_fpga_read[] = {
391 5856de80 ths
   malta_fpga_readl,
392 5856de80 ths
   malta_fpga_readl,
393 5856de80 ths
   malta_fpga_readl
394 5856de80 ths
};
395 5856de80 ths
396 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const malta_fpga_write[] = {
397 5856de80 ths
   malta_fpga_writel,
398 5856de80 ths
   malta_fpga_writel,
399 5856de80 ths
   malta_fpga_writel
400 5856de80 ths
};
401 5856de80 ths
402 9596ebb7 pbrook
static void malta_fpga_reset(void *opaque)
403 5856de80 ths
{
404 5856de80 ths
    MaltaFPGAState *s = opaque;
405 5856de80 ths
406 5856de80 ths
    s->leds   = 0x00;
407 5856de80 ths
    s->brk    = 0x0a;
408 5856de80 ths
    s->gpout  = 0x00;
409 130751ee ths
    s->i2cin  = 0x3;
410 5856de80 ths
    s->i2coe  = 0x0;
411 5856de80 ths
    s->i2cout = 0x3;
412 5856de80 ths
    s->i2csel = 0x1;
413 5856de80 ths
414 5856de80 ths
    s->display_text[8] = '\0';
415 5856de80 ths
    snprintf(s->display_text, 9, "        ");
416 ceecf1d1 aurel32
}
417 ceecf1d1 aurel32
418 ceecf1d1 aurel32
static void malta_fpga_led_init(CharDriverState *chr)
419 ceecf1d1 aurel32
{
420 ceecf1d1 aurel32
    qemu_chr_printf(chr, "\e[HMalta LEDBAR\r\n");
421 ceecf1d1 aurel32
    qemu_chr_printf(chr, "+--------+\r\n");
422 ceecf1d1 aurel32
    qemu_chr_printf(chr, "+        +\r\n");
423 ceecf1d1 aurel32
    qemu_chr_printf(chr, "+--------+\r\n");
424 ceecf1d1 aurel32
    qemu_chr_printf(chr, "\n");
425 ceecf1d1 aurel32
    qemu_chr_printf(chr, "Malta ASCII\r\n");
426 ceecf1d1 aurel32
    qemu_chr_printf(chr, "+--------+\r\n");
427 ceecf1d1 aurel32
    qemu_chr_printf(chr, "+        +\r\n");
428 ceecf1d1 aurel32
    qemu_chr_printf(chr, "+--------+\r\n");
429 5856de80 ths
}
430 5856de80 ths
431 c227f099 Anthony Liguori
static MaltaFPGAState *malta_fpga_init(target_phys_addr_t base, qemu_irq uart_irq, CharDriverState *uart_chr)
432 5856de80 ths
{
433 5856de80 ths
    MaltaFPGAState *s;
434 5856de80 ths
    int malta;
435 5856de80 ths
436 5856de80 ths
    s = (MaltaFPGAState *)qemu_mallocz(sizeof(MaltaFPGAState));
437 5856de80 ths
438 1eed09cb Avi Kivity
    malta = cpu_register_io_memory(malta_fpga_read,
439 5856de80 ths
                                   malta_fpga_write, s);
440 a4bc3afc ths
441 b6dc7ebb ths
    cpu_register_physical_memory(base, 0x900, malta);
442 8da3ff18 pbrook
    /* 0xa00 is less than a page, so will still get the right offsets.  */
443 b6dc7ebb ths
    cpu_register_physical_memory(base + 0xa00, 0x100000 - 0xa00, malta);
444 5856de80 ths
445 ceecf1d1 aurel32
    s->display = qemu_chr_open("fpga", "vc:320x200", malta_fpga_led_init);
446 ceecf1d1 aurel32
447 2d48377a Blue Swirl
#ifdef TARGET_WORDS_BIGENDIAN
448 2d48377a Blue Swirl
    s->uart = serial_mm_init(base + 0x900, 3, uart_irq, 230400, uart_chr, 1, 1);
449 2d48377a Blue Swirl
#else
450 2d48377a Blue Swirl
    s->uart = serial_mm_init(base + 0x900, 3, uart_irq, 230400, uart_chr, 1, 0);
451 2d48377a Blue Swirl
#endif
452 a4bc3afc ths
453 5856de80 ths
    malta_fpga_reset(s);
454 a08d4367 Jan Kiszka
    qemu_register_reset(malta_fpga_reset, s);
455 5856de80 ths
456 5856de80 ths
    return s;
457 5856de80 ths
}
458 5856de80 ths
459 5856de80 ths
/* Audio support */
460 5856de80 ths
static void audio_init (PCIBus *pci_bus)
461 5856de80 ths
{
462 5856de80 ths
    struct soundhw *c;
463 5856de80 ths
    int audio_enabled = 0;
464 5856de80 ths
465 5856de80 ths
    for (c = soundhw; !audio_enabled && c->name; ++c) {
466 5856de80 ths
        audio_enabled = c->enabled;
467 5856de80 ths
    }
468 5856de80 ths
469 5856de80 ths
    if (audio_enabled) {
470 0d9acba8 Paul Brook
        for (c = soundhw; c->name; ++c) {
471 0d9acba8 Paul Brook
            if (c->enabled) {
472 22d83b14 Paul Brook
                c->init.init_pci(pci_bus);
473 5856de80 ths
            }
474 5856de80 ths
        }
475 5856de80 ths
    }
476 5856de80 ths
}
477 5856de80 ths
478 5856de80 ths
/* Network support */
479 5607c388 Markus Armbruster
static void network_init(void)
480 5856de80 ths
{
481 5856de80 ths
    int i;
482 5856de80 ths
483 5856de80 ths
    for(i = 0; i < nb_nics; i++) {
484 cb457d76 aliguori
        NICInfo *nd = &nd_table[i];
485 5607c388 Markus Armbruster
        const char *default_devaddr = NULL;
486 cb457d76 aliguori
487 cb457d76 aliguori
        if (i == 0 && (!nd->model || strcmp(nd->model, "pcnet") == 0))
488 5856de80 ths
            /* The malta board has a PCNet card using PCI SLOT 11 */
489 5607c388 Markus Armbruster
            default_devaddr = "0b";
490 cb457d76 aliguori
491 07caea31 Markus Armbruster
        pci_nic_init_nofail(nd, "pcnet", default_devaddr);
492 5856de80 ths
    }
493 5856de80 ths
}
494 5856de80 ths
495 5856de80 ths
/* ROM and pseudo bootloader
496 5856de80 ths

497 5856de80 ths
   The following code implements a very very simple bootloader. It first
498 5856de80 ths
   loads the registers a0 to a3 to the values expected by the OS, and
499 5856de80 ths
   then jump at the kernel address.
500 5856de80 ths

501 5856de80 ths
   The bootloader should pass the locations of the kernel arguments and
502 5856de80 ths
   environment variables tables. Those tables contain the 32-bit address
503 5856de80 ths
   of NULL terminated strings. The environment variables table should be
504 5856de80 ths
   terminated by a NULL address.
505 5856de80 ths

506 5856de80 ths
   For a simpler implementation, the number of kernel arguments is fixed
507 5856de80 ths
   to two (the name of the kernel and the command line), and the two
508 5856de80 ths
   tables are actually the same one.
509 5856de80 ths

510 5856de80 ths
   The registers a0 to a3 should contain the following values:
511 5856de80 ths
     a0 - number of kernel arguments
512 5856de80 ths
     a1 - 32-bit address of the kernel arguments table
513 5856de80 ths
     a2 - 32-bit address of the environment variables table
514 5856de80 ths
     a3 - RAM size in bytes
515 5856de80 ths
*/
516 5856de80 ths
517 d7585251 pbrook
static void write_bootloader (CPUState *env, uint8_t *base,
518 d7585251 pbrook
                              int64_t kernel_entry)
519 5856de80 ths
{
520 5856de80 ths
    uint32_t *p;
521 5856de80 ths
522 5856de80 ths
    /* Small bootloader */
523 d7585251 pbrook
    p = (uint32_t *)base;
524 26ea0918 ths
    stl_raw(p++, 0x0bf00160);                                      /* j 0x1fc00580 */
525 3ddd0065 ths
    stl_raw(p++, 0x00000000);                                      /* nop */
526 5856de80 ths
527 26ea0918 ths
    /* YAMON service vector */
528 d7585251 pbrook
    stl_raw(base + 0x500, 0xbfc00580);      /* start: */
529 d7585251 pbrook
    stl_raw(base + 0x504, 0xbfc0083c);      /* print_count: */
530 d7585251 pbrook
    stl_raw(base + 0x520, 0xbfc00580);      /* start: */
531 d7585251 pbrook
    stl_raw(base + 0x52c, 0xbfc00800);      /* flush_cache: */
532 d7585251 pbrook
    stl_raw(base + 0x534, 0xbfc00808);      /* print: */
533 d7585251 pbrook
    stl_raw(base + 0x538, 0xbfc00800);      /* reg_cpu_isr: */
534 d7585251 pbrook
    stl_raw(base + 0x53c, 0xbfc00800);      /* unred_cpu_isr: */
535 d7585251 pbrook
    stl_raw(base + 0x540, 0xbfc00800);      /* reg_ic_isr: */
536 d7585251 pbrook
    stl_raw(base + 0x544, 0xbfc00800);      /* unred_ic_isr: */
537 d7585251 pbrook
    stl_raw(base + 0x548, 0xbfc00800);      /* reg_esr: */
538 d7585251 pbrook
    stl_raw(base + 0x54c, 0xbfc00800);      /* unreg_esr: */
539 d7585251 pbrook
    stl_raw(base + 0x550, 0xbfc00800);      /* getchar: */
540 d7585251 pbrook
    stl_raw(base + 0x554, 0xbfc00800);      /* syscon_read: */
541 26ea0918 ths
542 26ea0918 ths
543 5856de80 ths
    /* Second part of the bootloader */
544 d7585251 pbrook
    p = (uint32_t *) (base + 0x580);
545 d52fff71 ths
    stl_raw(p++, 0x24040002);                                      /* addiu a0, zero, 2 */
546 d52fff71 ths
    stl_raw(p++, 0x3c1d0000 | (((ENVP_ADDR - 64) >> 16) & 0xffff)); /* lui sp, high(ENVP_ADDR) */
547 471ea271 ths
    stl_raw(p++, 0x37bd0000 | ((ENVP_ADDR - 64) & 0xffff));        /* ori sp, sp, low(ENVP_ADDR) */
548 3ddd0065 ths
    stl_raw(p++, 0x3c050000 | ((ENVP_ADDR >> 16) & 0xffff));       /* lui a1, high(ENVP_ADDR) */
549 471ea271 ths
    stl_raw(p++, 0x34a50000 | (ENVP_ADDR & 0xffff));               /* ori a1, a1, low(ENVP_ADDR) */
550 3ddd0065 ths
    stl_raw(p++, 0x3c060000 | (((ENVP_ADDR + 8) >> 16) & 0xffff)); /* lui a2, high(ENVP_ADDR + 8) */
551 3ddd0065 ths
    stl_raw(p++, 0x34c60000 | ((ENVP_ADDR + 8) & 0xffff));         /* ori a2, a2, low(ENVP_ADDR + 8) */
552 7df526e3 ths
    stl_raw(p++, 0x3c070000 | (loaderparams.ram_size >> 16));     /* lui a3, high(ram_size) */
553 7df526e3 ths
    stl_raw(p++, 0x34e70000 | (loaderparams.ram_size & 0xffff));  /* ori a3, a3, low(ram_size) */
554 2802bfe3 ths
555 2802bfe3 ths
    /* Load BAR registers as done by YAMON */
556 a0a8793e ths
    stl_raw(p++, 0x3c09b400);                                      /* lui t1, 0xb400 */
557 a0a8793e ths
558 a0a8793e ths
#ifdef TARGET_WORDS_BIGENDIAN
559 a0a8793e ths
    stl_raw(p++, 0x3c08df00);                                      /* lui t0, 0xdf00 */
560 a0a8793e ths
#else
561 a0a8793e ths
    stl_raw(p++, 0x340800df);                                      /* ori t0, r0, 0x00df */
562 a0a8793e ths
#endif
563 a0a8793e ths
    stl_raw(p++, 0xad280068);                                      /* sw t0, 0x0068(t1) */
564 a0a8793e ths
565 2802bfe3 ths
    stl_raw(p++, 0x3c09bbe0);                                      /* lui t1, 0xbbe0 */
566 2802bfe3 ths
567 2802bfe3 ths
#ifdef TARGET_WORDS_BIGENDIAN
568 2802bfe3 ths
    stl_raw(p++, 0x3c08c000);                                      /* lui t0, 0xc000 */
569 2802bfe3 ths
#else
570 2802bfe3 ths
    stl_raw(p++, 0x340800c0);                                      /* ori t0, r0, 0x00c0 */
571 2802bfe3 ths
#endif
572 2802bfe3 ths
    stl_raw(p++, 0xad280048);                                      /* sw t0, 0x0048(t1) */
573 2802bfe3 ths
#ifdef TARGET_WORDS_BIGENDIAN
574 2802bfe3 ths
    stl_raw(p++, 0x3c084000);                                      /* lui t0, 0x4000 */
575 2802bfe3 ths
#else
576 2802bfe3 ths
    stl_raw(p++, 0x34080040);                                      /* ori t0, r0, 0x0040 */
577 2802bfe3 ths
#endif
578 2802bfe3 ths
    stl_raw(p++, 0xad280050);                                      /* sw t0, 0x0050(t1) */
579 2802bfe3 ths
580 2802bfe3 ths
#ifdef TARGET_WORDS_BIGENDIAN
581 2802bfe3 ths
    stl_raw(p++, 0x3c088000);                                      /* lui t0, 0x8000 */
582 2802bfe3 ths
#else
583 2802bfe3 ths
    stl_raw(p++, 0x34080080);                                      /* ori t0, r0, 0x0080 */
584 2802bfe3 ths
#endif
585 2802bfe3 ths
    stl_raw(p++, 0xad280058);                                      /* sw t0, 0x0058(t1) */
586 2802bfe3 ths
#ifdef TARGET_WORDS_BIGENDIAN
587 2802bfe3 ths
    stl_raw(p++, 0x3c083f00);                                      /* lui t0, 0x3f00 */
588 2802bfe3 ths
#else
589 2802bfe3 ths
    stl_raw(p++, 0x3408003f);                                      /* ori t0, r0, 0x003f */
590 2802bfe3 ths
#endif
591 2802bfe3 ths
    stl_raw(p++, 0xad280060);                                      /* sw t0, 0x0060(t1) */
592 2802bfe3 ths
593 2802bfe3 ths
#ifdef TARGET_WORDS_BIGENDIAN
594 2802bfe3 ths
    stl_raw(p++, 0x3c08c100);                                      /* lui t0, 0xc100 */
595 2802bfe3 ths
#else
596 2802bfe3 ths
    stl_raw(p++, 0x340800c1);                                      /* ori t0, r0, 0x00c1 */
597 2802bfe3 ths
#endif
598 2802bfe3 ths
    stl_raw(p++, 0xad280080);                                      /* sw t0, 0x0080(t1) */
599 2802bfe3 ths
#ifdef TARGET_WORDS_BIGENDIAN
600 2802bfe3 ths
    stl_raw(p++, 0x3c085e00);                                      /* lui t0, 0x5e00 */
601 2802bfe3 ths
#else
602 2802bfe3 ths
    stl_raw(p++, 0x3408005e);                                      /* ori t0, r0, 0x005e */
603 2802bfe3 ths
#endif
604 2802bfe3 ths
    stl_raw(p++, 0xad280088);                                      /* sw t0, 0x0088(t1) */
605 2802bfe3 ths
606 2802bfe3 ths
    /* Jump to kernel code */
607 74287114 ths
    stl_raw(p++, 0x3c1f0000 | ((kernel_entry >> 16) & 0xffff));    /* lui ra, high(kernel_entry) */
608 74287114 ths
    stl_raw(p++, 0x37ff0000 | (kernel_entry & 0xffff));            /* ori ra, ra, low(kernel_entry) */
609 3ddd0065 ths
    stl_raw(p++, 0x03e00008);                                      /* jr ra */
610 3ddd0065 ths
    stl_raw(p++, 0x00000000);                                      /* nop */
611 26ea0918 ths
612 26ea0918 ths
    /* YAMON subroutines */
613 d7585251 pbrook
    p = (uint32_t *) (base + 0x800);
614 26ea0918 ths
    stl_raw(p++, 0x03e00008);                                     /* jr ra */
615 26ea0918 ths
    stl_raw(p++, 0x24020000);                                     /* li v0,0 */
616 26ea0918 ths
   /* 808 YAMON print */
617 26ea0918 ths
    stl_raw(p++, 0x03e06821);                                     /* move t5,ra */
618 26ea0918 ths
    stl_raw(p++, 0x00805821);                                     /* move t3,a0 */
619 26ea0918 ths
    stl_raw(p++, 0x00a05021);                                     /* move t2,a1 */
620 26ea0918 ths
    stl_raw(p++, 0x91440000);                                     /* lbu a0,0(t2) */
621 26ea0918 ths
    stl_raw(p++, 0x254a0001);                                     /* addiu t2,t2,1 */
622 26ea0918 ths
    stl_raw(p++, 0x10800005);                                     /* beqz a0,834 */
623 26ea0918 ths
    stl_raw(p++, 0x00000000);                                     /* nop */
624 26ea0918 ths
    stl_raw(p++, 0x0ff0021c);                                     /* jal 870 */
625 26ea0918 ths
    stl_raw(p++, 0x00000000);                                     /* nop */
626 26ea0918 ths
    stl_raw(p++, 0x08000205);                                     /* j 814 */
627 26ea0918 ths
    stl_raw(p++, 0x00000000);                                     /* nop */
628 26ea0918 ths
    stl_raw(p++, 0x01a00008);                                     /* jr t5 */
629 26ea0918 ths
    stl_raw(p++, 0x01602021);                                     /* move a0,t3 */
630 26ea0918 ths
    /* 0x83c YAMON print_count */
631 26ea0918 ths
    stl_raw(p++, 0x03e06821);                                     /* move t5,ra */
632 26ea0918 ths
    stl_raw(p++, 0x00805821);                                     /* move t3,a0 */
633 26ea0918 ths
    stl_raw(p++, 0x00a05021);                                     /* move t2,a1 */
634 26ea0918 ths
    stl_raw(p++, 0x00c06021);                                     /* move t4,a2 */
635 26ea0918 ths
    stl_raw(p++, 0x91440000);                                     /* lbu a0,0(t2) */
636 26ea0918 ths
    stl_raw(p++, 0x0ff0021c);                                     /* jal 870 */
637 26ea0918 ths
    stl_raw(p++, 0x00000000);                                     /* nop */
638 26ea0918 ths
    stl_raw(p++, 0x254a0001);                                     /* addiu t2,t2,1 */
639 26ea0918 ths
    stl_raw(p++, 0x258cffff);                                     /* addiu t4,t4,-1 */
640 26ea0918 ths
    stl_raw(p++, 0x1580fffa);                                     /* bnez t4,84c */
641 26ea0918 ths
    stl_raw(p++, 0x00000000);                                     /* nop */
642 26ea0918 ths
    stl_raw(p++, 0x01a00008);                                     /* jr t5 */
643 26ea0918 ths
    stl_raw(p++, 0x01602021);                                     /* move a0,t3 */
644 26ea0918 ths
    /* 0x870 */
645 26ea0918 ths
    stl_raw(p++, 0x3c08b800);                                     /* lui t0,0xb400 */
646 26ea0918 ths
    stl_raw(p++, 0x350803f8);                                     /* ori t0,t0,0x3f8 */
647 26ea0918 ths
    stl_raw(p++, 0x91090005);                                     /* lbu t1,5(t0) */
648 26ea0918 ths
    stl_raw(p++, 0x00000000);                                     /* nop */
649 26ea0918 ths
    stl_raw(p++, 0x31290040);                                     /* andi t1,t1,0x40 */
650 26ea0918 ths
    stl_raw(p++, 0x1120fffc);                                     /* beqz t1,878 <outch+0x8> */
651 26ea0918 ths
    stl_raw(p++, 0x00000000);                                     /* nop */
652 26ea0918 ths
    stl_raw(p++, 0x03e00008);                                     /* jr ra */
653 26ea0918 ths
    stl_raw(p++, 0xa1040000);                                     /* sb a0,0(t0) */
654 26ea0918 ths
655 5856de80 ths
}
656 5856de80 ths
657 c938ada2 Aurelien Jarno
static void prom_set(uint32_t* prom_buf, int index, const char *string, ...)
658 5856de80 ths
{
659 5856de80 ths
    va_list ap;
660 3ddd0065 ths
    int32_t table_addr;
661 5856de80 ths
662 5856de80 ths
    if (index >= ENVP_NB_ENTRIES)
663 5856de80 ths
        return;
664 5856de80 ths
665 5856de80 ths
    if (string == NULL) {
666 c938ada2 Aurelien Jarno
        prom_buf[index] = 0;
667 5856de80 ths
        return;
668 5856de80 ths
    }
669 5856de80 ths
670 c938ada2 Aurelien Jarno
    table_addr = sizeof(int32_t) * ENVP_NB_ENTRIES + index * ENVP_ENTRY_SIZE;
671 c938ada2 Aurelien Jarno
    prom_buf[index] = tswap32(ENVP_ADDR + table_addr);
672 5856de80 ths
673 5856de80 ths
    va_start(ap, string);
674 c938ada2 Aurelien Jarno
    vsnprintf((char *)prom_buf + table_addr, ENVP_ENTRY_SIZE, string, ap);
675 5856de80 ths
    va_end(ap);
676 5856de80 ths
}
677 5856de80 ths
678 5856de80 ths
/* Kernel */
679 e16ad5b0 Aurelien Jarno
static int64_t load_kernel (void)
680 5856de80 ths
{
681 409dbce5 Aurelien Jarno
    int64_t kernel_entry, kernel_high;
682 5856de80 ths
    long initrd_size;
683 c227f099 Anthony Liguori
    ram_addr_t initrd_offset;
684 ca20cf32 Blue Swirl
    int big_endian;
685 c938ada2 Aurelien Jarno
    uint32_t *prom_buf;
686 c938ada2 Aurelien Jarno
    long prom_size;
687 c938ada2 Aurelien Jarno
    int prom_index = 0;
688 ca20cf32 Blue Swirl
689 ca20cf32 Blue Swirl
#ifdef TARGET_WORDS_BIGENDIAN
690 ca20cf32 Blue Swirl
    big_endian = 1;
691 ca20cf32 Blue Swirl
#else
692 ca20cf32 Blue Swirl
    big_endian = 0;
693 ca20cf32 Blue Swirl
#endif
694 5856de80 ths
695 409dbce5 Aurelien Jarno
    if (load_elf(loaderparams.kernel_filename, cpu_mips_kseg0_to_phys, NULL,
696 409dbce5 Aurelien Jarno
                 (uint64_t *)&kernel_entry, NULL, (uint64_t *)&kernel_high,
697 409dbce5 Aurelien Jarno
                 big_endian, ELF_MACHINE, 1) < 0) {
698 5856de80 ths
        fprintf(stderr, "qemu: could not load kernel '%s'\n",
699 7df526e3 ths
                loaderparams.kernel_filename);
700 acdf72bb ths
        exit(1);
701 5856de80 ths
    }
702 5856de80 ths
703 5856de80 ths
    /* load initrd */
704 5856de80 ths
    initrd_size = 0;
705 74287114 ths
    initrd_offset = 0;
706 7df526e3 ths
    if (loaderparams.initrd_filename) {
707 7df526e3 ths
        initrd_size = get_image_size (loaderparams.initrd_filename);
708 74287114 ths
        if (initrd_size > 0) {
709 74287114 ths
            initrd_offset = (kernel_high + ~TARGET_PAGE_MASK) & TARGET_PAGE_MASK;
710 7df526e3 ths
            if (initrd_offset + initrd_size > ram_size) {
711 74287114 ths
                fprintf(stderr,
712 74287114 ths
                        "qemu: memory too small for initial ram disk '%s'\n",
713 7df526e3 ths
                        loaderparams.initrd_filename);
714 74287114 ths
                exit(1);
715 74287114 ths
            }
716 dcac9679 pbrook
            initrd_size = load_image_targphys(loaderparams.initrd_filename,
717 dcac9679 pbrook
                                              initrd_offset,
718 dcac9679 pbrook
                                              ram_size - initrd_offset);
719 74287114 ths
        }
720 5856de80 ths
        if (initrd_size == (target_ulong) -1) {
721 5856de80 ths
            fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
722 7df526e3 ths
                    loaderparams.initrd_filename);
723 5856de80 ths
            exit(1);
724 5856de80 ths
        }
725 5856de80 ths
    }
726 5856de80 ths
727 c938ada2 Aurelien Jarno
    /* Setup prom parameters. */
728 c938ada2 Aurelien Jarno
    prom_size = ENVP_NB_ENTRIES * (sizeof(int32_t) + ENVP_ENTRY_SIZE);
729 c938ada2 Aurelien Jarno
    prom_buf = qemu_malloc(prom_size);
730 c938ada2 Aurelien Jarno
731 c938ada2 Aurelien Jarno
    prom_set(prom_buf, prom_index++, loaderparams.kernel_filename);
732 c938ada2 Aurelien Jarno
    if (initrd_size > 0) {
733 409dbce5 Aurelien Jarno
        prom_set(prom_buf, prom_index++, "rd_start=0x%" PRIx64 " rd_size=%li %s",
734 409dbce5 Aurelien Jarno
                 cpu_mips_phys_to_kseg0(NULL, initrd_offset), initrd_size,
735 7df526e3 ths
                 loaderparams.kernel_cmdline);
736 c938ada2 Aurelien Jarno
    } else {
737 c938ada2 Aurelien Jarno
        prom_set(prom_buf, prom_index++, loaderparams.kernel_cmdline);
738 c938ada2 Aurelien Jarno
    }
739 c938ada2 Aurelien Jarno
740 c938ada2 Aurelien Jarno
    prom_set(prom_buf, prom_index++, "memsize");
741 c938ada2 Aurelien Jarno
    prom_set(prom_buf, prom_index++, "%i", loaderparams.ram_size);
742 c938ada2 Aurelien Jarno
    prom_set(prom_buf, prom_index++, "modetty0");
743 c938ada2 Aurelien Jarno
    prom_set(prom_buf, prom_index++, "38400n8r");
744 c938ada2 Aurelien Jarno
    prom_set(prom_buf, prom_index++, NULL);
745 c938ada2 Aurelien Jarno
746 c938ada2 Aurelien Jarno
    rom_add_blob_fixed("prom", prom_buf, prom_size,
747 409dbce5 Aurelien Jarno
                       cpu_mips_kseg0_to_phys(NULL, ENVP_ADDR));
748 5856de80 ths
749 74287114 ths
    return kernel_entry;
750 5856de80 ths
}
751 5856de80 ths
752 5856de80 ths
static void main_cpu_reset(void *opaque)
753 5856de80 ths
{
754 5856de80 ths
    CPUState *env = opaque;
755 5856de80 ths
    cpu_reset(env);
756 5856de80 ths
757 5c43485f Aurelien Jarno
    /* The bootloader does not need to be rewritten as it is located in a
758 5856de80 ths
       read only location. The kernel location and the arguments table
759 5856de80 ths
       location does not change. */
760 7df526e3 ths
    if (loaderparams.kernel_filename) {
761 fb82fea0 ths
        env->CP0_Status &= ~((1 << CP0St_BEV) | (1 << CP0St_ERL));
762 fb82fea0 ths
    }
763 5856de80 ths
}
764 5856de80 ths
765 4556bd8b Blue Swirl
static void cpu_request_exit(void *opaque, int irq, int level)
766 4556bd8b Blue Swirl
{
767 4556bd8b Blue Swirl
    CPUState *env = cpu_single_env;
768 4556bd8b Blue Swirl
769 4556bd8b Blue Swirl
    if (env && level) {
770 4556bd8b Blue Swirl
        cpu_exit(env);
771 4556bd8b Blue Swirl
    }
772 4556bd8b Blue Swirl
}
773 4556bd8b Blue Swirl
774 70705261 ths
static
775 c227f099 Anthony Liguori
void mips_malta_init (ram_addr_t ram_size,
776 3023f332 aliguori
                      const char *boot_device,
777 5856de80 ths
                      const char *kernel_filename, const char *kernel_cmdline,
778 94fc95cd j_mayer
                      const char *initrd_filename, const char *cpu_model)
779 5856de80 ths
{
780 5cea8590 Paul Brook
    char *filename;
781 c227f099 Anthony Liguori
    ram_addr_t ram_offset;
782 c227f099 Anthony Liguori
    ram_addr_t bios_offset;
783 c8b153d7 ths
    target_long bios_size;
784 74287114 ths
    int64_t kernel_entry;
785 5856de80 ths
    PCIBus *pci_bus;
786 ae027ad3 Stefan Weil
    ISADevice *isa_dev;
787 5856de80 ths
    CPUState *env;
788 1d914fa0 Isaku Yamahata
    ISADevice *rtc_state;
789 5c02c033 Blue Swirl
    FDCtrl *floppy_controller;
790 5856de80 ths
    MaltaFPGAState *malta_fpga;
791 d537cf6c pbrook
    qemu_irq *i8259;
792 4556bd8b Blue Swirl
    qemu_irq *cpu_exit_irq;
793 7b717336 ths
    int piix4_devfn;
794 7b717336 ths
    uint8_t *eeprom_buf;
795 7b717336 ths
    i2c_bus *smbus;
796 7b717336 ths
    int i;
797 751c6a17 Gerd Hoffmann
    DriveInfo *dinfo;
798 f455e98c Gerd Hoffmann
    DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
799 fd8014e1 Gerd Hoffmann
    DriveInfo *fd[MAX_FD];
800 c8b153d7 ths
    int fl_idx = 0;
801 c8b153d7 ths
    int fl_sectors = 0;
802 3d08ff69 Blue Swirl
    int be;
803 5856de80 ths
804 ffabf037 Aurelien Jarno
    /* Make sure the first 3 serial ports are associated with a device. */
805 ffabf037 Aurelien Jarno
    for(i = 0; i < 3; i++) {
806 ffabf037 Aurelien Jarno
        if (!serial_hds[i]) {
807 ffabf037 Aurelien Jarno
            char label[32];
808 ffabf037 Aurelien Jarno
            snprintf(label, sizeof(label), "serial%d", i);
809 ffabf037 Aurelien Jarno
            serial_hds[i] = qemu_chr_open(label, "null", NULL);
810 ffabf037 Aurelien Jarno
        }
811 ffabf037 Aurelien Jarno
    }
812 ffabf037 Aurelien Jarno
813 33d68b5f ths
    /* init CPUs */
814 33d68b5f ths
    if (cpu_model == NULL) {
815 60aa19ab ths
#ifdef TARGET_MIPS64
816 c9c1a064 ths
        cpu_model = "20Kc";
817 33d68b5f ths
#else
818 1c32f43e ths
        cpu_model = "24Kf";
819 33d68b5f ths
#endif
820 33d68b5f ths
    }
821 aaed909a bellard
    env = cpu_init(cpu_model);
822 aaed909a bellard
    if (!env) {
823 aaed909a bellard
        fprintf(stderr, "Unable to find CPU definition\n");
824 aaed909a bellard
        exit(1);
825 aaed909a bellard
    }
826 a08d4367 Jan Kiszka
    qemu_register_reset(main_cpu_reset, env);
827 5856de80 ths
828 5856de80 ths
    /* allocate RAM */
829 0ccff151 aurel32
    if (ram_size > (256 << 20)) {
830 0ccff151 aurel32
        fprintf(stderr,
831 0ccff151 aurel32
                "qemu: Too much memory for this machine: %d MB, maximum 256 MB\n",
832 0ccff151 aurel32
                ((unsigned int)ram_size / (1 << 20)));
833 0ccff151 aurel32
        exit(1);
834 0ccff151 aurel32
    }
835 1724f049 Alex Williamson
    ram_offset = qemu_ram_alloc(NULL, "mips_malta.ram", ram_size);
836 1724f049 Alex Williamson
    bios_offset = qemu_ram_alloc(NULL, "mips_malta.bios", BIOS_SIZE);
837 dcac9679 pbrook
838 dcac9679 pbrook
839 dcac9679 pbrook
    cpu_register_physical_memory(0, ram_size, ram_offset | IO_MEM_RAM);
840 5856de80 ths
841 c8b153d7 ths
    /* Map the bios at two physical locations, as on the real board. */
842 5856de80 ths
    cpu_register_physical_memory(0x1e000000LL,
843 5856de80 ths
                                 BIOS_SIZE, bios_offset | IO_MEM_ROM);
844 5856de80 ths
    cpu_register_physical_memory(0x1fc00000LL,
845 5856de80 ths
                                 BIOS_SIZE, bios_offset | IO_MEM_ROM);
846 5856de80 ths
847 3d08ff69 Blue Swirl
#ifdef TARGET_WORDS_BIGENDIAN
848 3d08ff69 Blue Swirl
    be = 1;
849 3d08ff69 Blue Swirl
#else
850 3d08ff69 Blue Swirl
    be = 0;
851 3d08ff69 Blue Swirl
#endif
852 070ce5ed ths
    /* FPGA */
853 470d86b7 aurel32
    malta_fpga = malta_fpga_init(0x1f000000LL, env->irq[2], serial_hds[2]);
854 070ce5ed ths
855 c8b153d7 ths
    /* Load firmware in flash / BIOS unless we boot directly into a kernel. */
856 c8b153d7 ths
    if (kernel_filename) {
857 c8b153d7 ths
        /* Write a small bootloader to the flash location. */
858 c8b153d7 ths
        loaderparams.ram_size = ram_size;
859 c8b153d7 ths
        loaderparams.kernel_filename = kernel_filename;
860 c8b153d7 ths
        loaderparams.kernel_cmdline = kernel_cmdline;
861 c8b153d7 ths
        loaderparams.initrd_filename = initrd_filename;
862 e16ad5b0 Aurelien Jarno
        kernel_entry = load_kernel();
863 d7585251 pbrook
        write_bootloader(env, qemu_get_ram_ptr(bios_offset), kernel_entry);
864 c8b153d7 ths
    } else {
865 751c6a17 Gerd Hoffmann
        dinfo = drive_get(IF_PFLASH, 0, fl_idx);
866 751c6a17 Gerd Hoffmann
        if (dinfo) {
867 c8b153d7 ths
            /* Load firmware from flash. */
868 c8b153d7 ths
            bios_size = 0x400000;
869 c8b153d7 ths
            fl_sectors = bios_size >> 16;
870 c8b153d7 ths
#ifdef DEBUG_BOARD_INIT
871 c8b153d7 ths
            printf("Register parallel flash %d size " TARGET_FMT_lx " at "
872 c8b153d7 ths
                   "offset %08lx addr %08llx '%s' %x\n",
873 c8b153d7 ths
                   fl_idx, bios_size, bios_offset, 0x1e000000LL,
874 751c6a17 Gerd Hoffmann
                   bdrv_get_device_name(dinfo->bdrv), fl_sectors);
875 c8b153d7 ths
#endif
876 c8b153d7 ths
            pflash_cfi01_register(0x1e000000LL, bios_offset,
877 751c6a17 Gerd Hoffmann
                                  dinfo->bdrv, 65536, fl_sectors,
878 3d08ff69 Blue Swirl
                                  4, 0x0000, 0x0000, 0x0000, 0x0000, be);
879 c8b153d7 ths
            fl_idx++;
880 c8b153d7 ths
        } else {
881 c8b153d7 ths
            /* Load a BIOS image. */
882 c8b153d7 ths
            if (bios_name == NULL)
883 c8b153d7 ths
                bios_name = BIOS_FILENAME;
884 5cea8590 Paul Brook
            filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
885 5cea8590 Paul Brook
            if (filename) {
886 5cea8590 Paul Brook
                bios_size = load_image_targphys(filename, 0x1fc00000LL,
887 5cea8590 Paul Brook
                                                BIOS_SIZE);
888 5cea8590 Paul Brook
                qemu_free(filename);
889 5cea8590 Paul Brook
            } else {
890 5cea8590 Paul Brook
                bios_size = -1;
891 5cea8590 Paul Brook
            }
892 c8b153d7 ths
            if ((bios_size < 0 || bios_size > BIOS_SIZE) && !kernel_filename) {
893 c8b153d7 ths
                fprintf(stderr,
894 c8b153d7 ths
                        "qemu: Could not load MIPS bios '%s', and no -kernel argument was specified\n",
895 5cea8590 Paul Brook
                        bios_name);
896 c8b153d7 ths
                exit(1);
897 c8b153d7 ths
            }
898 070ce5ed ths
        }
899 3187ef03 ths
        /* In little endian mode the 32bit words in the bios are swapped,
900 3187ef03 ths
           a neat trick which allows bi-endian firmware. */
901 3187ef03 ths
#ifndef TARGET_WORDS_BIGENDIAN
902 3187ef03 ths
        {
903 d7585251 pbrook
            uint32_t *addr = qemu_get_ram_ptr(bios_offset);;
904 d7585251 pbrook
            uint32_t *end = addr + bios_size;
905 d7585251 pbrook
            while (addr < end) {
906 d7585251 pbrook
                bswap32s(addr);
907 3187ef03 ths
            }
908 3187ef03 ths
        }
909 3187ef03 ths
#endif
910 070ce5ed ths
    }
911 070ce5ed ths
912 5856de80 ths
    /* Board ID = 0x420 (Malta Board with CoreLV)
913 5856de80 ths
       XXX: theoretically 0x1e000010 should map to flash and 0x1fc00010 should
914 5856de80 ths
       map to the board ID. */
915 d7585251 pbrook
    stl_phys(0x1fc00010LL, 0x00000420);
916 5856de80 ths
917 5856de80 ths
    /* Init internal devices */
918 d537cf6c pbrook
    cpu_mips_irq_init_cpu(env);
919 5856de80 ths
    cpu_mips_clock_init(env);
920 5856de80 ths
921 5856de80 ths
    /* Interrupt controller */
922 d537cf6c pbrook
    /* The 8259 is attached to the MIPS CPU INT0 pin, ie interrupt 2 */
923 d537cf6c pbrook
    i8259 = i8259_init(env->irq[2]);
924 5856de80 ths
925 5856de80 ths
    /* Northbridge */
926 d537cf6c pbrook
    pci_bus = pci_gt64120_init(i8259);
927 5856de80 ths
928 5856de80 ths
    /* Southbridge */
929 e4bcb14c ths
930 e4bcb14c ths
    if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
931 e4bcb14c ths
        fprintf(stderr, "qemu: too many IDE bus\n");
932 e4bcb14c ths
        exit(1);
933 e4bcb14c ths
    }
934 e4bcb14c ths
935 e4bcb14c ths
    for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) {
936 f455e98c Gerd Hoffmann
        hd[i] = drive_get(IF_IDE, i / MAX_IDE_DEVS, i % MAX_IDE_DEVS);
937 e4bcb14c ths
    }
938 e4bcb14c ths
939 7b717336 ths
    piix4_devfn = piix4_init(pci_bus, 80);
940 ae027ad3 Stefan Weil
    isa_bus_irqs(i8259);
941 ae027ad3 Stefan Weil
    pci_piix4_ide_init(pci_bus, hd, piix4_devfn + 1);
942 afcc3cdf ths
    usb_uhci_piix4_init(pci_bus, piix4_devfn + 2);
943 53b67b30 Blue Swirl
    smbus = piix4_pm_init(pci_bus, piix4_devfn + 3, 0x1100, isa_reserve_irq(9),
944 53b67b30 Blue Swirl
                          NULL, NULL, 0);
945 7b717336 ths
    eeprom_buf = qemu_mallocz(8 * 256); /* XXX: make this persistent */
946 7b717336 ths
    for (i = 0; i < 8; i++) {
947 7b717336 ths
        /* TODO: Populate SPD eeprom data.  */
948 1ea96673 Paul Brook
        DeviceState *eeprom;
949 02e2da45 Paul Brook
        eeprom = qdev_create((BusState *)smbus, "smbus-eeprom");
950 5b7f5327 Juan Quintela
        qdev_prop_set_uint8(eeprom, "address", 0x50 + i);
951 ee6847d1 Gerd Hoffmann
        qdev_prop_set_ptr(eeprom, "data", eeprom_buf + (i * 256));
952 e23a1b33 Markus Armbruster
        qdev_init_nofail(eeprom);
953 7b717336 ths
    }
954 ae027ad3 Stefan Weil
    pit = pit_init(0x40, isa_reserve_irq(0));
955 4556bd8b Blue Swirl
    cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
956 4556bd8b Blue Swirl
    DMA_init(0, cpu_exit_irq);
957 5856de80 ths
958 5856de80 ths
    /* Super I/O */
959 2e15e23b Gerd Hoffmann
    isa_dev = isa_create_simple("i8042");
960 ae027ad3 Stefan Weil
 
961 7d932dfd Jan Kiszka
    rtc_state = rtc_init(2000, NULL);
962 ac0be998 Gerd Hoffmann
    serial_isa_init(0, serial_hds[0]);
963 ac0be998 Gerd Hoffmann
    serial_isa_init(1, serial_hds[1]);
964 7bcc17dc ths
    if (parallel_hds[0])
965 021f0674 Gerd Hoffmann
        parallel_init(0, parallel_hds[0]);
966 e4bcb14c ths
    for(i = 0; i < MAX_FD; i++) {
967 fd8014e1 Gerd Hoffmann
        fd[i] = drive_get(IF_FLOPPY, 0, i);
968 e4bcb14c ths
    }
969 86c86157 Gerd Hoffmann
    floppy_controller = fdctrl_init_isa(fd);
970 5856de80 ths
971 5856de80 ths
    /* Sound card */
972 5856de80 ths
    audio_init(pci_bus);
973 5856de80 ths
974 5856de80 ths
    /* Network card */
975 5607c388 Markus Armbruster
    network_init();
976 11f29511 ths
977 11f29511 ths
    /* Optional PCI video card */
978 1f605a76 aurel32
    if (cirrus_vga_enabled) {
979 fbe1b595 Paul Brook
        pci_cirrus_vga_init(pci_bus);
980 1f605a76 aurel32
    } else if (vmsvga_enabled) {
981 fbe1b595 Paul Brook
        pci_vmsvga_init(pci_bus);
982 1f605a76 aurel32
    } else if (std_vga_enabled) {
983 fbe1b595 Paul Brook
        pci_vga_init(pci_bus, 0, 0);
984 1f605a76 aurel32
    }
985 5856de80 ths
}
986 5856de80 ths
987 f80f9ec9 Anthony Liguori
static QEMUMachine mips_malta_machine = {
988 eec2743e ths
    .name = "malta",
989 eec2743e ths
    .desc = "MIPS Malta Core LV",
990 eec2743e ths
    .init = mips_malta_init,
991 0c257437 Anthony Liguori
    .is_default = 1,
992 5856de80 ths
};
993 f80f9ec9 Anthony Liguori
994 f80f9ec9 Anthony Liguori
static void mips_malta_machine_init(void)
995 f80f9ec9 Anthony Liguori
{
996 f80f9ec9 Anthony Liguori
    qemu_register_machine(&mips_malta_machine);
997 f80f9ec9 Anthony Liguori
}
998 f80f9ec9 Anthony Liguori
999 f80f9ec9 Anthony Liguori
machine_init(mips_malta_machine_init);