Statistics
| Branch: | Revision:

root / target-cris / cpu.h @ 79f85c3a

History | View | Annotate | Download (6 kB)

1 81fdc5f8 ths
/*
2 81fdc5f8 ths
 *  CRIS virtual CPU header
3 81fdc5f8 ths
 *
4 81fdc5f8 ths
 *  Copyright (c) 2007 AXIS Communications AB
5 81fdc5f8 ths
 *  Written by Edgar E. Iglesias
6 81fdc5f8 ths
 *
7 81fdc5f8 ths
 * This library is free software; you can redistribute it and/or
8 81fdc5f8 ths
 * modify it under the terms of the GNU Lesser General Public
9 81fdc5f8 ths
 * License as published by the Free Software Foundation; either
10 81fdc5f8 ths
 * version 2 of the License, or (at your option) any later version.
11 81fdc5f8 ths
 *
12 81fdc5f8 ths
 * This library is distributed in the hope that it will be useful,
13 81fdc5f8 ths
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 81fdc5f8 ths
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15 81fdc5f8 ths
 * General Public License for more details.
16 81fdc5f8 ths
 *
17 81fdc5f8 ths
 * You should have received a copy of the GNU Lesser General Public
18 81fdc5f8 ths
 * License along with this library; if not, write to the Free Software
19 fad6cb1a aurel32
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA  02110-1301 USA
20 81fdc5f8 ths
 */
21 81fdc5f8 ths
#ifndef CPU_CRIS_H
22 81fdc5f8 ths
#define CPU_CRIS_H
23 81fdc5f8 ths
24 81fdc5f8 ths
#define TARGET_LONG_BITS 32
25 81fdc5f8 ths
26 81fdc5f8 ths
#include "cpu-defs.h"
27 81fdc5f8 ths
28 81fdc5f8 ths
#define TARGET_HAS_ICE 1
29 81fdc5f8 ths
30 81fdc5f8 ths
#define ELF_MACHINE        EM_CRIS
31 81fdc5f8 ths
32 1b1a38b0 edgar_igl
#define EXCP_NMI        1
33 1b1a38b0 edgar_igl
#define EXCP_GURU       2
34 1b1a38b0 edgar_igl
#define EXCP_BUSFAULT   3
35 1b1a38b0 edgar_igl
#define EXCP_IRQ        4
36 1b1a38b0 edgar_igl
#define EXCP_BREAK      5
37 81fdc5f8 ths
38 b41f7df0 edgar_igl
/* Register aliases. R0 - R15 */
39 b41f7df0 edgar_igl
#define R_FP  8
40 b41f7df0 edgar_igl
#define R_SP  14
41 b41f7df0 edgar_igl
#define R_ACR 15
42 b41f7df0 edgar_igl
43 b41f7df0 edgar_igl
/* Support regs, P0 - P15  */
44 b41f7df0 edgar_igl
#define PR_BZ  0
45 b41f7df0 edgar_igl
#define PR_VR  1
46 b41f7df0 edgar_igl
#define PR_PID 2
47 b41f7df0 edgar_igl
#define PR_SRS 3
48 b41f7df0 edgar_igl
#define PR_WZ  4
49 b41f7df0 edgar_igl
#define PR_EXS 5
50 b41f7df0 edgar_igl
#define PR_EDA 6
51 b41f7df0 edgar_igl
#define PR_MOF 7
52 b41f7df0 edgar_igl
#define PR_DZ  8
53 b41f7df0 edgar_igl
#define PR_EBP 9
54 b41f7df0 edgar_igl
#define PR_ERP 10
55 b41f7df0 edgar_igl
#define PR_SRP 11
56 1b1a38b0 edgar_igl
#define PR_NRP 12
57 b41f7df0 edgar_igl
#define PR_CCS 13
58 b41f7df0 edgar_igl
#define PR_USP 14
59 b41f7df0 edgar_igl
#define PR_SPC 15
60 b41f7df0 edgar_igl
61 81fdc5f8 ths
/* CPU flags.  */
62 1b1a38b0 edgar_igl
#define Q_FLAG 0x80000000
63 1b1a38b0 edgar_igl
#define M_FLAG 0x40000000
64 81fdc5f8 ths
#define S_FLAG 0x200
65 81fdc5f8 ths
#define R_FLAG 0x100
66 81fdc5f8 ths
#define P_FLAG 0x80
67 81fdc5f8 ths
#define U_FLAG 0x40
68 81fdc5f8 ths
#define P_FLAG 0x80
69 81fdc5f8 ths
#define U_FLAG 0x40
70 81fdc5f8 ths
#define I_FLAG 0x20
71 81fdc5f8 ths
#define X_FLAG 0x10
72 81fdc5f8 ths
#define N_FLAG 0x08
73 81fdc5f8 ths
#define Z_FLAG 0x04
74 81fdc5f8 ths
#define V_FLAG 0x02
75 81fdc5f8 ths
#define C_FLAG 0x01
76 81fdc5f8 ths
#define ALU_FLAGS 0x1F
77 81fdc5f8 ths
78 81fdc5f8 ths
/* Condition codes.  */
79 81fdc5f8 ths
#define CC_CC   0
80 81fdc5f8 ths
#define CC_CS   1
81 81fdc5f8 ths
#define CC_NE   2
82 81fdc5f8 ths
#define CC_EQ   3
83 81fdc5f8 ths
#define CC_VC   4
84 81fdc5f8 ths
#define CC_VS   5
85 81fdc5f8 ths
#define CC_PL   6
86 81fdc5f8 ths
#define CC_MI   7
87 81fdc5f8 ths
#define CC_LS   8
88 81fdc5f8 ths
#define CC_HI   9
89 81fdc5f8 ths
#define CC_GE  10
90 81fdc5f8 ths
#define CC_LT  11
91 81fdc5f8 ths
#define CC_GT  12
92 81fdc5f8 ths
#define CC_LE  13
93 81fdc5f8 ths
#define CC_A   14
94 81fdc5f8 ths
#define CC_P   15
95 81fdc5f8 ths
96 81fdc5f8 ths
/* Internal flags for the implementation.  */
97 81fdc5f8 ths
#define F_DELAYSLOT 1
98 81fdc5f8 ths
99 6ebbf390 j_mayer
#define NB_MMU_MODES 2
100 6ebbf390 j_mayer
101 81fdc5f8 ths
typedef struct CPUCRISState {
102 81fdc5f8 ths
        uint32_t regs[16];
103 b41f7df0 edgar_igl
        /* P0 - P15 are referred to as special registers in the docs.  */
104 81fdc5f8 ths
        uint32_t pregs[16];
105 b41f7df0 edgar_igl
106 b41f7df0 edgar_igl
        /* Pseudo register for the PC. Not directly accessable on CRIS.  */
107 81fdc5f8 ths
        uint32_t pc;
108 81fdc5f8 ths
109 b41f7df0 edgar_igl
        /* Pseudo register for the kernel stack.  */
110 b41f7df0 edgar_igl
        uint32_t ksp;
111 b41f7df0 edgar_igl
112 cf1d97f0 edgar_igl
        /* Branch.  */
113 cf1d97f0 edgar_igl
        int dslot;
114 81fdc5f8 ths
        int btaken;
115 cf1d97f0 edgar_igl
        uint32_t btarget;
116 81fdc5f8 ths
117 81fdc5f8 ths
        /* Condition flag tracking.  */
118 81fdc5f8 ths
        uint32_t cc_op;
119 81fdc5f8 ths
        uint32_t cc_mask;
120 81fdc5f8 ths
        uint32_t cc_dest;
121 81fdc5f8 ths
        uint32_t cc_src;
122 81fdc5f8 ths
        uint32_t cc_result;
123 81fdc5f8 ths
        /* size of the operation, 1 = byte, 2 = word, 4 = dword.  */
124 81fdc5f8 ths
        int cc_size;
125 30abcfc7 edgar_igl
        /* X flag at the time of cc snapshot.  */
126 81fdc5f8 ths
        int cc_x;
127 81fdc5f8 ths
128 786c02f1 edgar_igl
        int interrupt_vector;
129 786c02f1 edgar_igl
        int fault_vector;
130 786c02f1 edgar_igl
        int trap_vector;
131 786c02f1 edgar_igl
132 b41f7df0 edgar_igl
        /* FIXME: add a check in the translator to avoid writing to support
133 b41f7df0 edgar_igl
           register sets beyond the 4th. The ISA allows up to 256! but in
134 b41f7df0 edgar_igl
           practice there is no core that implements more than 4.
135 b41f7df0 edgar_igl

136 b41f7df0 edgar_igl
           Support function registers are used to control units close to the
137 b41f7df0 edgar_igl
           core. Accesses do not pass down the normal hierarchy.
138 b41f7df0 edgar_igl
        */
139 b41f7df0 edgar_igl
        uint32_t sregs[4][16];
140 b41f7df0 edgar_igl
141 44cd42ee edgar_igl
        /* Linear feedback shift reg in the mmu. Used to provide pseudo
142 44cd42ee edgar_igl
           randomness for the 'hint' the mmu gives to sw for chosing valid
143 44cd42ee edgar_igl
           sets on TLB refills.  */
144 44cd42ee edgar_igl
        uint32_t mmu_rand_lfsr;
145 44cd42ee edgar_igl
146 b41f7df0 edgar_igl
        /*
147 b41f7df0 edgar_igl
         * We just store the stores to the tlbset here for later evaluation
148 b41f7df0 edgar_igl
         * when the hw needs access to them.
149 b41f7df0 edgar_igl
         *
150 b41f7df0 edgar_igl
         * One for I and another for D.
151 b41f7df0 edgar_igl
         */
152 b41f7df0 edgar_igl
        struct
153 b41f7df0 edgar_igl
        {
154 b41f7df0 edgar_igl
                uint32_t hi;
155 b41f7df0 edgar_igl
                uint32_t lo;
156 b41f7df0 edgar_igl
        } tlbsets[2][4][16];
157 b41f7df0 edgar_igl
158 81fdc5f8 ths
        CPU_COMMON
159 81fdc5f8 ths
} CPUCRISState;
160 81fdc5f8 ths
161 aaed909a bellard
CPUCRISState *cpu_cris_init(const char *cpu_model);
162 81fdc5f8 ths
int cpu_cris_exec(CPUCRISState *s);
163 81fdc5f8 ths
void cpu_cris_close(CPUCRISState *s);
164 81fdc5f8 ths
void do_interrupt(CPUCRISState *env);
165 81fdc5f8 ths
/* you can call this signal handler from your SIGBUS and SIGSEGV
166 81fdc5f8 ths
   signal handlers to inform the virtual CPU of exceptions. non zero
167 81fdc5f8 ths
   is returned if the signal was handled by the virtual CPU.  */
168 81fdc5f8 ths
int cpu_cris_signal_handler(int host_signum, void *pinfo,
169 81fdc5f8 ths
                           void *puc);
170 81fdc5f8 ths
171 81fdc5f8 ths
enum {
172 81fdc5f8 ths
    CC_OP_DYNAMIC, /* Use env->cc_op  */
173 81fdc5f8 ths
    CC_OP_FLAGS,
174 81fdc5f8 ths
    CC_OP_CMP,
175 81fdc5f8 ths
    CC_OP_MOVE,
176 81fdc5f8 ths
    CC_OP_ADD,
177 81fdc5f8 ths
    CC_OP_ADDC,
178 81fdc5f8 ths
    CC_OP_MCP,
179 81fdc5f8 ths
    CC_OP_ADDU,
180 81fdc5f8 ths
    CC_OP_SUB,
181 81fdc5f8 ths
    CC_OP_SUBU,
182 81fdc5f8 ths
    CC_OP_NEG,
183 81fdc5f8 ths
    CC_OP_BTST,
184 81fdc5f8 ths
    CC_OP_MULS,
185 81fdc5f8 ths
    CC_OP_MULU,
186 81fdc5f8 ths
    CC_OP_DSTEP,
187 81fdc5f8 ths
    CC_OP_BOUND,
188 81fdc5f8 ths
189 81fdc5f8 ths
    CC_OP_OR,
190 81fdc5f8 ths
    CC_OP_AND,
191 81fdc5f8 ths
    CC_OP_XOR,
192 81fdc5f8 ths
    CC_OP_LSL,
193 81fdc5f8 ths
    CC_OP_LSR,
194 81fdc5f8 ths
    CC_OP_ASR,
195 81fdc5f8 ths
    CC_OP_LZ
196 81fdc5f8 ths
};
197 81fdc5f8 ths
198 81fdc5f8 ths
/* CRIS uses 8k pages.  */
199 81fdc5f8 ths
#define TARGET_PAGE_BITS 13
200 bb7ec043 pbrook
#define MMAP_SHIFT TARGET_PAGE_BITS
201 81fdc5f8 ths
202 81fdc5f8 ths
#define CPUState CPUCRISState
203 81fdc5f8 ths
#define cpu_init cpu_cris_init
204 81fdc5f8 ths
#define cpu_exec cpu_cris_exec
205 81fdc5f8 ths
#define cpu_gen_code cpu_cris_gen_code
206 81fdc5f8 ths
#define cpu_signal_handler cpu_cris_signal_handler
207 81fdc5f8 ths
208 b3c7724c pbrook
#define CPU_SAVE_VERSION 1
209 b3c7724c pbrook
210 6ebbf390 j_mayer
/* MMU modes definitions */
211 6ebbf390 j_mayer
#define MMU_MODE0_SUFFIX _kernel
212 6ebbf390 j_mayer
#define MMU_MODE1_SUFFIX _user
213 6ebbf390 j_mayer
#define MMU_USER_IDX 1
214 6ebbf390 j_mayer
static inline int cpu_mmu_index (CPUState *env)
215 6ebbf390 j_mayer
{
216 b41f7df0 edgar_igl
        return !!(env->pregs[PR_CCS] & U_FLAG);
217 6ebbf390 j_mayer
}
218 6ebbf390 j_mayer
219 6e68e076 pbrook
#if defined(CONFIG_USER_ONLY)
220 6e68e076 pbrook
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
221 6e68e076 pbrook
{
222 f8ed7070 pbrook
    if (newsp)
223 6e68e076 pbrook
        env->regs[14] = newsp;
224 6e68e076 pbrook
    env->regs[10] = 0;
225 6e68e076 pbrook
}
226 6e68e076 pbrook
#endif
227 6e68e076 pbrook
228 9004627f edgar_igl
/* Support function regs.  */
229 81fdc5f8 ths
#define SFR_RW_GC_CFG      0][0
230 b41f7df0 edgar_igl
#define SFR_RW_MM_CFG      env->pregs[PR_SRS]][0
231 b41f7df0 edgar_igl
#define SFR_RW_MM_KBASE_LO env->pregs[PR_SRS]][1
232 b41f7df0 edgar_igl
#define SFR_RW_MM_KBASE_HI env->pregs[PR_SRS]][2
233 b41f7df0 edgar_igl
#define SFR_R_MM_CAUSE     env->pregs[PR_SRS]][3
234 b41f7df0 edgar_igl
#define SFR_RW_MM_TLB_SEL  env->pregs[PR_SRS]][4
235 b41f7df0 edgar_igl
#define SFR_RW_MM_TLB_LO   env->pregs[PR_SRS]][5
236 b41f7df0 edgar_igl
#define SFR_RW_MM_TLB_HI   env->pregs[PR_SRS]][6
237 81fdc5f8 ths
238 b41f7df0 edgar_igl
#include "cpu-all.h"
239 622ed360 aliguori
#include "exec-all.h"
240 622ed360 aliguori
241 622ed360 aliguori
static inline void cpu_pc_from_tb(CPUState *env, TranslationBlock *tb)
242 622ed360 aliguori
{
243 622ed360 aliguori
    env->pc = tb->pc;
244 622ed360 aliguori
}
245 622ed360 aliguori
246 6b917547 aliguori
static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
247 6b917547 aliguori
                                        target_ulong *cs_base, int *flags)
248 6b917547 aliguori
{
249 6b917547 aliguori
    *pc = env->pc;
250 6b917547 aliguori
    *cs_base = 0;
251 6b917547 aliguori
    *flags = env->dslot |
252 6b917547 aliguori
            (env->pregs[PR_CCS] & (S_FLAG | P_FLAG | U_FLAG | X_FLAG));
253 6b917547 aliguori
}
254 6b917547 aliguori
255 81fdc5f8 ths
#endif