Statistics
| Branch: | Revision:

root / hw / ioapic.c @ 7ed208c4

History | View | Annotate | Download (6.8 kB)

1 610626af aliguori
/*
2 610626af aliguori
 *  ioapic.c IOAPIC emulation logic
3 610626af aliguori
 *
4 610626af aliguori
 *  Copyright (c) 2004-2005 Fabrice Bellard
5 610626af aliguori
 *
6 610626af aliguori
 *  Split the ioapic logic from apic.c
7 610626af aliguori
 *  Xiantao Zhang <xiantao.zhang@intel.com>
8 610626af aliguori
 *
9 610626af aliguori
 * This library is free software; you can redistribute it and/or
10 610626af aliguori
 * modify it under the terms of the GNU Lesser General Public
11 610626af aliguori
 * License as published by the Free Software Foundation; either
12 610626af aliguori
 * version 2 of the License, or (at your option) any later version.
13 610626af aliguori
 *
14 610626af aliguori
 * This library is distributed in the hope that it will be useful,
15 610626af aliguori
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 610626af aliguori
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
17 610626af aliguori
 * Lesser General Public License for more details.
18 610626af aliguori
 *
19 610626af aliguori
 * You should have received a copy of the GNU Lesser General Public
20 8167ee88 Blue Swirl
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
21 610626af aliguori
 */
22 610626af aliguori
23 610626af aliguori
#include "hw.h"
24 610626af aliguori
#include "pc.h"
25 610626af aliguori
#include "qemu-timer.h"
26 610626af aliguori
#include "host-utils.h"
27 610626af aliguori
28 610626af aliguori
//#define DEBUG_IOAPIC
29 610626af aliguori
30 610626af aliguori
#define IOAPIC_NUM_PINS                        0x18
31 610626af aliguori
#define IOAPIC_LVT_MASKED                 (1<<16)
32 610626af aliguori
33 610626af aliguori
#define IOAPIC_TRIGGER_EDGE                0
34 610626af aliguori
#define IOAPIC_TRIGGER_LEVEL                1
35 610626af aliguori
36 610626af aliguori
/*io{apic,sapic} delivery mode*/
37 610626af aliguori
#define IOAPIC_DM_FIXED                        0x0
38 610626af aliguori
#define IOAPIC_DM_LOWEST_PRIORITY        0x1
39 610626af aliguori
#define IOAPIC_DM_PMI                        0x2
40 610626af aliguori
#define IOAPIC_DM_NMI                        0x4
41 610626af aliguori
#define IOAPIC_DM_INIT                        0x5
42 610626af aliguori
#define IOAPIC_DM_SIPI                        0x5
43 610626af aliguori
#define IOAPIC_DM_EXTINT                0x7
44 610626af aliguori
45 610626af aliguori
struct IOAPICState {
46 610626af aliguori
    uint8_t id;
47 610626af aliguori
    uint8_t ioregsel;
48 610626af aliguori
49 610626af aliguori
    uint32_t irr;
50 610626af aliguori
    uint64_t ioredtbl[IOAPIC_NUM_PINS];
51 610626af aliguori
};
52 610626af aliguori
53 610626af aliguori
static void ioapic_service(IOAPICState *s)
54 610626af aliguori
{
55 610626af aliguori
    uint8_t i;
56 610626af aliguori
    uint8_t trig_mode;
57 610626af aliguori
    uint8_t vector;
58 610626af aliguori
    uint8_t delivery_mode;
59 610626af aliguori
    uint32_t mask;
60 610626af aliguori
    uint64_t entry;
61 610626af aliguori
    uint8_t dest;
62 610626af aliguori
    uint8_t dest_mode;
63 610626af aliguori
    uint8_t polarity;
64 610626af aliguori
65 610626af aliguori
    for (i = 0; i < IOAPIC_NUM_PINS; i++) {
66 610626af aliguori
        mask = 1 << i;
67 610626af aliguori
        if (s->irr & mask) {
68 610626af aliguori
            entry = s->ioredtbl[i];
69 610626af aliguori
            if (!(entry & IOAPIC_LVT_MASKED)) {
70 610626af aliguori
                trig_mode = ((entry >> 15) & 1);
71 610626af aliguori
                dest = entry >> 56;
72 610626af aliguori
                dest_mode = (entry >> 11) & 1;
73 610626af aliguori
                delivery_mode = (entry >> 8) & 7;
74 610626af aliguori
                polarity = (entry >> 13) & 1;
75 610626af aliguori
                if (trig_mode == IOAPIC_TRIGGER_EDGE)
76 610626af aliguori
                    s->irr &= ~mask;
77 610626af aliguori
                if (delivery_mode == IOAPIC_DM_EXTINT)
78 610626af aliguori
                    vector = pic_read_irq(isa_pic);
79 610626af aliguori
                else
80 610626af aliguori
                    vector = entry & 0xff;
81 610626af aliguori
82 610626af aliguori
                apic_deliver_irq(dest, dest_mode, delivery_mode,
83 610626af aliguori
                                 vector, polarity, trig_mode);
84 610626af aliguori
            }
85 610626af aliguori
        }
86 610626af aliguori
    }
87 610626af aliguori
}
88 610626af aliguori
89 610626af aliguori
void ioapic_set_irq(void *opaque, int vector, int level)
90 610626af aliguori
{
91 610626af aliguori
    IOAPICState *s = opaque;
92 610626af aliguori
93 610626af aliguori
    /* ISA IRQs map to GSI 1-1 except for IRQ0 which maps
94 610626af aliguori
     * to GSI 2.  GSI maps to ioapic 1-1.  This is not
95 610626af aliguori
     * the cleanest way of doing it but it should work. */
96 610626af aliguori
97 610626af aliguori
    if (vector == 0)
98 610626af aliguori
        vector = 2;
99 610626af aliguori
100 610626af aliguori
    if (vector >= 0 && vector < IOAPIC_NUM_PINS) {
101 610626af aliguori
        uint32_t mask = 1 << vector;
102 610626af aliguori
        uint64_t entry = s->ioredtbl[vector];
103 610626af aliguori
104 610626af aliguori
        if ((entry >> 15) & 1) {
105 610626af aliguori
            /* level triggered */
106 610626af aliguori
            if (level) {
107 610626af aliguori
                s->irr |= mask;
108 610626af aliguori
                ioapic_service(s);
109 610626af aliguori
            } else {
110 610626af aliguori
                s->irr &= ~mask;
111 610626af aliguori
            }
112 610626af aliguori
        } else {
113 610626af aliguori
            /* edge triggered */
114 610626af aliguori
            if (level) {
115 610626af aliguori
                s->irr |= mask;
116 610626af aliguori
                ioapic_service(s);
117 610626af aliguori
            }
118 610626af aliguori
        }
119 610626af aliguori
    }
120 610626af aliguori
}
121 610626af aliguori
122 610626af aliguori
static uint32_t ioapic_mem_readl(void *opaque, target_phys_addr_t addr)
123 610626af aliguori
{
124 610626af aliguori
    IOAPICState *s = opaque;
125 610626af aliguori
    int index;
126 610626af aliguori
    uint32_t val = 0;
127 610626af aliguori
128 610626af aliguori
    addr &= 0xff;
129 610626af aliguori
    if (addr == 0x00) {
130 610626af aliguori
        val = s->ioregsel;
131 610626af aliguori
    } else if (addr == 0x10) {
132 610626af aliguori
        switch (s->ioregsel) {
133 610626af aliguori
            case 0x00:
134 610626af aliguori
                val = s->id << 24;
135 610626af aliguori
                break;
136 610626af aliguori
            case 0x01:
137 610626af aliguori
                val = 0x11 | ((IOAPIC_NUM_PINS - 1) << 16); /* version 0x11 */
138 610626af aliguori
                break;
139 610626af aliguori
            case 0x02:
140 610626af aliguori
                val = 0;
141 610626af aliguori
                break;
142 610626af aliguori
            default:
143 610626af aliguori
                index = (s->ioregsel - 0x10) >> 1;
144 610626af aliguori
                if (index >= 0 && index < IOAPIC_NUM_PINS) {
145 610626af aliguori
                    if (s->ioregsel & 1)
146 610626af aliguori
                        val = s->ioredtbl[index] >> 32;
147 610626af aliguori
                    else
148 610626af aliguori
                        val = s->ioredtbl[index] & 0xffffffff;
149 610626af aliguori
                }
150 610626af aliguori
        }
151 610626af aliguori
#ifdef DEBUG_IOAPIC
152 610626af aliguori
        printf("I/O APIC read: %08x = %08x\n", s->ioregsel, val);
153 610626af aliguori
#endif
154 610626af aliguori
    }
155 610626af aliguori
    return val;
156 610626af aliguori
}
157 610626af aliguori
158 610626af aliguori
static void ioapic_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
159 610626af aliguori
{
160 610626af aliguori
    IOAPICState *s = opaque;
161 610626af aliguori
    int index;
162 610626af aliguori
163 610626af aliguori
    addr &= 0xff;
164 610626af aliguori
    if (addr == 0x00)  {
165 610626af aliguori
        s->ioregsel = val;
166 610626af aliguori
        return;
167 610626af aliguori
    } else if (addr == 0x10) {
168 610626af aliguori
#ifdef DEBUG_IOAPIC
169 610626af aliguori
        printf("I/O APIC write: %08x = %08x\n", s->ioregsel, val);
170 610626af aliguori
#endif
171 610626af aliguori
        switch (s->ioregsel) {
172 610626af aliguori
            case 0x00:
173 610626af aliguori
                s->id = (val >> 24) & 0xff;
174 610626af aliguori
                return;
175 610626af aliguori
            case 0x01:
176 610626af aliguori
            case 0x02:
177 610626af aliguori
                return;
178 610626af aliguori
            default:
179 610626af aliguori
                index = (s->ioregsel - 0x10) >> 1;
180 610626af aliguori
                if (index >= 0 && index < IOAPIC_NUM_PINS) {
181 610626af aliguori
                    if (s->ioregsel & 1) {
182 610626af aliguori
                        s->ioredtbl[index] &= 0xffffffff;
183 610626af aliguori
                        s->ioredtbl[index] |= (uint64_t)val << 32;
184 610626af aliguori
                    } else {
185 610626af aliguori
                        s->ioredtbl[index] &= ~0xffffffffULL;
186 610626af aliguori
                        s->ioredtbl[index] |= val;
187 610626af aliguori
                    }
188 610626af aliguori
                    ioapic_service(s);
189 610626af aliguori
                }
190 610626af aliguori
        }
191 610626af aliguori
    }
192 610626af aliguori
}
193 610626af aliguori
194 610626af aliguori
static void ioapic_save(QEMUFile *f, void *opaque)
195 610626af aliguori
{
196 610626af aliguori
    IOAPICState *s = opaque;
197 610626af aliguori
    int i;
198 610626af aliguori
199 610626af aliguori
    qemu_put_8s(f, &s->id);
200 610626af aliguori
    qemu_put_8s(f, &s->ioregsel);
201 610626af aliguori
    for (i = 0; i < IOAPIC_NUM_PINS; i++) {
202 610626af aliguori
        qemu_put_be64s(f, &s->ioredtbl[i]);
203 610626af aliguori
    }
204 610626af aliguori
}
205 610626af aliguori
206 610626af aliguori
static int ioapic_load(QEMUFile *f, void *opaque, int version_id)
207 610626af aliguori
{
208 610626af aliguori
    IOAPICState *s = opaque;
209 610626af aliguori
    int i;
210 610626af aliguori
211 610626af aliguori
    if (version_id != 1)
212 610626af aliguori
        return -EINVAL;
213 610626af aliguori
214 610626af aliguori
    qemu_get_8s(f, &s->id);
215 610626af aliguori
    qemu_get_8s(f, &s->ioregsel);
216 610626af aliguori
    for (i = 0; i < IOAPIC_NUM_PINS; i++) {
217 610626af aliguori
        qemu_get_be64s(f, &s->ioredtbl[i]);
218 610626af aliguori
    }
219 610626af aliguori
    return 0;
220 610626af aliguori
}
221 610626af aliguori
222 610626af aliguori
static void ioapic_reset(void *opaque)
223 610626af aliguori
{
224 610626af aliguori
    IOAPICState *s = opaque;
225 610626af aliguori
    int i;
226 610626af aliguori
227 610626af aliguori
    memset(s, 0, sizeof(*s));
228 610626af aliguori
    for(i = 0; i < IOAPIC_NUM_PINS; i++)
229 610626af aliguori
        s->ioredtbl[i] = 1 << 16; /* mask LVT */
230 610626af aliguori
}
231 610626af aliguori
232 610626af aliguori
static CPUReadMemoryFunc *ioapic_mem_read[3] = {
233 610626af aliguori
    ioapic_mem_readl,
234 610626af aliguori
    ioapic_mem_readl,
235 610626af aliguori
    ioapic_mem_readl,
236 610626af aliguori
};
237 610626af aliguori
238 610626af aliguori
static CPUWriteMemoryFunc *ioapic_mem_write[3] = {
239 610626af aliguori
    ioapic_mem_writel,
240 610626af aliguori
    ioapic_mem_writel,
241 610626af aliguori
    ioapic_mem_writel,
242 610626af aliguori
};
243 610626af aliguori
244 610626af aliguori
IOAPICState *ioapic_init(void)
245 610626af aliguori
{
246 610626af aliguori
    IOAPICState *s;
247 610626af aliguori
    int io_memory;
248 610626af aliguori
249 610626af aliguori
    s = qemu_mallocz(sizeof(IOAPICState));
250 610626af aliguori
    ioapic_reset(s);
251 610626af aliguori
252 1eed09cb Avi Kivity
    io_memory = cpu_register_io_memory(ioapic_mem_read,
253 610626af aliguori
                                       ioapic_mem_write, s);
254 610626af aliguori
    cpu_register_physical_memory(0xfec00000, 0x1000, io_memory);
255 610626af aliguori
256 610626af aliguori
    register_savevm("ioapic", 0, 1, ioapic_save, ioapic_load, s);
257 a08d4367 Jan Kiszka
    qemu_register_reset(ioapic_reset, s);
258 610626af aliguori
259 610626af aliguori
    return s;
260 610626af aliguori
}