Statistics
| Branch: | Revision:

root / hw / ppc_newworld.c @ 814cd3ac

History | View | Annotate | Download (15.5 kB)

1
/*
2
 * QEMU PowerPC CHRP (currently NewWorld PowerMac) hardware System Emulator
3
 *
4
 * Copyright (c) 2004-2007 Fabrice Bellard
5
 * Copyright (c) 2007 Jocelyn Mayer
6
 *
7
 * Permission is hereby granted, free of charge, to any person obtaining a copy
8
 * of this software and associated documentation files (the "Software"), to deal
9
 * in the Software without restriction, including without limitation the rights
10
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11
 * copies of the Software, and to permit persons to whom the Software is
12
 * furnished to do so, subject to the following conditions:
13
 *
14
 * The above copyright notice and this permission notice shall be included in
15
 * all copies or substantial portions of the Software.
16
 *
17
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23
 * THE SOFTWARE.
24
 *
25
 * PCI bus layout on a real G5 (U3 based):
26
 *
27
 * 0000:f0:0b.0 Host bridge [0600]: Apple Computer Inc. U3 AGP [106b:004b]
28
 * 0000:f0:10.0 VGA compatible controller [0300]: ATI Technologies Inc RV350 AP [Radeon 9600] [1002:4150]
29
 * 0001:00:00.0 Host bridge [0600]: Apple Computer Inc. CPC945 HT Bridge [106b:004a]
30
 * 0001:00:01.0 PCI bridge [0604]: Advanced Micro Devices [AMD] AMD-8131 PCI-X Bridge [1022:7450] (rev 12)
31
 * 0001:00:02.0 PCI bridge [0604]: Advanced Micro Devices [AMD] AMD-8131 PCI-X Bridge [1022:7450] (rev 12)
32
 * 0001:00:03.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0045]
33
 * 0001:00:04.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0046]
34
 * 0001:00:05.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0047]
35
 * 0001:00:06.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0048]
36
 * 0001:00:07.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0049]
37
 * 0001:01:07.0 Class [ff00]: Apple Computer Inc. K2 KeyLargo Mac/IO [106b:0041] (rev 20)
38
 * 0001:01:08.0 USB Controller [0c03]: Apple Computer Inc. K2 KeyLargo USB [106b:0040]
39
 * 0001:01:09.0 USB Controller [0c03]: Apple Computer Inc. K2 KeyLargo USB [106b:0040]
40
 * 0001:02:0b.0 USB Controller [0c03]: NEC Corporation USB [1033:0035] (rev 43)
41
 * 0001:02:0b.1 USB Controller [0c03]: NEC Corporation USB [1033:0035] (rev 43)
42
 * 0001:02:0b.2 USB Controller [0c03]: NEC Corporation USB 2.0 [1033:00e0] (rev 04)
43
 * 0001:03:0d.0 Class [ff00]: Apple Computer Inc. K2 ATA/100 [106b:0043]
44
 * 0001:03:0e.0 FireWire (IEEE 1394) [0c00]: Apple Computer Inc. K2 FireWire [106b:0042]
45
 * 0001:04:0f.0 Ethernet controller [0200]: Apple Computer Inc. K2 GMAC (Sun GEM) [106b:004c]
46
 * 0001:05:0c.0 IDE interface [0101]: Broadcom K2 SATA [1166:0240]
47
 *
48
 */
49
#include "hw.h"
50
#include "ppc.h"
51
#include "ppc_mac.h"
52
#include "adb.h"
53
#include "mac_dbdma.h"
54
#include "nvram.h"
55
#include "pc.h"
56
#include "pci.h"
57
#include "net.h"
58
#include "sysemu.h"
59
#include "boards.h"
60
#include "fw_cfg.h"
61
#include "escc.h"
62
#include "openpic.h"
63
#include "ide.h"
64
#include "loader.h"
65
#include "elf.h"
66
#include "kvm.h"
67
#include "kvm_ppc.h"
68
#include "hw/usb.h"
69
#include "blockdev.h"
70
#include "exec-memory.h"
71

    
72
#define MAX_IDE_BUS 2
73
#define CFG_ADDR 0xf0000510
74

    
75
/* debug UniNorth */
76
//#define DEBUG_UNIN
77

    
78
#ifdef DEBUG_UNIN
79
#define UNIN_DPRINTF(fmt, ...)                                  \
80
    do { printf("UNIN: " fmt , ## __VA_ARGS__); } while (0)
81
#else
82
#define UNIN_DPRINTF(fmt, ...)
83
#endif
84

    
85
/* UniN device */
86
static void unin_write(void *opaque, target_phys_addr_t addr, uint64_t value,
87
                       unsigned size)
88
{
89
    UNIN_DPRINTF("write addr " TARGET_FMT_plx " val %"PRIx64"\n", addr, value);
90
}
91

    
92
static uint64_t unin_read(void *opaque, target_phys_addr_t addr, unsigned size)
93
{
94
    uint32_t value;
95

    
96
    value = 0;
97
    UNIN_DPRINTF("readl addr " TARGET_FMT_plx " val %x\n", addr, value);
98

    
99
    return value;
100
}
101

    
102
static const MemoryRegionOps unin_ops = {
103
    .read = unin_read,
104
    .write = unin_write,
105
    .endianness = DEVICE_NATIVE_ENDIAN,
106
};
107

    
108
static int fw_cfg_boot_set(void *opaque, const char *boot_device)
109
{
110
    fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
111
    return 0;
112
}
113

    
114
static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
115
{
116
    return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR;
117
}
118

    
119
static target_phys_addr_t round_page(target_phys_addr_t addr)
120
{
121
    return (addr + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
122
}
123

    
124
static void ppc_core99_reset(void *opaque)
125
{
126
    CPUPPCState *env = opaque;
127

    
128
    cpu_state_reset(env);
129
}
130

    
131
/* PowerPC Mac99 hardware initialisation */
132
static void ppc_core99_init (ram_addr_t ram_size,
133
                             const char *boot_device,
134
                             const char *kernel_filename,
135
                             const char *kernel_cmdline,
136
                             const char *initrd_filename,
137
                             const char *cpu_model)
138
{
139
    CPUPPCState *env = NULL;
140
    char *filename;
141
    qemu_irq *pic, **openpic_irqs;
142
    MemoryRegion *unin_memory = g_new(MemoryRegion, 1);
143
    int linux_boot, i;
144
    MemoryRegion *ram = g_new(MemoryRegion, 1), *bios = g_new(MemoryRegion, 1);
145
    target_phys_addr_t kernel_base, initrd_base, cmdline_base = 0;
146
    long kernel_size, initrd_size;
147
    PCIBus *pci_bus;
148
    MacIONVRAMState *nvr;
149
    int bios_size;
150
    MemoryRegion *pic_mem, *dbdma_mem, *cuda_mem, *escc_mem;
151
    MemoryRegion *escc_bar = g_new(MemoryRegion, 1);
152
    MemoryRegion *ide_mem[3];
153
    int ppc_boot_device;
154
    DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
155
    void *fw_cfg;
156
    void *dbdma;
157
    int machine_arch;
158

    
159
    linux_boot = (kernel_filename != NULL);
160

    
161
    /* init CPUs */
162
    if (cpu_model == NULL)
163
#ifdef TARGET_PPC64
164
        cpu_model = "970fx";
165
#else
166
        cpu_model = "G4";
167
#endif
168
    for (i = 0; i < smp_cpus; i++) {
169
        env = cpu_init(cpu_model);
170
        if (!env) {
171
            fprintf(stderr, "Unable to find PowerPC CPU definition\n");
172
            exit(1);
173
        }
174
        /* Set time-base frequency to 100 Mhz */
175
        cpu_ppc_tb_init(env, 100UL * 1000UL * 1000UL);
176
        qemu_register_reset(ppc_core99_reset, env);
177
    }
178

    
179
    /* allocate RAM */
180
    memory_region_init_ram(ram, "ppc_core99.ram", ram_size);
181
    vmstate_register_ram_global(ram);
182
    memory_region_add_subregion(get_system_memory(), 0, ram);
183

    
184
    /* allocate and load BIOS */
185
    memory_region_init_ram(bios, "ppc_core99.bios", BIOS_SIZE);
186
    vmstate_register_ram_global(bios);
187
    if (bios_name == NULL)
188
        bios_name = PROM_FILENAME;
189
    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
190
    memory_region_set_readonly(bios, true);
191
    memory_region_add_subregion(get_system_memory(), PROM_ADDR, bios);
192

    
193
    /* Load OpenBIOS (ELF) */
194
    if (filename) {
195
        bios_size = load_elf(filename, NULL, NULL, NULL,
196
                             NULL, NULL, 1, ELF_MACHINE, 0);
197

    
198
        g_free(filename);
199
    } else {
200
        bios_size = -1;
201
    }
202
    if (bios_size < 0 || bios_size > BIOS_SIZE) {
203
        hw_error("qemu: could not load PowerPC bios '%s'\n", bios_name);
204
        exit(1);
205
    }
206

    
207
    if (linux_boot) {
208
        uint64_t lowaddr = 0;
209
        int bswap_needed;
210

    
211
#ifdef BSWAP_NEEDED
212
        bswap_needed = 1;
213
#else
214
        bswap_needed = 0;
215
#endif
216
        kernel_base = KERNEL_LOAD_ADDR;
217

    
218
        kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
219
                               NULL, &lowaddr, NULL, 1, ELF_MACHINE, 0);
220
        if (kernel_size < 0)
221
            kernel_size = load_aout(kernel_filename, kernel_base,
222
                                    ram_size - kernel_base, bswap_needed,
223
                                    TARGET_PAGE_SIZE);
224
        if (kernel_size < 0)
225
            kernel_size = load_image_targphys(kernel_filename,
226
                                              kernel_base,
227
                                              ram_size - kernel_base);
228
        if (kernel_size < 0) {
229
            hw_error("qemu: could not load kernel '%s'\n", kernel_filename);
230
            exit(1);
231
        }
232
        /* load initrd */
233
        if (initrd_filename) {
234
            initrd_base = round_page(kernel_base + kernel_size + KERNEL_GAP);
235
            initrd_size = load_image_targphys(initrd_filename, initrd_base,
236
                                              ram_size - initrd_base);
237
            if (initrd_size < 0) {
238
                hw_error("qemu: could not load initial ram disk '%s'\n",
239
                         initrd_filename);
240
                exit(1);
241
            }
242
            cmdline_base = round_page(initrd_base + initrd_size);
243
        } else {
244
            initrd_base = 0;
245
            initrd_size = 0;
246
            cmdline_base = round_page(kernel_base + kernel_size + KERNEL_GAP);
247
        }
248
        ppc_boot_device = 'm';
249
    } else {
250
        kernel_base = 0;
251
        kernel_size = 0;
252
        initrd_base = 0;
253
        initrd_size = 0;
254
        ppc_boot_device = '\0';
255
        /* We consider that NewWorld PowerMac never have any floppy drive
256
         * For now, OHW cannot boot from the network.
257
         */
258
        for (i = 0; boot_device[i] != '\0'; i++) {
259
            if (boot_device[i] >= 'c' && boot_device[i] <= 'f') {
260
                ppc_boot_device = boot_device[i];
261
                break;
262
            }
263
        }
264
        if (ppc_boot_device == '\0') {
265
            fprintf(stderr, "No valid boot device for Mac99 machine\n");
266
            exit(1);
267
        }
268
    }
269

    
270
    /* Register 8 MB of ISA IO space */
271
    isa_mmio_init(0xf2000000, 0x00800000);
272

    
273
    /* UniN init */
274
    memory_region_init_io(unin_memory, &unin_ops, NULL, "unin", 0x1000);
275
    memory_region_add_subregion(get_system_memory(), 0xf8000000, unin_memory);
276

    
277
    openpic_irqs = g_malloc0(smp_cpus * sizeof(qemu_irq *));
278
    openpic_irqs[0] =
279
        g_malloc0(smp_cpus * sizeof(qemu_irq) * OPENPIC_OUTPUT_NB);
280
    for (i = 0; i < smp_cpus; i++) {
281
        /* Mac99 IRQ connection between OpenPIC outputs pins
282
         * and PowerPC input pins
283
         */
284
        switch (PPC_INPUT(env)) {
285
        case PPC_FLAGS_INPUT_6xx:
286
            openpic_irqs[i] = openpic_irqs[0] + (i * OPENPIC_OUTPUT_NB);
287
            openpic_irqs[i][OPENPIC_OUTPUT_INT] =
288
                ((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_INT];
289
            openpic_irqs[i][OPENPIC_OUTPUT_CINT] =
290
                ((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_INT];
291
            openpic_irqs[i][OPENPIC_OUTPUT_MCK] =
292
                ((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_MCP];
293
            /* Not connected ? */
294
            openpic_irqs[i][OPENPIC_OUTPUT_DEBUG] = NULL;
295
            /* Check this */
296
            openpic_irqs[i][OPENPIC_OUTPUT_RESET] =
297
                ((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_HRESET];
298
            break;
299
#if defined(TARGET_PPC64)
300
        case PPC_FLAGS_INPUT_970:
301
            openpic_irqs[i] = openpic_irqs[0] + (i * OPENPIC_OUTPUT_NB);
302
            openpic_irqs[i][OPENPIC_OUTPUT_INT] =
303
                ((qemu_irq *)env->irq_inputs)[PPC970_INPUT_INT];
304
            openpic_irqs[i][OPENPIC_OUTPUT_CINT] =
305
                ((qemu_irq *)env->irq_inputs)[PPC970_INPUT_INT];
306
            openpic_irqs[i][OPENPIC_OUTPUT_MCK] =
307
                ((qemu_irq *)env->irq_inputs)[PPC970_INPUT_MCP];
308
            /* Not connected ? */
309
            openpic_irqs[i][OPENPIC_OUTPUT_DEBUG] = NULL;
310
            /* Check this */
311
            openpic_irqs[i][OPENPIC_OUTPUT_RESET] =
312
                ((qemu_irq *)env->irq_inputs)[PPC970_INPUT_HRESET];
313
            break;
314
#endif /* defined(TARGET_PPC64) */
315
        default:
316
            hw_error("Bus model not supported on mac99 machine\n");
317
            exit(1);
318
        }
319
    }
320
    pic = openpic_init(&pic_mem, smp_cpus, openpic_irqs, NULL);
321
    if (PPC_INPUT(env) == PPC_FLAGS_INPUT_970) {
322
        /* 970 gets a U3 bus */
323
        pci_bus = pci_pmac_u3_init(pic, get_system_memory(), get_system_io());
324
        machine_arch = ARCH_MAC99_U3;
325
    } else {
326
        pci_bus = pci_pmac_init(pic, get_system_memory(), get_system_io());
327
        machine_arch = ARCH_MAC99;
328
    }
329
    /* init basic PC hardware */
330
    pci_vga_init(pci_bus);
331

    
332
    escc_mem = escc_init(0, pic[0x25], pic[0x24],
333
                         serial_hds[0], serial_hds[1], ESCC_CLOCK, 4);
334
    memory_region_init_alias(escc_bar, "escc-bar",
335
                             escc_mem, 0, memory_region_size(escc_mem));
336

    
337
    for(i = 0; i < nb_nics; i++)
338
        pci_nic_init_nofail(&nd_table[i], "ne2k_pci", NULL);
339

    
340
    ide_drive_get(hd, MAX_IDE_BUS);
341
    dbdma = DBDMA_init(&dbdma_mem);
342

    
343
    /* We only emulate 2 out of 3 IDE controllers for now */
344
    ide_mem[0] = NULL;
345
    ide_mem[1] = pmac_ide_init(hd, pic[0x0d], dbdma, 0x16, pic[0x02]);
346
    ide_mem[2] = pmac_ide_init(&hd[MAX_IDE_DEVS], pic[0x0e], dbdma, 0x1a, pic[0x02]);
347

    
348
    /* cuda also initialize ADB */
349
    if (machine_arch == ARCH_MAC99_U3) {
350
        usb_enabled = 1;
351
    }
352
    cuda_init(&cuda_mem, pic[0x19]);
353

    
354
    adb_kbd_init(&adb_bus);
355
    adb_mouse_init(&adb_bus);
356

    
357
    macio_init(pci_bus, PCI_DEVICE_ID_APPLE_UNI_N_KEYL, 0, pic_mem,
358
               dbdma_mem, cuda_mem, NULL, 3, ide_mem, escc_bar);
359

    
360
    if (usb_enabled) {
361
        pci_create_simple(pci_bus, -1, "pci-ohci");
362
    }
363

    
364
    /* U3 needs to use USB for input because Linux doesn't support via-cuda
365
       on PPC64 */
366
    if (machine_arch == ARCH_MAC99_U3) {
367
        usbdevice_create("keyboard");
368
        usbdevice_create("mouse");
369
    }
370

    
371
    if (graphic_depth != 15 && graphic_depth != 32 && graphic_depth != 8)
372
        graphic_depth = 15;
373

    
374
    /* The NewWorld NVRAM is not located in the MacIO device */
375
    nvr = macio_nvram_init(0x2000, 1);
376
    pmac_format_nvram_partition(nvr, 0x2000);
377
    macio_nvram_setup_bar(nvr, get_system_memory(), 0xFFF04000);
378
    /* No PCI init: the BIOS will do it */
379

    
380
    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
381
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
382
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
383
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, machine_arch);
384
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_base);
385
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
386
    if (kernel_cmdline) {
387
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, cmdline_base);
388
        pstrcpy_targphys("cmdline", cmdline_base, TARGET_PAGE_SIZE, kernel_cmdline);
389
    } else {
390
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
391
    }
392
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_base);
393
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
394
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, ppc_boot_device);
395

    
396
    fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_WIDTH, graphic_width);
397
    fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_HEIGHT, graphic_height);
398
    fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_DEPTH, graphic_depth);
399

    
400
    fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_IS_KVM, kvm_enabled());
401
    if (kvm_enabled()) {
402
#ifdef CONFIG_KVM
403
        uint8_t *hypercall;
404

    
405
        fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_TBFREQ, kvmppc_get_tbfreq());
406
        hypercall = g_malloc(16);
407
        kvmppc_get_hypercall(env, hypercall, 16);
408
        fw_cfg_add_bytes(fw_cfg, FW_CFG_PPC_KVM_HC, hypercall, 16);
409
        fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_KVM_PID, getpid());
410
#endif
411
    } else {
412
        fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_TBFREQ, get_ticks_per_sec());
413
    }
414

    
415
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
416
}
417

    
418
static QEMUMachine core99_machine = {
419
    .name = "mac99",
420
    .desc = "Mac99 based PowerMAC",
421
    .init = ppc_core99_init,
422
    .max_cpus = MAX_CPUS,
423
#ifdef TARGET_PPC64
424
    .is_default = 1,
425
#endif
426
};
427

    
428
static void core99_machine_init(void)
429
{
430
    qemu_register_machine(&core99_machine);
431
}
432

    
433
machine_init(core99_machine_init);