Statistics
| Branch: | Revision:

root / hw / slavio_misc.c @ 86cc1ce0

History | View | Annotate | Download (6.8 kB)

1 3475187d bellard
/*
2 3475187d bellard
 * QEMU Sparc SLAVIO aux io port emulation
3 3475187d bellard
 * 
4 3475187d bellard
 * Copyright (c) 2005 Fabrice Bellard
5 3475187d bellard
 * 
6 3475187d bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 3475187d bellard
 * of this software and associated documentation files (the "Software"), to deal
8 3475187d bellard
 * in the Software without restriction, including without limitation the rights
9 3475187d bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 3475187d bellard
 * copies of the Software, and to permit persons to whom the Software is
11 3475187d bellard
 * furnished to do so, subject to the following conditions:
12 3475187d bellard
 *
13 3475187d bellard
 * The above copyright notice and this permission notice shall be included in
14 3475187d bellard
 * all copies or substantial portions of the Software.
15 3475187d bellard
 *
16 3475187d bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 3475187d bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 3475187d bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 3475187d bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 3475187d bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 3475187d bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 3475187d bellard
 * THE SOFTWARE.
23 3475187d bellard
 */
24 3475187d bellard
#include "vl.h"
25 3475187d bellard
/* debug misc */
26 3475187d bellard
//#define DEBUG_MISC
27 3475187d bellard
28 3475187d bellard
/*
29 3475187d bellard
 * This is the auxio port, chip control and system control part of
30 3475187d bellard
 * chip STP2001 (Slave I/O), also produced as NCR89C105. See
31 3475187d bellard
 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C105.txt
32 3475187d bellard
 *
33 3475187d bellard
 * This also includes the PMC CPU idle controller.
34 3475187d bellard
 */
35 3475187d bellard
36 3475187d bellard
#ifdef DEBUG_MISC
37 3475187d bellard
#define MISC_DPRINTF(fmt, args...) \
38 3475187d bellard
do { printf("MISC: " fmt , ##args); } while (0)
39 52cc07d0 blueswir1
#define pic_set_irq_new(intctl, irq, level)                             \
40 52cc07d0 blueswir1
    do { printf("MISC: set_irq(%d): %d\n", (irq), (level));             \
41 52cc07d0 blueswir1
        pic_set_irq_new((intctl), (irq),(level));} while (0)
42 3475187d bellard
#else
43 3475187d bellard
#define MISC_DPRINTF(fmt, args...)
44 3475187d bellard
#endif
45 3475187d bellard
46 3475187d bellard
typedef struct MiscState {
47 3475187d bellard
    int irq;
48 3475187d bellard
    uint8_t config;
49 3475187d bellard
    uint8_t aux1, aux2;
50 4e3b1ea1 bellard
    uint8_t diag, mctrl, sysctrl;
51 52cc07d0 blueswir1
    void *intctl;
52 3475187d bellard
} MiscState;
53 3475187d bellard
54 3475187d bellard
#define MISC_MAXADDR 1
55 3475187d bellard
56 3475187d bellard
static void slavio_misc_update_irq(void *opaque)
57 3475187d bellard
{
58 3475187d bellard
    MiscState *s = opaque;
59 3475187d bellard
60 3475187d bellard
    if ((s->aux2 & 0x4) && (s->config & 0x8)) {
61 52cc07d0 blueswir1
        pic_set_irq_new(s->intctl, s->irq, 1);
62 3475187d bellard
    } else {
63 52cc07d0 blueswir1
        pic_set_irq_new(s->intctl, s->irq, 0);
64 3475187d bellard
    }
65 3475187d bellard
}
66 3475187d bellard
67 3475187d bellard
static void slavio_misc_reset(void *opaque)
68 3475187d bellard
{
69 3475187d bellard
    MiscState *s = opaque;
70 3475187d bellard
71 4e3b1ea1 bellard
    // Diagnostic and system control registers not cleared in reset
72 3475187d bellard
    s->config = s->aux1 = s->aux2 = s->mctrl = 0;
73 3475187d bellard
}
74 3475187d bellard
75 3475187d bellard
void slavio_set_power_fail(void *opaque, int power_failing)
76 3475187d bellard
{
77 3475187d bellard
    MiscState *s = opaque;
78 3475187d bellard
79 3475187d bellard
    MISC_DPRINTF("Power fail: %d, config: %d\n", power_failing, s->config);
80 3475187d bellard
    if (power_failing && (s->config & 0x8)) {
81 3475187d bellard
        s->aux2 |= 0x4;
82 3475187d bellard
    } else {
83 3475187d bellard
        s->aux2 &= ~0x4;
84 3475187d bellard
    }
85 3475187d bellard
    slavio_misc_update_irq(s);
86 3475187d bellard
}
87 3475187d bellard
88 3475187d bellard
static void slavio_misc_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
89 3475187d bellard
{
90 3475187d bellard
    MiscState *s = opaque;
91 3475187d bellard
92 3475187d bellard
    switch (addr & 0xfff0000) {
93 3475187d bellard
    case 0x1800000:
94 3475187d bellard
        MISC_DPRINTF("Write config %2.2x\n", val & 0xff);
95 3475187d bellard
        s->config = val & 0xff;
96 3475187d bellard
        slavio_misc_update_irq(s);
97 3475187d bellard
        break;
98 3475187d bellard
    case 0x1900000:
99 3475187d bellard
        MISC_DPRINTF("Write aux1 %2.2x\n", val & 0xff);
100 3475187d bellard
        s->aux1 = val & 0xff;
101 3475187d bellard
        break;
102 3475187d bellard
    case 0x1910000:
103 3475187d bellard
        val &= 0x3;
104 3475187d bellard
        MISC_DPRINTF("Write aux2 %2.2x\n", val);
105 3475187d bellard
        val |= s->aux2 & 0x4;
106 3475187d bellard
        if (val & 0x2) // Clear Power Fail int
107 3475187d bellard
            val &= 0x1;
108 3475187d bellard
        s->aux2 = val;
109 3475187d bellard
        if (val & 1)
110 3475187d bellard
            qemu_system_shutdown_request();
111 3475187d bellard
        slavio_misc_update_irq(s);
112 3475187d bellard
        break;
113 3475187d bellard
    case 0x1a00000:
114 3475187d bellard
        MISC_DPRINTF("Write diag %2.2x\n", val & 0xff);
115 3475187d bellard
        s->diag = val & 0xff;
116 3475187d bellard
        break;
117 3475187d bellard
    case 0x1b00000:
118 3475187d bellard
        MISC_DPRINTF("Write modem control %2.2x\n", val & 0xff);
119 3475187d bellard
        s->mctrl = val & 0xff;
120 3475187d bellard
        break;
121 3475187d bellard
    case 0x1f00000:
122 3475187d bellard
        MISC_DPRINTF("Write system control %2.2x\n", val & 0xff);
123 4e3b1ea1 bellard
        if (val & 1) {
124 4e3b1ea1 bellard
            s->sysctrl = 0x2;
125 3475187d bellard
            qemu_system_reset_request();
126 4e3b1ea1 bellard
        }
127 3475187d bellard
        break;
128 3475187d bellard
    case 0xa000000:
129 3475187d bellard
        MISC_DPRINTF("Write power management %2.2x\n", val & 0xff);
130 ba3c64fb bellard
        cpu_interrupt(cpu_single_env, CPU_INTERRUPT_HALT);
131 3475187d bellard
        break;
132 3475187d bellard
    }
133 3475187d bellard
}
134 3475187d bellard
135 3475187d bellard
static uint32_t slavio_misc_mem_readb(void *opaque, target_phys_addr_t addr)
136 3475187d bellard
{
137 3475187d bellard
    MiscState *s = opaque;
138 3475187d bellard
    uint32_t ret = 0;
139 3475187d bellard
140 3475187d bellard
    switch (addr & 0xfff0000) {
141 3475187d bellard
    case 0x1800000:
142 3475187d bellard
        ret = s->config;
143 3475187d bellard
        MISC_DPRINTF("Read config %2.2x\n", ret);
144 3475187d bellard
        break;
145 3475187d bellard
    case 0x1900000:
146 3475187d bellard
        ret = s->aux1;
147 3475187d bellard
        MISC_DPRINTF("Read aux1 %2.2x\n", ret);
148 3475187d bellard
        break;
149 3475187d bellard
    case 0x1910000:
150 3475187d bellard
        ret = s->aux2;
151 3475187d bellard
        MISC_DPRINTF("Read aux2 %2.2x\n", ret);
152 3475187d bellard
        break;
153 3475187d bellard
    case 0x1a00000:
154 3475187d bellard
        ret = s->diag;
155 3475187d bellard
        MISC_DPRINTF("Read diag %2.2x\n", ret);
156 3475187d bellard
        break;
157 3475187d bellard
    case 0x1b00000:
158 3475187d bellard
        ret = s->mctrl;
159 3475187d bellard
        MISC_DPRINTF("Read modem control %2.2x\n", ret);
160 3475187d bellard
        break;
161 3475187d bellard
    case 0x1f00000:
162 3475187d bellard
        MISC_DPRINTF("Read system control %2.2x\n", ret);
163 4e3b1ea1 bellard
        ret = s->sysctrl;
164 3475187d bellard
        break;
165 3475187d bellard
    case 0xa000000:
166 3475187d bellard
        MISC_DPRINTF("Read power management %2.2x\n", ret);
167 3475187d bellard
        break;
168 3475187d bellard
    }
169 3475187d bellard
    return ret;
170 3475187d bellard
}
171 3475187d bellard
172 3475187d bellard
static CPUReadMemoryFunc *slavio_misc_mem_read[3] = {
173 3475187d bellard
    slavio_misc_mem_readb,
174 3475187d bellard
    slavio_misc_mem_readb,
175 3475187d bellard
    slavio_misc_mem_readb,
176 3475187d bellard
};
177 3475187d bellard
178 3475187d bellard
static CPUWriteMemoryFunc *slavio_misc_mem_write[3] = {
179 3475187d bellard
    slavio_misc_mem_writeb,
180 3475187d bellard
    slavio_misc_mem_writeb,
181 3475187d bellard
    slavio_misc_mem_writeb,
182 3475187d bellard
};
183 3475187d bellard
184 3475187d bellard
static void slavio_misc_save(QEMUFile *f, void *opaque)
185 3475187d bellard
{
186 3475187d bellard
    MiscState *s = opaque;
187 3475187d bellard
188 3475187d bellard
    qemu_put_be32s(f, &s->irq);
189 3475187d bellard
    qemu_put_8s(f, &s->config);
190 3475187d bellard
    qemu_put_8s(f, &s->aux1);
191 3475187d bellard
    qemu_put_8s(f, &s->aux2);
192 3475187d bellard
    qemu_put_8s(f, &s->diag);
193 3475187d bellard
    qemu_put_8s(f, &s->mctrl);
194 4e3b1ea1 bellard
    qemu_put_8s(f, &s->sysctrl);
195 3475187d bellard
}
196 3475187d bellard
197 3475187d bellard
static int slavio_misc_load(QEMUFile *f, void *opaque, int version_id)
198 3475187d bellard
{
199 3475187d bellard
    MiscState *s = opaque;
200 3475187d bellard
201 3475187d bellard
    if (version_id != 1)
202 3475187d bellard
        return -EINVAL;
203 3475187d bellard
204 3475187d bellard
    qemu_get_be32s(f, &s->irq);
205 3475187d bellard
    qemu_get_8s(f, &s->config);
206 3475187d bellard
    qemu_get_8s(f, &s->aux1);
207 3475187d bellard
    qemu_get_8s(f, &s->aux2);
208 3475187d bellard
    qemu_get_8s(f, &s->diag);
209 3475187d bellard
    qemu_get_8s(f, &s->mctrl);
210 4e3b1ea1 bellard
    qemu_get_8s(f, &s->sysctrl);
211 3475187d bellard
    return 0;
212 3475187d bellard
}
213 3475187d bellard
214 52cc07d0 blueswir1
void *slavio_misc_init(uint32_t base, int irq, void *intctl)
215 3475187d bellard
{
216 3475187d bellard
    int slavio_misc_io_memory;
217 3475187d bellard
    MiscState *s;
218 3475187d bellard
219 3475187d bellard
    s = qemu_mallocz(sizeof(MiscState));
220 3475187d bellard
    if (!s)
221 3475187d bellard
        return NULL;
222 3475187d bellard
223 3475187d bellard
    slavio_misc_io_memory = cpu_register_io_memory(0, slavio_misc_mem_read, slavio_misc_mem_write, s);
224 3475187d bellard
    // Slavio control
225 3475187d bellard
    cpu_register_physical_memory(base + 0x1800000, MISC_MAXADDR, slavio_misc_io_memory);
226 3475187d bellard
    // AUX 1
227 3475187d bellard
    cpu_register_physical_memory(base + 0x1900000, MISC_MAXADDR, slavio_misc_io_memory);
228 3475187d bellard
    // AUX 2
229 3475187d bellard
    cpu_register_physical_memory(base + 0x1910000, MISC_MAXADDR, slavio_misc_io_memory);
230 3475187d bellard
    // Diagnostics
231 3475187d bellard
    cpu_register_physical_memory(base + 0x1a00000, MISC_MAXADDR, slavio_misc_io_memory);
232 3475187d bellard
    // Modem control
233 3475187d bellard
    cpu_register_physical_memory(base + 0x1b00000, MISC_MAXADDR, slavio_misc_io_memory);
234 3475187d bellard
    // System control
235 3475187d bellard
    cpu_register_physical_memory(base + 0x1f00000, MISC_MAXADDR, slavio_misc_io_memory);
236 3475187d bellard
    // Power management
237 3475187d bellard
    cpu_register_physical_memory(base + 0xa000000, MISC_MAXADDR, slavio_misc_io_memory);
238 3475187d bellard
239 3475187d bellard
    s->irq = irq;
240 52cc07d0 blueswir1
    s->intctl = intctl;
241 3475187d bellard
242 3475187d bellard
    register_savevm("slavio_misc", base, 1, slavio_misc_save, slavio_misc_load, s);
243 3475187d bellard
    qemu_register_reset(slavio_misc_reset, s);
244 3475187d bellard
    slavio_misc_reset(s);
245 3475187d bellard
    return s;
246 3475187d bellard
}