Statistics
| Branch: | Revision:

root / target-i386 / cpu.h @ 872929aa

History | View | Annotate | Download (21.5 kB)

1
/*
2
 * i386 virtual CPU header
3
 *
4
 *  Copyright (c) 2003 Fabrice Bellard
5
 *
6
 * This library is free software; you can redistribute it and/or
7
 * modify it under the terms of the GNU Lesser General Public
8
 * License as published by the Free Software Foundation; either
9
 * version 2 of the License, or (at your option) any later version.
10
 *
11
 * This library is distributed in the hope that it will be useful,
12
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14
 * Lesser General Public License for more details.
15
 *
16
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, write to the Free Software
18
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19
 */
20
#ifndef CPU_I386_H
21
#define CPU_I386_H
22

    
23
#include "config.h"
24

    
25
#ifdef TARGET_X86_64
26
#define TARGET_LONG_BITS 64
27
#else
28
#define TARGET_LONG_BITS 32
29
#endif
30

    
31
/* target supports implicit self modifying code */
32
#define TARGET_HAS_SMC
33
/* support for self modifying code even if the modified instruction is
34
   close to the modifying instruction */
35
#define TARGET_HAS_PRECISE_SMC
36

    
37
#define TARGET_HAS_ICE 1
38

    
39
#ifdef TARGET_X86_64
40
#define ELF_MACHINE        EM_X86_64
41
#else
42
#define ELF_MACHINE        EM_386
43
#endif
44

    
45
#include "cpu-defs.h"
46

    
47
#include "softfloat.h"
48

    
49
#define R_EAX 0
50
#define R_ECX 1
51
#define R_EDX 2
52
#define R_EBX 3
53
#define R_ESP 4
54
#define R_EBP 5
55
#define R_ESI 6
56
#define R_EDI 7
57

    
58
#define R_AL 0
59
#define R_CL 1
60
#define R_DL 2
61
#define R_BL 3
62
#define R_AH 4
63
#define R_CH 5
64
#define R_DH 6
65
#define R_BH 7
66

    
67
#define R_ES 0
68
#define R_CS 1
69
#define R_SS 2
70
#define R_DS 3
71
#define R_FS 4
72
#define R_GS 5
73

    
74
/* segment descriptor fields */
75
#define DESC_G_MASK     (1 << 23)
76
#define DESC_B_SHIFT    22
77
#define DESC_B_MASK     (1 << DESC_B_SHIFT)
78
#define DESC_L_SHIFT    21 /* x86_64 only : 64 bit code segment */
79
#define DESC_L_MASK     (1 << DESC_L_SHIFT)
80
#define DESC_AVL_MASK   (1 << 20)
81
#define DESC_P_MASK     (1 << 15)
82
#define DESC_DPL_SHIFT  13
83
#define DESC_DPL_MASK   (1 << DESC_DPL_SHIFT)
84
#define DESC_S_MASK     (1 << 12)
85
#define DESC_TYPE_SHIFT 8
86
#define DESC_A_MASK     (1 << 8)
87

    
88
#define DESC_CS_MASK    (1 << 11) /* 1=code segment 0=data segment */
89
#define DESC_C_MASK     (1 << 10) /* code: conforming */
90
#define DESC_R_MASK     (1 << 9)  /* code: readable */
91

    
92
#define DESC_E_MASK     (1 << 10) /* data: expansion direction */
93
#define DESC_W_MASK     (1 << 9)  /* data: writable */
94

    
95
#define DESC_TSS_BUSY_MASK (1 << 9)
96

    
97
/* eflags masks */
98
#define CC_C           0x0001
99
#define CC_P         0x0004
100
#define CC_A        0x0010
101
#define CC_Z        0x0040
102
#define CC_S    0x0080
103
#define CC_O    0x0800
104

    
105
#define TF_SHIFT   8
106
#define IOPL_SHIFT 12
107
#define VM_SHIFT   17
108

    
109
#define TF_MASK                 0x00000100
110
#define IF_MASK                 0x00000200
111
#define DF_MASK                 0x00000400
112
#define IOPL_MASK                0x00003000
113
#define NT_MASK                         0x00004000
114
#define RF_MASK                        0x00010000
115
#define VM_MASK                        0x00020000
116
#define AC_MASK                        0x00040000
117
#define VIF_MASK                0x00080000
118
#define VIP_MASK                0x00100000
119
#define ID_MASK                 0x00200000
120

    
121
/* hidden flags - used internally by qemu to represent additional cpu
122
   states. Only the CPL, INHIBIT_IRQ and HALTED are not redundant. We avoid
123
   using the IOPL_MASK, TF_MASK and VM_MASK bit position to ease oring
124
   with eflags. */
125
/* current cpl */
126
#define HF_CPL_SHIFT         0
127
/* true if soft mmu is being used */
128
#define HF_SOFTMMU_SHIFT     2
129
/* true if hardware interrupts must be disabled for next instruction */
130
#define HF_INHIBIT_IRQ_SHIFT 3
131
/* 16 or 32 segments */
132
#define HF_CS32_SHIFT        4
133
#define HF_SS32_SHIFT        5
134
/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
135
#define HF_ADDSEG_SHIFT      6
136
/* copy of CR0.PE (protected mode) */
137
#define HF_PE_SHIFT          7
138
#define HF_TF_SHIFT          8 /* must be same as eflags */
139
#define HF_MP_SHIFT          9 /* the order must be MP, EM, TS */
140
#define HF_EM_SHIFT         10
141
#define HF_TS_SHIFT         11
142
#define HF_IOPL_SHIFT       12 /* must be same as eflags */
143
#define HF_LMA_SHIFT        14 /* only used on x86_64: long mode active */
144
#define HF_CS64_SHIFT       15 /* only used on x86_64: 64 bit code segment  */
145
#define HF_OSFXSR_SHIFT     16 /* CR4.OSFXSR */
146
#define HF_VM_SHIFT         17 /* must be same as eflags */
147
#define HF_HALTED_SHIFT     18 /* CPU halted */
148
#define HF_SMM_SHIFT        19 /* CPU in SMM mode */
149
#define HF_GIF_SHIFT        20 /* if set CPU takes interrupts */
150
#define HF_HIF_SHIFT        21 /* shadow copy of IF_MASK when in SVM */
151
#define HF_NMI_SHIFT        22 /* CPU serving NMI */
152
#define HF_SVME_SHIFT       23 /* SVME enabled (copy of EFER.SVME */
153
#define HF_SVMI_SHIFT       24 /* SVM intercepts are active */
154

    
155
#define HF_CPL_MASK          (3 << HF_CPL_SHIFT)
156
#define HF_SOFTMMU_MASK      (1 << HF_SOFTMMU_SHIFT)
157
#define HF_INHIBIT_IRQ_MASK  (1 << HF_INHIBIT_IRQ_SHIFT)
158
#define HF_CS32_MASK         (1 << HF_CS32_SHIFT)
159
#define HF_SS32_MASK         (1 << HF_SS32_SHIFT)
160
#define HF_ADDSEG_MASK       (1 << HF_ADDSEG_SHIFT)
161
#define HF_PE_MASK           (1 << HF_PE_SHIFT)
162
#define HF_TF_MASK           (1 << HF_TF_SHIFT)
163
#define HF_MP_MASK           (1 << HF_MP_SHIFT)
164
#define HF_EM_MASK           (1 << HF_EM_SHIFT)
165
#define HF_TS_MASK           (1 << HF_TS_SHIFT)
166
#define HF_LMA_MASK          (1 << HF_LMA_SHIFT)
167
#define HF_CS64_MASK         (1 << HF_CS64_SHIFT)
168
#define HF_OSFXSR_MASK       (1 << HF_OSFXSR_SHIFT)
169
#define HF_HALTED_MASK       (1 << HF_HALTED_SHIFT)
170
#define HF_SMM_MASK          (1 << HF_SMM_SHIFT)
171
#define HF_GIF_MASK          (1 << HF_GIF_SHIFT)
172
#define HF_HIF_MASK          (1 << HF_HIF_SHIFT)
173
#define HF_NMI_MASK          (1 << HF_NMI_SHIFT)
174
#define HF_SVME_MASK         (1 << HF_SVME_SHIFT)
175
#define HF_SVMI_MASK         (1 << HF_SVMI_SHIFT)
176

    
177
#define CR0_PE_MASK  (1 << 0)
178
#define CR0_MP_MASK  (1 << 1)
179
#define CR0_EM_MASK  (1 << 2)
180
#define CR0_TS_MASK  (1 << 3)
181
#define CR0_ET_MASK  (1 << 4)
182
#define CR0_NE_MASK  (1 << 5)
183
#define CR0_WP_MASK  (1 << 16)
184
#define CR0_AM_MASK  (1 << 18)
185
#define CR0_PG_MASK  (1 << 31)
186

    
187
#define CR4_VME_MASK  (1 << 0)
188
#define CR4_PVI_MASK  (1 << 1)
189
#define CR4_TSD_MASK  (1 << 2)
190
#define CR4_DE_MASK   (1 << 3)
191
#define CR4_PSE_MASK  (1 << 4)
192
#define CR4_PAE_MASK  (1 << 5)
193
#define CR4_PGE_MASK  (1 << 7)
194
#define CR4_PCE_MASK  (1 << 8)
195
#define CR4_OSFXSR_MASK (1 << 9)
196
#define CR4_OSXMMEXCPT_MASK  (1 << 10)
197

    
198
#define PG_PRESENT_BIT        0
199
#define PG_RW_BIT        1
200
#define PG_USER_BIT        2
201
#define PG_PWT_BIT        3
202
#define PG_PCD_BIT        4
203
#define PG_ACCESSED_BIT        5
204
#define PG_DIRTY_BIT        6
205
#define PG_PSE_BIT        7
206
#define PG_GLOBAL_BIT        8
207
#define PG_NX_BIT        63
208

    
209
#define PG_PRESENT_MASK  (1 << PG_PRESENT_BIT)
210
#define PG_RW_MASK         (1 << PG_RW_BIT)
211
#define PG_USER_MASK         (1 << PG_USER_BIT)
212
#define PG_PWT_MASK         (1 << PG_PWT_BIT)
213
#define PG_PCD_MASK         (1 << PG_PCD_BIT)
214
#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
215
#define PG_DIRTY_MASK         (1 << PG_DIRTY_BIT)
216
#define PG_PSE_MASK         (1 << PG_PSE_BIT)
217
#define PG_GLOBAL_MASK         (1 << PG_GLOBAL_BIT)
218
#define PG_NX_MASK         (1LL << PG_NX_BIT)
219

    
220
#define PG_ERROR_W_BIT     1
221

    
222
#define PG_ERROR_P_MASK    0x01
223
#define PG_ERROR_W_MASK    (1 << PG_ERROR_W_BIT)
224
#define PG_ERROR_U_MASK    0x04
225
#define PG_ERROR_RSVD_MASK 0x08
226
#define PG_ERROR_I_D_MASK  0x10
227

    
228
#define MSR_IA32_APICBASE               0x1b
229
#define MSR_IA32_APICBASE_BSP           (1<<8)
230
#define MSR_IA32_APICBASE_ENABLE        (1<<11)
231
#define MSR_IA32_APICBASE_BASE          (0xfffff<<12)
232

    
233
#define MSR_IA32_SYSENTER_CS            0x174
234
#define MSR_IA32_SYSENTER_ESP           0x175
235
#define MSR_IA32_SYSENTER_EIP           0x176
236

    
237
#define MSR_MCG_CAP                     0x179
238
#define MSR_MCG_STATUS                  0x17a
239
#define MSR_MCG_CTL                     0x17b
240

    
241
#define MSR_PAT                         0x277
242

    
243
#define MSR_EFER                        0xc0000080
244

    
245
#define MSR_EFER_SCE   (1 << 0)
246
#define MSR_EFER_LME   (1 << 8)
247
#define MSR_EFER_LMA   (1 << 10)
248
#define MSR_EFER_NXE   (1 << 11)
249
#define MSR_EFER_SVME  (1 << 12)
250
#define MSR_EFER_FFXSR (1 << 14)
251

    
252
#define MSR_STAR                        0xc0000081
253
#define MSR_LSTAR                       0xc0000082
254
#define MSR_CSTAR                       0xc0000083
255
#define MSR_FMASK                       0xc0000084
256
#define MSR_FSBASE                      0xc0000100
257
#define MSR_GSBASE                      0xc0000101
258
#define MSR_KERNELGSBASE                0xc0000102
259

    
260
#define MSR_VM_HSAVE_PA                 0xc0010117
261

    
262
/* cpuid_features bits */
263
#define CPUID_FP87 (1 << 0)
264
#define CPUID_VME  (1 << 1)
265
#define CPUID_DE   (1 << 2)
266
#define CPUID_PSE  (1 << 3)
267
#define CPUID_TSC  (1 << 4)
268
#define CPUID_MSR  (1 << 5)
269
#define CPUID_PAE  (1 << 6)
270
#define CPUID_MCE  (1 << 7)
271
#define CPUID_CX8  (1 << 8)
272
#define CPUID_APIC (1 << 9)
273
#define CPUID_SEP  (1 << 11) /* sysenter/sysexit */
274
#define CPUID_MTRR (1 << 12)
275
#define CPUID_PGE  (1 << 13)
276
#define CPUID_MCA  (1 << 14)
277
#define CPUID_CMOV (1 << 15)
278
#define CPUID_PAT  (1 << 16)
279
#define CPUID_PSE36   (1 << 17)
280
#define CPUID_PN   (1 << 18)
281
#define CPUID_CLFLUSH (1 << 19)
282
#define CPUID_DTS (1 << 21)
283
#define CPUID_ACPI (1 << 22)
284
#define CPUID_MMX  (1 << 23)
285
#define CPUID_FXSR (1 << 24)
286
#define CPUID_SSE  (1 << 25)
287
#define CPUID_SSE2 (1 << 26)
288
#define CPUID_SS (1 << 27)
289
#define CPUID_HT (1 << 28)
290
#define CPUID_TM (1 << 29)
291
#define CPUID_IA64 (1 << 30)
292
#define CPUID_PBE (1 << 31)
293

    
294
#define CPUID_EXT_SSE3     (1 << 0)
295
#define CPUID_EXT_MONITOR  (1 << 3)
296
#define CPUID_EXT_DSCPL    (1 << 4)
297
#define CPUID_EXT_VMX      (1 << 5)
298
#define CPUID_EXT_SMX      (1 << 6)
299
#define CPUID_EXT_EST      (1 << 7)
300
#define CPUID_EXT_TM2      (1 << 8)
301
#define CPUID_EXT_SSSE3    (1 << 9)
302
#define CPUID_EXT_CID      (1 << 10)
303
#define CPUID_EXT_CX16     (1 << 13)
304
#define CPUID_EXT_XTPR     (1 << 14)
305
#define CPUID_EXT_DCA      (1 << 17)
306
#define CPUID_EXT_POPCNT   (1 << 22)
307

    
308
#define CPUID_EXT2_SYSCALL (1 << 11)
309
#define CPUID_EXT2_MP      (1 << 19)
310
#define CPUID_EXT2_NX      (1 << 20)
311
#define CPUID_EXT2_MMXEXT  (1 << 22)
312
#define CPUID_EXT2_FFXSR   (1 << 25)
313
#define CPUID_EXT2_PDPE1GB (1 << 26)
314
#define CPUID_EXT2_RDTSCP  (1 << 27)
315
#define CPUID_EXT2_LM      (1 << 29)
316
#define CPUID_EXT2_3DNOWEXT (1 << 30)
317
#define CPUID_EXT2_3DNOW   (1 << 31)
318

    
319
#define CPUID_EXT3_LAHF_LM (1 << 0)
320
#define CPUID_EXT3_CMP_LEG (1 << 1)
321
#define CPUID_EXT3_SVM     (1 << 2)
322
#define CPUID_EXT3_EXTAPIC (1 << 3)
323
#define CPUID_EXT3_CR8LEG  (1 << 4)
324
#define CPUID_EXT3_ABM     (1 << 5)
325
#define CPUID_EXT3_SSE4A   (1 << 6)
326
#define CPUID_EXT3_MISALIGNSSE (1 << 7)
327
#define CPUID_EXT3_3DNOWPREFETCH (1 << 8)
328
#define CPUID_EXT3_OSVW    (1 << 9)
329
#define CPUID_EXT3_IBS     (1 << 10)
330
#define CPUID_EXT3_SKINIT  (1 << 12)
331

    
332
#define EXCP00_DIVZ        0
333
#define EXCP01_SSTP        1
334
#define EXCP02_NMI        2
335
#define EXCP03_INT3        3
336
#define EXCP04_INTO        4
337
#define EXCP05_BOUND        5
338
#define EXCP06_ILLOP        6
339
#define EXCP07_PREX        7
340
#define EXCP08_DBLE        8
341
#define EXCP09_XERR        9
342
#define EXCP0A_TSS        10
343
#define EXCP0B_NOSEG        11
344
#define EXCP0C_STACK        12
345
#define EXCP0D_GPF        13
346
#define EXCP0E_PAGE        14
347
#define EXCP10_COPR        16
348
#define EXCP11_ALGN        17
349
#define EXCP12_MCHK        18
350

    
351
#define EXCP_SYSCALL    0x100 /* only happens in user only emulation
352
                                 for syscall instruction */
353

    
354
enum {
355
    CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
356
    CC_OP_EFLAGS,  /* all cc are explicitely computed, CC_SRC = flags */
357

    
358
    CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
359
    CC_OP_MULW,
360
    CC_OP_MULL,
361
    CC_OP_MULQ,
362

    
363
    CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
364
    CC_OP_ADDW,
365
    CC_OP_ADDL,
366
    CC_OP_ADDQ,
367

    
368
    CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
369
    CC_OP_ADCW,
370
    CC_OP_ADCL,
371
    CC_OP_ADCQ,
372

    
373
    CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
374
    CC_OP_SUBW,
375
    CC_OP_SUBL,
376
    CC_OP_SUBQ,
377

    
378
    CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
379
    CC_OP_SBBW,
380
    CC_OP_SBBL,
381
    CC_OP_SBBQ,
382

    
383
    CC_OP_LOGICB, /* modify all flags, CC_DST = res */
384
    CC_OP_LOGICW,
385
    CC_OP_LOGICL,
386
    CC_OP_LOGICQ,
387

    
388
    CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
389
    CC_OP_INCW,
390
    CC_OP_INCL,
391
    CC_OP_INCQ,
392

    
393
    CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C  */
394
    CC_OP_DECW,
395
    CC_OP_DECL,
396
    CC_OP_DECQ,
397

    
398
    CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
399
    CC_OP_SHLW,
400
    CC_OP_SHLL,
401
    CC_OP_SHLQ,
402

    
403
    CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
404
    CC_OP_SARW,
405
    CC_OP_SARL,
406
    CC_OP_SARQ,
407

    
408
    CC_OP_NB,
409
};
410

    
411
#ifdef FLOATX80
412
#define USE_X86LDOUBLE
413
#endif
414

    
415
#ifdef USE_X86LDOUBLE
416
typedef floatx80 CPU86_LDouble;
417
#else
418
typedef float64 CPU86_LDouble;
419
#endif
420

    
421
typedef struct SegmentCache {
422
    uint32_t selector;
423
    target_ulong base;
424
    uint32_t limit;
425
    uint32_t flags;
426
} SegmentCache;
427

    
428
typedef union {
429
    uint8_t _b[16];
430
    uint16_t _w[8];
431
    uint32_t _l[4];
432
    uint64_t _q[2];
433
    float32 _s[4];
434
    float64 _d[2];
435
} XMMReg;
436

    
437
typedef union {
438
    uint8_t _b[8];
439
    uint16_t _w[4];
440
    uint32_t _l[2];
441
    float32 _s[2];
442
    uint64_t q;
443
} MMXReg;
444

    
445
#ifdef WORDS_BIGENDIAN
446
#define XMM_B(n) _b[15 - (n)]
447
#define XMM_W(n) _w[7 - (n)]
448
#define XMM_L(n) _l[3 - (n)]
449
#define XMM_S(n) _s[3 - (n)]
450
#define XMM_Q(n) _q[1 - (n)]
451
#define XMM_D(n) _d[1 - (n)]
452

    
453
#define MMX_B(n) _b[7 - (n)]
454
#define MMX_W(n) _w[3 - (n)]
455
#define MMX_L(n) _l[1 - (n)]
456
#define MMX_S(n) _s[1 - (n)]
457
#else
458
#define XMM_B(n) _b[n]
459
#define XMM_W(n) _w[n]
460
#define XMM_L(n) _l[n]
461
#define XMM_S(n) _s[n]
462
#define XMM_Q(n) _q[n]
463
#define XMM_D(n) _d[n]
464

    
465
#define MMX_B(n) _b[n]
466
#define MMX_W(n) _w[n]
467
#define MMX_L(n) _l[n]
468
#define MMX_S(n) _s[n]
469
#endif
470
#define MMX_Q(n) q
471

    
472
#ifdef TARGET_X86_64
473
#define CPU_NB_REGS 16
474
#else
475
#define CPU_NB_REGS 8
476
#endif
477

    
478
#define NB_MMU_MODES 2
479

    
480
typedef struct CPUX86State {
481
    /* standard registers */
482
    target_ulong regs[CPU_NB_REGS];
483
    target_ulong eip;
484
    target_ulong eflags; /* eflags register. During CPU emulation, CC
485
                        flags and DF are set to zero because they are
486
                        stored elsewhere */
487

    
488
    /* emulator internal eflags handling */
489
    target_ulong cc_src;
490
    target_ulong cc_dst;
491
    uint32_t cc_op;
492
    int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
493
    uint32_t hflags; /* hidden flags, see HF_xxx constants */
494

    
495
    /* segments */
496
    SegmentCache segs[6]; /* selector values */
497
    SegmentCache ldt;
498
    SegmentCache tr;
499
    SegmentCache gdt; /* only base and limit are used */
500
    SegmentCache idt; /* only base and limit are used */
501

    
502
    target_ulong cr[9]; /* NOTE: cr1, cr5-7 are unused */
503
    uint64_t a20_mask;
504

    
505
    /* FPU state */
506
    unsigned int fpstt; /* top of stack index */
507
    unsigned int fpus;
508
    unsigned int fpuc;
509
    uint8_t fptags[8];   /* 0 = valid, 1 = empty */
510
    union {
511
#ifdef USE_X86LDOUBLE
512
        CPU86_LDouble d __attribute__((aligned(16)));
513
#else
514
        CPU86_LDouble d;
515
#endif
516
        MMXReg mmx;
517
    } fpregs[8];
518

    
519
    /* emulator internal variables */
520
    float_status fp_status;
521
    CPU86_LDouble ft0;
522

    
523
    float_status mmx_status; /* for 3DNow! float ops */
524
    float_status sse_status;
525
    uint32_t mxcsr;
526
    XMMReg xmm_regs[CPU_NB_REGS];
527
    XMMReg xmm_t0;
528
    MMXReg mmx_t0;
529
    target_ulong cc_tmp; /* temporary for rcr/rcl */
530

    
531
    /* sysenter registers */
532
    uint32_t sysenter_cs;
533
    uint32_t sysenter_esp;
534
    uint32_t sysenter_eip;
535
    uint64_t efer;
536
    uint64_t star;
537

    
538
    target_phys_addr_t vm_hsave;
539
    target_phys_addr_t vm_vmcb;
540
    uint64_t intercept;
541
    uint16_t intercept_cr_read;
542
    uint16_t intercept_cr_write;
543
    uint16_t intercept_dr_read;
544
    uint16_t intercept_dr_write;
545
    uint32_t intercept_exceptions;
546

    
547
#ifdef TARGET_X86_64
548
    target_ulong lstar;
549
    target_ulong cstar;
550
    target_ulong fmask;
551
    target_ulong kernelgsbase;
552
#endif
553

    
554
    uint64_t pat;
555

    
556
    /* exception/interrupt handling */
557
    jmp_buf jmp_env;
558
    int exception_index;
559
    int error_code;
560
    int exception_is_int;
561
    target_ulong exception_next_eip;
562
    target_ulong dr[8]; /* debug registers */
563
    uint32_t smbase;
564
    int interrupt_request;
565
    int user_mode_only; /* user mode only simulation */
566
    int old_exception;  /* exception in flight */
567

    
568
    CPU_COMMON
569

    
570
    /* processor features (e.g. for CPUID insn) */
571
    uint32_t cpuid_level;
572
    uint32_t cpuid_vendor1;
573
    uint32_t cpuid_vendor2;
574
    uint32_t cpuid_vendor3;
575
    uint32_t cpuid_version;
576
    uint32_t cpuid_features;
577
    uint32_t cpuid_ext_features;
578
    uint32_t cpuid_xlevel;
579
    uint32_t cpuid_model[12];
580
    uint32_t cpuid_ext2_features;
581
    uint32_t cpuid_ext3_features;
582
    uint32_t cpuid_apic_id;
583

    
584
#ifdef USE_KQEMU
585
    int kqemu_enabled;
586
    int last_io_time;
587
#endif
588
    /* in order to simplify APIC support, we leave this pointer to the
589
       user */
590
    struct APICState *apic_state;
591
} CPUX86State;
592

    
593
CPUX86State *cpu_x86_init(const char *cpu_model);
594
int cpu_x86_exec(CPUX86State *s);
595
void cpu_x86_close(CPUX86State *s);
596
void x86_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt,
597
                                                 ...));
598
int cpu_get_pic_interrupt(CPUX86State *s);
599
/* MSDOS compatibility mode FPU exception support */
600
void cpu_set_ferr(CPUX86State *s);
601

    
602
/* this function must always be used to load data in the segment
603
   cache: it synchronizes the hflags with the segment cache values */
604
static inline void cpu_x86_load_seg_cache(CPUX86State *env,
605
                                          int seg_reg, unsigned int selector,
606
                                          target_ulong base,
607
                                          unsigned int limit,
608
                                          unsigned int flags)
609
{
610
    SegmentCache *sc;
611
    unsigned int new_hflags;
612

    
613
    sc = &env->segs[seg_reg];
614
    sc->selector = selector;
615
    sc->base = base;
616
    sc->limit = limit;
617
    sc->flags = flags;
618

    
619
    /* update the hidden flags */
620
    {
621
        if (seg_reg == R_CS) {
622
#ifdef TARGET_X86_64
623
            if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
624
                /* long mode */
625
                env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
626
                env->hflags &= ~(HF_ADDSEG_MASK);
627
            } else
628
#endif
629
            {
630
                /* legacy / compatibility case */
631
                new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
632
                    >> (DESC_B_SHIFT - HF_CS32_SHIFT);
633
                env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
634
                    new_hflags;
635
            }
636
        }
637
        new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
638
            >> (DESC_B_SHIFT - HF_SS32_SHIFT);
639
        if (env->hflags & HF_CS64_MASK) {
640
            /* zero base assumed for DS, ES and SS in long mode */
641
        } else if (!(env->cr[0] & CR0_PE_MASK) ||
642
                   (env->eflags & VM_MASK) ||
643
                   !(env->hflags & HF_CS32_MASK)) {
644
            /* XXX: try to avoid this test. The problem comes from the
645
               fact that is real mode or vm86 mode we only modify the
646
               'base' and 'selector' fields of the segment cache to go
647
               faster. A solution may be to force addseg to one in
648
               translate-i386.c. */
649
            new_hflags |= HF_ADDSEG_MASK;
650
        } else {
651
            new_hflags |= ((env->segs[R_DS].base |
652
                            env->segs[R_ES].base |
653
                            env->segs[R_SS].base) != 0) <<
654
                HF_ADDSEG_SHIFT;
655
        }
656
        env->hflags = (env->hflags &
657
                       ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
658
    }
659
}
660

    
661
/* wrapper, just in case memory mappings must be changed */
662
static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
663
{
664
#if HF_CPL_MASK == 3
665
    s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
666
#else
667
#error HF_CPL_MASK is hardcoded
668
#endif
669
}
670

    
671
/* used for debug or cpu save/restore */
672
void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f);
673
CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper);
674

    
675
/* the following helpers are only usable in user mode simulation as
676
   they can trigger unexpected exceptions */
677
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
678
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
679
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
680

    
681
/* you can call this signal handler from your SIGBUS and SIGSEGV
682
   signal handlers to inform the virtual CPU of exceptions. non zero
683
   is returned if the signal was handled by the virtual CPU.  */
684
int cpu_x86_signal_handler(int host_signum, void *pinfo,
685
                           void *puc);
686
void cpu_x86_set_a20(CPUX86State *env, int a20_state);
687

    
688
uint64_t cpu_get_tsc(CPUX86State *env);
689

    
690
void cpu_set_apic_base(CPUX86State *env, uint64_t val);
691
uint64_t cpu_get_apic_base(CPUX86State *env);
692
void cpu_set_apic_tpr(CPUX86State *env, uint8_t val);
693
#ifndef NO_CPU_IO_DEFS
694
uint8_t cpu_get_apic_tpr(CPUX86State *env);
695
#endif
696
void cpu_smm_update(CPUX86State *env);
697

    
698
/* will be suppressed */
699
void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
700

    
701
/* used to debug */
702
#define X86_DUMP_FPU  0x0001 /* dump FPU state too */
703
#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */
704

    
705
#ifdef USE_KQEMU
706
static inline int cpu_get_time_fast(void)
707
{
708
    int low, high;
709
    asm volatile("rdtsc" : "=a" (low), "=d" (high));
710
    return low;
711
}
712
#endif
713

    
714
#define TARGET_PAGE_BITS 12
715

    
716
#define CPUState CPUX86State
717
#define cpu_init cpu_x86_init
718
#define cpu_exec cpu_x86_exec
719
#define cpu_gen_code cpu_x86_gen_code
720
#define cpu_signal_handler cpu_x86_signal_handler
721
#define cpu_list x86_cpu_list
722

    
723
/* MMU modes definitions */
724
#define MMU_MODE0_SUFFIX _kernel
725
#define MMU_MODE1_SUFFIX _user
726
#define MMU_USER_IDX 1
727
static inline int cpu_mmu_index (CPUState *env)
728
{
729
    return (env->hflags & HF_CPL_MASK) == 3 ? 1 : 0;
730
}
731

    
732
void optimize_flags_init(void);
733

    
734
typedef struct CCTable {
735
    int (*compute_all)(void); /* return all the flags */
736
    int (*compute_c)(void);  /* return the C flag */
737
} CCTable;
738

    
739
extern CCTable cc_table[];
740

    
741
#include "cpu-all.h"
742

    
743
#include "svm.h"
744

    
745
#endif /* CPU_I386_H */