root / hw / omap_mmc.c @ 87ecb68b
History | View | Annotate | Download (13.2 kB)
1 | b30bb3a2 | balrog | /*
|
---|---|---|---|
2 | b30bb3a2 | balrog | * OMAP on-chip MMC/SD host emulation.
|
3 | b30bb3a2 | balrog | *
|
4 | b30bb3a2 | balrog | * Copyright (C) 2006-2007 Andrzej Zaborowski <balrog@zabor.org>
|
5 | b30bb3a2 | balrog | *
|
6 | b30bb3a2 | balrog | * This program is free software; you can redistribute it and/or
|
7 | b30bb3a2 | balrog | * modify it under the terms of the GNU General Public License as
|
8 | b30bb3a2 | balrog | * published by the Free Software Foundation; either version 2 of
|
9 | b30bb3a2 | balrog | * the License, or (at your option) any later version.
|
10 | b30bb3a2 | balrog | *
|
11 | b30bb3a2 | balrog | * This program is distributed in the hope that it will be useful,
|
12 | b30bb3a2 | balrog | * but WITHOUT ANY WARRANTY; without even the implied warranty of
|
13 | b30bb3a2 | balrog | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
14 | b30bb3a2 | balrog | * GNU General Public License for more details.
|
15 | b30bb3a2 | balrog | *
|
16 | b30bb3a2 | balrog | * You should have received a copy of the GNU General Public License
|
17 | b30bb3a2 | balrog | * along with this program; if not, write to the Free Software
|
18 | b30bb3a2 | balrog | * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
19 | b30bb3a2 | balrog | * MA 02111-1307 USA
|
20 | b30bb3a2 | balrog | */
|
21 | 87ecb68b | pbrook | #include "hw.h" |
22 | 87ecb68b | pbrook | #include "omap.h" |
23 | b30bb3a2 | balrog | #include "sd.h" |
24 | b30bb3a2 | balrog | |
25 | b30bb3a2 | balrog | struct omap_mmc_s {
|
26 | b30bb3a2 | balrog | target_phys_addr_t base; |
27 | b30bb3a2 | balrog | qemu_irq irq; |
28 | b30bb3a2 | balrog | qemu_irq *dma; |
29 | b30bb3a2 | balrog | omap_clk clk; |
30 | b30bb3a2 | balrog | SDState *card; |
31 | b30bb3a2 | balrog | uint16_t last_cmd; |
32 | b30bb3a2 | balrog | uint16_t sdio; |
33 | b30bb3a2 | balrog | uint16_t rsp[8];
|
34 | b30bb3a2 | balrog | uint32_t arg; |
35 | b30bb3a2 | balrog | int dw;
|
36 | b30bb3a2 | balrog | int mode;
|
37 | b30bb3a2 | balrog | int enable;
|
38 | b30bb3a2 | balrog | uint16_t status; |
39 | b30bb3a2 | balrog | uint16_t mask; |
40 | b30bb3a2 | balrog | uint8_t cto; |
41 | b30bb3a2 | balrog | uint16_t dto; |
42 | b30bb3a2 | balrog | uint16_t fifo[32];
|
43 | b30bb3a2 | balrog | int fifo_start;
|
44 | b30bb3a2 | balrog | int fifo_len;
|
45 | b30bb3a2 | balrog | uint16_t blen; |
46 | b30bb3a2 | balrog | uint16_t blen_counter; |
47 | b30bb3a2 | balrog | uint16_t nblk; |
48 | b30bb3a2 | balrog | uint16_t nblk_counter; |
49 | b30bb3a2 | balrog | int tx_dma;
|
50 | b30bb3a2 | balrog | int rx_dma;
|
51 | b30bb3a2 | balrog | int af_level;
|
52 | b30bb3a2 | balrog | int ae_level;
|
53 | b30bb3a2 | balrog | |
54 | b30bb3a2 | balrog | int ddir;
|
55 | b30bb3a2 | balrog | int transfer;
|
56 | b30bb3a2 | balrog | }; |
57 | b30bb3a2 | balrog | |
58 | b30bb3a2 | balrog | static void omap_mmc_interrupts_update(struct omap_mmc_s *s) |
59 | b30bb3a2 | balrog | { |
60 | b30bb3a2 | balrog | qemu_set_irq(s->irq, !!(s->status & s->mask)); |
61 | b30bb3a2 | balrog | } |
62 | b30bb3a2 | balrog | |
63 | b30bb3a2 | balrog | static void omap_mmc_fifolevel_update(struct omap_mmc_s *host) |
64 | b30bb3a2 | balrog | { |
65 | b30bb3a2 | balrog | if (!host->transfer && !host->fifo_len) {
|
66 | b30bb3a2 | balrog | host->status &= 0xf3ff;
|
67 | b30bb3a2 | balrog | return;
|
68 | b30bb3a2 | balrog | } |
69 | b30bb3a2 | balrog | |
70 | b30bb3a2 | balrog | if (host->fifo_len > host->af_level && host->ddir) {
|
71 | b30bb3a2 | balrog | if (host->rx_dma) {
|
72 | b30bb3a2 | balrog | host->status &= 0xfbff;
|
73 | b30bb3a2 | balrog | qemu_irq_raise(host->dma[1]);
|
74 | b30bb3a2 | balrog | } else
|
75 | b30bb3a2 | balrog | host->status |= 0x0400;
|
76 | b30bb3a2 | balrog | } else {
|
77 | b30bb3a2 | balrog | host->status &= 0xfbff;
|
78 | b30bb3a2 | balrog | qemu_irq_lower(host->dma[1]);
|
79 | b30bb3a2 | balrog | } |
80 | b30bb3a2 | balrog | |
81 | b30bb3a2 | balrog | if (host->fifo_len < host->ae_level && !host->ddir) {
|
82 | b30bb3a2 | balrog | if (host->tx_dma) {
|
83 | b30bb3a2 | balrog | host->status &= 0xf7ff;
|
84 | b30bb3a2 | balrog | qemu_irq_raise(host->dma[0]);
|
85 | b30bb3a2 | balrog | } else
|
86 | b30bb3a2 | balrog | host->status |= 0x0800;
|
87 | b30bb3a2 | balrog | } else {
|
88 | b30bb3a2 | balrog | qemu_irq_lower(host->dma[0]);
|
89 | b30bb3a2 | balrog | host->status &= 0xf7ff;
|
90 | b30bb3a2 | balrog | } |
91 | b30bb3a2 | balrog | } |
92 | b30bb3a2 | balrog | |
93 | b30bb3a2 | balrog | typedef enum { |
94 | b30bb3a2 | balrog | sd_nore = 0, /* no response */ |
95 | b30bb3a2 | balrog | sd_r1, /* normal response command */
|
96 | b30bb3a2 | balrog | sd_r2, /* CID, CSD registers */
|
97 | b30bb3a2 | balrog | sd_r3, /* OCR register */
|
98 | b30bb3a2 | balrog | sd_r6 = 6, /* Published RCA response */ |
99 | b30bb3a2 | balrog | sd_r1b = -1,
|
100 | b30bb3a2 | balrog | } sd_rsp_type_t; |
101 | b30bb3a2 | balrog | |
102 | b30bb3a2 | balrog | static void omap_mmc_command(struct omap_mmc_s *host, int cmd, int dir, |
103 | b30bb3a2 | balrog | sd_cmd_type_t type, int busy, sd_rsp_type_t resptype, int init) |
104 | b30bb3a2 | balrog | { |
105 | b30bb3a2 | balrog | uint32_t rspstatus, mask; |
106 | b30bb3a2 | balrog | int rsplen, timeout;
|
107 | b30bb3a2 | balrog | struct sd_request_s request;
|
108 | b30bb3a2 | balrog | uint8_t response[16];
|
109 | b30bb3a2 | balrog | |
110 | b30bb3a2 | balrog | if (resptype == sd_r1 && busy)
|
111 | b30bb3a2 | balrog | resptype = sd_r1b; |
112 | b30bb3a2 | balrog | |
113 | b30bb3a2 | balrog | if (type == sd_adtc) {
|
114 | b30bb3a2 | balrog | host->fifo_start = 0;
|
115 | b30bb3a2 | balrog | host->fifo_len = 0;
|
116 | b30bb3a2 | balrog | host->transfer = 1;
|
117 | b30bb3a2 | balrog | host->ddir = dir; |
118 | b30bb3a2 | balrog | } else
|
119 | b30bb3a2 | balrog | host->transfer = 0;
|
120 | b30bb3a2 | balrog | timeout = 0;
|
121 | b30bb3a2 | balrog | mask = 0;
|
122 | b30bb3a2 | balrog | rspstatus = 0;
|
123 | b30bb3a2 | balrog | |
124 | b30bb3a2 | balrog | request.cmd = cmd; |
125 | b30bb3a2 | balrog | request.arg = host->arg; |
126 | b30bb3a2 | balrog | request.crc = 0; /* FIXME */ |
127 | b30bb3a2 | balrog | |
128 | b30bb3a2 | balrog | rsplen = sd_do_command(host->card, &request, response); |
129 | b30bb3a2 | balrog | |
130 | b30bb3a2 | balrog | /* TODO: validate CRCs */
|
131 | b30bb3a2 | balrog | switch (resptype) {
|
132 | b30bb3a2 | balrog | case sd_nore:
|
133 | b30bb3a2 | balrog | rsplen = 0;
|
134 | b30bb3a2 | balrog | break;
|
135 | b30bb3a2 | balrog | |
136 | b30bb3a2 | balrog | case sd_r1:
|
137 | b30bb3a2 | balrog | case sd_r1b:
|
138 | b30bb3a2 | balrog | if (rsplen < 4) { |
139 | b30bb3a2 | balrog | timeout = 1;
|
140 | b30bb3a2 | balrog | break;
|
141 | b30bb3a2 | balrog | } |
142 | b30bb3a2 | balrog | rsplen = 4;
|
143 | b30bb3a2 | balrog | |
144 | b30bb3a2 | balrog | mask = OUT_OF_RANGE | ADDRESS_ERROR | BLOCK_LEN_ERROR | |
145 | b30bb3a2 | balrog | ERASE_SEQ_ERROR | ERASE_PARAM | WP_VIOLATION | |
146 | b30bb3a2 | balrog | LOCK_UNLOCK_FAILED | COM_CRC_ERROR | ILLEGAL_COMMAND | |
147 | b30bb3a2 | balrog | CARD_ECC_FAILED | CC_ERROR | SD_ERROR | |
148 | b30bb3a2 | balrog | CID_CSD_OVERWRITE; |
149 | b30bb3a2 | balrog | if (host->sdio & (1 << 13)) |
150 | b30bb3a2 | balrog | mask |= AKE_SEQ_ERROR; |
151 | b30bb3a2 | balrog | rspstatus = (response[0] << 24) | (response[1] << 16) | |
152 | b30bb3a2 | balrog | (response[2] << 8) | (response[3] << 0); |
153 | b30bb3a2 | balrog | break;
|
154 | b30bb3a2 | balrog | |
155 | b30bb3a2 | balrog | case sd_r2:
|
156 | b30bb3a2 | balrog | if (rsplen < 16) { |
157 | b30bb3a2 | balrog | timeout = 1;
|
158 | b30bb3a2 | balrog | break;
|
159 | b30bb3a2 | balrog | } |
160 | b30bb3a2 | balrog | rsplen = 16;
|
161 | b30bb3a2 | balrog | break;
|
162 | b30bb3a2 | balrog | |
163 | b30bb3a2 | balrog | case sd_r3:
|
164 | b30bb3a2 | balrog | if (rsplen < 4) { |
165 | b30bb3a2 | balrog | timeout = 1;
|
166 | b30bb3a2 | balrog | break;
|
167 | b30bb3a2 | balrog | } |
168 | b30bb3a2 | balrog | rsplen = 4;
|
169 | b30bb3a2 | balrog | |
170 | b30bb3a2 | balrog | rspstatus = (response[0] << 24) | (response[1] << 16) | |
171 | b30bb3a2 | balrog | (response[2] << 8) | (response[3] << 0); |
172 | b30bb3a2 | balrog | if (rspstatus & 0x80000000) |
173 | b30bb3a2 | balrog | host->status &= 0xe000;
|
174 | b30bb3a2 | balrog | else
|
175 | b30bb3a2 | balrog | host->status |= 0x1000;
|
176 | b30bb3a2 | balrog | break;
|
177 | b30bb3a2 | balrog | |
178 | b30bb3a2 | balrog | case sd_r6:
|
179 | b30bb3a2 | balrog | if (rsplen < 4) { |
180 | b30bb3a2 | balrog | timeout = 1;
|
181 | b30bb3a2 | balrog | break;
|
182 | b30bb3a2 | balrog | } |
183 | b30bb3a2 | balrog | rsplen = 4;
|
184 | b30bb3a2 | balrog | |
185 | b30bb3a2 | balrog | mask = 0xe000 | AKE_SEQ_ERROR;
|
186 | b30bb3a2 | balrog | rspstatus = (response[2] << 8) | (response[3] << 0); |
187 | b30bb3a2 | balrog | } |
188 | b30bb3a2 | balrog | |
189 | b30bb3a2 | balrog | if (rspstatus & mask)
|
190 | b30bb3a2 | balrog | host->status |= 0x4000;
|
191 | b30bb3a2 | balrog | else
|
192 | b30bb3a2 | balrog | host->status &= 0xb000;
|
193 | b30bb3a2 | balrog | |
194 | b30bb3a2 | balrog | if (rsplen)
|
195 | b30bb3a2 | balrog | for (rsplen = 0; rsplen < 8; rsplen ++) |
196 | b30bb3a2 | balrog | host->rsp[~rsplen & 7] = response[(rsplen << 1) | 1] | |
197 | b30bb3a2 | balrog | (response[(rsplen << 1) | 0] << 8); |
198 | b30bb3a2 | balrog | |
199 | b30bb3a2 | balrog | if (timeout)
|
200 | b30bb3a2 | balrog | host->status |= 0x0080;
|
201 | b30bb3a2 | balrog | else if (cmd == 12) |
202 | b30bb3a2 | balrog | host->status |= 0x0005; /* Makes it more real */ |
203 | b30bb3a2 | balrog | else
|
204 | b30bb3a2 | balrog | host->status |= 0x0001;
|
205 | b30bb3a2 | balrog | } |
206 | b30bb3a2 | balrog | |
207 | b30bb3a2 | balrog | static void omap_mmc_transfer(struct omap_mmc_s *host) |
208 | b30bb3a2 | balrog | { |
209 | b30bb3a2 | balrog | uint8_t value; |
210 | b30bb3a2 | balrog | |
211 | b30bb3a2 | balrog | if (!host->transfer)
|
212 | b30bb3a2 | balrog | return;
|
213 | b30bb3a2 | balrog | |
214 | b30bb3a2 | balrog | while (1) { |
215 | b30bb3a2 | balrog | if (host->ddir) {
|
216 | b30bb3a2 | balrog | if (host->fifo_len > host->af_level)
|
217 | b30bb3a2 | balrog | break;
|
218 | b30bb3a2 | balrog | |
219 | b30bb3a2 | balrog | value = sd_read_data(host->card); |
220 | b30bb3a2 | balrog | host->fifo[(host->fifo_start + host->fifo_len) & 31] = value;
|
221 | b30bb3a2 | balrog | if (-- host->blen_counter) {
|
222 | b30bb3a2 | balrog | value = sd_read_data(host->card); |
223 | b30bb3a2 | balrog | host->fifo[(host->fifo_start + host->fifo_len) & 31] |=
|
224 | b30bb3a2 | balrog | value << 8;
|
225 | b30bb3a2 | balrog | host->blen_counter --; |
226 | b30bb3a2 | balrog | } |
227 | b30bb3a2 | balrog | |
228 | b30bb3a2 | balrog | host->fifo_len ++; |
229 | b30bb3a2 | balrog | } else {
|
230 | b30bb3a2 | balrog | if (!host->fifo_len)
|
231 | b30bb3a2 | balrog | break;
|
232 | b30bb3a2 | balrog | |
233 | b30bb3a2 | balrog | value = host->fifo[host->fifo_start] & 0xff;
|
234 | b30bb3a2 | balrog | sd_write_data(host->card, value); |
235 | b30bb3a2 | balrog | if (-- host->blen_counter) {
|
236 | b30bb3a2 | balrog | value = host->fifo[host->fifo_start] >> 8;
|
237 | b30bb3a2 | balrog | sd_write_data(host->card, value); |
238 | b30bb3a2 | balrog | host->blen_counter --; |
239 | b30bb3a2 | balrog | } |
240 | b30bb3a2 | balrog | |
241 | b30bb3a2 | balrog | host->fifo_start ++; |
242 | b30bb3a2 | balrog | host->fifo_len --; |
243 | b30bb3a2 | balrog | host->fifo_start &= 31;
|
244 | b30bb3a2 | balrog | } |
245 | b30bb3a2 | balrog | |
246 | b30bb3a2 | balrog | if (host->blen_counter == 0) { |
247 | b30bb3a2 | balrog | host->nblk_counter --; |
248 | b30bb3a2 | balrog | host->blen_counter = host->blen; |
249 | b30bb3a2 | balrog | |
250 | b30bb3a2 | balrog | if (host->nblk_counter == 0) { |
251 | b30bb3a2 | balrog | host->nblk_counter = host->nblk; |
252 | b30bb3a2 | balrog | host->transfer = 0;
|
253 | b30bb3a2 | balrog | host->status |= 0x0008;
|
254 | b30bb3a2 | balrog | break;
|
255 | b30bb3a2 | balrog | } |
256 | b30bb3a2 | balrog | } |
257 | b30bb3a2 | balrog | } |
258 | b30bb3a2 | balrog | } |
259 | b30bb3a2 | balrog | |
260 | b30bb3a2 | balrog | static void omap_mmc_update(void *opaque) |
261 | b30bb3a2 | balrog | { |
262 | b30bb3a2 | balrog | struct omap_mmc_s *s = opaque;
|
263 | b30bb3a2 | balrog | omap_mmc_transfer(s); |
264 | b30bb3a2 | balrog | omap_mmc_fifolevel_update(s); |
265 | b30bb3a2 | balrog | omap_mmc_interrupts_update(s); |
266 | b30bb3a2 | balrog | } |
267 | b30bb3a2 | balrog | |
268 | b30bb3a2 | balrog | static uint32_t omap_mmc_read(void *opaque, target_phys_addr_t offset) |
269 | b30bb3a2 | balrog | { |
270 | b30bb3a2 | balrog | uint16_t i; |
271 | b30bb3a2 | balrog | struct omap_mmc_s *s = (struct omap_mmc_s *) opaque; |
272 | cf965d24 | balrog | offset &= OMAP_MPUI_REG_MASK; |
273 | b30bb3a2 | balrog | |
274 | b30bb3a2 | balrog | switch (offset) {
|
275 | b30bb3a2 | balrog | case 0x00: /* MMC_CMD */ |
276 | b30bb3a2 | balrog | return s->last_cmd;
|
277 | b30bb3a2 | balrog | |
278 | b30bb3a2 | balrog | case 0x04: /* MMC_ARGL */ |
279 | b30bb3a2 | balrog | return s->arg & 0x0000ffff; |
280 | b30bb3a2 | balrog | |
281 | b30bb3a2 | balrog | case 0x08: /* MMC_ARGH */ |
282 | b30bb3a2 | balrog | return s->arg >> 16; |
283 | b30bb3a2 | balrog | |
284 | b30bb3a2 | balrog | case 0x0c: /* MMC_CON */ |
285 | b30bb3a2 | balrog | return (s->dw << 15) | (s->mode << 12) | (s->enable << 11); |
286 | b30bb3a2 | balrog | |
287 | b30bb3a2 | balrog | case 0x10: /* MMC_STAT */ |
288 | b30bb3a2 | balrog | return s->status;
|
289 | b30bb3a2 | balrog | |
290 | b30bb3a2 | balrog | case 0x14: /* MMC_IE */ |
291 | b30bb3a2 | balrog | return s->mask;
|
292 | b30bb3a2 | balrog | |
293 | b30bb3a2 | balrog | case 0x18: /* MMC_CTO */ |
294 | b30bb3a2 | balrog | return s->cto;
|
295 | b30bb3a2 | balrog | |
296 | b30bb3a2 | balrog | case 0x1c: /* MMC_DTO */ |
297 | b30bb3a2 | balrog | return s->dto;
|
298 | b30bb3a2 | balrog | |
299 | b30bb3a2 | balrog | case 0x20: /* MMC_DATA */ |
300 | b30bb3a2 | balrog | /* TODO: support 8-bit access */
|
301 | b30bb3a2 | balrog | i = s->fifo[s->fifo_start]; |
302 | b30bb3a2 | balrog | if (s->fifo_len == 0) { |
303 | b30bb3a2 | balrog | printf("MMC: FIFO underrun\n");
|
304 | b30bb3a2 | balrog | return i;
|
305 | b30bb3a2 | balrog | } |
306 | b30bb3a2 | balrog | s->fifo_start ++; |
307 | b30bb3a2 | balrog | s->fifo_len --; |
308 | b30bb3a2 | balrog | s->fifo_start &= 31;
|
309 | b30bb3a2 | balrog | omap_mmc_transfer(s); |
310 | b30bb3a2 | balrog | omap_mmc_fifolevel_update(s); |
311 | b30bb3a2 | balrog | omap_mmc_interrupts_update(s); |
312 | b30bb3a2 | balrog | return i;
|
313 | b30bb3a2 | balrog | |
314 | b30bb3a2 | balrog | case 0x24: /* MMC_BLEN */ |
315 | b30bb3a2 | balrog | return s->blen_counter;
|
316 | b30bb3a2 | balrog | |
317 | b30bb3a2 | balrog | case 0x28: /* MMC_NBLK */ |
318 | b30bb3a2 | balrog | return s->nblk_counter;
|
319 | b30bb3a2 | balrog | |
320 | b30bb3a2 | balrog | case 0x2c: /* MMC_BUF */ |
321 | b30bb3a2 | balrog | return (s->rx_dma << 15) | (s->af_level << 8) | |
322 | b30bb3a2 | balrog | (s->tx_dma << 7) | s->ae_level;
|
323 | b30bb3a2 | balrog | |
324 | b30bb3a2 | balrog | case 0x30: /* MMC_SPI */ |
325 | b30bb3a2 | balrog | return 0x0000; |
326 | b30bb3a2 | balrog | case 0x34: /* MMC_SDIO */ |
327 | b30bb3a2 | balrog | return s->sdio;
|
328 | b30bb3a2 | balrog | case 0x38: /* MMC_SYST */ |
329 | b30bb3a2 | balrog | return 0x0000; |
330 | b30bb3a2 | balrog | |
331 | b30bb3a2 | balrog | case 0x3c: /* MMC_REV */ |
332 | b30bb3a2 | balrog | return 0x0001; |
333 | b30bb3a2 | balrog | |
334 | b30bb3a2 | balrog | case 0x40: /* MMC_RSP0 */ |
335 | b30bb3a2 | balrog | case 0x44: /* MMC_RSP1 */ |
336 | b30bb3a2 | balrog | case 0x48: /* MMC_RSP2 */ |
337 | b30bb3a2 | balrog | case 0x4c: /* MMC_RSP3 */ |
338 | b30bb3a2 | balrog | case 0x50: /* MMC_RSP4 */ |
339 | b30bb3a2 | balrog | case 0x54: /* MMC_RSP5 */ |
340 | b30bb3a2 | balrog | case 0x58: /* MMC_RSP6 */ |
341 | b30bb3a2 | balrog | case 0x5c: /* MMC_RSP7 */ |
342 | b30bb3a2 | balrog | return s->rsp[(offset - 0x40) >> 2]; |
343 | b30bb3a2 | balrog | } |
344 | b30bb3a2 | balrog | |
345 | b30bb3a2 | balrog | OMAP_BAD_REG(offset); |
346 | b30bb3a2 | balrog | return 0; |
347 | b30bb3a2 | balrog | } |
348 | b30bb3a2 | balrog | |
349 | b30bb3a2 | balrog | static void omap_mmc_write(void *opaque, target_phys_addr_t offset, |
350 | b30bb3a2 | balrog | uint32_t value) |
351 | b30bb3a2 | balrog | { |
352 | b30bb3a2 | balrog | int i;
|
353 | b30bb3a2 | balrog | struct omap_mmc_s *s = (struct omap_mmc_s *) opaque; |
354 | cf965d24 | balrog | offset &= OMAP_MPUI_REG_MASK; |
355 | b30bb3a2 | balrog | |
356 | b30bb3a2 | balrog | switch (offset) {
|
357 | b30bb3a2 | balrog | case 0x00: /* MMC_CMD */ |
358 | b30bb3a2 | balrog | if (!s->enable)
|
359 | b30bb3a2 | balrog | break;
|
360 | b30bb3a2 | balrog | |
361 | b30bb3a2 | balrog | s->last_cmd = value; |
362 | b30bb3a2 | balrog | for (i = 0; i < 8; i ++) |
363 | b30bb3a2 | balrog | s->rsp[i] = 0x0000;
|
364 | b30bb3a2 | balrog | omap_mmc_command(s, value & 63, (value >> 15) & 1, |
365 | b30bb3a2 | balrog | (sd_cmd_type_t) ((value >> 12) & 3), |
366 | b30bb3a2 | balrog | (value >> 11) & 1, |
367 | b30bb3a2 | balrog | (sd_rsp_type_t) ((value >> 8) & 7), |
368 | b30bb3a2 | balrog | (value >> 7) & 1); |
369 | b30bb3a2 | balrog | omap_mmc_update(s); |
370 | b30bb3a2 | balrog | break;
|
371 | b30bb3a2 | balrog | |
372 | b30bb3a2 | balrog | case 0x04: /* MMC_ARGL */ |
373 | b30bb3a2 | balrog | s->arg &= 0xffff0000;
|
374 | b30bb3a2 | balrog | s->arg |= 0x0000ffff & value;
|
375 | b30bb3a2 | balrog | break;
|
376 | b30bb3a2 | balrog | |
377 | b30bb3a2 | balrog | case 0x08: /* MMC_ARGH */ |
378 | b30bb3a2 | balrog | s->arg &= 0x0000ffff;
|
379 | b30bb3a2 | balrog | s->arg |= value << 16;
|
380 | b30bb3a2 | balrog | break;
|
381 | b30bb3a2 | balrog | |
382 | b30bb3a2 | balrog | case 0x0c: /* MMC_CON */ |
383 | b30bb3a2 | balrog | s->dw = (value >> 15) & 1; |
384 | b30bb3a2 | balrog | s->mode = (value >> 12) & 3; |
385 | b30bb3a2 | balrog | s->enable = (value >> 11) & 1; |
386 | b30bb3a2 | balrog | if (s->mode != 0) |
387 | b30bb3a2 | balrog | printf("SD mode %i unimplemented!\n", s->mode);
|
388 | b30bb3a2 | balrog | if (s->dw != 0) |
389 | b30bb3a2 | balrog | printf("4-bit SD bus enabled\n");
|
390 | b30bb3a2 | balrog | break;
|
391 | b30bb3a2 | balrog | |
392 | b30bb3a2 | balrog | case 0x10: /* MMC_STAT */ |
393 | b30bb3a2 | balrog | s->status &= ~value; |
394 | b30bb3a2 | balrog | omap_mmc_interrupts_update(s); |
395 | b30bb3a2 | balrog | break;
|
396 | b30bb3a2 | balrog | |
397 | b30bb3a2 | balrog | case 0x14: /* MMC_IE */ |
398 | b30bb3a2 | balrog | s->mask = value; |
399 | b30bb3a2 | balrog | omap_mmc_interrupts_update(s); |
400 | b30bb3a2 | balrog | break;
|
401 | b30bb3a2 | balrog | |
402 | b30bb3a2 | balrog | case 0x18: /* MMC_CTO */ |
403 | b30bb3a2 | balrog | s->cto = value & 0xff;
|
404 | b30bb3a2 | balrog | if (s->cto > 0xfd) |
405 | b30bb3a2 | balrog | printf("MMC: CTO of 0xff and 0xfe cannot be used!\n");
|
406 | b30bb3a2 | balrog | break;
|
407 | b30bb3a2 | balrog | |
408 | b30bb3a2 | balrog | case 0x1c: /* MMC_DTO */ |
409 | b30bb3a2 | balrog | s->dto = value & 0xffff;
|
410 | b30bb3a2 | balrog | break;
|
411 | b30bb3a2 | balrog | |
412 | b30bb3a2 | balrog | case 0x20: /* MMC_DATA */ |
413 | b30bb3a2 | balrog | /* TODO: support 8-bit access */
|
414 | b30bb3a2 | balrog | if (s->fifo_len == 32) |
415 | b30bb3a2 | balrog | break;
|
416 | b30bb3a2 | balrog | s->fifo[(s->fifo_start + s->fifo_len) & 31] = value;
|
417 | b30bb3a2 | balrog | s->fifo_len ++; |
418 | b30bb3a2 | balrog | omap_mmc_transfer(s); |
419 | b30bb3a2 | balrog | omap_mmc_fifolevel_update(s); |
420 | b30bb3a2 | balrog | omap_mmc_interrupts_update(s); |
421 | b30bb3a2 | balrog | break;
|
422 | b30bb3a2 | balrog | |
423 | b30bb3a2 | balrog | case 0x24: /* MMC_BLEN */ |
424 | b30bb3a2 | balrog | s->blen = (value & 0x07ff) + 1; |
425 | b30bb3a2 | balrog | s->blen_counter = s->blen; |
426 | b30bb3a2 | balrog | break;
|
427 | b30bb3a2 | balrog | |
428 | b30bb3a2 | balrog | case 0x28: /* MMC_NBLK */ |
429 | b30bb3a2 | balrog | s->nblk = (value & 0x07ff) + 1; |
430 | b30bb3a2 | balrog | s->nblk_counter = s->nblk; |
431 | b30bb3a2 | balrog | s->blen_counter = s->blen; |
432 | b30bb3a2 | balrog | break;
|
433 | b30bb3a2 | balrog | |
434 | b30bb3a2 | balrog | case 0x2c: /* MMC_BUF */ |
435 | b30bb3a2 | balrog | s->rx_dma = (value >> 15) & 1; |
436 | b30bb3a2 | balrog | s->af_level = (value >> 8) & 0x1f; |
437 | b30bb3a2 | balrog | s->tx_dma = (value >> 7) & 1; |
438 | b30bb3a2 | balrog | s->ae_level = value & 0x1f;
|
439 | b30bb3a2 | balrog | |
440 | b30bb3a2 | balrog | if (s->rx_dma)
|
441 | b30bb3a2 | balrog | s->status &= 0xfbff;
|
442 | b30bb3a2 | balrog | if (s->tx_dma)
|
443 | b30bb3a2 | balrog | s->status &= 0xf7ff;
|
444 | b30bb3a2 | balrog | omap_mmc_fifolevel_update(s); |
445 | b30bb3a2 | balrog | omap_mmc_interrupts_update(s); |
446 | b30bb3a2 | balrog | break;
|
447 | b30bb3a2 | balrog | |
448 | b30bb3a2 | balrog | /* SPI, SDIO and TEST modes unimplemented */
|
449 | b30bb3a2 | balrog | case 0x30: /* MMC_SPI */ |
450 | b30bb3a2 | balrog | break;
|
451 | b30bb3a2 | balrog | case 0x34: /* MMC_SDIO */ |
452 | b30bb3a2 | balrog | s->sdio = value & 0x2020;
|
453 | b30bb3a2 | balrog | break;
|
454 | b30bb3a2 | balrog | case 0x38: /* MMC_SYST */ |
455 | b30bb3a2 | balrog | break;
|
456 | b30bb3a2 | balrog | |
457 | b30bb3a2 | balrog | case 0x3c: /* MMC_REV */ |
458 | b30bb3a2 | balrog | case 0x40: /* MMC_RSP0 */ |
459 | b30bb3a2 | balrog | case 0x44: /* MMC_RSP1 */ |
460 | b30bb3a2 | balrog | case 0x48: /* MMC_RSP2 */ |
461 | b30bb3a2 | balrog | case 0x4c: /* MMC_RSP3 */ |
462 | b30bb3a2 | balrog | case 0x50: /* MMC_RSP4 */ |
463 | b30bb3a2 | balrog | case 0x54: /* MMC_RSP5 */ |
464 | b30bb3a2 | balrog | case 0x58: /* MMC_RSP6 */ |
465 | b30bb3a2 | balrog | case 0x5c: /* MMC_RSP7 */ |
466 | b30bb3a2 | balrog | OMAP_RO_REG(offset); |
467 | b30bb3a2 | balrog | break;
|
468 | b30bb3a2 | balrog | |
469 | b30bb3a2 | balrog | default:
|
470 | b30bb3a2 | balrog | OMAP_BAD_REG(offset); |
471 | b30bb3a2 | balrog | } |
472 | b30bb3a2 | balrog | } |
473 | b30bb3a2 | balrog | |
474 | b30bb3a2 | balrog | static CPUReadMemoryFunc *omap_mmc_readfn[] = {
|
475 | b30bb3a2 | balrog | omap_badwidth_read16, |
476 | b30bb3a2 | balrog | omap_mmc_read, |
477 | b30bb3a2 | balrog | omap_badwidth_read16, |
478 | b30bb3a2 | balrog | }; |
479 | b30bb3a2 | balrog | |
480 | b30bb3a2 | balrog | static CPUWriteMemoryFunc *omap_mmc_writefn[] = {
|
481 | b30bb3a2 | balrog | omap_badwidth_write16, |
482 | b30bb3a2 | balrog | omap_mmc_write, |
483 | b30bb3a2 | balrog | omap_badwidth_write16, |
484 | b30bb3a2 | balrog | }; |
485 | b30bb3a2 | balrog | |
486 | b30bb3a2 | balrog | void omap_mmc_reset(struct omap_mmc_s *host) |
487 | b30bb3a2 | balrog | { |
488 | b30bb3a2 | balrog | host->last_cmd = 0;
|
489 | b30bb3a2 | balrog | memset(host->rsp, 0, sizeof(host->rsp)); |
490 | b30bb3a2 | balrog | host->arg = 0;
|
491 | b30bb3a2 | balrog | host->dw = 0;
|
492 | b30bb3a2 | balrog | host->mode = 0;
|
493 | b30bb3a2 | balrog | host->enable = 0;
|
494 | b30bb3a2 | balrog | host->status = 0;
|
495 | b30bb3a2 | balrog | host->mask = 0;
|
496 | b30bb3a2 | balrog | host->cto = 0;
|
497 | b30bb3a2 | balrog | host->dto = 0;
|
498 | b30bb3a2 | balrog | host->fifo_len = 0;
|
499 | b30bb3a2 | balrog | host->blen = 0;
|
500 | b30bb3a2 | balrog | host->blen_counter = 0;
|
501 | b30bb3a2 | balrog | host->nblk = 0;
|
502 | b30bb3a2 | balrog | host->nblk_counter = 0;
|
503 | b30bb3a2 | balrog | host->tx_dma = 0;
|
504 | b30bb3a2 | balrog | host->rx_dma = 0;
|
505 | b30bb3a2 | balrog | host->ae_level = 0x00;
|
506 | b30bb3a2 | balrog | host->af_level = 0x1f;
|
507 | b30bb3a2 | balrog | host->transfer = 0;
|
508 | b30bb3a2 | balrog | } |
509 | b30bb3a2 | balrog | |
510 | b30bb3a2 | balrog | struct omap_mmc_s *omap_mmc_init(target_phys_addr_t base,
|
511 | 87ecb68b | pbrook | BlockDriverState *bd, |
512 | b30bb3a2 | balrog | qemu_irq irq, qemu_irq dma[], omap_clk clk) |
513 | b30bb3a2 | balrog | { |
514 | b30bb3a2 | balrog | int iomemtype;
|
515 | b30bb3a2 | balrog | struct omap_mmc_s *s = (struct omap_mmc_s *) |
516 | b30bb3a2 | balrog | qemu_mallocz(sizeof(struct omap_mmc_s)); |
517 | b30bb3a2 | balrog | |
518 | b30bb3a2 | balrog | s->irq = irq; |
519 | b30bb3a2 | balrog | s->base = base; |
520 | b30bb3a2 | balrog | s->dma = dma; |
521 | b30bb3a2 | balrog | s->clk = clk; |
522 | b30bb3a2 | balrog | |
523 | b30bb3a2 | balrog | iomemtype = cpu_register_io_memory(0, omap_mmc_readfn,
|
524 | b30bb3a2 | balrog | omap_mmc_writefn, s); |
525 | b30bb3a2 | balrog | cpu_register_physical_memory(s->base, 0x800, iomemtype);
|
526 | b30bb3a2 | balrog | |
527 | b30bb3a2 | balrog | /* Instantiate the storage */
|
528 | 87ecb68b | pbrook | s->card = sd_init(bd); |
529 | b30bb3a2 | balrog | |
530 | b30bb3a2 | balrog | return s;
|
531 | b30bb3a2 | balrog | } |
532 | b30bb3a2 | balrog | |
533 | 8e129e07 | balrog | void omap_mmc_handlers(struct omap_mmc_s *s, qemu_irq ro, qemu_irq cover) |
534 | 8e129e07 | balrog | { |
535 | 02ce600c | balrog | sd_set_cb(s->card, ro, cover); |
536 | 8e129e07 | balrog | } |