Statistics
| Branch: | Revision:

root / hw / pflash_cfi01.c @ 88eeee0a

History | View | Annotate | Download (16.9 kB)

1 05ee37eb balrog
/*
2 05ee37eb balrog
 *  CFI parallel flash with Intel command set emulation
3 05ee37eb balrog
 *
4 05ee37eb balrog
 *  Copyright (c) 2006 Thorsten Zitterell
5 05ee37eb balrog
 *  Copyright (c) 2005 Jocelyn Mayer
6 05ee37eb balrog
 *
7 05ee37eb balrog
 * This library is free software; you can redistribute it and/or
8 05ee37eb balrog
 * modify it under the terms of the GNU Lesser General Public
9 05ee37eb balrog
 * License as published by the Free Software Foundation; either
10 05ee37eb balrog
 * version 2 of the License, or (at your option) any later version.
11 05ee37eb balrog
 *
12 05ee37eb balrog
 * This library is distributed in the hope that it will be useful,
13 05ee37eb balrog
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 05ee37eb balrog
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15 05ee37eb balrog
 * Lesser General Public License for more details.
16 05ee37eb balrog
 *
17 05ee37eb balrog
 * You should have received a copy of the GNU Lesser General Public
18 05ee37eb balrog
 * License along with this library; if not, write to the Free Software
19 05ee37eb balrog
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
20 05ee37eb balrog
 */
21 05ee37eb balrog
22 05ee37eb balrog
/*
23 05ee37eb balrog
 * For now, this code can emulate flashes of 1, 2 or 4 bytes width.
24 05ee37eb balrog
 * Supported commands/modes are:
25 05ee37eb balrog
 * - flash read
26 05ee37eb balrog
 * - flash write
27 05ee37eb balrog
 * - flash ID read
28 05ee37eb balrog
 * - sector erase
29 05ee37eb balrog
 * - CFI queries
30 05ee37eb balrog
 *
31 05ee37eb balrog
 * It does not support timings
32 05ee37eb balrog
 * It does not support flash interleaving
33 05ee37eb balrog
 * It does not implement software data protection as found in many real chips
34 05ee37eb balrog
 * It does not implement erase suspend/resume commands
35 05ee37eb balrog
 * It does not implement multiple sectors erase
36 05ee37eb balrog
 *
37 05ee37eb balrog
 * It does not implement much more ...
38 05ee37eb balrog
 */
39 05ee37eb balrog
40 87ecb68b pbrook
#include "hw.h"
41 87ecb68b pbrook
#include "flash.h"
42 87ecb68b pbrook
#include "block.h"
43 87ecb68b pbrook
#include "qemu-timer.h"
44 05ee37eb balrog
45 05ee37eb balrog
#define PFLASH_BUG(fmt, args...) \
46 05ee37eb balrog
do { \
47 05ee37eb balrog
    printf("PFLASH: Possible BUG - " fmt, ##args); \
48 05ee37eb balrog
    exit(1); \
49 05ee37eb balrog
} while(0)
50 05ee37eb balrog
51 05ee37eb balrog
/* #define PFLASH_DEBUG */
52 05ee37eb balrog
#ifdef PFLASH_DEBUG
53 05ee37eb balrog
#define DPRINTF(fmt, args...)                      \
54 05ee37eb balrog
do {                                               \
55 05ee37eb balrog
        printf("PFLASH: " fmt , ##args);           \
56 05ee37eb balrog
} while (0)
57 05ee37eb balrog
#else
58 05ee37eb balrog
#define DPRINTF(fmt, args...) do { } while (0)
59 05ee37eb balrog
#endif
60 05ee37eb balrog
61 05ee37eb balrog
struct pflash_t {
62 05ee37eb balrog
    BlockDriverState *bs;
63 05ee37eb balrog
    target_ulong base;
64 05ee37eb balrog
    target_ulong sector_len;
65 05ee37eb balrog
    target_ulong total_len;
66 05ee37eb balrog
    int width;
67 05ee37eb balrog
    int wcycle; /* if 0, the flash is read normally */
68 05ee37eb balrog
    int bypass;
69 05ee37eb balrog
    int ro;
70 05ee37eb balrog
    uint8_t cmd;
71 05ee37eb balrog
    uint8_t status;
72 05ee37eb balrog
    uint16_t ident[4];
73 05ee37eb balrog
    uint8_t cfi_len;
74 05ee37eb balrog
    uint8_t cfi_table[0x52];
75 05ee37eb balrog
    target_ulong counter;
76 05ee37eb balrog
    QEMUTimer *timer;
77 05ee37eb balrog
    ram_addr_t off;
78 05ee37eb balrog
    int fl_mem;
79 05ee37eb balrog
    void *storage;
80 05ee37eb balrog
};
81 05ee37eb balrog
82 05ee37eb balrog
static void pflash_timer (void *opaque)
83 05ee37eb balrog
{
84 05ee37eb balrog
    pflash_t *pfl = opaque;
85 05ee37eb balrog
86 05ee37eb balrog
    DPRINTF("%s: command %02x done\n", __func__, pfl->cmd);
87 05ee37eb balrog
    /* Reset flash */
88 05ee37eb balrog
    pfl->status ^= 0x80;
89 05ee37eb balrog
    if (pfl->bypass) {
90 05ee37eb balrog
        pfl->wcycle = 2;
91 05ee37eb balrog
    } else {
92 05ee37eb balrog
        cpu_register_physical_memory(pfl->base, pfl->total_len,
93 05ee37eb balrog
                        pfl->off | IO_MEM_ROMD | pfl->fl_mem);
94 05ee37eb balrog
        pfl->wcycle = 0;
95 05ee37eb balrog
    }
96 05ee37eb balrog
    pfl->cmd = 0;
97 05ee37eb balrog
}
98 05ee37eb balrog
99 05ee37eb balrog
static uint32_t pflash_read (pflash_t *pfl, target_ulong offset, int width)
100 05ee37eb balrog
{
101 05ee37eb balrog
    target_ulong boff;
102 05ee37eb balrog
    uint32_t ret;
103 05ee37eb balrog
    uint8_t *p;
104 05ee37eb balrog
105 05ee37eb balrog
    ret = -1;
106 05ee37eb balrog
    offset -= pfl->base;
107 05ee37eb balrog
    boff = offset & 0xFF; /* why this here ?? */
108 05ee37eb balrog
109 05ee37eb balrog
    if (pfl->width == 2)
110 05ee37eb balrog
        boff = boff >> 1;
111 05ee37eb balrog
    else if (pfl->width == 4)
112 05ee37eb balrog
        boff = boff >> 2;
113 05ee37eb balrog
114 05ee37eb balrog
    DPRINTF("%s: reading offset %08x under cmd %02x\n",
115 05ee37eb balrog
                    __func__, boff, pfl->cmd);
116 05ee37eb balrog
117 05ee37eb balrog
    switch (pfl->cmd) {
118 05ee37eb balrog
    case 0x00:
119 05ee37eb balrog
        /* Flash area read */
120 05ee37eb balrog
        p = pfl->storage;
121 05ee37eb balrog
        switch (width) {
122 05ee37eb balrog
        case 1:
123 05ee37eb balrog
            ret = p[offset];
124 05ee37eb balrog
            DPRINTF("%s: data offset %08x %02x\n", __func__, offset, ret);
125 05ee37eb balrog
            break;
126 05ee37eb balrog
        case 2:
127 05ee37eb balrog
#if defined(TARGET_WORDS_BIGENDIAN)
128 05ee37eb balrog
            ret = p[offset] << 8;
129 05ee37eb balrog
            ret |= p[offset + 1];
130 05ee37eb balrog
#else
131 05ee37eb balrog
            ret = p[offset];
132 05ee37eb balrog
            ret |= p[offset + 1] << 8;
133 05ee37eb balrog
#endif
134 05ee37eb balrog
            DPRINTF("%s: data offset %08x %04x\n", __func__, offset, ret);
135 05ee37eb balrog
            break;
136 05ee37eb balrog
        case 4:
137 05ee37eb balrog
#if defined(TARGET_WORDS_BIGENDIAN)
138 05ee37eb balrog
            ret = p[offset] << 24;
139 05ee37eb balrog
            ret |= p[offset + 1] << 16;
140 05ee37eb balrog
            ret |= p[offset + 2] << 8;
141 05ee37eb balrog
            ret |= p[offset + 3];
142 05ee37eb balrog
#else
143 05ee37eb balrog
            ret = p[offset];
144 05ee37eb balrog
            ret |= p[offset + 1] << 8;
145 05ee37eb balrog
            ret |= p[offset + 1] << 8;
146 05ee37eb balrog
            ret |= p[offset + 2] << 16;
147 05ee37eb balrog
            ret |= p[offset + 3] << 24;
148 05ee37eb balrog
#endif
149 05ee37eb balrog
            DPRINTF("%s: data offset %08x %08x\n", __func__, offset, ret);
150 05ee37eb balrog
            break;
151 05ee37eb balrog
        default:
152 05ee37eb balrog
            DPRINTF("BUG in %s\n", __func__);
153 05ee37eb balrog
        }
154 05ee37eb balrog
155 05ee37eb balrog
        break;
156 05ee37eb balrog
    case 0x20: /* Block erase */
157 05ee37eb balrog
    case 0x50: /* Clear status register */
158 05ee37eb balrog
    case 0x60: /* Block /un)lock */
159 05ee37eb balrog
    case 0x70: /* Status Register */
160 05ee37eb balrog
    case 0xe8: /* Write block */
161 05ee37eb balrog
        /* Status register read */
162 05ee37eb balrog
        ret = pfl->status;
163 05ee37eb balrog
        DPRINTF("%s: status %x\n", __func__, ret);
164 05ee37eb balrog
        break;
165 05ee37eb balrog
    case 0x98: /* Query mode */
166 05ee37eb balrog
        if (boff > pfl->cfi_len)
167 05ee37eb balrog
            ret = 0;
168 05ee37eb balrog
        else
169 05ee37eb balrog
            ret = pfl->cfi_table[boff];
170 05ee37eb balrog
        break;
171 05ee37eb balrog
    default:
172 05ee37eb balrog
        /* This should never happen : reset state & treat it as a read */
173 05ee37eb balrog
        DPRINTF("%s: unknown command state: %x\n", __func__, pfl->cmd);
174 05ee37eb balrog
        pfl->wcycle = 0;
175 05ee37eb balrog
        pfl->cmd = 0;
176 05ee37eb balrog
    }
177 05ee37eb balrog
    return ret;
178 05ee37eb balrog
}
179 05ee37eb balrog
180 05ee37eb balrog
/* update flash content on disk */
181 05ee37eb balrog
static void pflash_update(pflash_t *pfl, int offset,
182 05ee37eb balrog
                          int size)
183 05ee37eb balrog
{
184 05ee37eb balrog
    int offset_end;
185 05ee37eb balrog
    if (pfl->bs) {
186 05ee37eb balrog
        offset_end = offset + size;
187 05ee37eb balrog
        /* round to sectors */
188 05ee37eb balrog
        offset = offset >> 9;
189 05ee37eb balrog
        offset_end = (offset_end + 511) >> 9;
190 05ee37eb balrog
        bdrv_write(pfl->bs, offset, pfl->storage + (offset << 9),
191 05ee37eb balrog
                   offset_end - offset);
192 05ee37eb balrog
    }
193 05ee37eb balrog
}
194 05ee37eb balrog
195 05ee37eb balrog
static void pflash_write (pflash_t *pfl, target_ulong offset, uint32_t value,
196 05ee37eb balrog
                          int width)
197 05ee37eb balrog
{
198 05ee37eb balrog
    target_ulong boff;
199 05ee37eb balrog
    uint8_t *p;
200 05ee37eb balrog
    uint8_t cmd;
201 05ee37eb balrog
202 05ee37eb balrog
    /* WARNING: when the memory area is in ROMD mode, the offset is a
203 05ee37eb balrog
       ram offset, not a physical address */
204 05ee37eb balrog
    cmd = value;
205 05ee37eb balrog
206 05ee37eb balrog
    if (pfl->wcycle == 0)
207 05ee37eb balrog
        offset -= (target_ulong)(long)pfl->storage;
208 05ee37eb balrog
    else
209 05ee37eb balrog
        offset -= pfl->base;
210 05ee37eb balrog
211 05ee37eb balrog
    DPRINTF("%s: offset %08x %08x %d wcycle 0x%x\n",
212 05ee37eb balrog
                    __func__, offset, value, width, pfl->wcycle);
213 05ee37eb balrog
214 05ee37eb balrog
    /* Set the device in I/O access mode */
215 05ee37eb balrog
    cpu_register_physical_memory(pfl->base, pfl->total_len, pfl->fl_mem);
216 05ee37eb balrog
    boff = offset & (pfl->sector_len - 1);
217 05ee37eb balrog
218 05ee37eb balrog
    if (pfl->width == 2)
219 05ee37eb balrog
        boff = boff >> 1;
220 05ee37eb balrog
    else if (pfl->width == 4)
221 05ee37eb balrog
        boff = boff >> 2;
222 05ee37eb balrog
223 05ee37eb balrog
    switch (pfl->wcycle) {
224 05ee37eb balrog
    case 0:
225 05ee37eb balrog
        /* read mode */
226 05ee37eb balrog
        switch (cmd) {
227 05ee37eb balrog
        case 0x00: /* ??? */
228 05ee37eb balrog
            goto reset_flash;
229 05ee37eb balrog
        case 0x20: /* Block erase */
230 05ee37eb balrog
            p = pfl->storage;
231 05ee37eb balrog
            offset &= ~(pfl->sector_len - 1);
232 05ee37eb balrog
233 05ee37eb balrog
            DPRINTF("%s: block erase at 0x%x bytes 0x%x\n", __func__,
234 05ee37eb balrog
                            offset, pfl->sector_len);
235 05ee37eb balrog
236 05ee37eb balrog
            memset(p + offset, 0xff, pfl->sector_len);
237 05ee37eb balrog
            pflash_update(pfl, offset, pfl->sector_len);
238 05ee37eb balrog
            pfl->status |= 0x80; /* Ready! */
239 05ee37eb balrog
            break;
240 05ee37eb balrog
        case 0x50: /* Clear status bits */
241 05ee37eb balrog
            DPRINTF("%s: Clear status bits\n", __func__);
242 05ee37eb balrog
            pfl->status = 0x0;
243 05ee37eb balrog
            goto reset_flash;
244 05ee37eb balrog
        case 0x60: /* Block (un)lock */
245 05ee37eb balrog
            DPRINTF("%s: Block unlock\n", __func__);
246 05ee37eb balrog
            break;
247 05ee37eb balrog
        case 0x70: /* Status Register */
248 05ee37eb balrog
            DPRINTF("%s: Read status register\n", __func__);
249 05ee37eb balrog
            pfl->cmd = cmd;
250 05ee37eb balrog
            return;
251 05ee37eb balrog
        case 0x98: /* CFI query */
252 05ee37eb balrog
            DPRINTF("%s: CFI query\n", __func__);
253 05ee37eb balrog
            break;
254 05ee37eb balrog
        case 0xe8: /* Write to buffer */
255 05ee37eb balrog
            DPRINTF("%s: Write to buffer\n", __func__);
256 05ee37eb balrog
            pfl->status |= 0x80; /* Ready! */
257 05ee37eb balrog
            break;
258 05ee37eb balrog
        case 0xff: /* Read array mode */
259 05ee37eb balrog
            DPRINTF("%s: Read array mode\n", __func__);
260 05ee37eb balrog
            goto reset_flash;
261 05ee37eb balrog
        default:
262 05ee37eb balrog
            goto error_flash;
263 05ee37eb balrog
        }
264 05ee37eb balrog
        pfl->wcycle++;
265 05ee37eb balrog
        pfl->cmd = cmd;
266 05ee37eb balrog
        return;
267 05ee37eb balrog
    case 1:
268 05ee37eb balrog
        switch (pfl->cmd) {
269 05ee37eb balrog
        case 0x20: /* Block erase */
270 05ee37eb balrog
        case 0x28:
271 05ee37eb balrog
            if (cmd == 0xd0) { /* confirm */
272 05ee37eb balrog
                pfl->wcycle = 1;
273 05ee37eb balrog
                pfl->status |= 0x80;
274 05ee37eb balrog
            } if (cmd == 0xff) { /* read array mode */
275 05ee37eb balrog
                goto reset_flash;
276 05ee37eb balrog
            } else
277 05ee37eb balrog
                goto error_flash;
278 05ee37eb balrog
279 05ee37eb balrog
            break;
280 05ee37eb balrog
        case 0xe8:
281 05ee37eb balrog
            DPRINTF("%s: block write of 0x%x bytes\n", __func__, cmd);
282 05ee37eb balrog
            pfl->counter = cmd;
283 05ee37eb balrog
            pfl->wcycle++;
284 05ee37eb balrog
            break;
285 05ee37eb balrog
        case 0x60:
286 05ee37eb balrog
            if (cmd == 0xd0) {
287 05ee37eb balrog
                pfl->wcycle = 0;
288 05ee37eb balrog
                pfl->status |= 0x80;
289 05ee37eb balrog
            } else if (cmd == 0x01) {
290 05ee37eb balrog
                pfl->wcycle = 0;
291 05ee37eb balrog
                pfl->status |= 0x80;
292 05ee37eb balrog
            } else if (cmd == 0xff) {
293 05ee37eb balrog
                goto reset_flash;
294 05ee37eb balrog
            } else {
295 05ee37eb balrog
                DPRINTF("%s: Unknown (un)locking command\n", __func__);
296 05ee37eb balrog
                goto reset_flash;
297 05ee37eb balrog
            }
298 05ee37eb balrog
            break;
299 05ee37eb balrog
        case 0x98:
300 05ee37eb balrog
            if (cmd == 0xff) {
301 05ee37eb balrog
                goto reset_flash;
302 05ee37eb balrog
            } else {
303 05ee37eb balrog
                DPRINTF("%s: leaving query mode\n", __func__);
304 05ee37eb balrog
            }
305 05ee37eb balrog
            break;
306 05ee37eb balrog
        default:
307 05ee37eb balrog
            goto error_flash;
308 05ee37eb balrog
        }
309 05ee37eb balrog
        return;
310 05ee37eb balrog
    case 2:
311 05ee37eb balrog
        switch (pfl->cmd) {
312 05ee37eb balrog
        case 0xe8: /* Block write */
313 05ee37eb balrog
            p = pfl->storage;
314 05ee37eb balrog
            DPRINTF("%s: block write offset 0x%x value 0x%x counter 0x%x\n",
315 05ee37eb balrog
                            __func__, offset, value, pfl->counter);
316 05ee37eb balrog
            switch (width) {
317 05ee37eb balrog
            case 1:
318 05ee37eb balrog
                p[offset] = value;
319 05ee37eb balrog
                pflash_update(pfl, offset, 1);
320 05ee37eb balrog
                break;
321 05ee37eb balrog
            case 2:
322 05ee37eb balrog
#if defined(TARGET_WORDS_BIGENDIAN)
323 05ee37eb balrog
                p[offset] = value >> 8;
324 05ee37eb balrog
                p[offset + 1] = value;
325 05ee37eb balrog
#else
326 05ee37eb balrog
                p[offset] = value;
327 05ee37eb balrog
                p[offset + 1] = value >> 8;
328 05ee37eb balrog
#endif
329 05ee37eb balrog
                pflash_update(pfl, offset, 2);
330 05ee37eb balrog
                break;
331 05ee37eb balrog
            case 4:
332 05ee37eb balrog
#if defined(TARGET_WORDS_BIGENDIAN)
333 05ee37eb balrog
                p[offset] = value >> 24;
334 05ee37eb balrog
                p[offset + 1] = value >> 16;
335 05ee37eb balrog
                p[offset + 2] = value >> 8;
336 05ee37eb balrog
                p[offset + 3] = value;
337 05ee37eb balrog
#else
338 05ee37eb balrog
                p[offset] = value;
339 05ee37eb balrog
                p[offset + 1] = value >> 8;
340 05ee37eb balrog
                p[offset + 2] = value >> 16;
341 05ee37eb balrog
                p[offset + 3] = value >> 24;
342 05ee37eb balrog
#endif
343 05ee37eb balrog
                pflash_update(pfl, offset, 4);
344 05ee37eb balrog
                break;
345 05ee37eb balrog
            }
346 05ee37eb balrog
347 05ee37eb balrog
            pfl->status |= 0x80;
348 05ee37eb balrog
349 05ee37eb balrog
            if (!pfl->counter) {
350 05ee37eb balrog
                DPRINTF("%s: block write finished\n", __func__);
351 05ee37eb balrog
                pfl->wcycle++;
352 05ee37eb balrog
            }
353 05ee37eb balrog
354 05ee37eb balrog
            pfl->counter--;
355 05ee37eb balrog
            break;
356 7317b8ca balrog
        default:
357 7317b8ca balrog
            goto error_flash;
358 05ee37eb balrog
        }
359 05ee37eb balrog
        return;
360 05ee37eb balrog
    case 3: /* Confirm mode */
361 05ee37eb balrog
        switch (pfl->cmd) {
362 05ee37eb balrog
        case 0xe8: /* Block write */
363 05ee37eb balrog
            if (cmd == 0xd0) {
364 05ee37eb balrog
                pfl->wcycle = 0;
365 05ee37eb balrog
                pfl->status |= 0x80;
366 05ee37eb balrog
            } else {
367 05ee37eb balrog
                DPRINTF("%s: unknown command for \"write block\"\n", __func__);
368 05ee37eb balrog
                PFLASH_BUG("Write block confirm");
369 7317b8ca balrog
                goto reset_flash;
370 05ee37eb balrog
            }
371 7317b8ca balrog
            break;
372 7317b8ca balrog
        default:
373 7317b8ca balrog
            goto error_flash;
374 05ee37eb balrog
        }
375 05ee37eb balrog
        return;
376 05ee37eb balrog
    default:
377 05ee37eb balrog
        /* Should never happen */
378 05ee37eb balrog
        DPRINTF("%s: invalid write state\n",  __func__);
379 05ee37eb balrog
        goto reset_flash;
380 05ee37eb balrog
    }
381 05ee37eb balrog
    return;
382 05ee37eb balrog
383 05ee37eb balrog
 error_flash:
384 05ee37eb balrog
    printf("%s: Unimplemented flash cmd sequence "
385 05ee37eb balrog
                    "(offset 0x%x, wcycle 0x%x cmd 0x%x value 0x%x\n",
386 05ee37eb balrog
                    __func__, offset, pfl->wcycle, pfl->cmd, value);
387 05ee37eb balrog
388 05ee37eb balrog
 reset_flash:
389 05ee37eb balrog
    cpu_register_physical_memory(pfl->base, pfl->total_len,
390 05ee37eb balrog
                    pfl->off | IO_MEM_ROMD | pfl->fl_mem);
391 05ee37eb balrog
392 05ee37eb balrog
    pfl->bypass = 0;
393 05ee37eb balrog
    pfl->wcycle = 0;
394 05ee37eb balrog
    pfl->cmd = 0;
395 05ee37eb balrog
    return;
396 05ee37eb balrog
}
397 05ee37eb balrog
398 05ee37eb balrog
399 05ee37eb balrog
static uint32_t pflash_readb (void *opaque, target_phys_addr_t addr)
400 05ee37eb balrog
{
401 05ee37eb balrog
    return pflash_read(opaque, addr, 1);
402 05ee37eb balrog
}
403 05ee37eb balrog
404 05ee37eb balrog
static uint32_t pflash_readw (void *opaque, target_phys_addr_t addr)
405 05ee37eb balrog
{
406 05ee37eb balrog
    pflash_t *pfl = opaque;
407 05ee37eb balrog
408 05ee37eb balrog
    return pflash_read(pfl, addr, 2);
409 05ee37eb balrog
}
410 05ee37eb balrog
411 05ee37eb balrog
static uint32_t pflash_readl (void *opaque, target_phys_addr_t addr)
412 05ee37eb balrog
{
413 05ee37eb balrog
    pflash_t *pfl = opaque;
414 05ee37eb balrog
415 05ee37eb balrog
    return pflash_read(pfl, addr, 4);
416 05ee37eb balrog
}
417 05ee37eb balrog
418 05ee37eb balrog
static void pflash_writeb (void *opaque, target_phys_addr_t addr,
419 05ee37eb balrog
                           uint32_t value)
420 05ee37eb balrog
{
421 05ee37eb balrog
    pflash_write(opaque, addr, value, 1);
422 05ee37eb balrog
}
423 05ee37eb balrog
424 05ee37eb balrog
static void pflash_writew (void *opaque, target_phys_addr_t addr,
425 05ee37eb balrog
                           uint32_t value)
426 05ee37eb balrog
{
427 05ee37eb balrog
    pflash_t *pfl = opaque;
428 05ee37eb balrog
429 05ee37eb balrog
    pflash_write(pfl, addr, value, 2);
430 05ee37eb balrog
}
431 05ee37eb balrog
432 05ee37eb balrog
static void pflash_writel (void *opaque, target_phys_addr_t addr,
433 05ee37eb balrog
                           uint32_t value)
434 05ee37eb balrog
{
435 05ee37eb balrog
    pflash_t *pfl = opaque;
436 05ee37eb balrog
437 05ee37eb balrog
    pflash_write(pfl, addr, value, 4);
438 05ee37eb balrog
}
439 05ee37eb balrog
440 05ee37eb balrog
static CPUWriteMemoryFunc *pflash_write_ops[] = {
441 05ee37eb balrog
    &pflash_writeb,
442 05ee37eb balrog
    &pflash_writew,
443 05ee37eb balrog
    &pflash_writel,
444 05ee37eb balrog
};
445 05ee37eb balrog
446 05ee37eb balrog
static CPUReadMemoryFunc *pflash_read_ops[] = {
447 05ee37eb balrog
    &pflash_readb,
448 05ee37eb balrog
    &pflash_readw,
449 05ee37eb balrog
    &pflash_readl,
450 05ee37eb balrog
};
451 05ee37eb balrog
452 05ee37eb balrog
/* Count trailing zeroes of a 32 bits quantity */
453 05ee37eb balrog
static int ctz32 (uint32_t n)
454 05ee37eb balrog
{
455 05ee37eb balrog
    int ret;
456 05ee37eb balrog
457 05ee37eb balrog
    ret = 0;
458 05ee37eb balrog
    if (!(n & 0xFFFF)) {
459 05ee37eb balrog
        ret += 16;
460 05ee37eb balrog
        n = n >> 16;
461 05ee37eb balrog
    }
462 05ee37eb balrog
    if (!(n & 0xFF)) {
463 05ee37eb balrog
        ret += 8;
464 05ee37eb balrog
        n = n >> 8;
465 05ee37eb balrog
    }
466 05ee37eb balrog
    if (!(n & 0xF)) {
467 05ee37eb balrog
        ret += 4;
468 05ee37eb balrog
        n = n >> 4;
469 05ee37eb balrog
    }
470 05ee37eb balrog
    if (!(n & 0x3)) {
471 05ee37eb balrog
        ret += 2;
472 05ee37eb balrog
        n = n >> 2;
473 05ee37eb balrog
    }
474 05ee37eb balrog
    if (!(n & 0x1)) {
475 05ee37eb balrog
        ret++;
476 05ee37eb balrog
        n = n >> 1;
477 05ee37eb balrog
    }
478 05ee37eb balrog
#if 0 /* This is not necessary as n is never 0 */
479 05ee37eb balrog
    if (!n)
480 05ee37eb balrog
        ret++;
481 05ee37eb balrog
#endif
482 05ee37eb balrog
483 05ee37eb balrog
    return ret;
484 05ee37eb balrog
}
485 05ee37eb balrog
486 88eeee0a balrog
pflash_t *pflash_cfi01_register(target_phys_addr_t base, ram_addr_t off,
487 88eeee0a balrog
                                BlockDriverState *bs, target_ulong sector_len,
488 88eeee0a balrog
                                int nb_blocs, int width,
489 88eeee0a balrog
                                uint16_t id0, uint16_t id1,
490 88eeee0a balrog
                                uint16_t id2, uint16_t id3)
491 05ee37eb balrog
{
492 05ee37eb balrog
    pflash_t *pfl;
493 05ee37eb balrog
    target_long total_len;
494 05ee37eb balrog
495 05ee37eb balrog
    total_len = sector_len * nb_blocs;
496 05ee37eb balrog
497 05ee37eb balrog
    /* XXX: to be fixed */
498 05ee37eb balrog
    if (total_len != (8 * 1024 * 1024) && total_len != (16 * 1024 * 1024) &&
499 05ee37eb balrog
        total_len != (32 * 1024 * 1024) && total_len != (64 * 1024 * 1024))
500 05ee37eb balrog
        return NULL;
501 05ee37eb balrog
502 05ee37eb balrog
    pfl = qemu_mallocz(sizeof(pflash_t));
503 05ee37eb balrog
504 05ee37eb balrog
    if (pfl == NULL)
505 05ee37eb balrog
        return NULL;
506 05ee37eb balrog
    pfl->storage = phys_ram_base + off;
507 05ee37eb balrog
    pfl->fl_mem = cpu_register_io_memory(0,
508 05ee37eb balrog
                    pflash_read_ops, pflash_write_ops, pfl);
509 05ee37eb balrog
    pfl->off = off;
510 05ee37eb balrog
    cpu_register_physical_memory(base, total_len,
511 05ee37eb balrog
                    off | pfl->fl_mem | IO_MEM_ROMD);
512 05ee37eb balrog
513 05ee37eb balrog
    pfl->bs = bs;
514 05ee37eb balrog
    if (pfl->bs) {
515 05ee37eb balrog
        /* read the initial flash content */
516 05ee37eb balrog
        bdrv_read(pfl->bs, 0, pfl->storage, total_len >> 9);
517 05ee37eb balrog
    }
518 05ee37eb balrog
#if 0 /* XXX: there should be a bit to set up read-only,
519 05ee37eb balrog
       *      the same way the hardware does (with WP pin).
520 05ee37eb balrog
       */
521 05ee37eb balrog
    pfl->ro = 1;
522 05ee37eb balrog
#else
523 05ee37eb balrog
    pfl->ro = 0;
524 05ee37eb balrog
#endif
525 05ee37eb balrog
    pfl->timer = qemu_new_timer(vm_clock, pflash_timer, pfl);
526 05ee37eb balrog
    pfl->base = base;
527 05ee37eb balrog
    pfl->sector_len = sector_len;
528 05ee37eb balrog
    pfl->total_len = total_len;
529 05ee37eb balrog
    pfl->width = width;
530 05ee37eb balrog
    pfl->wcycle = 0;
531 05ee37eb balrog
    pfl->cmd = 0;
532 05ee37eb balrog
    pfl->status = 0;
533 05ee37eb balrog
    pfl->ident[0] = id0;
534 05ee37eb balrog
    pfl->ident[1] = id1;
535 05ee37eb balrog
    pfl->ident[2] = id2;
536 05ee37eb balrog
    pfl->ident[3] = id3;
537 05ee37eb balrog
    /* Hardcoded CFI table */
538 05ee37eb balrog
    pfl->cfi_len = 0x52;
539 05ee37eb balrog
    /* Standard "QRY" string */
540 05ee37eb balrog
    pfl->cfi_table[0x10] = 'Q';
541 05ee37eb balrog
    pfl->cfi_table[0x11] = 'R';
542 05ee37eb balrog
    pfl->cfi_table[0x12] = 'Y';
543 05ee37eb balrog
    /* Command set (Intel) */
544 05ee37eb balrog
    pfl->cfi_table[0x13] = 0x01;
545 05ee37eb balrog
    pfl->cfi_table[0x14] = 0x00;
546 05ee37eb balrog
    /* Primary extended table address (none) */
547 05ee37eb balrog
    pfl->cfi_table[0x15] = 0x31;
548 05ee37eb balrog
    pfl->cfi_table[0x16] = 0x00;
549 05ee37eb balrog
    /* Alternate command set (none) */
550 05ee37eb balrog
    pfl->cfi_table[0x17] = 0x00;
551 05ee37eb balrog
    pfl->cfi_table[0x18] = 0x00;
552 05ee37eb balrog
    /* Alternate extended table (none) */
553 05ee37eb balrog
    pfl->cfi_table[0x19] = 0x00;
554 05ee37eb balrog
    pfl->cfi_table[0x1A] = 0x00;
555 05ee37eb balrog
    /* Vcc min */
556 05ee37eb balrog
    pfl->cfi_table[0x1B] = 0x45;
557 05ee37eb balrog
    /* Vcc max */
558 05ee37eb balrog
    pfl->cfi_table[0x1C] = 0x55;
559 05ee37eb balrog
    /* Vpp min (no Vpp pin) */
560 05ee37eb balrog
    pfl->cfi_table[0x1D] = 0x00;
561 05ee37eb balrog
    /* Vpp max (no Vpp pin) */
562 05ee37eb balrog
    pfl->cfi_table[0x1E] = 0x00;
563 05ee37eb balrog
    /* Reserved */
564 05ee37eb balrog
    pfl->cfi_table[0x1F] = 0x07;
565 05ee37eb balrog
    /* Timeout for min size buffer write */
566 05ee37eb balrog
    pfl->cfi_table[0x20] = 0x07;
567 05ee37eb balrog
    /* Typical timeout for block erase */
568 05ee37eb balrog
    pfl->cfi_table[0x21] = 0x0a;
569 05ee37eb balrog
    /* Typical timeout for full chip erase (4096 ms) */
570 05ee37eb balrog
    pfl->cfi_table[0x22] = 0x00;
571 05ee37eb balrog
    /* Reserved */
572 05ee37eb balrog
    pfl->cfi_table[0x23] = 0x04;
573 05ee37eb balrog
    /* Max timeout for buffer write */
574 05ee37eb balrog
    pfl->cfi_table[0x24] = 0x04;
575 05ee37eb balrog
    /* Max timeout for block erase */
576 05ee37eb balrog
    pfl->cfi_table[0x25] = 0x04;
577 05ee37eb balrog
    /* Max timeout for chip erase */
578 05ee37eb balrog
    pfl->cfi_table[0x26] = 0x00;
579 05ee37eb balrog
    /* Device size */
580 05ee37eb balrog
    pfl->cfi_table[0x27] = ctz32(total_len); // + 1;
581 05ee37eb balrog
    /* Flash device interface (8 & 16 bits) */
582 05ee37eb balrog
    pfl->cfi_table[0x28] = 0x02;
583 05ee37eb balrog
    pfl->cfi_table[0x29] = 0x00;
584 05ee37eb balrog
    /* Max number of bytes in multi-bytes write */
585 05ee37eb balrog
    pfl->cfi_table[0x2A] = 0x04;
586 05ee37eb balrog
    pfl->cfi_table[0x2B] = 0x00;
587 05ee37eb balrog
    /* Number of erase block regions (uniform) */
588 05ee37eb balrog
    pfl->cfi_table[0x2C] = 0x01;
589 05ee37eb balrog
    /* Erase block region 1 */
590 05ee37eb balrog
    pfl->cfi_table[0x2D] = nb_blocs - 1;
591 05ee37eb balrog
    pfl->cfi_table[0x2E] = (nb_blocs - 1) >> 8;
592 05ee37eb balrog
    pfl->cfi_table[0x2F] = sector_len >> 8;
593 05ee37eb balrog
    pfl->cfi_table[0x30] = sector_len >> 16;
594 05ee37eb balrog
595 05ee37eb balrog
    /* Extended */
596 05ee37eb balrog
    pfl->cfi_table[0x31] = 'P';
597 05ee37eb balrog
    pfl->cfi_table[0x32] = 'R';
598 05ee37eb balrog
    pfl->cfi_table[0x33] = 'I';
599 05ee37eb balrog
600 05ee37eb balrog
    pfl->cfi_table[0x34] = '1';
601 05ee37eb balrog
    pfl->cfi_table[0x35] = '1';
602 05ee37eb balrog
603 05ee37eb balrog
    pfl->cfi_table[0x36] = 0x00;
604 05ee37eb balrog
    pfl->cfi_table[0x37] = 0x00;
605 05ee37eb balrog
    pfl->cfi_table[0x38] = 0x00;
606 05ee37eb balrog
    pfl->cfi_table[0x39] = 0x00;
607 05ee37eb balrog
608 05ee37eb balrog
    pfl->cfi_table[0x3a] = 0x00;
609 05ee37eb balrog
610 05ee37eb balrog
    pfl->cfi_table[0x3b] = 0x00;
611 05ee37eb balrog
    pfl->cfi_table[0x3c] = 0x00;
612 05ee37eb balrog
613 05ee37eb balrog
    return pfl;
614 05ee37eb balrog
}