Statistics
| Branch: | Revision:

root / hw / omap_uart.c @ 8e00128d

History | View | Annotate | Download (5.4 kB)

1 02d74341 cmchao
/*
2 02d74341 cmchao
 * TI OMAP processors UART emulation.
3 02d74341 cmchao
 *
4 02d74341 cmchao
 * Copyright (C) 2006-2008 Andrzej Zaborowski  <balrog@zabor.org>
5 02d74341 cmchao
 * Copyright (C) 2007-2009 Nokia Corporation
6 02d74341 cmchao
 *
7 02d74341 cmchao
 * This program is free software; you can redistribute it and/or
8 02d74341 cmchao
 * modify it under the terms of the GNU General Public License as
9 02d74341 cmchao
 * published by the Free Software Foundation; either version 2 or
10 02d74341 cmchao
 * (at your option) version 3 of the License.
11 02d74341 cmchao
 *
12 02d74341 cmchao
 * This program is distributed in the hope that it will be useful,
13 02d74341 cmchao
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 02d74341 cmchao
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15 02d74341 cmchao
 * GNU General Public License for more details.
16 02d74341 cmchao
 *
17 02d74341 cmchao
 * You should have received a copy of the GNU General Public License along
18 02d74341 cmchao
 * with this program; if not, see <http://www.gnu.org/licenses/>.
19 02d74341 cmchao
 */
20 02d74341 cmchao
#include "qemu-char.h"
21 02d74341 cmchao
#include "hw.h"
22 02d74341 cmchao
#include "omap.h"
23 02d74341 cmchao
/* We use pc-style serial ports.  */
24 02d74341 cmchao
#include "pc.h"
25 02d74341 cmchao
26 02d74341 cmchao
/* UARTs */
27 02d74341 cmchao
struct omap_uart_s {
28 02d74341 cmchao
    target_phys_addr_t base;
29 02d74341 cmchao
    SerialState *serial; /* TODO */
30 02d74341 cmchao
    struct omap_target_agent_s *ta;
31 02d74341 cmchao
    omap_clk fclk;
32 02d74341 cmchao
    qemu_irq irq;
33 02d74341 cmchao
34 02d74341 cmchao
    uint8_t eblr;
35 02d74341 cmchao
    uint8_t syscontrol;
36 02d74341 cmchao
    uint8_t wkup;
37 02d74341 cmchao
    uint8_t cfps;
38 02d74341 cmchao
    uint8_t mdr[2];
39 02d74341 cmchao
    uint8_t scr;
40 02d74341 cmchao
    uint8_t clksel;
41 02d74341 cmchao
};
42 02d74341 cmchao
43 02d74341 cmchao
void omap_uart_reset(struct omap_uart_s *s)
44 02d74341 cmchao
{
45 02d74341 cmchao
    s->eblr = 0x00;
46 02d74341 cmchao
    s->syscontrol = 0;
47 02d74341 cmchao
    s->wkup = 0x3f;
48 02d74341 cmchao
    s->cfps = 0x69;
49 02d74341 cmchao
    s->clksel = 0;
50 02d74341 cmchao
}
51 02d74341 cmchao
52 02d74341 cmchao
struct omap_uart_s *omap_uart_init(target_phys_addr_t base,
53 02d74341 cmchao
                qemu_irq irq, omap_clk fclk, omap_clk iclk,
54 02d74341 cmchao
                qemu_irq txdma, qemu_irq rxdma, CharDriverState *chr)
55 02d74341 cmchao
{
56 02d74341 cmchao
    struct omap_uart_s *s = (struct omap_uart_s *)
57 02d74341 cmchao
            qemu_mallocz(sizeof(struct omap_uart_s));
58 02d74341 cmchao
59 02d74341 cmchao
    s->base = base;
60 02d74341 cmchao
    s->fclk = fclk;
61 02d74341 cmchao
    s->irq = irq;
62 02d74341 cmchao
#ifdef TARGET_WORDS_BIGENDIAN
63 02d74341 cmchao
    s->serial = serial_mm_init(base, 2, irq, omap_clk_getrate(fclk)/16,
64 02d74341 cmchao
                               chr ?: qemu_chr_open("null", "null", NULL), 1,
65 02d74341 cmchao
                               1);
66 02d74341 cmchao
#else
67 02d74341 cmchao
    s->serial = serial_mm_init(base, 2, irq, omap_clk_getrate(fclk)/16,
68 02d74341 cmchao
                               chr ?: qemu_chr_open("null", "null", NULL), 1,
69 02d74341 cmchao
                               0);
70 02d74341 cmchao
#endif
71 02d74341 cmchao
    return s;
72 02d74341 cmchao
}
73 02d74341 cmchao
74 02d74341 cmchao
static uint32_t omap_uart_read(void *opaque, target_phys_addr_t addr)
75 02d74341 cmchao
{
76 02d74341 cmchao
    struct omap_uart_s *s = (struct omap_uart_s *) opaque;
77 02d74341 cmchao
78 02d74341 cmchao
    addr &= 0xff;
79 02d74341 cmchao
    switch (addr) {
80 02d74341 cmchao
    case 0x20:        /* MDR1 */
81 02d74341 cmchao
        return s->mdr[0];
82 02d74341 cmchao
    case 0x24:        /* MDR2 */
83 02d74341 cmchao
        return s->mdr[1];
84 02d74341 cmchao
    case 0x40:        /* SCR */
85 02d74341 cmchao
        return s->scr;
86 02d74341 cmchao
    case 0x44:        /* SSR */
87 02d74341 cmchao
        return 0x0;
88 02d74341 cmchao
    case 0x48:        /* EBLR (OMAP2) */
89 02d74341 cmchao
        return s->eblr;
90 02d74341 cmchao
    case 0x4C:        /* OSC_12M_SEL (OMAP1) */
91 02d74341 cmchao
        return s->clksel;
92 02d74341 cmchao
    case 0x50:        /* MVR */
93 02d74341 cmchao
        return 0x30;
94 02d74341 cmchao
    case 0x54:        /* SYSC (OMAP2) */
95 02d74341 cmchao
        return s->syscontrol;
96 02d74341 cmchao
    case 0x58:        /* SYSS (OMAP2) */
97 02d74341 cmchao
        return 1;
98 02d74341 cmchao
    case 0x5c:        /* WER (OMAP2) */
99 02d74341 cmchao
        return s->wkup;
100 02d74341 cmchao
    case 0x60:        /* CFPS (OMAP2) */
101 02d74341 cmchao
        return s->cfps;
102 02d74341 cmchao
    }
103 02d74341 cmchao
104 02d74341 cmchao
    OMAP_BAD_REG(addr);
105 02d74341 cmchao
    return 0;
106 02d74341 cmchao
}
107 02d74341 cmchao
108 02d74341 cmchao
static void omap_uart_write(void *opaque, target_phys_addr_t addr,
109 02d74341 cmchao
                uint32_t value)
110 02d74341 cmchao
{
111 02d74341 cmchao
    struct omap_uart_s *s = (struct omap_uart_s *) opaque;
112 02d74341 cmchao
113 02d74341 cmchao
    addr &= 0xff;
114 02d74341 cmchao
    switch (addr) {
115 02d74341 cmchao
    case 0x20:        /* MDR1 */
116 02d74341 cmchao
        s->mdr[0] = value & 0x7f;
117 02d74341 cmchao
        break;
118 02d74341 cmchao
    case 0x24:        /* MDR2 */
119 02d74341 cmchao
        s->mdr[1] = value & 0xff;
120 02d74341 cmchao
        break;
121 02d74341 cmchao
    case 0x40:        /* SCR */
122 02d74341 cmchao
        s->scr = value & 0xff;
123 02d74341 cmchao
        break;
124 02d74341 cmchao
    case 0x48:        /* EBLR (OMAP2) */
125 02d74341 cmchao
        s->eblr = value & 0xff;
126 02d74341 cmchao
        break;
127 02d74341 cmchao
    case 0x4C:        /* OSC_12M_SEL (OMAP1) */
128 02d74341 cmchao
        s->clksel = value & 1;
129 02d74341 cmchao
        break;
130 02d74341 cmchao
    case 0x44:        /* SSR */
131 02d74341 cmchao
    case 0x50:        /* MVR */
132 02d74341 cmchao
    case 0x58:        /* SYSS (OMAP2) */
133 02d74341 cmchao
        OMAP_RO_REG(addr);
134 02d74341 cmchao
        break;
135 02d74341 cmchao
    case 0x54:        /* SYSC (OMAP2) */
136 02d74341 cmchao
        s->syscontrol = value & 0x1d;
137 02d74341 cmchao
        if (value & 2)
138 02d74341 cmchao
            omap_uart_reset(s);
139 02d74341 cmchao
        break;
140 02d74341 cmchao
    case 0x5c:        /* WER (OMAP2) */
141 02d74341 cmchao
        s->wkup = value & 0x7f;
142 02d74341 cmchao
        break;
143 02d74341 cmchao
    case 0x60:        /* CFPS (OMAP2) */
144 02d74341 cmchao
        s->cfps = value & 0xff;
145 02d74341 cmchao
        break;
146 02d74341 cmchao
    default:
147 02d74341 cmchao
        OMAP_BAD_REG(addr);
148 02d74341 cmchao
    }
149 02d74341 cmchao
}
150 02d74341 cmchao
151 02d74341 cmchao
static CPUReadMemoryFunc * const omap_uart_readfn[] = {
152 02d74341 cmchao
    omap_uart_read,
153 02d74341 cmchao
    omap_uart_read,
154 02d74341 cmchao
    omap_badwidth_read8,
155 02d74341 cmchao
};
156 02d74341 cmchao
157 02d74341 cmchao
static CPUWriteMemoryFunc * const omap_uart_writefn[] = {
158 02d74341 cmchao
    omap_uart_write,
159 02d74341 cmchao
    omap_uart_write,
160 02d74341 cmchao
    omap_badwidth_write8,
161 02d74341 cmchao
};
162 02d74341 cmchao
163 02d74341 cmchao
struct omap_uart_s *omap2_uart_init(struct omap_target_agent_s *ta,
164 02d74341 cmchao
                qemu_irq irq, omap_clk fclk, omap_clk iclk,
165 02d74341 cmchao
                qemu_irq txdma, qemu_irq rxdma, CharDriverState *chr)
166 02d74341 cmchao
{
167 02d74341 cmchao
    target_phys_addr_t base = omap_l4_attach(ta, 0, 0);
168 02d74341 cmchao
    struct omap_uart_s *s = omap_uart_init(base, irq,
169 02d74341 cmchao
                    fclk, iclk, txdma, rxdma, chr);
170 02d74341 cmchao
    int iomemtype = cpu_register_io_memory(omap_uart_readfn,
171 02d74341 cmchao
                    omap_uart_writefn, s);
172 02d74341 cmchao
173 02d74341 cmchao
    s->ta = ta;
174 02d74341 cmchao
175 02d74341 cmchao
    cpu_register_physical_memory(base + 0x20, 0x100, iomemtype);
176 02d74341 cmchao
177 02d74341 cmchao
    return s;
178 02d74341 cmchao
}
179 02d74341 cmchao
180 02d74341 cmchao
void omap_uart_attach(struct omap_uart_s *s, CharDriverState *chr)
181 02d74341 cmchao
{
182 02d74341 cmchao
    /* TODO: Should reuse or destroy current s->serial */
183 02d74341 cmchao
#ifdef TARGET_WORDS_BIGENDIAN
184 02d74341 cmchao
    s->serial = serial_mm_init(s->base, 2, s->irq,
185 02d74341 cmchao
                               omap_clk_getrate(s->fclk) / 16,
186 02d74341 cmchao
                               chr ?: qemu_chr_open("null", "null", NULL), 1,
187 02d74341 cmchao
                               1);
188 02d74341 cmchao
#else
189 02d74341 cmchao
    s->serial = serial_mm_init(s->base, 2, s->irq,
190 02d74341 cmchao
                               omap_clk_getrate(s->fclk) / 16,
191 02d74341 cmchao
                               chr ?: qemu_chr_open("null", "null", NULL), 1,
192 02d74341 cmchao
                               0);
193 02d74341 cmchao
#endif
194 02d74341 cmchao
}