Statistics
| Branch: | Revision:

root / target-arm / machine.c @ 906879a9

History | View | Annotate | Download (7.2 kB)

1 8dd3dca3 aurel32
#include "hw/hw.h"
2 8dd3dca3 aurel32
#include "hw/boards.h"
3 8dd3dca3 aurel32
4 8dd3dca3 aurel32
void cpu_save(QEMUFile *f, void *opaque)
5 8dd3dca3 aurel32
{
6 8dd3dca3 aurel32
    int i;
7 8dd3dca3 aurel32
    CPUARMState *env = (CPUARMState *)opaque;
8 8dd3dca3 aurel32
9 8dd3dca3 aurel32
    for (i = 0; i < 16; i++) {
10 8dd3dca3 aurel32
        qemu_put_be32(f, env->regs[i]);
11 8dd3dca3 aurel32
    }
12 8dd3dca3 aurel32
    qemu_put_be32(f, cpsr_read(env));
13 8dd3dca3 aurel32
    qemu_put_be32(f, env->spsr);
14 8dd3dca3 aurel32
    for (i = 0; i < 6; i++) {
15 8dd3dca3 aurel32
        qemu_put_be32(f, env->banked_spsr[i]);
16 8dd3dca3 aurel32
        qemu_put_be32(f, env->banked_r13[i]);
17 8dd3dca3 aurel32
        qemu_put_be32(f, env->banked_r14[i]);
18 8dd3dca3 aurel32
    }
19 8dd3dca3 aurel32
    for (i = 0; i < 5; i++) {
20 8dd3dca3 aurel32
        qemu_put_be32(f, env->usr_regs[i]);
21 8dd3dca3 aurel32
        qemu_put_be32(f, env->fiq_regs[i]);
22 8dd3dca3 aurel32
    }
23 8dd3dca3 aurel32
    qemu_put_be32(f, env->cp15.c0_cpuid);
24 8dd3dca3 aurel32
    qemu_put_be32(f, env->cp15.c0_cachetype);
25 ffe47d33 Paul Brook
    qemu_put_be32(f, env->cp15.c0_cssel);
26 8dd3dca3 aurel32
    qemu_put_be32(f, env->cp15.c1_sys);
27 8dd3dca3 aurel32
    qemu_put_be32(f, env->cp15.c1_coproc);
28 8dd3dca3 aurel32
    qemu_put_be32(f, env->cp15.c1_xscaleauxcr);
29 8dd3dca3 aurel32
    qemu_put_be32(f, env->cp15.c2_base0);
30 8dd3dca3 aurel32
    qemu_put_be32(f, env->cp15.c2_base1);
31 ffe47d33 Paul Brook
    qemu_put_be32(f, env->cp15.c2_control);
32 8dd3dca3 aurel32
    qemu_put_be32(f, env->cp15.c2_mask);
33 ffe47d33 Paul Brook
    qemu_put_be32(f, env->cp15.c2_base_mask);
34 8dd3dca3 aurel32
    qemu_put_be32(f, env->cp15.c2_data);
35 8dd3dca3 aurel32
    qemu_put_be32(f, env->cp15.c2_insn);
36 8dd3dca3 aurel32
    qemu_put_be32(f, env->cp15.c3);
37 8dd3dca3 aurel32
    qemu_put_be32(f, env->cp15.c5_insn);
38 8dd3dca3 aurel32
    qemu_put_be32(f, env->cp15.c5_data);
39 8dd3dca3 aurel32
    for (i = 0; i < 8; i++) {
40 8dd3dca3 aurel32
        qemu_put_be32(f, env->cp15.c6_region[i]);
41 8dd3dca3 aurel32
    }
42 8dd3dca3 aurel32
    qemu_put_be32(f, env->cp15.c6_insn);
43 8dd3dca3 aurel32
    qemu_put_be32(f, env->cp15.c6_data);
44 f8bf8606 Adam Lackorzynski
    qemu_put_be32(f, env->cp15.c7_par);
45 8dd3dca3 aurel32
    qemu_put_be32(f, env->cp15.c9_insn);
46 8dd3dca3 aurel32
    qemu_put_be32(f, env->cp15.c9_data);
47 74594c9d Peter Maydell
    qemu_put_be32(f, env->cp15.c9_pmcr);
48 74594c9d Peter Maydell
    qemu_put_be32(f, env->cp15.c9_pmcnten);
49 74594c9d Peter Maydell
    qemu_put_be32(f, env->cp15.c9_pmovsr);
50 74594c9d Peter Maydell
    qemu_put_be32(f, env->cp15.c9_pmxevtyper);
51 74594c9d Peter Maydell
    qemu_put_be32(f, env->cp15.c9_pmuserenr);
52 74594c9d Peter Maydell
    qemu_put_be32(f, env->cp15.c9_pminten);
53 8dd3dca3 aurel32
    qemu_put_be32(f, env->cp15.c13_fcse);
54 8dd3dca3 aurel32
    qemu_put_be32(f, env->cp15.c13_context);
55 8dd3dca3 aurel32
    qemu_put_be32(f, env->cp15.c13_tls1);
56 8dd3dca3 aurel32
    qemu_put_be32(f, env->cp15.c13_tls2);
57 8dd3dca3 aurel32
    qemu_put_be32(f, env->cp15.c13_tls3);
58 8dd3dca3 aurel32
    qemu_put_be32(f, env->cp15.c15_cpar);
59 8dd3dca3 aurel32
60 8dd3dca3 aurel32
    qemu_put_be32(f, env->features);
61 8dd3dca3 aurel32
62 8dd3dca3 aurel32
    if (arm_feature(env, ARM_FEATURE_VFP)) {
63 8dd3dca3 aurel32
        for (i = 0;  i < 16; i++) {
64 8dd3dca3 aurel32
            CPU_DoubleU u;
65 8dd3dca3 aurel32
            u.d = env->vfp.regs[i];
66 8dd3dca3 aurel32
            qemu_put_be32(f, u.l.upper);
67 8dd3dca3 aurel32
            qemu_put_be32(f, u.l.lower);
68 8dd3dca3 aurel32
        }
69 8dd3dca3 aurel32
        for (i = 0; i < 16; i++) {
70 8dd3dca3 aurel32
            qemu_put_be32(f, env->vfp.xregs[i]);
71 8dd3dca3 aurel32
        }
72 8dd3dca3 aurel32
73 8dd3dca3 aurel32
        /* TODO: Should use proper FPSCR access functions.  */
74 8dd3dca3 aurel32
        qemu_put_be32(f, env->vfp.vec_len);
75 8dd3dca3 aurel32
        qemu_put_be32(f, env->vfp.vec_stride);
76 8dd3dca3 aurel32
77 8dd3dca3 aurel32
        if (arm_feature(env, ARM_FEATURE_VFP3)) {
78 8dd3dca3 aurel32
            for (i = 16;  i < 32; i++) {
79 8dd3dca3 aurel32
                CPU_DoubleU u;
80 8dd3dca3 aurel32
                u.d = env->vfp.regs[i];
81 8dd3dca3 aurel32
                qemu_put_be32(f, u.l.upper);
82 8dd3dca3 aurel32
                qemu_put_be32(f, u.l.lower);
83 8dd3dca3 aurel32
            }
84 8dd3dca3 aurel32
        }
85 8dd3dca3 aurel32
    }
86 8dd3dca3 aurel32
87 8dd3dca3 aurel32
    if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
88 8dd3dca3 aurel32
        for (i = 0; i < 16; i++) {
89 8dd3dca3 aurel32
            qemu_put_be64(f, env->iwmmxt.regs[i]);
90 8dd3dca3 aurel32
        }
91 8dd3dca3 aurel32
        for (i = 0; i < 16; i++) {
92 8dd3dca3 aurel32
            qemu_put_be32(f, env->iwmmxt.cregs[i]);
93 8dd3dca3 aurel32
        }
94 8dd3dca3 aurel32
    }
95 8dd3dca3 aurel32
96 8dd3dca3 aurel32
    if (arm_feature(env, ARM_FEATURE_M)) {
97 8dd3dca3 aurel32
        qemu_put_be32(f, env->v7m.other_sp);
98 8dd3dca3 aurel32
        qemu_put_be32(f, env->v7m.vecbase);
99 8dd3dca3 aurel32
        qemu_put_be32(f, env->v7m.basepri);
100 8dd3dca3 aurel32
        qemu_put_be32(f, env->v7m.control);
101 8dd3dca3 aurel32
        qemu_put_be32(f, env->v7m.current_sp);
102 8dd3dca3 aurel32
        qemu_put_be32(f, env->v7m.exception);
103 8dd3dca3 aurel32
    }
104 ffe47d33 Paul Brook
105 ffe47d33 Paul Brook
    if (arm_feature(env, ARM_FEATURE_THUMB2EE)) {
106 ffe47d33 Paul Brook
        qemu_put_be32(f, env->teecr);
107 ffe47d33 Paul Brook
        qemu_put_be32(f, env->teehbr);
108 ffe47d33 Paul Brook
    }
109 8dd3dca3 aurel32
}
110 8dd3dca3 aurel32
111 8dd3dca3 aurel32
int cpu_load(QEMUFile *f, void *opaque, int version_id)
112 8dd3dca3 aurel32
{
113 8dd3dca3 aurel32
    CPUARMState *env = (CPUARMState *)opaque;
114 8dd3dca3 aurel32
    int i;
115 ffe47d33 Paul Brook
    uint32_t val;
116 8dd3dca3 aurel32
117 b3c7724c pbrook
    if (version_id != CPU_SAVE_VERSION)
118 8dd3dca3 aurel32
        return -EINVAL;
119 8dd3dca3 aurel32
120 8dd3dca3 aurel32
    for (i = 0; i < 16; i++) {
121 8dd3dca3 aurel32
        env->regs[i] = qemu_get_be32(f);
122 8dd3dca3 aurel32
    }
123 ffe47d33 Paul Brook
    val = qemu_get_be32(f);
124 ffe47d33 Paul Brook
    /* Avoid mode switch when restoring CPSR.  */
125 ffe47d33 Paul Brook
    env->uncached_cpsr = val & CPSR_M;
126 ffe47d33 Paul Brook
    cpsr_write(env, val, 0xffffffff);
127 8dd3dca3 aurel32
    env->spsr = qemu_get_be32(f);
128 8dd3dca3 aurel32
    for (i = 0; i < 6; i++) {
129 8dd3dca3 aurel32
        env->banked_spsr[i] = qemu_get_be32(f);
130 8dd3dca3 aurel32
        env->banked_r13[i] = qemu_get_be32(f);
131 8dd3dca3 aurel32
        env->banked_r14[i] = qemu_get_be32(f);
132 8dd3dca3 aurel32
    }
133 8dd3dca3 aurel32
    for (i = 0; i < 5; i++) {
134 8dd3dca3 aurel32
        env->usr_regs[i] = qemu_get_be32(f);
135 8dd3dca3 aurel32
        env->fiq_regs[i] = qemu_get_be32(f);
136 8dd3dca3 aurel32
    }
137 8dd3dca3 aurel32
    env->cp15.c0_cpuid = qemu_get_be32(f);
138 8dd3dca3 aurel32
    env->cp15.c0_cachetype = qemu_get_be32(f);
139 ffe47d33 Paul Brook
    env->cp15.c0_cssel = qemu_get_be32(f);
140 8dd3dca3 aurel32
    env->cp15.c1_sys = qemu_get_be32(f);
141 8dd3dca3 aurel32
    env->cp15.c1_coproc = qemu_get_be32(f);
142 8dd3dca3 aurel32
    env->cp15.c1_xscaleauxcr = qemu_get_be32(f);
143 8dd3dca3 aurel32
    env->cp15.c2_base0 = qemu_get_be32(f);
144 8dd3dca3 aurel32
    env->cp15.c2_base1 = qemu_get_be32(f);
145 ffe47d33 Paul Brook
    env->cp15.c2_control = qemu_get_be32(f);
146 8dd3dca3 aurel32
    env->cp15.c2_mask = qemu_get_be32(f);
147 ffe47d33 Paul Brook
    env->cp15.c2_base_mask = qemu_get_be32(f);
148 8dd3dca3 aurel32
    env->cp15.c2_data = qemu_get_be32(f);
149 8dd3dca3 aurel32
    env->cp15.c2_insn = qemu_get_be32(f);
150 8dd3dca3 aurel32
    env->cp15.c3 = qemu_get_be32(f);
151 8dd3dca3 aurel32
    env->cp15.c5_insn = qemu_get_be32(f);
152 8dd3dca3 aurel32
    env->cp15.c5_data = qemu_get_be32(f);
153 8dd3dca3 aurel32
    for (i = 0; i < 8; i++) {
154 8dd3dca3 aurel32
        env->cp15.c6_region[i] = qemu_get_be32(f);
155 8dd3dca3 aurel32
    }
156 8dd3dca3 aurel32
    env->cp15.c6_insn = qemu_get_be32(f);
157 8dd3dca3 aurel32
    env->cp15.c6_data = qemu_get_be32(f);
158 f8bf8606 Adam Lackorzynski
    env->cp15.c7_par = qemu_get_be32(f);
159 8dd3dca3 aurel32
    env->cp15.c9_insn = qemu_get_be32(f);
160 8dd3dca3 aurel32
    env->cp15.c9_data = qemu_get_be32(f);
161 74594c9d Peter Maydell
    env->cp15.c9_pmcr = qemu_get_be32(f);
162 74594c9d Peter Maydell
    env->cp15.c9_pmcnten = qemu_get_be32(f);
163 74594c9d Peter Maydell
    env->cp15.c9_pmovsr = qemu_get_be32(f);
164 74594c9d Peter Maydell
    env->cp15.c9_pmxevtyper = qemu_get_be32(f);
165 74594c9d Peter Maydell
    env->cp15.c9_pmuserenr = qemu_get_be32(f);
166 74594c9d Peter Maydell
    env->cp15.c9_pminten = qemu_get_be32(f);
167 8dd3dca3 aurel32
    env->cp15.c13_fcse = qemu_get_be32(f);
168 8dd3dca3 aurel32
    env->cp15.c13_context = qemu_get_be32(f);
169 8dd3dca3 aurel32
    env->cp15.c13_tls1 = qemu_get_be32(f);
170 8dd3dca3 aurel32
    env->cp15.c13_tls2 = qemu_get_be32(f);
171 8dd3dca3 aurel32
    env->cp15.c13_tls3 = qemu_get_be32(f);
172 8dd3dca3 aurel32
    env->cp15.c15_cpar = qemu_get_be32(f);
173 8dd3dca3 aurel32
174 8dd3dca3 aurel32
    env->features = qemu_get_be32(f);
175 8dd3dca3 aurel32
176 8dd3dca3 aurel32
    if (arm_feature(env, ARM_FEATURE_VFP)) {
177 8dd3dca3 aurel32
        for (i = 0;  i < 16; i++) {
178 8dd3dca3 aurel32
            CPU_DoubleU u;
179 8dd3dca3 aurel32
            u.l.upper = qemu_get_be32(f);
180 8dd3dca3 aurel32
            u.l.lower = qemu_get_be32(f);
181 8dd3dca3 aurel32
            env->vfp.regs[i] = u.d;
182 8dd3dca3 aurel32
        }
183 8dd3dca3 aurel32
        for (i = 0; i < 16; i++) {
184 8dd3dca3 aurel32
            env->vfp.xregs[i] = qemu_get_be32(f);
185 8dd3dca3 aurel32
        }
186 8dd3dca3 aurel32
187 8dd3dca3 aurel32
        /* TODO: Should use proper FPSCR access functions.  */
188 8dd3dca3 aurel32
        env->vfp.vec_len = qemu_get_be32(f);
189 8dd3dca3 aurel32
        env->vfp.vec_stride = qemu_get_be32(f);
190 8dd3dca3 aurel32
191 8dd3dca3 aurel32
        if (arm_feature(env, ARM_FEATURE_VFP3)) {
192 8dd3dca3 aurel32
            for (i = 0;  i < 16; i++) {
193 8dd3dca3 aurel32
                CPU_DoubleU u;
194 8dd3dca3 aurel32
                u.l.upper = qemu_get_be32(f);
195 8dd3dca3 aurel32
                u.l.lower = qemu_get_be32(f);
196 8dd3dca3 aurel32
                env->vfp.regs[i] = u.d;
197 8dd3dca3 aurel32
            }
198 8dd3dca3 aurel32
        }
199 8dd3dca3 aurel32
    }
200 8dd3dca3 aurel32
201 8dd3dca3 aurel32
    if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
202 8dd3dca3 aurel32
        for (i = 0; i < 16; i++) {
203 8dd3dca3 aurel32
            env->iwmmxt.regs[i] = qemu_get_be64(f);
204 8dd3dca3 aurel32
        }
205 8dd3dca3 aurel32
        for (i = 0; i < 16; i++) {
206 8dd3dca3 aurel32
            env->iwmmxt.cregs[i] = qemu_get_be32(f);
207 8dd3dca3 aurel32
        }
208 8dd3dca3 aurel32
    }
209 8dd3dca3 aurel32
210 8dd3dca3 aurel32
    if (arm_feature(env, ARM_FEATURE_M)) {
211 8dd3dca3 aurel32
        env->v7m.other_sp = qemu_get_be32(f);
212 8dd3dca3 aurel32
        env->v7m.vecbase = qemu_get_be32(f);
213 8dd3dca3 aurel32
        env->v7m.basepri = qemu_get_be32(f);
214 8dd3dca3 aurel32
        env->v7m.control = qemu_get_be32(f);
215 8dd3dca3 aurel32
        env->v7m.current_sp = qemu_get_be32(f);
216 8dd3dca3 aurel32
        env->v7m.exception = qemu_get_be32(f);
217 8dd3dca3 aurel32
    }
218 8dd3dca3 aurel32
219 ffe47d33 Paul Brook
    if (arm_feature(env, ARM_FEATURE_THUMB2EE)) {
220 ffe47d33 Paul Brook
        env->teecr = qemu_get_be32(f);
221 ffe47d33 Paul Brook
        env->teehbr = qemu_get_be32(f);
222 ffe47d33 Paul Brook
    }
223 ffe47d33 Paul Brook
224 8dd3dca3 aurel32
    return 0;
225 8dd3dca3 aurel32
}