Statistics
| Branch: | Revision:

root / hw / musicpal.c @ 90d37239

History | View | Annotate | Download (42.9 kB)

1 24859b68 balrog
/*
2 24859b68 balrog
 * Marvell MV88W8618 / Freecom MusicPal emulation.
3 24859b68 balrog
 *
4 24859b68 balrog
 * Copyright (c) 2008 Jan Kiszka
5 24859b68 balrog
 *
6 24859b68 balrog
 * This code is licenced under the GNU GPL v2.
7 24859b68 balrog
 */
8 24859b68 balrog
9 b47b50fa Paul Brook
#include "sysbus.h"
10 24859b68 balrog
#include "arm-misc.h"
11 24859b68 balrog
#include "devices.h"
12 24859b68 balrog
#include "net.h"
13 24859b68 balrog
#include "sysemu.h"
14 24859b68 balrog
#include "boards.h"
15 24859b68 balrog
#include "pc.h"
16 24859b68 balrog
#include "qemu-timer.h"
17 24859b68 balrog
#include "block.h"
18 24859b68 balrog
#include "flash.h"
19 24859b68 balrog
#include "console.h"
20 24859b68 balrog
#include "audio/audio.h"
21 24859b68 balrog
#include "i2c.h"
22 24859b68 balrog
23 718ec0be malc
#define MP_MISC_BASE            0x80002000
24 718ec0be malc
#define MP_MISC_SIZE            0x00001000
25 718ec0be malc
26 24859b68 balrog
#define MP_ETH_BASE             0x80008000
27 24859b68 balrog
#define MP_ETH_SIZE             0x00001000
28 24859b68 balrog
29 718ec0be malc
#define MP_WLAN_BASE            0x8000C000
30 718ec0be malc
#define MP_WLAN_SIZE            0x00000800
31 718ec0be malc
32 24859b68 balrog
#define MP_UART1_BASE           0x8000C840
33 24859b68 balrog
#define MP_UART2_BASE           0x8000C940
34 24859b68 balrog
35 718ec0be malc
#define MP_GPIO_BASE            0x8000D000
36 718ec0be malc
#define MP_GPIO_SIZE            0x00001000
37 718ec0be malc
38 24859b68 balrog
#define MP_FLASHCFG_BASE        0x90006000
39 24859b68 balrog
#define MP_FLASHCFG_SIZE        0x00001000
40 24859b68 balrog
41 24859b68 balrog
#define MP_AUDIO_BASE           0x90007000
42 24859b68 balrog
#define MP_AUDIO_SIZE           0x00001000
43 24859b68 balrog
44 24859b68 balrog
#define MP_PIC_BASE             0x90008000
45 24859b68 balrog
#define MP_PIC_SIZE             0x00001000
46 24859b68 balrog
47 24859b68 balrog
#define MP_PIT_BASE             0x90009000
48 24859b68 balrog
#define MP_PIT_SIZE             0x00001000
49 24859b68 balrog
50 24859b68 balrog
#define MP_LCD_BASE             0x9000c000
51 24859b68 balrog
#define MP_LCD_SIZE             0x00001000
52 24859b68 balrog
53 24859b68 balrog
#define MP_SRAM_BASE            0xC0000000
54 24859b68 balrog
#define MP_SRAM_SIZE            0x00020000
55 24859b68 balrog
56 24859b68 balrog
#define MP_RAM_DEFAULT_SIZE     32*1024*1024
57 24859b68 balrog
#define MP_FLASH_SIZE_MAX       32*1024*1024
58 24859b68 balrog
59 24859b68 balrog
#define MP_TIMER1_IRQ           4
60 b47b50fa Paul Brook
#define MP_TIMER2_IRQ           5
61 b47b50fa Paul Brook
#define MP_TIMER3_IRQ           6
62 24859b68 balrog
#define MP_TIMER4_IRQ           7
63 24859b68 balrog
#define MP_EHCI_IRQ             8
64 24859b68 balrog
#define MP_ETH_IRQ              9
65 24859b68 balrog
#define MP_UART1_IRQ            11
66 24859b68 balrog
#define MP_UART2_IRQ            11
67 24859b68 balrog
#define MP_GPIO_IRQ             12
68 24859b68 balrog
#define MP_RTC_IRQ              28
69 24859b68 balrog
#define MP_AUDIO_IRQ            30
70 24859b68 balrog
71 24859b68 balrog
static uint32_t gpio_in_state = 0xffffffff;
72 7c6ce4ba balrog
static uint32_t gpio_isr;
73 24859b68 balrog
static uint32_t gpio_out_state;
74 24859b68 balrog
static ram_addr_t sram_off;
75 24859b68 balrog
76 24859b68 balrog
typedef enum i2c_state {
77 24859b68 balrog
    STOPPED = 0,
78 24859b68 balrog
    INITIALIZING,
79 24859b68 balrog
    SENDING_BIT7,
80 24859b68 balrog
    SENDING_BIT6,
81 24859b68 balrog
    SENDING_BIT5,
82 24859b68 balrog
    SENDING_BIT4,
83 24859b68 balrog
    SENDING_BIT3,
84 24859b68 balrog
    SENDING_BIT2,
85 24859b68 balrog
    SENDING_BIT1,
86 24859b68 balrog
    SENDING_BIT0,
87 24859b68 balrog
    WAITING_FOR_ACK,
88 24859b68 balrog
    RECEIVING_BIT7,
89 24859b68 balrog
    RECEIVING_BIT6,
90 24859b68 balrog
    RECEIVING_BIT5,
91 24859b68 balrog
    RECEIVING_BIT4,
92 24859b68 balrog
    RECEIVING_BIT3,
93 24859b68 balrog
    RECEIVING_BIT2,
94 24859b68 balrog
    RECEIVING_BIT1,
95 24859b68 balrog
    RECEIVING_BIT0,
96 24859b68 balrog
    SENDING_ACK
97 24859b68 balrog
} i2c_state;
98 24859b68 balrog
99 24859b68 balrog
typedef struct i2c_interface {
100 24859b68 balrog
    i2c_bus *bus;
101 24859b68 balrog
    i2c_state state;
102 24859b68 balrog
    int last_data;
103 24859b68 balrog
    int last_clock;
104 24859b68 balrog
    uint8_t buffer;
105 24859b68 balrog
    int current_addr;
106 24859b68 balrog
} i2c_interface;
107 24859b68 balrog
108 24859b68 balrog
static void i2c_enter_stop(i2c_interface *i2c)
109 24859b68 balrog
{
110 24859b68 balrog
    if (i2c->current_addr >= 0)
111 24859b68 balrog
        i2c_end_transfer(i2c->bus);
112 24859b68 balrog
    i2c->current_addr = -1;
113 24859b68 balrog
    i2c->state = STOPPED;
114 24859b68 balrog
}
115 24859b68 balrog
116 24859b68 balrog
static void i2c_state_update(i2c_interface *i2c, int data, int clock)
117 24859b68 balrog
{
118 24859b68 balrog
    if (!i2c)
119 24859b68 balrog
        return;
120 24859b68 balrog
121 24859b68 balrog
    switch (i2c->state) {
122 24859b68 balrog
    case STOPPED:
123 24859b68 balrog
        if (data == 0 && i2c->last_data == 1 && clock == 1)
124 24859b68 balrog
            i2c->state = INITIALIZING;
125 24859b68 balrog
        break;
126 24859b68 balrog
127 24859b68 balrog
    case INITIALIZING:
128 24859b68 balrog
        if (clock == 0 && i2c->last_clock == 1 && data == 0)
129 24859b68 balrog
            i2c->state = SENDING_BIT7;
130 24859b68 balrog
        else
131 24859b68 balrog
            i2c_enter_stop(i2c);
132 24859b68 balrog
        break;
133 24859b68 balrog
134 24859b68 balrog
    case SENDING_BIT7 ... SENDING_BIT0:
135 24859b68 balrog
        if (clock == 0 && i2c->last_clock == 1) {
136 24859b68 balrog
            i2c->buffer = (i2c->buffer << 1) | data;
137 24859b68 balrog
            i2c->state++; /* will end up in WAITING_FOR_ACK */
138 24859b68 balrog
        } else if (data == 1 && i2c->last_data == 0 && clock == 1)
139 24859b68 balrog
            i2c_enter_stop(i2c);
140 24859b68 balrog
        break;
141 24859b68 balrog
142 24859b68 balrog
    case WAITING_FOR_ACK:
143 24859b68 balrog
        if (clock == 0 && i2c->last_clock == 1) {
144 24859b68 balrog
            if (i2c->current_addr < 0) {
145 24859b68 balrog
                i2c->current_addr = i2c->buffer;
146 24859b68 balrog
                i2c_start_transfer(i2c->bus, i2c->current_addr & 0xfe,
147 24859b68 balrog
                                   i2c->buffer & 1);
148 24859b68 balrog
            } else
149 24859b68 balrog
                i2c_send(i2c->bus, i2c->buffer);
150 24859b68 balrog
            if (i2c->current_addr & 1) {
151 24859b68 balrog
                i2c->state = RECEIVING_BIT7;
152 24859b68 balrog
                i2c->buffer = i2c_recv(i2c->bus);
153 24859b68 balrog
            } else
154 24859b68 balrog
                i2c->state = SENDING_BIT7;
155 24859b68 balrog
        } else if (data == 1 && i2c->last_data == 0 && clock == 1)
156 24859b68 balrog
            i2c_enter_stop(i2c);
157 24859b68 balrog
        break;
158 24859b68 balrog
159 24859b68 balrog
    case RECEIVING_BIT7 ... RECEIVING_BIT0:
160 24859b68 balrog
        if (clock == 0 && i2c->last_clock == 1) {
161 24859b68 balrog
            i2c->state++; /* will end up in SENDING_ACK */
162 24859b68 balrog
            i2c->buffer <<= 1;
163 24859b68 balrog
        } else if (data == 1 && i2c->last_data == 0 && clock == 1)
164 24859b68 balrog
            i2c_enter_stop(i2c);
165 24859b68 balrog
        break;
166 24859b68 balrog
167 24859b68 balrog
    case SENDING_ACK:
168 24859b68 balrog
        if (clock == 0 && i2c->last_clock == 1) {
169 24859b68 balrog
            i2c->state = RECEIVING_BIT7;
170 24859b68 balrog
            if (data == 0)
171 24859b68 balrog
                i2c->buffer = i2c_recv(i2c->bus);
172 24859b68 balrog
            else
173 24859b68 balrog
                i2c_nack(i2c->bus);
174 24859b68 balrog
        } else if (data == 1 && i2c->last_data == 0 && clock == 1)
175 24859b68 balrog
            i2c_enter_stop(i2c);
176 24859b68 balrog
        break;
177 24859b68 balrog
    }
178 24859b68 balrog
179 24859b68 balrog
    i2c->last_data = data;
180 24859b68 balrog
    i2c->last_clock = clock;
181 24859b68 balrog
}
182 24859b68 balrog
183 24859b68 balrog
static int i2c_get_data(i2c_interface *i2c)
184 24859b68 balrog
{
185 24859b68 balrog
    if (!i2c)
186 24859b68 balrog
        return 0;
187 24859b68 balrog
188 24859b68 balrog
    switch (i2c->state) {
189 24859b68 balrog
    case RECEIVING_BIT7 ... RECEIVING_BIT0:
190 24859b68 balrog
        return (i2c->buffer >> 7);
191 24859b68 balrog
192 24859b68 balrog
    case WAITING_FOR_ACK:
193 24859b68 balrog
    default:
194 24859b68 balrog
        return 0;
195 24859b68 balrog
    }
196 24859b68 balrog
}
197 24859b68 balrog
198 24859b68 balrog
static i2c_interface *mixer_i2c;
199 24859b68 balrog
200 24859b68 balrog
#ifdef HAS_AUDIO
201 24859b68 balrog
202 24859b68 balrog
/* Audio register offsets */
203 24859b68 balrog
#define MP_AUDIO_PLAYBACK_MODE  0x00
204 24859b68 balrog
#define MP_AUDIO_CLOCK_DIV      0x18
205 24859b68 balrog
#define MP_AUDIO_IRQ_STATUS     0x20
206 24859b68 balrog
#define MP_AUDIO_IRQ_ENABLE     0x24
207 24859b68 balrog
#define MP_AUDIO_TX_START_LO    0x28
208 24859b68 balrog
#define MP_AUDIO_TX_THRESHOLD   0x2C
209 24859b68 balrog
#define MP_AUDIO_TX_STATUS      0x38
210 24859b68 balrog
#define MP_AUDIO_TX_START_HI    0x40
211 24859b68 balrog
212 24859b68 balrog
/* Status register and IRQ enable bits */
213 24859b68 balrog
#define MP_AUDIO_TX_HALF        (1 << 6)
214 24859b68 balrog
#define MP_AUDIO_TX_FULL        (1 << 7)
215 24859b68 balrog
216 24859b68 balrog
/* Playback mode bits */
217 24859b68 balrog
#define MP_AUDIO_16BIT_SAMPLE   (1 << 0)
218 24859b68 balrog
#define MP_AUDIO_PLAYBACK_EN    (1 << 7)
219 24859b68 balrog
#define MP_AUDIO_CLOCK_24MHZ    (1 << 9)
220 4001a81e balrog
#define MP_AUDIO_MONO           (1 << 14)
221 24859b68 balrog
222 24859b68 balrog
/* Wolfson 8750 I2C address */
223 24859b68 balrog
#define MP_WM_ADDR              0x34
224 24859b68 balrog
225 b1d8e52e blueswir1
static const char audio_name[] = "mv88w8618";
226 24859b68 balrog
227 24859b68 balrog
typedef struct musicpal_audio_state {
228 24859b68 balrog
    qemu_irq irq;
229 24859b68 balrog
    uint32_t playback_mode;
230 24859b68 balrog
    uint32_t status;
231 24859b68 balrog
    uint32_t irq_enable;
232 24859b68 balrog
    unsigned long phys_buf;
233 930c8682 pbrook
    uint32_t target_buffer;
234 24859b68 balrog
    unsigned int threshold;
235 24859b68 balrog
    unsigned int play_pos;
236 24859b68 balrog
    unsigned int last_free;
237 24859b68 balrog
    uint32_t clock_div;
238 cdbe40ca Paul Brook
    DeviceState *wm;
239 24859b68 balrog
} musicpal_audio_state;
240 24859b68 balrog
241 24859b68 balrog
static void audio_callback(void *opaque, int free_out, int free_in)
242 24859b68 balrog
{
243 24859b68 balrog
    musicpal_audio_state *s = opaque;
244 4f3cb3be balrog
    int16_t *codec_buffer;
245 930c8682 pbrook
    int8_t buf[4096];
246 a350e694 balrog
    int8_t *mem_buffer;
247 24859b68 balrog
    int pos, block_size;
248 24859b68 balrog
249 24859b68 balrog
    if (!(s->playback_mode & MP_AUDIO_PLAYBACK_EN))
250 24859b68 balrog
        return;
251 24859b68 balrog
252 24859b68 balrog
    if (s->playback_mode & MP_AUDIO_16BIT_SAMPLE)
253 4001a81e balrog
        free_out <<= 1;
254 4001a81e balrog
255 4001a81e balrog
    if (!(s->playback_mode & MP_AUDIO_MONO))
256 24859b68 balrog
        free_out <<= 1;
257 24859b68 balrog
258 24859b68 balrog
    block_size = s->threshold/2;
259 24859b68 balrog
    if (free_out - s->last_free < block_size)
260 24859b68 balrog
        return;
261 24859b68 balrog
262 930c8682 pbrook
    if (block_size > 4096)
263 930c8682 pbrook
        return;
264 930c8682 pbrook
265 930c8682 pbrook
    cpu_physical_memory_read(s->target_buffer + s->play_pos, (void *)buf,
266 930c8682 pbrook
                             block_size);
267 930c8682 pbrook
    mem_buffer = buf;
268 4001a81e balrog
    if (s->playback_mode & MP_AUDIO_16BIT_SAMPLE) {
269 4001a81e balrog
        if (s->playback_mode & MP_AUDIO_MONO) {
270 4001a81e balrog
            codec_buffer = wm8750_dac_buffer(s->wm, block_size >> 1);
271 4001a81e balrog
            for (pos = 0; pos < block_size; pos += 2) {
272 a350e694 balrog
                *codec_buffer++ = *(int16_t *)mem_buffer;
273 a350e694 balrog
                *codec_buffer++ = *(int16_t *)mem_buffer;
274 4f3cb3be balrog
                mem_buffer += 2;
275 4001a81e balrog
            }
276 4001a81e balrog
        } else
277 4001a81e balrog
            memcpy(wm8750_dac_buffer(s->wm, block_size >> 2),
278 4001a81e balrog
                   (uint32_t *)mem_buffer, block_size);
279 4001a81e balrog
    } else {
280 4001a81e balrog
        if (s->playback_mode & MP_AUDIO_MONO) {
281 4001a81e balrog
            codec_buffer = wm8750_dac_buffer(s->wm, block_size);
282 4001a81e balrog
            for (pos = 0; pos < block_size; pos++) {
283 a350e694 balrog
                *codec_buffer++ = cpu_to_le16(256 * *mem_buffer);
284 a350e694 balrog
                *codec_buffer++ = cpu_to_le16(256 * *mem_buffer++);
285 4001a81e balrog
            }
286 4001a81e balrog
        } else {
287 4001a81e balrog
            codec_buffer = wm8750_dac_buffer(s->wm, block_size >> 1);
288 4001a81e balrog
            for (pos = 0; pos < block_size; pos += 2) {
289 a350e694 balrog
                *codec_buffer++ = cpu_to_le16(256 * *mem_buffer++);
290 a350e694 balrog
                *codec_buffer++ = cpu_to_le16(256 * *mem_buffer++);
291 4001a81e balrog
            }
292 24859b68 balrog
        }
293 662caa6f balrog
    }
294 662caa6f balrog
    wm8750_dac_commit(s->wm);
295 24859b68 balrog
296 24859b68 balrog
    s->last_free = free_out - block_size;
297 24859b68 balrog
298 24859b68 balrog
    if (s->play_pos == 0) {
299 24859b68 balrog
        s->status |= MP_AUDIO_TX_HALF;
300 24859b68 balrog
        s->play_pos = block_size;
301 24859b68 balrog
    } else {
302 24859b68 balrog
        s->status |= MP_AUDIO_TX_FULL;
303 24859b68 balrog
        s->play_pos = 0;
304 24859b68 balrog
    }
305 24859b68 balrog
306 24859b68 balrog
    if (s->status & s->irq_enable)
307 24859b68 balrog
        qemu_irq_raise(s->irq);
308 24859b68 balrog
}
309 24859b68 balrog
310 af83e09e balrog
static void musicpal_audio_clock_update(musicpal_audio_state *s)
311 af83e09e balrog
{
312 af83e09e balrog
    int rate;
313 af83e09e balrog
314 af83e09e balrog
    if (s->playback_mode & MP_AUDIO_CLOCK_24MHZ)
315 af83e09e balrog
        rate = 24576000 / 64; /* 24.576MHz */
316 af83e09e balrog
    else
317 af83e09e balrog
        rate = 11289600 / 64; /* 11.2896MHz */
318 af83e09e balrog
319 af83e09e balrog
    rate /= ((s->clock_div >> 8) & 0xff) + 1;
320 af83e09e balrog
321 91834991 balrog
    wm8750_set_bclk_in(s->wm, rate);
322 af83e09e balrog
}
323 af83e09e balrog
324 24859b68 balrog
static uint32_t musicpal_audio_read(void *opaque, target_phys_addr_t offset)
325 24859b68 balrog
{
326 24859b68 balrog
    musicpal_audio_state *s = opaque;
327 24859b68 balrog
328 24859b68 balrog
    switch (offset) {
329 24859b68 balrog
    case MP_AUDIO_PLAYBACK_MODE:
330 24859b68 balrog
        return s->playback_mode;
331 24859b68 balrog
332 24859b68 balrog
    case MP_AUDIO_CLOCK_DIV:
333 24859b68 balrog
        return s->clock_div;
334 24859b68 balrog
335 24859b68 balrog
    case MP_AUDIO_IRQ_STATUS:
336 24859b68 balrog
        return s->status;
337 24859b68 balrog
338 24859b68 balrog
    case MP_AUDIO_IRQ_ENABLE:
339 24859b68 balrog
        return s->irq_enable;
340 24859b68 balrog
341 24859b68 balrog
    case MP_AUDIO_TX_STATUS:
342 24859b68 balrog
        return s->play_pos >> 2;
343 24859b68 balrog
344 24859b68 balrog
    default:
345 24859b68 balrog
        return 0;
346 24859b68 balrog
    }
347 24859b68 balrog
}
348 24859b68 balrog
349 24859b68 balrog
static void musicpal_audio_write(void *opaque, target_phys_addr_t offset,
350 24859b68 balrog
                                 uint32_t value)
351 24859b68 balrog
{
352 24859b68 balrog
    musicpal_audio_state *s = opaque;
353 24859b68 balrog
354 24859b68 balrog
    switch (offset) {
355 24859b68 balrog
    case MP_AUDIO_PLAYBACK_MODE:
356 24859b68 balrog
        if (value & MP_AUDIO_PLAYBACK_EN &&
357 24859b68 balrog
            !(s->playback_mode & MP_AUDIO_PLAYBACK_EN)) {
358 24859b68 balrog
            s->status = 0;
359 24859b68 balrog
            s->last_free = 0;
360 24859b68 balrog
            s->play_pos = 0;
361 24859b68 balrog
        }
362 24859b68 balrog
        s->playback_mode = value;
363 af83e09e balrog
        musicpal_audio_clock_update(s);
364 24859b68 balrog
        break;
365 24859b68 balrog
366 24859b68 balrog
    case MP_AUDIO_CLOCK_DIV:
367 24859b68 balrog
        s->clock_div = value;
368 24859b68 balrog
        s->last_free = 0;
369 24859b68 balrog
        s->play_pos = 0;
370 af83e09e balrog
        musicpal_audio_clock_update(s);
371 24859b68 balrog
        break;
372 24859b68 balrog
373 24859b68 balrog
    case MP_AUDIO_IRQ_STATUS:
374 24859b68 balrog
        s->status &= ~value;
375 24859b68 balrog
        break;
376 24859b68 balrog
377 24859b68 balrog
    case MP_AUDIO_IRQ_ENABLE:
378 24859b68 balrog
        s->irq_enable = value;
379 24859b68 balrog
        if (s->status & s->irq_enable)
380 24859b68 balrog
            qemu_irq_raise(s->irq);
381 24859b68 balrog
        break;
382 24859b68 balrog
383 24859b68 balrog
    case MP_AUDIO_TX_START_LO:
384 24859b68 balrog
        s->phys_buf = (s->phys_buf & 0xFFFF0000) | (value & 0xFFFF);
385 930c8682 pbrook
        s->target_buffer = s->phys_buf;
386 24859b68 balrog
        s->play_pos = 0;
387 24859b68 balrog
        s->last_free = 0;
388 24859b68 balrog
        break;
389 24859b68 balrog
390 24859b68 balrog
    case MP_AUDIO_TX_THRESHOLD:
391 24859b68 balrog
        s->threshold = (value + 1) * 4;
392 24859b68 balrog
        break;
393 24859b68 balrog
394 24859b68 balrog
    case MP_AUDIO_TX_START_HI:
395 24859b68 balrog
        s->phys_buf = (s->phys_buf & 0xFFFF) | (value << 16);
396 930c8682 pbrook
        s->target_buffer = s->phys_buf;
397 24859b68 balrog
        s->play_pos = 0;
398 24859b68 balrog
        s->last_free = 0;
399 24859b68 balrog
        break;
400 24859b68 balrog
    }
401 24859b68 balrog
}
402 24859b68 balrog
403 24859b68 balrog
static void musicpal_audio_reset(void *opaque)
404 24859b68 balrog
{
405 24859b68 balrog
    musicpal_audio_state *s = opaque;
406 24859b68 balrog
407 24859b68 balrog
    s->playback_mode = 0;
408 24859b68 balrog
    s->status = 0;
409 24859b68 balrog
    s->irq_enable = 0;
410 24859b68 balrog
}
411 24859b68 balrog
412 24859b68 balrog
static CPUReadMemoryFunc *musicpal_audio_readfn[] = {
413 24859b68 balrog
    musicpal_audio_read,
414 24859b68 balrog
    musicpal_audio_read,
415 24859b68 balrog
    musicpal_audio_read
416 24859b68 balrog
};
417 24859b68 balrog
418 24859b68 balrog
static CPUWriteMemoryFunc *musicpal_audio_writefn[] = {
419 24859b68 balrog
    musicpal_audio_write,
420 24859b68 balrog
    musicpal_audio_write,
421 24859b68 balrog
    musicpal_audio_write
422 24859b68 balrog
};
423 24859b68 balrog
424 718ec0be malc
static i2c_interface *musicpal_audio_init(qemu_irq irq)
425 24859b68 balrog
{
426 24859b68 balrog
    musicpal_audio_state *s;
427 24859b68 balrog
    i2c_interface *i2c;
428 24859b68 balrog
    int iomemtype;
429 24859b68 balrog
430 24859b68 balrog
    s = qemu_mallocz(sizeof(musicpal_audio_state));
431 24859b68 balrog
    s->irq = irq;
432 24859b68 balrog
433 24859b68 balrog
    i2c = qemu_mallocz(sizeof(i2c_interface));
434 24859b68 balrog
    i2c->bus = i2c_init_bus();
435 24859b68 balrog
    i2c->current_addr = -1;
436 24859b68 balrog
437 cdbe40ca Paul Brook
    s->wm = i2c_create_slave(i2c->bus, "wm8750", MP_WM_ADDR);
438 24859b68 balrog
    wm8750_data_req_set(s->wm, audio_callback, s);
439 24859b68 balrog
440 24859b68 balrog
    iomemtype = cpu_register_io_memory(0, musicpal_audio_readfn,
441 24859b68 balrog
                       musicpal_audio_writefn, s);
442 718ec0be malc
    cpu_register_physical_memory(MP_AUDIO_BASE, MP_AUDIO_SIZE, iomemtype);
443 24859b68 balrog
444 24859b68 balrog
    qemu_register_reset(musicpal_audio_reset, s);
445 24859b68 balrog
446 24859b68 balrog
    return i2c;
447 24859b68 balrog
}
448 24859b68 balrog
#else  /* !HAS_AUDIO */
449 718ec0be malc
static i2c_interface *musicpal_audio_init(qemu_irq irq)
450 24859b68 balrog
{
451 24859b68 balrog
    return NULL;
452 24859b68 balrog
}
453 24859b68 balrog
#endif /* !HAS_AUDIO */
454 24859b68 balrog
455 24859b68 balrog
/* Ethernet register offsets */
456 24859b68 balrog
#define MP_ETH_SMIR             0x010
457 24859b68 balrog
#define MP_ETH_PCXR             0x408
458 24859b68 balrog
#define MP_ETH_SDCMR            0x448
459 24859b68 balrog
#define MP_ETH_ICR              0x450
460 24859b68 balrog
#define MP_ETH_IMR              0x458
461 24859b68 balrog
#define MP_ETH_FRDP0            0x480
462 24859b68 balrog
#define MP_ETH_FRDP1            0x484
463 24859b68 balrog
#define MP_ETH_FRDP2            0x488
464 24859b68 balrog
#define MP_ETH_FRDP3            0x48C
465 24859b68 balrog
#define MP_ETH_CRDP0            0x4A0
466 24859b68 balrog
#define MP_ETH_CRDP1            0x4A4
467 24859b68 balrog
#define MP_ETH_CRDP2            0x4A8
468 24859b68 balrog
#define MP_ETH_CRDP3            0x4AC
469 24859b68 balrog
#define MP_ETH_CTDP0            0x4E0
470 24859b68 balrog
#define MP_ETH_CTDP1            0x4E4
471 24859b68 balrog
#define MP_ETH_CTDP2            0x4E8
472 24859b68 balrog
#define MP_ETH_CTDP3            0x4EC
473 24859b68 balrog
474 24859b68 balrog
/* MII PHY access */
475 24859b68 balrog
#define MP_ETH_SMIR_DATA        0x0000FFFF
476 24859b68 balrog
#define MP_ETH_SMIR_ADDR        0x03FF0000
477 24859b68 balrog
#define MP_ETH_SMIR_OPCODE      (1 << 26) /* Read value */
478 24859b68 balrog
#define MP_ETH_SMIR_RDVALID     (1 << 27)
479 24859b68 balrog
480 24859b68 balrog
/* PHY registers */
481 24859b68 balrog
#define MP_ETH_PHY1_BMSR        0x00210000
482 24859b68 balrog
#define MP_ETH_PHY1_PHYSID1     0x00410000
483 24859b68 balrog
#define MP_ETH_PHY1_PHYSID2     0x00610000
484 24859b68 balrog
485 24859b68 balrog
#define MP_PHY_BMSR_LINK        0x0004
486 24859b68 balrog
#define MP_PHY_BMSR_AUTONEG     0x0008
487 24859b68 balrog
488 24859b68 balrog
#define MP_PHY_88E3015          0x01410E20
489 24859b68 balrog
490 24859b68 balrog
/* TX descriptor status */
491 24859b68 balrog
#define MP_ETH_TX_OWN           (1 << 31)
492 24859b68 balrog
493 24859b68 balrog
/* RX descriptor status */
494 24859b68 balrog
#define MP_ETH_RX_OWN           (1 << 31)
495 24859b68 balrog
496 24859b68 balrog
/* Interrupt cause/mask bits */
497 24859b68 balrog
#define MP_ETH_IRQ_RX_BIT       0
498 24859b68 balrog
#define MP_ETH_IRQ_RX           (1 << MP_ETH_IRQ_RX_BIT)
499 24859b68 balrog
#define MP_ETH_IRQ_TXHI_BIT     2
500 24859b68 balrog
#define MP_ETH_IRQ_TXLO_BIT     3
501 24859b68 balrog
502 24859b68 balrog
/* Port config bits */
503 24859b68 balrog
#define MP_ETH_PCXR_2BSM_BIT    28 /* 2-byte incoming suffix */
504 24859b68 balrog
505 24859b68 balrog
/* SDMA command bits */
506 24859b68 balrog
#define MP_ETH_CMD_TXHI         (1 << 23)
507 24859b68 balrog
#define MP_ETH_CMD_TXLO         (1 << 22)
508 24859b68 balrog
509 24859b68 balrog
typedef struct mv88w8618_tx_desc {
510 24859b68 balrog
    uint32_t cmdstat;
511 24859b68 balrog
    uint16_t res;
512 24859b68 balrog
    uint16_t bytes;
513 24859b68 balrog
    uint32_t buffer;
514 24859b68 balrog
    uint32_t next;
515 24859b68 balrog
} mv88w8618_tx_desc;
516 24859b68 balrog
517 24859b68 balrog
typedef struct mv88w8618_rx_desc {
518 24859b68 balrog
    uint32_t cmdstat;
519 24859b68 balrog
    uint16_t bytes;
520 24859b68 balrog
    uint16_t buffer_size;
521 24859b68 balrog
    uint32_t buffer;
522 24859b68 balrog
    uint32_t next;
523 24859b68 balrog
} mv88w8618_rx_desc;
524 24859b68 balrog
525 24859b68 balrog
typedef struct mv88w8618_eth_state {
526 b47b50fa Paul Brook
    SysBusDevice busdev;
527 24859b68 balrog
    qemu_irq irq;
528 24859b68 balrog
    uint32_t smir;
529 24859b68 balrog
    uint32_t icr;
530 24859b68 balrog
    uint32_t imr;
531 b946a153 aliguori
    int mmio_index;
532 24859b68 balrog
    int vlan_header;
533 930c8682 pbrook
    uint32_t tx_queue[2];
534 930c8682 pbrook
    uint32_t rx_queue[4];
535 930c8682 pbrook
    uint32_t frx_queue[4];
536 930c8682 pbrook
    uint32_t cur_rx[4];
537 24859b68 balrog
    VLANClientState *vc;
538 24859b68 balrog
} mv88w8618_eth_state;
539 24859b68 balrog
540 930c8682 pbrook
static void eth_rx_desc_put(uint32_t addr, mv88w8618_rx_desc *desc)
541 930c8682 pbrook
{
542 930c8682 pbrook
    cpu_to_le32s(&desc->cmdstat);
543 930c8682 pbrook
    cpu_to_le16s(&desc->bytes);
544 930c8682 pbrook
    cpu_to_le16s(&desc->buffer_size);
545 930c8682 pbrook
    cpu_to_le32s(&desc->buffer);
546 930c8682 pbrook
    cpu_to_le32s(&desc->next);
547 930c8682 pbrook
    cpu_physical_memory_write(addr, (void *)desc, sizeof(*desc));
548 930c8682 pbrook
}
549 930c8682 pbrook
550 930c8682 pbrook
static void eth_rx_desc_get(uint32_t addr, mv88w8618_rx_desc *desc)
551 930c8682 pbrook
{
552 930c8682 pbrook
    cpu_physical_memory_read(addr, (void *)desc, sizeof(*desc));
553 930c8682 pbrook
    le32_to_cpus(&desc->cmdstat);
554 930c8682 pbrook
    le16_to_cpus(&desc->bytes);
555 930c8682 pbrook
    le16_to_cpus(&desc->buffer_size);
556 930c8682 pbrook
    le32_to_cpus(&desc->buffer);
557 930c8682 pbrook
    le32_to_cpus(&desc->next);
558 930c8682 pbrook
}
559 930c8682 pbrook
560 24859b68 balrog
static int eth_can_receive(void *opaque)
561 24859b68 balrog
{
562 24859b68 balrog
    return 1;
563 24859b68 balrog
}
564 24859b68 balrog
565 24859b68 balrog
static void eth_receive(void *opaque, const uint8_t *buf, int size)
566 24859b68 balrog
{
567 24859b68 balrog
    mv88w8618_eth_state *s = opaque;
568 930c8682 pbrook
    uint32_t desc_addr;
569 930c8682 pbrook
    mv88w8618_rx_desc desc;
570 24859b68 balrog
    int i;
571 24859b68 balrog
572 24859b68 balrog
    for (i = 0; i < 4; i++) {
573 930c8682 pbrook
        desc_addr = s->cur_rx[i];
574 930c8682 pbrook
        if (!desc_addr)
575 24859b68 balrog
            continue;
576 24859b68 balrog
        do {
577 930c8682 pbrook
            eth_rx_desc_get(desc_addr, &desc);
578 930c8682 pbrook
            if ((desc.cmdstat & MP_ETH_RX_OWN) && desc.buffer_size >= size) {
579 930c8682 pbrook
                cpu_physical_memory_write(desc.buffer + s->vlan_header,
580 930c8682 pbrook
                                          buf, size);
581 930c8682 pbrook
                desc.bytes = size + s->vlan_header;
582 930c8682 pbrook
                desc.cmdstat &= ~MP_ETH_RX_OWN;
583 930c8682 pbrook
                s->cur_rx[i] = desc.next;
584 24859b68 balrog
585 24859b68 balrog
                s->icr |= MP_ETH_IRQ_RX;
586 24859b68 balrog
                if (s->icr & s->imr)
587 24859b68 balrog
                    qemu_irq_raise(s->irq);
588 930c8682 pbrook
                eth_rx_desc_put(desc_addr, &desc);
589 24859b68 balrog
                return;
590 24859b68 balrog
            }
591 930c8682 pbrook
            desc_addr = desc.next;
592 930c8682 pbrook
        } while (desc_addr != s->rx_queue[i]);
593 24859b68 balrog
    }
594 24859b68 balrog
}
595 24859b68 balrog
596 930c8682 pbrook
static void eth_tx_desc_put(uint32_t addr, mv88w8618_tx_desc *desc)
597 930c8682 pbrook
{
598 930c8682 pbrook
    cpu_to_le32s(&desc->cmdstat);
599 930c8682 pbrook
    cpu_to_le16s(&desc->res);
600 930c8682 pbrook
    cpu_to_le16s(&desc->bytes);
601 930c8682 pbrook
    cpu_to_le32s(&desc->buffer);
602 930c8682 pbrook
    cpu_to_le32s(&desc->next);
603 930c8682 pbrook
    cpu_physical_memory_write(addr, (void *)desc, sizeof(*desc));
604 930c8682 pbrook
}
605 930c8682 pbrook
606 930c8682 pbrook
static void eth_tx_desc_get(uint32_t addr, mv88w8618_tx_desc *desc)
607 930c8682 pbrook
{
608 930c8682 pbrook
    cpu_physical_memory_read(addr, (void *)desc, sizeof(*desc));
609 930c8682 pbrook
    le32_to_cpus(&desc->cmdstat);
610 930c8682 pbrook
    le16_to_cpus(&desc->res);
611 930c8682 pbrook
    le16_to_cpus(&desc->bytes);
612 930c8682 pbrook
    le32_to_cpus(&desc->buffer);
613 930c8682 pbrook
    le32_to_cpus(&desc->next);
614 930c8682 pbrook
}
615 930c8682 pbrook
616 24859b68 balrog
static void eth_send(mv88w8618_eth_state *s, int queue_index)
617 24859b68 balrog
{
618 930c8682 pbrook
    uint32_t desc_addr = s->tx_queue[queue_index];
619 930c8682 pbrook
    mv88w8618_tx_desc desc;
620 930c8682 pbrook
    uint8_t buf[2048];
621 930c8682 pbrook
    int len;
622 930c8682 pbrook
623 24859b68 balrog
624 24859b68 balrog
    do {
625 930c8682 pbrook
        eth_tx_desc_get(desc_addr, &desc);
626 930c8682 pbrook
        if (desc.cmdstat & MP_ETH_TX_OWN) {
627 930c8682 pbrook
            len = desc.bytes;
628 930c8682 pbrook
            if (len < 2048) {
629 930c8682 pbrook
                cpu_physical_memory_read(desc.buffer, buf, len);
630 930c8682 pbrook
                qemu_send_packet(s->vc, buf, len);
631 930c8682 pbrook
            }
632 930c8682 pbrook
            desc.cmdstat &= ~MP_ETH_TX_OWN;
633 24859b68 balrog
            s->icr |= 1 << (MP_ETH_IRQ_TXLO_BIT - queue_index);
634 930c8682 pbrook
            eth_tx_desc_put(desc_addr, &desc);
635 24859b68 balrog
        }
636 930c8682 pbrook
        desc_addr = desc.next;
637 930c8682 pbrook
    } while (desc_addr != s->tx_queue[queue_index]);
638 24859b68 balrog
}
639 24859b68 balrog
640 24859b68 balrog
static uint32_t mv88w8618_eth_read(void *opaque, target_phys_addr_t offset)
641 24859b68 balrog
{
642 24859b68 balrog
    mv88w8618_eth_state *s = opaque;
643 24859b68 balrog
644 24859b68 balrog
    switch (offset) {
645 24859b68 balrog
    case MP_ETH_SMIR:
646 24859b68 balrog
        if (s->smir & MP_ETH_SMIR_OPCODE) {
647 24859b68 balrog
            switch (s->smir & MP_ETH_SMIR_ADDR) {
648 24859b68 balrog
            case MP_ETH_PHY1_BMSR:
649 24859b68 balrog
                return MP_PHY_BMSR_LINK | MP_PHY_BMSR_AUTONEG |
650 24859b68 balrog
                       MP_ETH_SMIR_RDVALID;
651 24859b68 balrog
            case MP_ETH_PHY1_PHYSID1:
652 24859b68 balrog
                return (MP_PHY_88E3015 >> 16) | MP_ETH_SMIR_RDVALID;
653 24859b68 balrog
            case MP_ETH_PHY1_PHYSID2:
654 24859b68 balrog
                return (MP_PHY_88E3015 & 0xFFFF) | MP_ETH_SMIR_RDVALID;
655 24859b68 balrog
            default:
656 24859b68 balrog
                return MP_ETH_SMIR_RDVALID;
657 24859b68 balrog
            }
658 24859b68 balrog
        }
659 24859b68 balrog
        return 0;
660 24859b68 balrog
661 24859b68 balrog
    case MP_ETH_ICR:
662 24859b68 balrog
        return s->icr;
663 24859b68 balrog
664 24859b68 balrog
    case MP_ETH_IMR:
665 24859b68 balrog
        return s->imr;
666 24859b68 balrog
667 24859b68 balrog
    case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
668 930c8682 pbrook
        return s->frx_queue[(offset - MP_ETH_FRDP0)/4];
669 24859b68 balrog
670 24859b68 balrog
    case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
671 930c8682 pbrook
        return s->rx_queue[(offset - MP_ETH_CRDP0)/4];
672 24859b68 balrog
673 24859b68 balrog
    case MP_ETH_CTDP0 ... MP_ETH_CTDP3:
674 930c8682 pbrook
        return s->tx_queue[(offset - MP_ETH_CTDP0)/4];
675 24859b68 balrog
676 24859b68 balrog
    default:
677 24859b68 balrog
        return 0;
678 24859b68 balrog
    }
679 24859b68 balrog
}
680 24859b68 balrog
681 24859b68 balrog
static void mv88w8618_eth_write(void *opaque, target_phys_addr_t offset,
682 24859b68 balrog
                                uint32_t value)
683 24859b68 balrog
{
684 24859b68 balrog
    mv88w8618_eth_state *s = opaque;
685 24859b68 balrog
686 24859b68 balrog
    switch (offset) {
687 24859b68 balrog
    case MP_ETH_SMIR:
688 24859b68 balrog
        s->smir = value;
689 24859b68 balrog
        break;
690 24859b68 balrog
691 24859b68 balrog
    case MP_ETH_PCXR:
692 24859b68 balrog
        s->vlan_header = ((value >> MP_ETH_PCXR_2BSM_BIT) & 1) * 2;
693 24859b68 balrog
        break;
694 24859b68 balrog
695 24859b68 balrog
    case MP_ETH_SDCMR:
696 24859b68 balrog
        if (value & MP_ETH_CMD_TXHI)
697 24859b68 balrog
            eth_send(s, 1);
698 24859b68 balrog
        if (value & MP_ETH_CMD_TXLO)
699 24859b68 balrog
            eth_send(s, 0);
700 24859b68 balrog
        if (value & (MP_ETH_CMD_TXHI | MP_ETH_CMD_TXLO) && s->icr & s->imr)
701 24859b68 balrog
            qemu_irq_raise(s->irq);
702 24859b68 balrog
        break;
703 24859b68 balrog
704 24859b68 balrog
    case MP_ETH_ICR:
705 24859b68 balrog
        s->icr &= value;
706 24859b68 balrog
        break;
707 24859b68 balrog
708 24859b68 balrog
    case MP_ETH_IMR:
709 24859b68 balrog
        s->imr = value;
710 24859b68 balrog
        if (s->icr & s->imr)
711 24859b68 balrog
            qemu_irq_raise(s->irq);
712 24859b68 balrog
        break;
713 24859b68 balrog
714 24859b68 balrog
    case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
715 930c8682 pbrook
        s->frx_queue[(offset - MP_ETH_FRDP0)/4] = value;
716 24859b68 balrog
        break;
717 24859b68 balrog
718 24859b68 balrog
    case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
719 24859b68 balrog
        s->rx_queue[(offset - MP_ETH_CRDP0)/4] =
720 930c8682 pbrook
            s->cur_rx[(offset - MP_ETH_CRDP0)/4] = value;
721 24859b68 balrog
        break;
722 24859b68 balrog
723 24859b68 balrog
    case MP_ETH_CTDP0 ... MP_ETH_CTDP3:
724 930c8682 pbrook
        s->tx_queue[(offset - MP_ETH_CTDP0)/4] = value;
725 24859b68 balrog
        break;
726 24859b68 balrog
    }
727 24859b68 balrog
}
728 24859b68 balrog
729 24859b68 balrog
static CPUReadMemoryFunc *mv88w8618_eth_readfn[] = {
730 24859b68 balrog
    mv88w8618_eth_read,
731 24859b68 balrog
    mv88w8618_eth_read,
732 24859b68 balrog
    mv88w8618_eth_read
733 24859b68 balrog
};
734 24859b68 balrog
735 24859b68 balrog
static CPUWriteMemoryFunc *mv88w8618_eth_writefn[] = {
736 24859b68 balrog
    mv88w8618_eth_write,
737 24859b68 balrog
    mv88w8618_eth_write,
738 24859b68 balrog
    mv88w8618_eth_write
739 24859b68 balrog
};
740 24859b68 balrog
741 b946a153 aliguori
static void eth_cleanup(VLANClientState *vc)
742 b946a153 aliguori
{
743 b946a153 aliguori
    mv88w8618_eth_state *s = vc->opaque;
744 b946a153 aliguori
745 b946a153 aliguori
    cpu_unregister_io_memory(s->mmio_index);
746 b946a153 aliguori
747 b946a153 aliguori
    qemu_free(s);
748 b946a153 aliguori
}
749 b946a153 aliguori
750 b47b50fa Paul Brook
static void mv88w8618_eth_init(SysBusDevice *dev)
751 24859b68 balrog
{
752 b47b50fa Paul Brook
    mv88w8618_eth_state *s = FROM_SYSBUS(mv88w8618_eth_state, dev);
753 0ae18cee aliguori
754 b47b50fa Paul Brook
    sysbus_init_irq(dev, &s->irq);
755 b47b50fa Paul Brook
    s->vc = qdev_get_vlan_client(&dev->qdev,
756 b946a153 aliguori
                                 eth_receive, eth_can_receive,
757 b946a153 aliguori
                                 eth_cleanup, s);
758 b946a153 aliguori
    s->mmio_index = cpu_register_io_memory(0, mv88w8618_eth_readfn,
759 b946a153 aliguori
                                           mv88w8618_eth_writefn, s);
760 b47b50fa Paul Brook
    sysbus_init_mmio(dev, MP_ETH_SIZE, s->mmio_index);
761 24859b68 balrog
}
762 24859b68 balrog
763 24859b68 balrog
/* LCD register offsets */
764 24859b68 balrog
#define MP_LCD_IRQCTRL          0x180
765 24859b68 balrog
#define MP_LCD_IRQSTAT          0x184
766 24859b68 balrog
#define MP_LCD_SPICTRL          0x1ac
767 24859b68 balrog
#define MP_LCD_INST             0x1bc
768 24859b68 balrog
#define MP_LCD_DATA             0x1c0
769 24859b68 balrog
770 24859b68 balrog
/* Mode magics */
771 24859b68 balrog
#define MP_LCD_SPI_DATA         0x00100011
772 24859b68 balrog
#define MP_LCD_SPI_CMD          0x00104011
773 24859b68 balrog
#define MP_LCD_SPI_INVALID      0x00000000
774 24859b68 balrog
775 24859b68 balrog
/* Commmands */
776 24859b68 balrog
#define MP_LCD_INST_SETPAGE0    0xB0
777 24859b68 balrog
/* ... */
778 24859b68 balrog
#define MP_LCD_INST_SETPAGE7    0xB7
779 24859b68 balrog
780 24859b68 balrog
#define MP_LCD_TEXTCOLOR        0xe0e0ff /* RRGGBB */
781 24859b68 balrog
782 24859b68 balrog
typedef struct musicpal_lcd_state {
783 b47b50fa Paul Brook
    SysBusDevice busdev;
784 24859b68 balrog
    uint32_t mode;
785 24859b68 balrog
    uint32_t irqctrl;
786 24859b68 balrog
    int page;
787 24859b68 balrog
    int page_off;
788 24859b68 balrog
    DisplayState *ds;
789 24859b68 balrog
    uint8_t video_ram[128*64/8];
790 24859b68 balrog
} musicpal_lcd_state;
791 24859b68 balrog
792 24859b68 balrog
static uint32_t lcd_brightness;
793 24859b68 balrog
794 24859b68 balrog
static uint8_t scale_lcd_color(uint8_t col)
795 24859b68 balrog
{
796 24859b68 balrog
    int tmp = col;
797 24859b68 balrog
798 24859b68 balrog
    switch (lcd_brightness) {
799 24859b68 balrog
    case 0x00000007: /* 0 */
800 24859b68 balrog
        return 0;
801 24859b68 balrog
802 24859b68 balrog
    case 0x00020000: /* 1 */
803 24859b68 balrog
        return (tmp * 1) / 7;
804 24859b68 balrog
805 24859b68 balrog
    case 0x00020001: /* 2 */
806 24859b68 balrog
        return (tmp * 2) / 7;
807 24859b68 balrog
808 24859b68 balrog
    case 0x00040000: /* 3 */
809 24859b68 balrog
        return (tmp * 3) / 7;
810 24859b68 balrog
811 24859b68 balrog
    case 0x00010006: /* 4 */
812 24859b68 balrog
        return (tmp * 4) / 7;
813 24859b68 balrog
814 24859b68 balrog
    case 0x00020005: /* 5 */
815 24859b68 balrog
        return (tmp * 5) / 7;
816 24859b68 balrog
817 24859b68 balrog
    case 0x00040003: /* 6 */
818 24859b68 balrog
        return (tmp * 6) / 7;
819 24859b68 balrog
820 24859b68 balrog
    case 0x00030004: /* 7 */
821 24859b68 balrog
    default:
822 24859b68 balrog
        return col;
823 24859b68 balrog
    }
824 24859b68 balrog
}
825 24859b68 balrog
826 0266f2c7 balrog
#define SET_LCD_PIXEL(depth, type) \
827 0266f2c7 balrog
static inline void glue(set_lcd_pixel, depth) \
828 0266f2c7 balrog
        (musicpal_lcd_state *s, int x, int y, type col) \
829 0266f2c7 balrog
{ \
830 0266f2c7 balrog
    int dx, dy; \
831 0e1f5a0c aliguori
    type *pixel = &((type *) ds_get_data(s->ds))[(y * 128 * 3 + x) * 3]; \
832 0266f2c7 balrog
\
833 0266f2c7 balrog
    for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \
834 0266f2c7 balrog
        for (dx = 0; dx < 3; dx++, pixel++) \
835 0266f2c7 balrog
            *pixel = col; \
836 24859b68 balrog
}
837 0266f2c7 balrog
SET_LCD_PIXEL(8, uint8_t)
838 0266f2c7 balrog
SET_LCD_PIXEL(16, uint16_t)
839 0266f2c7 balrog
SET_LCD_PIXEL(32, uint32_t)
840 0266f2c7 balrog
841 0266f2c7 balrog
#include "pixel_ops.h"
842 24859b68 balrog
843 24859b68 balrog
static void lcd_refresh(void *opaque)
844 24859b68 balrog
{
845 24859b68 balrog
    musicpal_lcd_state *s = opaque;
846 0266f2c7 balrog
    int x, y, col;
847 24859b68 balrog
848 0e1f5a0c aliguori
    switch (ds_get_bits_per_pixel(s->ds)) {
849 0266f2c7 balrog
    case 0:
850 0266f2c7 balrog
        return;
851 0266f2c7 balrog
#define LCD_REFRESH(depth, func) \
852 0266f2c7 balrog
    case depth: \
853 0266f2c7 balrog
        col = func(scale_lcd_color((MP_LCD_TEXTCOLOR >> 16) & 0xff), \
854 0266f2c7 balrog
                   scale_lcd_color((MP_LCD_TEXTCOLOR >> 8) & 0xff), \
855 0266f2c7 balrog
                   scale_lcd_color(MP_LCD_TEXTCOLOR & 0xff)); \
856 0266f2c7 balrog
        for (x = 0; x < 128; x++) \
857 0266f2c7 balrog
            for (y = 0; y < 64; y++) \
858 0266f2c7 balrog
                if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) \
859 0266f2c7 balrog
                    glue(set_lcd_pixel, depth)(s, x, y, col); \
860 0266f2c7 balrog
                else \
861 0266f2c7 balrog
                    glue(set_lcd_pixel, depth)(s, x, y, 0); \
862 0266f2c7 balrog
        break;
863 0266f2c7 balrog
    LCD_REFRESH(8, rgb_to_pixel8)
864 0266f2c7 balrog
    LCD_REFRESH(16, rgb_to_pixel16)
865 bf9b48af aliguori
    LCD_REFRESH(32, (is_surface_bgr(s->ds->surface) ?
866 bf9b48af aliguori
                     rgb_to_pixel32bgr : rgb_to_pixel32))
867 0266f2c7 balrog
    default:
868 2ac71179 Paul Brook
        hw_error("unsupported colour depth %i\n",
869 0e1f5a0c aliguori
                  ds_get_bits_per_pixel(s->ds));
870 0266f2c7 balrog
    }
871 24859b68 balrog
872 24859b68 balrog
    dpy_update(s->ds, 0, 0, 128*3, 64*3);
873 24859b68 balrog
}
874 24859b68 balrog
875 167bc3d2 balrog
static void lcd_invalidate(void *opaque)
876 167bc3d2 balrog
{
877 167bc3d2 balrog
}
878 167bc3d2 balrog
879 24859b68 balrog
static uint32_t musicpal_lcd_read(void *opaque, target_phys_addr_t offset)
880 24859b68 balrog
{
881 24859b68 balrog
    musicpal_lcd_state *s = opaque;
882 24859b68 balrog
883 24859b68 balrog
    switch (offset) {
884 24859b68 balrog
    case MP_LCD_IRQCTRL:
885 24859b68 balrog
        return s->irqctrl;
886 24859b68 balrog
887 24859b68 balrog
    default:
888 24859b68 balrog
        return 0;
889 24859b68 balrog
    }
890 24859b68 balrog
}
891 24859b68 balrog
892 24859b68 balrog
static void musicpal_lcd_write(void *opaque, target_phys_addr_t offset,
893 24859b68 balrog
                               uint32_t value)
894 24859b68 balrog
{
895 24859b68 balrog
    musicpal_lcd_state *s = opaque;
896 24859b68 balrog
897 24859b68 balrog
    switch (offset) {
898 24859b68 balrog
    case MP_LCD_IRQCTRL:
899 24859b68 balrog
        s->irqctrl = value;
900 24859b68 balrog
        break;
901 24859b68 balrog
902 24859b68 balrog
    case MP_LCD_SPICTRL:
903 24859b68 balrog
        if (value == MP_LCD_SPI_DATA || value == MP_LCD_SPI_CMD)
904 24859b68 balrog
            s->mode = value;
905 24859b68 balrog
        else
906 24859b68 balrog
            s->mode = MP_LCD_SPI_INVALID;
907 24859b68 balrog
        break;
908 24859b68 balrog
909 24859b68 balrog
    case MP_LCD_INST:
910 24859b68 balrog
        if (value >= MP_LCD_INST_SETPAGE0 && value <= MP_LCD_INST_SETPAGE7) {
911 24859b68 balrog
            s->page = value - MP_LCD_INST_SETPAGE0;
912 24859b68 balrog
            s->page_off = 0;
913 24859b68 balrog
        }
914 24859b68 balrog
        break;
915 24859b68 balrog
916 24859b68 balrog
    case MP_LCD_DATA:
917 24859b68 balrog
        if (s->mode == MP_LCD_SPI_CMD) {
918 24859b68 balrog
            if (value >= MP_LCD_INST_SETPAGE0 &&
919 24859b68 balrog
                value <= MP_LCD_INST_SETPAGE7) {
920 24859b68 balrog
                s->page = value - MP_LCD_INST_SETPAGE0;
921 24859b68 balrog
                s->page_off = 0;
922 24859b68 balrog
            }
923 24859b68 balrog
        } else if (s->mode == MP_LCD_SPI_DATA) {
924 24859b68 balrog
            s->video_ram[s->page*128 + s->page_off] = value;
925 24859b68 balrog
            s->page_off = (s->page_off + 1) & 127;
926 24859b68 balrog
        }
927 24859b68 balrog
        break;
928 24859b68 balrog
    }
929 24859b68 balrog
}
930 24859b68 balrog
931 24859b68 balrog
static CPUReadMemoryFunc *musicpal_lcd_readfn[] = {
932 24859b68 balrog
    musicpal_lcd_read,
933 24859b68 balrog
    musicpal_lcd_read,
934 24859b68 balrog
    musicpal_lcd_read
935 24859b68 balrog
};
936 24859b68 balrog
937 24859b68 balrog
static CPUWriteMemoryFunc *musicpal_lcd_writefn[] = {
938 24859b68 balrog
    musicpal_lcd_write,
939 24859b68 balrog
    musicpal_lcd_write,
940 24859b68 balrog
    musicpal_lcd_write
941 24859b68 balrog
};
942 24859b68 balrog
943 b47b50fa Paul Brook
static void musicpal_lcd_init(SysBusDevice *dev)
944 24859b68 balrog
{
945 b47b50fa Paul Brook
    musicpal_lcd_state *s = FROM_SYSBUS(musicpal_lcd_state, dev);
946 24859b68 balrog
    int iomemtype;
947 24859b68 balrog
948 24859b68 balrog
    iomemtype = cpu_register_io_memory(0, musicpal_lcd_readfn,
949 24859b68 balrog
                                       musicpal_lcd_writefn, s);
950 b47b50fa Paul Brook
    sysbus_init_mmio(dev, MP_LCD_SIZE, iomemtype);
951 718ec0be malc
    cpu_register_physical_memory(MP_LCD_BASE, MP_LCD_SIZE, iomemtype);
952 24859b68 balrog
953 3023f332 aliguori
    s->ds = graphic_console_init(lcd_refresh, lcd_invalidate,
954 3023f332 aliguori
                                 NULL, NULL, s);
955 3023f332 aliguori
    qemu_console_resize(s->ds, 128*3, 64*3);
956 24859b68 balrog
}
957 24859b68 balrog
958 24859b68 balrog
/* PIC register offsets */
959 24859b68 balrog
#define MP_PIC_STATUS           0x00
960 24859b68 balrog
#define MP_PIC_ENABLE_SET       0x08
961 24859b68 balrog
#define MP_PIC_ENABLE_CLR       0x0C
962 24859b68 balrog
963 24859b68 balrog
typedef struct mv88w8618_pic_state
964 24859b68 balrog
{
965 b47b50fa Paul Brook
    SysBusDevice busdev;
966 24859b68 balrog
    uint32_t level;
967 24859b68 balrog
    uint32_t enabled;
968 24859b68 balrog
    qemu_irq parent_irq;
969 24859b68 balrog
} mv88w8618_pic_state;
970 24859b68 balrog
971 24859b68 balrog
static void mv88w8618_pic_update(mv88w8618_pic_state *s)
972 24859b68 balrog
{
973 24859b68 balrog
    qemu_set_irq(s->parent_irq, (s->level & s->enabled));
974 24859b68 balrog
}
975 24859b68 balrog
976 24859b68 balrog
static void mv88w8618_pic_set_irq(void *opaque, int irq, int level)
977 24859b68 balrog
{
978 24859b68 balrog
    mv88w8618_pic_state *s = opaque;
979 24859b68 balrog
980 24859b68 balrog
    if (level)
981 24859b68 balrog
        s->level |= 1 << irq;
982 24859b68 balrog
    else
983 24859b68 balrog
        s->level &= ~(1 << irq);
984 24859b68 balrog
    mv88w8618_pic_update(s);
985 24859b68 balrog
}
986 24859b68 balrog
987 24859b68 balrog
static uint32_t mv88w8618_pic_read(void *opaque, target_phys_addr_t offset)
988 24859b68 balrog
{
989 24859b68 balrog
    mv88w8618_pic_state *s = opaque;
990 24859b68 balrog
991 24859b68 balrog
    switch (offset) {
992 24859b68 balrog
    case MP_PIC_STATUS:
993 24859b68 balrog
        return s->level & s->enabled;
994 24859b68 balrog
995 24859b68 balrog
    default:
996 24859b68 balrog
        return 0;
997 24859b68 balrog
    }
998 24859b68 balrog
}
999 24859b68 balrog
1000 24859b68 balrog
static void mv88w8618_pic_write(void *opaque, target_phys_addr_t offset,
1001 24859b68 balrog
                                uint32_t value)
1002 24859b68 balrog
{
1003 24859b68 balrog
    mv88w8618_pic_state *s = opaque;
1004 24859b68 balrog
1005 24859b68 balrog
    switch (offset) {
1006 24859b68 balrog
    case MP_PIC_ENABLE_SET:
1007 24859b68 balrog
        s->enabled |= value;
1008 24859b68 balrog
        break;
1009 24859b68 balrog
1010 24859b68 balrog
    case MP_PIC_ENABLE_CLR:
1011 24859b68 balrog
        s->enabled &= ~value;
1012 24859b68 balrog
        s->level &= ~value;
1013 24859b68 balrog
        break;
1014 24859b68 balrog
    }
1015 24859b68 balrog
    mv88w8618_pic_update(s);
1016 24859b68 balrog
}
1017 24859b68 balrog
1018 24859b68 balrog
static void mv88w8618_pic_reset(void *opaque)
1019 24859b68 balrog
{
1020 24859b68 balrog
    mv88w8618_pic_state *s = opaque;
1021 24859b68 balrog
1022 24859b68 balrog
    s->level = 0;
1023 24859b68 balrog
    s->enabled = 0;
1024 24859b68 balrog
}
1025 24859b68 balrog
1026 24859b68 balrog
static CPUReadMemoryFunc *mv88w8618_pic_readfn[] = {
1027 24859b68 balrog
    mv88w8618_pic_read,
1028 24859b68 balrog
    mv88w8618_pic_read,
1029 24859b68 balrog
    mv88w8618_pic_read
1030 24859b68 balrog
};
1031 24859b68 balrog
1032 24859b68 balrog
static CPUWriteMemoryFunc *mv88w8618_pic_writefn[] = {
1033 24859b68 balrog
    mv88w8618_pic_write,
1034 24859b68 balrog
    mv88w8618_pic_write,
1035 24859b68 balrog
    mv88w8618_pic_write
1036 24859b68 balrog
};
1037 24859b68 balrog
1038 b47b50fa Paul Brook
static void mv88w8618_pic_init(SysBusDevice *dev)
1039 24859b68 balrog
{
1040 b47b50fa Paul Brook
    mv88w8618_pic_state *s = FROM_SYSBUS(mv88w8618_pic_state, dev);
1041 24859b68 balrog
    int iomemtype;
1042 24859b68 balrog
1043 b47b50fa Paul Brook
    qdev_init_irq_sink(&dev->qdev, mv88w8618_pic_set_irq, 32);
1044 b47b50fa Paul Brook
    sysbus_init_irq(dev, &s->parent_irq);
1045 24859b68 balrog
    iomemtype = cpu_register_io_memory(0, mv88w8618_pic_readfn,
1046 24859b68 balrog
                                       mv88w8618_pic_writefn, s);
1047 b47b50fa Paul Brook
    sysbus_init_mmio(dev, MP_PIC_SIZE, iomemtype);
1048 24859b68 balrog
1049 24859b68 balrog
    qemu_register_reset(mv88w8618_pic_reset, s);
1050 24859b68 balrog
}
1051 24859b68 balrog
1052 24859b68 balrog
/* PIT register offsets */
1053 24859b68 balrog
#define MP_PIT_TIMER1_LENGTH    0x00
1054 24859b68 balrog
/* ... */
1055 24859b68 balrog
#define MP_PIT_TIMER4_LENGTH    0x0C
1056 24859b68 balrog
#define MP_PIT_CONTROL          0x10
1057 24859b68 balrog
#define MP_PIT_TIMER1_VALUE     0x14
1058 24859b68 balrog
/* ... */
1059 24859b68 balrog
#define MP_PIT_TIMER4_VALUE     0x20
1060 24859b68 balrog
#define MP_BOARD_RESET          0x34
1061 24859b68 balrog
1062 24859b68 balrog
/* Magic board reset value (probably some watchdog behind it) */
1063 24859b68 balrog
#define MP_BOARD_RESET_MAGIC    0x10000
1064 24859b68 balrog
1065 24859b68 balrog
typedef struct mv88w8618_timer_state {
1066 b47b50fa Paul Brook
    ptimer_state *ptimer;
1067 24859b68 balrog
    uint32_t limit;
1068 24859b68 balrog
    int freq;
1069 24859b68 balrog
    qemu_irq irq;
1070 24859b68 balrog
} mv88w8618_timer_state;
1071 24859b68 balrog
1072 24859b68 balrog
typedef struct mv88w8618_pit_state {
1073 b47b50fa Paul Brook
    SysBusDevice busdev;
1074 b47b50fa Paul Brook
    mv88w8618_timer_state timer[4];
1075 24859b68 balrog
    uint32_t control;
1076 24859b68 balrog
} mv88w8618_pit_state;
1077 24859b68 balrog
1078 24859b68 balrog
static void mv88w8618_timer_tick(void *opaque)
1079 24859b68 balrog
{
1080 24859b68 balrog
    mv88w8618_timer_state *s = opaque;
1081 24859b68 balrog
1082 24859b68 balrog
    qemu_irq_raise(s->irq);
1083 24859b68 balrog
}
1084 24859b68 balrog
1085 b47b50fa Paul Brook
static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s,
1086 b47b50fa Paul Brook
                                 uint32_t freq)
1087 24859b68 balrog
{
1088 24859b68 balrog
    QEMUBH *bh;
1089 24859b68 balrog
1090 b47b50fa Paul Brook
    sysbus_init_irq(dev, &s->irq);
1091 24859b68 balrog
    s->freq = freq;
1092 24859b68 balrog
1093 24859b68 balrog
    bh = qemu_bh_new(mv88w8618_timer_tick, s);
1094 b47b50fa Paul Brook
    s->ptimer = ptimer_init(bh);
1095 24859b68 balrog
}
1096 24859b68 balrog
1097 24859b68 balrog
static uint32_t mv88w8618_pit_read(void *opaque, target_phys_addr_t offset)
1098 24859b68 balrog
{
1099 24859b68 balrog
    mv88w8618_pit_state *s = opaque;
1100 24859b68 balrog
    mv88w8618_timer_state *t;
1101 24859b68 balrog
1102 24859b68 balrog
    switch (offset) {
1103 24859b68 balrog
    case MP_PIT_TIMER1_VALUE ... MP_PIT_TIMER4_VALUE:
1104 b47b50fa Paul Brook
        t = &s->timer[(offset-MP_PIT_TIMER1_VALUE) >> 2];
1105 b47b50fa Paul Brook
        return ptimer_get_count(t->ptimer);
1106 24859b68 balrog
1107 24859b68 balrog
    default:
1108 24859b68 balrog
        return 0;
1109 24859b68 balrog
    }
1110 24859b68 balrog
}
1111 24859b68 balrog
1112 24859b68 balrog
static void mv88w8618_pit_write(void *opaque, target_phys_addr_t offset,
1113 24859b68 balrog
                                uint32_t value)
1114 24859b68 balrog
{
1115 24859b68 balrog
    mv88w8618_pit_state *s = opaque;
1116 24859b68 balrog
    mv88w8618_timer_state *t;
1117 24859b68 balrog
    int i;
1118 24859b68 balrog
1119 24859b68 balrog
    switch (offset) {
1120 24859b68 balrog
    case MP_PIT_TIMER1_LENGTH ... MP_PIT_TIMER4_LENGTH:
1121 b47b50fa Paul Brook
        t = &s->timer[offset >> 2];
1122 24859b68 balrog
        t->limit = value;
1123 b47b50fa Paul Brook
        ptimer_set_limit(t->ptimer, t->limit, 1);
1124 24859b68 balrog
        break;
1125 24859b68 balrog
1126 24859b68 balrog
    case MP_PIT_CONTROL:
1127 24859b68 balrog
        for (i = 0; i < 4; i++) {
1128 24859b68 balrog
            if (value & 0xf) {
1129 b47b50fa Paul Brook
                t = &s->timer[i];
1130 b47b50fa Paul Brook
                ptimer_set_limit(t->ptimer, t->limit, 0);
1131 b47b50fa Paul Brook
                ptimer_set_freq(t->ptimer, t->freq);
1132 b47b50fa Paul Brook
                ptimer_run(t->ptimer, 0);
1133 24859b68 balrog
            }
1134 24859b68 balrog
            value >>= 4;
1135 24859b68 balrog
        }
1136 24859b68 balrog
        break;
1137 24859b68 balrog
1138 24859b68 balrog
    case MP_BOARD_RESET:
1139 24859b68 balrog
        if (value == MP_BOARD_RESET_MAGIC)
1140 24859b68 balrog
            qemu_system_reset_request();
1141 24859b68 balrog
        break;
1142 24859b68 balrog
    }
1143 24859b68 balrog
}
1144 24859b68 balrog
1145 24859b68 balrog
static CPUReadMemoryFunc *mv88w8618_pit_readfn[] = {
1146 24859b68 balrog
    mv88w8618_pit_read,
1147 24859b68 balrog
    mv88w8618_pit_read,
1148 24859b68 balrog
    mv88w8618_pit_read
1149 24859b68 balrog
};
1150 24859b68 balrog
1151 24859b68 balrog
static CPUWriteMemoryFunc *mv88w8618_pit_writefn[] = {
1152 24859b68 balrog
    mv88w8618_pit_write,
1153 24859b68 balrog
    mv88w8618_pit_write,
1154 24859b68 balrog
    mv88w8618_pit_write
1155 24859b68 balrog
};
1156 24859b68 balrog
1157 b47b50fa Paul Brook
static void mv88w8618_pit_init(SysBusDevice *dev)
1158 24859b68 balrog
{
1159 24859b68 balrog
    int iomemtype;
1160 b47b50fa Paul Brook
    mv88w8618_pit_state *s = FROM_SYSBUS(mv88w8618_pit_state, dev);
1161 b47b50fa Paul Brook
    int i;
1162 24859b68 balrog
1163 24859b68 balrog
    /* Letting them all run at 1 MHz is likely just a pragmatic
1164 24859b68 balrog
     * simplification. */
1165 b47b50fa Paul Brook
    for (i = 0; i < 4; i++) {
1166 b47b50fa Paul Brook
        mv88w8618_timer_init(dev, &s->timer[i], 1000000);
1167 b47b50fa Paul Brook
    }
1168 24859b68 balrog
1169 24859b68 balrog
    iomemtype = cpu_register_io_memory(0, mv88w8618_pit_readfn,
1170 24859b68 balrog
                                       mv88w8618_pit_writefn, s);
1171 b47b50fa Paul Brook
    sysbus_init_mmio(dev, MP_PIT_SIZE, iomemtype);
1172 24859b68 balrog
}
1173 24859b68 balrog
1174 24859b68 balrog
/* Flash config register offsets */
1175 24859b68 balrog
#define MP_FLASHCFG_CFGR0    0x04
1176 24859b68 balrog
1177 24859b68 balrog
typedef struct mv88w8618_flashcfg_state {
1178 b47b50fa Paul Brook
    SysBusDevice busdev;
1179 24859b68 balrog
    uint32_t cfgr0;
1180 24859b68 balrog
} mv88w8618_flashcfg_state;
1181 24859b68 balrog
1182 24859b68 balrog
static uint32_t mv88w8618_flashcfg_read(void *opaque,
1183 24859b68 balrog
                                        target_phys_addr_t offset)
1184 24859b68 balrog
{
1185 24859b68 balrog
    mv88w8618_flashcfg_state *s = opaque;
1186 24859b68 balrog
1187 24859b68 balrog
    switch (offset) {
1188 24859b68 balrog
    case MP_FLASHCFG_CFGR0:
1189 24859b68 balrog
        return s->cfgr0;
1190 24859b68 balrog
1191 24859b68 balrog
    default:
1192 24859b68 balrog
        return 0;
1193 24859b68 balrog
    }
1194 24859b68 balrog
}
1195 24859b68 balrog
1196 24859b68 balrog
static void mv88w8618_flashcfg_write(void *opaque, target_phys_addr_t offset,
1197 24859b68 balrog
                                     uint32_t value)
1198 24859b68 balrog
{
1199 24859b68 balrog
    mv88w8618_flashcfg_state *s = opaque;
1200 24859b68 balrog
1201 24859b68 balrog
    switch (offset) {
1202 24859b68 balrog
    case MP_FLASHCFG_CFGR0:
1203 24859b68 balrog
        s->cfgr0 = value;
1204 24859b68 balrog
        break;
1205 24859b68 balrog
    }
1206 24859b68 balrog
}
1207 24859b68 balrog
1208 24859b68 balrog
static CPUReadMemoryFunc *mv88w8618_flashcfg_readfn[] = {
1209 24859b68 balrog
    mv88w8618_flashcfg_read,
1210 24859b68 balrog
    mv88w8618_flashcfg_read,
1211 24859b68 balrog
    mv88w8618_flashcfg_read
1212 24859b68 balrog
};
1213 24859b68 balrog
1214 24859b68 balrog
static CPUWriteMemoryFunc *mv88w8618_flashcfg_writefn[] = {
1215 24859b68 balrog
    mv88w8618_flashcfg_write,
1216 24859b68 balrog
    mv88w8618_flashcfg_write,
1217 24859b68 balrog
    mv88w8618_flashcfg_write
1218 24859b68 balrog
};
1219 24859b68 balrog
1220 b47b50fa Paul Brook
static void mv88w8618_flashcfg_init(SysBusDevice *dev)
1221 24859b68 balrog
{
1222 24859b68 balrog
    int iomemtype;
1223 b47b50fa Paul Brook
    mv88w8618_flashcfg_state *s = FROM_SYSBUS(mv88w8618_flashcfg_state, dev);
1224 24859b68 balrog
1225 24859b68 balrog
    s->cfgr0 = 0xfffe4285; /* Default as set by U-Boot for 8 MB flash */
1226 24859b68 balrog
    iomemtype = cpu_register_io_memory(0, mv88w8618_flashcfg_readfn,
1227 24859b68 balrog
                       mv88w8618_flashcfg_writefn, s);
1228 b47b50fa Paul Brook
    sysbus_init_mmio(dev, MP_FLASHCFG_SIZE, iomemtype);
1229 24859b68 balrog
}
1230 24859b68 balrog
1231 718ec0be malc
/* Misc register offsets */
1232 718ec0be malc
#define MP_MISC_BOARD_REVISION  0x18
1233 718ec0be malc
1234 718ec0be malc
#define MP_BOARD_REVISION       0x31
1235 718ec0be malc
1236 718ec0be malc
static uint32_t musicpal_misc_read(void *opaque, target_phys_addr_t offset)
1237 718ec0be malc
{
1238 718ec0be malc
    switch (offset) {
1239 718ec0be malc
    case MP_MISC_BOARD_REVISION:
1240 718ec0be malc
        return MP_BOARD_REVISION;
1241 718ec0be malc
1242 718ec0be malc
    default:
1243 718ec0be malc
        return 0;
1244 718ec0be malc
    }
1245 718ec0be malc
}
1246 718ec0be malc
1247 718ec0be malc
static void musicpal_misc_write(void *opaque, target_phys_addr_t offset,
1248 718ec0be malc
                                uint32_t value)
1249 718ec0be malc
{
1250 718ec0be malc
}
1251 718ec0be malc
1252 718ec0be malc
static CPUReadMemoryFunc *musicpal_misc_readfn[] = {
1253 718ec0be malc
    musicpal_misc_read,
1254 718ec0be malc
    musicpal_misc_read,
1255 718ec0be malc
    musicpal_misc_read,
1256 718ec0be malc
};
1257 718ec0be malc
1258 718ec0be malc
static CPUWriteMemoryFunc *musicpal_misc_writefn[] = {
1259 718ec0be malc
    musicpal_misc_write,
1260 718ec0be malc
    musicpal_misc_write,
1261 718ec0be malc
    musicpal_misc_write,
1262 718ec0be malc
};
1263 718ec0be malc
1264 718ec0be malc
static void musicpal_misc_init(void)
1265 718ec0be malc
{
1266 718ec0be malc
    int iomemtype;
1267 718ec0be malc
1268 718ec0be malc
    iomemtype = cpu_register_io_memory(0, musicpal_misc_readfn,
1269 718ec0be malc
                                       musicpal_misc_writefn, NULL);
1270 718ec0be malc
    cpu_register_physical_memory(MP_MISC_BASE, MP_MISC_SIZE, iomemtype);
1271 718ec0be malc
}
1272 718ec0be malc
1273 718ec0be malc
/* WLAN register offsets */
1274 718ec0be malc
#define MP_WLAN_MAGIC1          0x11c
1275 718ec0be malc
#define MP_WLAN_MAGIC2          0x124
1276 718ec0be malc
1277 718ec0be malc
static uint32_t mv88w8618_wlan_read(void *opaque, target_phys_addr_t offset)
1278 718ec0be malc
{
1279 718ec0be malc
    switch (offset) {
1280 718ec0be malc
    /* Workaround to allow loading the binary-only wlandrv.ko crap
1281 718ec0be malc
     * from the original Freecom firmware. */
1282 718ec0be malc
    case MP_WLAN_MAGIC1:
1283 718ec0be malc
        return ~3;
1284 718ec0be malc
    case MP_WLAN_MAGIC2:
1285 718ec0be malc
        return -1;
1286 718ec0be malc
1287 718ec0be malc
    default:
1288 718ec0be malc
        return 0;
1289 718ec0be malc
    }
1290 718ec0be malc
}
1291 718ec0be malc
1292 718ec0be malc
static void mv88w8618_wlan_write(void *opaque, target_phys_addr_t offset,
1293 718ec0be malc
                                 uint32_t value)
1294 718ec0be malc
{
1295 718ec0be malc
}
1296 718ec0be malc
1297 718ec0be malc
static CPUReadMemoryFunc *mv88w8618_wlan_readfn[] = {
1298 718ec0be malc
    mv88w8618_wlan_read,
1299 718ec0be malc
    mv88w8618_wlan_read,
1300 718ec0be malc
    mv88w8618_wlan_read,
1301 718ec0be malc
};
1302 718ec0be malc
1303 718ec0be malc
static CPUWriteMemoryFunc *mv88w8618_wlan_writefn[] = {
1304 718ec0be malc
    mv88w8618_wlan_write,
1305 718ec0be malc
    mv88w8618_wlan_write,
1306 718ec0be malc
    mv88w8618_wlan_write,
1307 718ec0be malc
};
1308 718ec0be malc
1309 b47b50fa Paul Brook
static void mv88w8618_wlan_init(SysBusDevice *dev)
1310 718ec0be malc
{
1311 718ec0be malc
    int iomemtype;
1312 24859b68 balrog
1313 718ec0be malc
    iomemtype = cpu_register_io_memory(0, mv88w8618_wlan_readfn,
1314 718ec0be malc
                                       mv88w8618_wlan_writefn, NULL);
1315 b47b50fa Paul Brook
    sysbus_init_mmio(dev, MP_WLAN_SIZE, iomemtype);
1316 718ec0be malc
}
1317 24859b68 balrog
1318 718ec0be malc
/* GPIO register offsets */
1319 718ec0be malc
#define MP_GPIO_OE_LO           0x008
1320 718ec0be malc
#define MP_GPIO_OUT_LO          0x00c
1321 718ec0be malc
#define MP_GPIO_IN_LO           0x010
1322 718ec0be malc
#define MP_GPIO_ISR_LO          0x020
1323 718ec0be malc
#define MP_GPIO_OE_HI           0x508
1324 718ec0be malc
#define MP_GPIO_OUT_HI          0x50c
1325 718ec0be malc
#define MP_GPIO_IN_HI           0x510
1326 718ec0be malc
#define MP_GPIO_ISR_HI          0x520
1327 24859b68 balrog
1328 24859b68 balrog
/* GPIO bits & masks */
1329 24859b68 balrog
#define MP_GPIO_WHEEL_VOL       (1 << 8)
1330 24859b68 balrog
#define MP_GPIO_WHEEL_VOL_INV   (1 << 9)
1331 24859b68 balrog
#define MP_GPIO_WHEEL_NAV       (1 << 10)
1332 24859b68 balrog
#define MP_GPIO_WHEEL_NAV_INV   (1 << 11)
1333 24859b68 balrog
#define MP_GPIO_LCD_BRIGHTNESS  0x00070000
1334 24859b68 balrog
#define MP_GPIO_BTN_FAVORITS    (1 << 19)
1335 24859b68 balrog
#define MP_GPIO_BTN_MENU        (1 << 20)
1336 24859b68 balrog
#define MP_GPIO_BTN_VOLUME      (1 << 21)
1337 24859b68 balrog
#define MP_GPIO_BTN_NAVIGATION  (1 << 22)
1338 24859b68 balrog
#define MP_GPIO_I2C_DATA_BIT    29
1339 24859b68 balrog
#define MP_GPIO_I2C_DATA        (1 << MP_GPIO_I2C_DATA_BIT)
1340 24859b68 balrog
#define MP_GPIO_I2C_CLOCK_BIT   30
1341 24859b68 balrog
1342 24859b68 balrog
/* LCD brightness bits in GPIO_OE_HI */
1343 24859b68 balrog
#define MP_OE_LCD_BRIGHTNESS    0x0007
1344 24859b68 balrog
1345 718ec0be malc
static uint32_t musicpal_gpio_read(void *opaque, target_phys_addr_t offset)
1346 24859b68 balrog
{
1347 24859b68 balrog
    switch (offset) {
1348 24859b68 balrog
    case MP_GPIO_OE_HI: /* used for LCD brightness control */
1349 24859b68 balrog
        return lcd_brightness & MP_OE_LCD_BRIGHTNESS;
1350 24859b68 balrog
1351 24859b68 balrog
    case MP_GPIO_OUT_LO:
1352 24859b68 balrog
        return gpio_out_state & 0xFFFF;
1353 24859b68 balrog
    case MP_GPIO_OUT_HI:
1354 24859b68 balrog
        return gpio_out_state >> 16;
1355 24859b68 balrog
1356 24859b68 balrog
    case MP_GPIO_IN_LO:
1357 24859b68 balrog
        return gpio_in_state & 0xFFFF;
1358 24859b68 balrog
    case MP_GPIO_IN_HI:
1359 24859b68 balrog
        /* Update received I2C data */
1360 24859b68 balrog
        gpio_in_state = (gpio_in_state & ~MP_GPIO_I2C_DATA) |
1361 24859b68 balrog
                        (i2c_get_data(mixer_i2c) << MP_GPIO_I2C_DATA_BIT);
1362 24859b68 balrog
        return gpio_in_state >> 16;
1363 24859b68 balrog
1364 24859b68 balrog
    case MP_GPIO_ISR_LO:
1365 7c6ce4ba balrog
        return gpio_isr & 0xFFFF;
1366 24859b68 balrog
    case MP_GPIO_ISR_HI:
1367 7c6ce4ba balrog
        return gpio_isr >> 16;
1368 24859b68 balrog
1369 24859b68 balrog
    default:
1370 24859b68 balrog
        return 0;
1371 24859b68 balrog
    }
1372 24859b68 balrog
}
1373 24859b68 balrog
1374 718ec0be malc
static void musicpal_gpio_write(void *opaque, target_phys_addr_t offset,
1375 718ec0be malc
                                uint32_t value)
1376 24859b68 balrog
{
1377 24859b68 balrog
    switch (offset) {
1378 24859b68 balrog
    case MP_GPIO_OE_HI: /* used for LCD brightness control */
1379 24859b68 balrog
        lcd_brightness = (lcd_brightness & MP_GPIO_LCD_BRIGHTNESS) |
1380 24859b68 balrog
                         (value & MP_OE_LCD_BRIGHTNESS);
1381 24859b68 balrog
        break;
1382 24859b68 balrog
1383 24859b68 balrog
    case MP_GPIO_OUT_LO:
1384 24859b68 balrog
        gpio_out_state = (gpio_out_state & 0xFFFF0000) | (value & 0xFFFF);
1385 24859b68 balrog
        break;
1386 24859b68 balrog
    case MP_GPIO_OUT_HI:
1387 24859b68 balrog
        gpio_out_state = (gpio_out_state & 0xFFFF) | (value << 16);
1388 24859b68 balrog
        lcd_brightness = (lcd_brightness & 0xFFFF) |
1389 24859b68 balrog
                         (gpio_out_state & MP_GPIO_LCD_BRIGHTNESS);
1390 24859b68 balrog
        i2c_state_update(mixer_i2c,
1391 24859b68 balrog
                         (gpio_out_state >> MP_GPIO_I2C_DATA_BIT) & 1,
1392 24859b68 balrog
                         (gpio_out_state >> MP_GPIO_I2C_CLOCK_BIT) & 1);
1393 24859b68 balrog
        break;
1394 24859b68 balrog
1395 24859b68 balrog
    }
1396 24859b68 balrog
}
1397 24859b68 balrog
1398 718ec0be malc
static CPUReadMemoryFunc *musicpal_gpio_readfn[] = {
1399 718ec0be malc
    musicpal_gpio_read,
1400 718ec0be malc
    musicpal_gpio_read,
1401 718ec0be malc
    musicpal_gpio_read,
1402 718ec0be malc
};
1403 718ec0be malc
1404 718ec0be malc
static CPUWriteMemoryFunc *musicpal_gpio_writefn[] = {
1405 718ec0be malc
    musicpal_gpio_write,
1406 718ec0be malc
    musicpal_gpio_write,
1407 718ec0be malc
    musicpal_gpio_write,
1408 718ec0be malc
};
1409 718ec0be malc
1410 718ec0be malc
static void musicpal_gpio_init(void)
1411 718ec0be malc
{
1412 718ec0be malc
    int iomemtype;
1413 718ec0be malc
1414 718ec0be malc
    iomemtype = cpu_register_io_memory(0, musicpal_gpio_readfn,
1415 718ec0be malc
                                       musicpal_gpio_writefn, NULL);
1416 718ec0be malc
    cpu_register_physical_memory(MP_GPIO_BASE, MP_GPIO_SIZE, iomemtype);
1417 718ec0be malc
}
1418 718ec0be malc
1419 24859b68 balrog
/* Keyboard codes & masks */
1420 7c6ce4ba balrog
#define KEY_RELEASED            0x80
1421 24859b68 balrog
#define KEY_CODE                0x7f
1422 24859b68 balrog
1423 24859b68 balrog
#define KEYCODE_TAB             0x0f
1424 24859b68 balrog
#define KEYCODE_ENTER           0x1c
1425 24859b68 balrog
#define KEYCODE_F               0x21
1426 24859b68 balrog
#define KEYCODE_M               0x32
1427 24859b68 balrog
1428 24859b68 balrog
#define KEYCODE_EXTENDED        0xe0
1429 24859b68 balrog
#define KEYCODE_UP              0x48
1430 24859b68 balrog
#define KEYCODE_DOWN            0x50
1431 24859b68 balrog
#define KEYCODE_LEFT            0x4b
1432 24859b68 balrog
#define KEYCODE_RIGHT           0x4d
1433 24859b68 balrog
1434 24859b68 balrog
static void musicpal_key_event(void *opaque, int keycode)
1435 24859b68 balrog
{
1436 24859b68 balrog
    qemu_irq irq = opaque;
1437 24859b68 balrog
    uint32_t event = 0;
1438 24859b68 balrog
    static int kbd_extended;
1439 24859b68 balrog
1440 24859b68 balrog
    if (keycode == KEYCODE_EXTENDED) {
1441 24859b68 balrog
        kbd_extended = 1;
1442 24859b68 balrog
        return;
1443 24859b68 balrog
    }
1444 24859b68 balrog
1445 24859b68 balrog
    if (kbd_extended)
1446 24859b68 balrog
        switch (keycode & KEY_CODE) {
1447 24859b68 balrog
        case KEYCODE_UP:
1448 24859b68 balrog
            event = MP_GPIO_WHEEL_NAV | MP_GPIO_WHEEL_NAV_INV;
1449 24859b68 balrog
            break;
1450 24859b68 balrog
1451 24859b68 balrog
        case KEYCODE_DOWN:
1452 24859b68 balrog
            event = MP_GPIO_WHEEL_NAV;
1453 24859b68 balrog
            break;
1454 24859b68 balrog
1455 24859b68 balrog
        case KEYCODE_LEFT:
1456 24859b68 balrog
            event = MP_GPIO_WHEEL_VOL | MP_GPIO_WHEEL_VOL_INV;
1457 24859b68 balrog
            break;
1458 24859b68 balrog
1459 24859b68 balrog
        case KEYCODE_RIGHT:
1460 24859b68 balrog
            event = MP_GPIO_WHEEL_VOL;
1461 24859b68 balrog
            break;
1462 24859b68 balrog
        }
1463 7c6ce4ba balrog
    else {
1464 24859b68 balrog
        switch (keycode & KEY_CODE) {
1465 24859b68 balrog
        case KEYCODE_F:
1466 24859b68 balrog
            event = MP_GPIO_BTN_FAVORITS;
1467 24859b68 balrog
            break;
1468 24859b68 balrog
1469 24859b68 balrog
        case KEYCODE_TAB:
1470 24859b68 balrog
            event = MP_GPIO_BTN_VOLUME;
1471 24859b68 balrog
            break;
1472 24859b68 balrog
1473 24859b68 balrog
        case KEYCODE_ENTER:
1474 24859b68 balrog
            event = MP_GPIO_BTN_NAVIGATION;
1475 24859b68 balrog
            break;
1476 24859b68 balrog
1477 24859b68 balrog
        case KEYCODE_M:
1478 24859b68 balrog
            event = MP_GPIO_BTN_MENU;
1479 24859b68 balrog
            break;
1480 24859b68 balrog
        }
1481 7c6ce4ba balrog
        /* Do not repeat already pressed buttons */
1482 7c6ce4ba balrog
        if (!(keycode & KEY_RELEASED) && !(gpio_in_state & event))
1483 7c6ce4ba balrog
            event = 0;
1484 7c6ce4ba balrog
    }
1485 24859b68 balrog
1486 7c6ce4ba balrog
    if (event) {
1487 7c6ce4ba balrog
        if (keycode & KEY_RELEASED) {
1488 7c6ce4ba balrog
            gpio_in_state |= event;
1489 7c6ce4ba balrog
        } else {
1490 7c6ce4ba balrog
            gpio_in_state &= ~event;
1491 7c6ce4ba balrog
            gpio_isr = event;
1492 7c6ce4ba balrog
            qemu_irq_raise(irq);
1493 7c6ce4ba balrog
        }
1494 24859b68 balrog
    }
1495 24859b68 balrog
1496 24859b68 balrog
    kbd_extended = 0;
1497 24859b68 balrog
}
1498 24859b68 balrog
1499 24859b68 balrog
static struct arm_boot_info musicpal_binfo = {
1500 24859b68 balrog
    .loader_start = 0x0,
1501 24859b68 balrog
    .board_id = 0x20e,
1502 24859b68 balrog
};
1503 24859b68 balrog
1504 fbe1b595 Paul Brook
static void musicpal_init(ram_addr_t ram_size,
1505 3023f332 aliguori
               const char *boot_device,
1506 24859b68 balrog
               const char *kernel_filename, const char *kernel_cmdline,
1507 24859b68 balrog
               const char *initrd_filename, const char *cpu_model)
1508 24859b68 balrog
{
1509 24859b68 balrog
    CPUState *env;
1510 b47b50fa Paul Brook
    qemu_irq *cpu_pic;
1511 b47b50fa Paul Brook
    qemu_irq pic[32];
1512 b47b50fa Paul Brook
    DeviceState *dev;
1513 b47b50fa Paul Brook
    int i;
1514 24859b68 balrog
    int index;
1515 24859b68 balrog
    unsigned long flash_size;
1516 24859b68 balrog
1517 24859b68 balrog
    if (!cpu_model)
1518 24859b68 balrog
        cpu_model = "arm926";
1519 24859b68 balrog
1520 24859b68 balrog
    env = cpu_init(cpu_model);
1521 24859b68 balrog
    if (!env) {
1522 24859b68 balrog
        fprintf(stderr, "Unable to find CPU definition\n");
1523 24859b68 balrog
        exit(1);
1524 24859b68 balrog
    }
1525 b47b50fa Paul Brook
    cpu_pic = arm_pic_init_cpu(env);
1526 24859b68 balrog
1527 24859b68 balrog
    /* For now we use a fixed - the original - RAM size */
1528 24859b68 balrog
    cpu_register_physical_memory(0, MP_RAM_DEFAULT_SIZE,
1529 24859b68 balrog
                                 qemu_ram_alloc(MP_RAM_DEFAULT_SIZE));
1530 24859b68 balrog
1531 24859b68 balrog
    sram_off = qemu_ram_alloc(MP_SRAM_SIZE);
1532 24859b68 balrog
    cpu_register_physical_memory(MP_SRAM_BASE, MP_SRAM_SIZE, sram_off);
1533 24859b68 balrog
1534 b47b50fa Paul Brook
    dev = sysbus_create_simple("mv88w8618_pic", MP_PIC_BASE,
1535 b47b50fa Paul Brook
                               cpu_pic[ARM_PIC_CPU_IRQ]);
1536 b47b50fa Paul Brook
    for (i = 0; i < 32; i++) {
1537 b47b50fa Paul Brook
        pic[i] = qdev_get_irq_sink(dev, i);
1538 b47b50fa Paul Brook
    }
1539 b47b50fa Paul Brook
    sysbus_create_varargs("mv88w8618_pit", MP_PIT_BASE, pic[MP_TIMER1_IRQ],
1540 b47b50fa Paul Brook
                          pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ],
1541 b47b50fa Paul Brook
                          pic[MP_TIMER4_IRQ], NULL);
1542 24859b68 balrog
1543 24859b68 balrog
    if (serial_hds[0])
1544 b6cd0ea1 aurel32
        serial_mm_init(MP_UART1_BASE, 2, pic[MP_UART1_IRQ], 1825000,
1545 24859b68 balrog
                   serial_hds[0], 1);
1546 24859b68 balrog
    if (serial_hds[1])
1547 b6cd0ea1 aurel32
        serial_mm_init(MP_UART2_BASE, 2, pic[MP_UART2_IRQ], 1825000,
1548 24859b68 balrog
                   serial_hds[1], 1);
1549 24859b68 balrog
1550 24859b68 balrog
    /* Register flash */
1551 24859b68 balrog
    index = drive_get_index(IF_PFLASH, 0, 0);
1552 24859b68 balrog
    if (index != -1) {
1553 24859b68 balrog
        flash_size = bdrv_getlength(drives_table[index].bdrv);
1554 24859b68 balrog
        if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 &&
1555 24859b68 balrog
            flash_size != 32*1024*1024) {
1556 24859b68 balrog
            fprintf(stderr, "Invalid flash image size\n");
1557 24859b68 balrog
            exit(1);
1558 24859b68 balrog
        }
1559 24859b68 balrog
1560 24859b68 balrog
        /*
1561 24859b68 balrog
         * The original U-Boot accesses the flash at 0xFE000000 instead of
1562 24859b68 balrog
         * 0xFF800000 (if there is 8 MB flash). So remap flash access if the
1563 24859b68 balrog
         * image is smaller than 32 MB.
1564 24859b68 balrog
         */
1565 24859b68 balrog
        pflash_cfi02_register(0-MP_FLASH_SIZE_MAX, qemu_ram_alloc(flash_size),
1566 24859b68 balrog
                              drives_table[index].bdrv, 0x10000,
1567 24859b68 balrog
                              (flash_size + 0xffff) >> 16,
1568 24859b68 balrog
                              MP_FLASH_SIZE_MAX / flash_size,
1569 24859b68 balrog
                              2, 0x00BF, 0x236D, 0x0000, 0x0000,
1570 24859b68 balrog
                              0x5555, 0x2AAA);
1571 24859b68 balrog
    }
1572 b47b50fa Paul Brook
    sysbus_create_simple("mv88w8618_flashcfg", MP_FLASHCFG_BASE, NULL);
1573 24859b68 balrog
1574 b47b50fa Paul Brook
    sysbus_create_simple("musicpal_lcd", MP_LCD_BASE, NULL);
1575 24859b68 balrog
1576 24859b68 balrog
    qemu_add_kbd_event_handler(musicpal_key_event, pic[MP_GPIO_IRQ]);
1577 24859b68 balrog
1578 b47b50fa Paul Brook
    qemu_check_nic_model(&nd_table[0], "mv88w8618");
1579 b47b50fa Paul Brook
    dev = qdev_create(NULL, "mv88w8618_eth");
1580 b47b50fa Paul Brook
    qdev_set_netdev(dev, &nd_table[0]);
1581 b47b50fa Paul Brook
    qdev_init(dev);
1582 b47b50fa Paul Brook
    sysbus_mmio_map(sysbus_from_qdev(dev), 0, MP_ETH_BASE);
1583 b47b50fa Paul Brook
    sysbus_connect_irq(sysbus_from_qdev(dev), 0, pic[MP_ETH_IRQ]);
1584 24859b68 balrog
1585 718ec0be malc
    mixer_i2c = musicpal_audio_init(pic[MP_AUDIO_IRQ]);
1586 718ec0be malc
1587 b47b50fa Paul Brook
    sysbus_create_simple("mv88w8618_wlan", MP_WLAN_BASE, NULL);
1588 718ec0be malc
1589 718ec0be malc
    musicpal_misc_init();
1590 718ec0be malc
    musicpal_gpio_init();
1591 24859b68 balrog
1592 24859b68 balrog
    musicpal_binfo.ram_size = MP_RAM_DEFAULT_SIZE;
1593 24859b68 balrog
    musicpal_binfo.kernel_filename = kernel_filename;
1594 24859b68 balrog
    musicpal_binfo.kernel_cmdline = kernel_cmdline;
1595 24859b68 balrog
    musicpal_binfo.initrd_filename = initrd_filename;
1596 b0f6edb1 balrog
    arm_load_kernel(env, &musicpal_binfo);
1597 24859b68 balrog
}
1598 24859b68 balrog
1599 24859b68 balrog
QEMUMachine musicpal_machine = {
1600 4b32e168 aliguori
    .name = "musicpal",
1601 4b32e168 aliguori
    .desc = "Marvell 88w8618 / MusicPal (ARM926EJ-S)",
1602 4b32e168 aliguori
    .init = musicpal_init,
1603 24859b68 balrog
};
1604 b47b50fa Paul Brook
1605 b47b50fa Paul Brook
static void musicpal_register_devices(void)
1606 b47b50fa Paul Brook
{
1607 b47b50fa Paul Brook
    sysbus_register_dev("mv88w8618_pic", sizeof(mv88w8618_pic_state),
1608 b47b50fa Paul Brook
                        mv88w8618_pic_init);
1609 b47b50fa Paul Brook
    sysbus_register_dev("mv88w8618_pit", sizeof(mv88w8618_pit_state),
1610 b47b50fa Paul Brook
                        mv88w8618_pit_init);
1611 b47b50fa Paul Brook
    sysbus_register_dev("mv88w8618_flashcfg", sizeof(mv88w8618_flashcfg_state),
1612 b47b50fa Paul Brook
                        mv88w8618_flashcfg_init);
1613 b47b50fa Paul Brook
    sysbus_register_dev("mv88w8618_eth", sizeof(mv88w8618_eth_state),
1614 b47b50fa Paul Brook
                        mv88w8618_eth_init);
1615 b47b50fa Paul Brook
    sysbus_register_dev("mv88w8618_wlan", sizeof(SysBusDevice),
1616 b47b50fa Paul Brook
                        mv88w8618_wlan_init);
1617 b47b50fa Paul Brook
    sysbus_register_dev("musicpal_lcd", sizeof(musicpal_lcd_state),
1618 b47b50fa Paul Brook
                        musicpal_lcd_init);
1619 b47b50fa Paul Brook
}
1620 b47b50fa Paul Brook
1621 b47b50fa Paul Brook
device_init(musicpal_register_devices)