Statistics
| Branch: | Revision:

root / target-cris / cpu.h @ 913bbbca

History | View | Annotate | Download (6.1 kB)

1 81fdc5f8 ths
/*
2 81fdc5f8 ths
 *  CRIS virtual CPU header
3 81fdc5f8 ths
 *
4 81fdc5f8 ths
 *  Copyright (c) 2007 AXIS Communications AB
5 81fdc5f8 ths
 *  Written by Edgar E. Iglesias
6 81fdc5f8 ths
 *
7 81fdc5f8 ths
 * This library is free software; you can redistribute it and/or
8 81fdc5f8 ths
 * modify it under the terms of the GNU Lesser General Public
9 81fdc5f8 ths
 * License as published by the Free Software Foundation; either
10 81fdc5f8 ths
 * version 2 of the License, or (at your option) any later version.
11 81fdc5f8 ths
 *
12 81fdc5f8 ths
 * This library is distributed in the hope that it will be useful,
13 81fdc5f8 ths
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 81fdc5f8 ths
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15 81fdc5f8 ths
 * General Public License for more details.
16 81fdc5f8 ths
 *
17 81fdc5f8 ths
 * You should have received a copy of the GNU Lesser General Public
18 81fdc5f8 ths
 * License along with this library; if not, write to the Free Software
19 fad6cb1a aurel32
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA  02110-1301 USA
20 81fdc5f8 ths
 */
21 81fdc5f8 ths
#ifndef CPU_CRIS_H
22 81fdc5f8 ths
#define CPU_CRIS_H
23 81fdc5f8 ths
24 81fdc5f8 ths
#define TARGET_LONG_BITS 32
25 81fdc5f8 ths
26 c2764719 pbrook
#define CPUState struct CPUCRISState
27 c2764719 pbrook
28 81fdc5f8 ths
#include "cpu-defs.h"
29 81fdc5f8 ths
30 81fdc5f8 ths
#define TARGET_HAS_ICE 1
31 81fdc5f8 ths
32 81fdc5f8 ths
#define ELF_MACHINE        EM_CRIS
33 81fdc5f8 ths
34 1b1a38b0 edgar_igl
#define EXCP_NMI        1
35 1b1a38b0 edgar_igl
#define EXCP_GURU       2
36 1b1a38b0 edgar_igl
#define EXCP_BUSFAULT   3
37 1b1a38b0 edgar_igl
#define EXCP_IRQ        4
38 1b1a38b0 edgar_igl
#define EXCP_BREAK      5
39 81fdc5f8 ths
40 b41f7df0 edgar_igl
/* Register aliases. R0 - R15 */
41 b41f7df0 edgar_igl
#define R_FP  8
42 b41f7df0 edgar_igl
#define R_SP  14
43 b41f7df0 edgar_igl
#define R_ACR 15
44 b41f7df0 edgar_igl
45 b41f7df0 edgar_igl
/* Support regs, P0 - P15  */
46 b41f7df0 edgar_igl
#define PR_BZ  0
47 b41f7df0 edgar_igl
#define PR_VR  1
48 b41f7df0 edgar_igl
#define PR_PID 2
49 b41f7df0 edgar_igl
#define PR_SRS 3
50 b41f7df0 edgar_igl
#define PR_WZ  4
51 b41f7df0 edgar_igl
#define PR_EXS 5
52 b41f7df0 edgar_igl
#define PR_EDA 6
53 b41f7df0 edgar_igl
#define PR_MOF 7
54 b41f7df0 edgar_igl
#define PR_DZ  8
55 b41f7df0 edgar_igl
#define PR_EBP 9
56 b41f7df0 edgar_igl
#define PR_ERP 10
57 b41f7df0 edgar_igl
#define PR_SRP 11
58 1b1a38b0 edgar_igl
#define PR_NRP 12
59 b41f7df0 edgar_igl
#define PR_CCS 13
60 b41f7df0 edgar_igl
#define PR_USP 14
61 b41f7df0 edgar_igl
#define PR_SPC 15
62 b41f7df0 edgar_igl
63 81fdc5f8 ths
/* CPU flags.  */
64 1b1a38b0 edgar_igl
#define Q_FLAG 0x80000000
65 1b1a38b0 edgar_igl
#define M_FLAG 0x40000000
66 81fdc5f8 ths
#define S_FLAG 0x200
67 81fdc5f8 ths
#define R_FLAG 0x100
68 81fdc5f8 ths
#define P_FLAG 0x80
69 81fdc5f8 ths
#define U_FLAG 0x40
70 81fdc5f8 ths
#define I_FLAG 0x20
71 81fdc5f8 ths
#define X_FLAG 0x10
72 81fdc5f8 ths
#define N_FLAG 0x08
73 81fdc5f8 ths
#define Z_FLAG 0x04
74 81fdc5f8 ths
#define V_FLAG 0x02
75 81fdc5f8 ths
#define C_FLAG 0x01
76 81fdc5f8 ths
#define ALU_FLAGS 0x1F
77 81fdc5f8 ths
78 81fdc5f8 ths
/* Condition codes.  */
79 81fdc5f8 ths
#define CC_CC   0
80 81fdc5f8 ths
#define CC_CS   1
81 81fdc5f8 ths
#define CC_NE   2
82 81fdc5f8 ths
#define CC_EQ   3
83 81fdc5f8 ths
#define CC_VC   4
84 81fdc5f8 ths
#define CC_VS   5
85 81fdc5f8 ths
#define CC_PL   6
86 81fdc5f8 ths
#define CC_MI   7
87 81fdc5f8 ths
#define CC_LS   8
88 81fdc5f8 ths
#define CC_HI   9
89 81fdc5f8 ths
#define CC_GE  10
90 81fdc5f8 ths
#define CC_LT  11
91 81fdc5f8 ths
#define CC_GT  12
92 81fdc5f8 ths
#define CC_LE  13
93 81fdc5f8 ths
#define CC_A   14
94 81fdc5f8 ths
#define CC_P   15
95 81fdc5f8 ths
96 6ebbf390 j_mayer
#define NB_MMU_MODES 2
97 6ebbf390 j_mayer
98 81fdc5f8 ths
typedef struct CPUCRISState {
99 81fdc5f8 ths
        uint32_t regs[16];
100 b41f7df0 edgar_igl
        /* P0 - P15 are referred to as special registers in the docs.  */
101 81fdc5f8 ths
        uint32_t pregs[16];
102 b41f7df0 edgar_igl
103 b41f7df0 edgar_igl
        /* Pseudo register for the PC. Not directly accessable on CRIS.  */
104 81fdc5f8 ths
        uint32_t pc;
105 81fdc5f8 ths
106 b41f7df0 edgar_igl
        /* Pseudo register for the kernel stack.  */
107 b41f7df0 edgar_igl
        uint32_t ksp;
108 b41f7df0 edgar_igl
109 cf1d97f0 edgar_igl
        /* Branch.  */
110 cf1d97f0 edgar_igl
        int dslot;
111 81fdc5f8 ths
        int btaken;
112 cf1d97f0 edgar_igl
        uint32_t btarget;
113 81fdc5f8 ths
114 81fdc5f8 ths
        /* Condition flag tracking.  */
115 81fdc5f8 ths
        uint32_t cc_op;
116 81fdc5f8 ths
        uint32_t cc_mask;
117 81fdc5f8 ths
        uint32_t cc_dest;
118 81fdc5f8 ths
        uint32_t cc_src;
119 81fdc5f8 ths
        uint32_t cc_result;
120 81fdc5f8 ths
        /* size of the operation, 1 = byte, 2 = word, 4 = dword.  */
121 81fdc5f8 ths
        int cc_size;
122 30abcfc7 edgar_igl
        /* X flag at the time of cc snapshot.  */
123 81fdc5f8 ths
        int cc_x;
124 81fdc5f8 ths
125 786c02f1 edgar_igl
        int interrupt_vector;
126 786c02f1 edgar_igl
        int fault_vector;
127 786c02f1 edgar_igl
        int trap_vector;
128 786c02f1 edgar_igl
129 b41f7df0 edgar_igl
        /* FIXME: add a check in the translator to avoid writing to support
130 b41f7df0 edgar_igl
           register sets beyond the 4th. The ISA allows up to 256! but in
131 b41f7df0 edgar_igl
           practice there is no core that implements more than 4.
132 b41f7df0 edgar_igl

133 b41f7df0 edgar_igl
           Support function registers are used to control units close to the
134 b41f7df0 edgar_igl
           core. Accesses do not pass down the normal hierarchy.
135 b41f7df0 edgar_igl
        */
136 b41f7df0 edgar_igl
        uint32_t sregs[4][16];
137 b41f7df0 edgar_igl
138 44cd42ee edgar_igl
        /* Linear feedback shift reg in the mmu. Used to provide pseudo
139 44cd42ee edgar_igl
           randomness for the 'hint' the mmu gives to sw for chosing valid
140 44cd42ee edgar_igl
           sets on TLB refills.  */
141 44cd42ee edgar_igl
        uint32_t mmu_rand_lfsr;
142 44cd42ee edgar_igl
143 b41f7df0 edgar_igl
        /*
144 b41f7df0 edgar_igl
         * We just store the stores to the tlbset here for later evaluation
145 b41f7df0 edgar_igl
         * when the hw needs access to them.
146 b41f7df0 edgar_igl
         *
147 b41f7df0 edgar_igl
         * One for I and another for D.
148 b41f7df0 edgar_igl
         */
149 b41f7df0 edgar_igl
        struct
150 b41f7df0 edgar_igl
        {
151 b41f7df0 edgar_igl
                uint32_t hi;
152 b41f7df0 edgar_igl
                uint32_t lo;
153 b41f7df0 edgar_igl
        } tlbsets[2][4][16];
154 b41f7df0 edgar_igl
155 81fdc5f8 ths
        CPU_COMMON
156 81fdc5f8 ths
} CPUCRISState;
157 81fdc5f8 ths
158 aaed909a bellard
CPUCRISState *cpu_cris_init(const char *cpu_model);
159 81fdc5f8 ths
int cpu_cris_exec(CPUCRISState *s);
160 81fdc5f8 ths
void cpu_cris_close(CPUCRISState *s);
161 81fdc5f8 ths
void do_interrupt(CPUCRISState *env);
162 81fdc5f8 ths
/* you can call this signal handler from your SIGBUS and SIGSEGV
163 81fdc5f8 ths
   signal handlers to inform the virtual CPU of exceptions. non zero
164 81fdc5f8 ths
   is returned if the signal was handled by the virtual CPU.  */
165 81fdc5f8 ths
int cpu_cris_signal_handler(int host_signum, void *pinfo,
166 81fdc5f8 ths
                           void *puc);
167 81fdc5f8 ths
168 81fdc5f8 ths
enum {
169 81fdc5f8 ths
    CC_OP_DYNAMIC, /* Use env->cc_op  */
170 81fdc5f8 ths
    CC_OP_FLAGS,
171 81fdc5f8 ths
    CC_OP_CMP,
172 81fdc5f8 ths
    CC_OP_MOVE,
173 81fdc5f8 ths
    CC_OP_ADD,
174 81fdc5f8 ths
    CC_OP_ADDC,
175 81fdc5f8 ths
    CC_OP_MCP,
176 81fdc5f8 ths
    CC_OP_ADDU,
177 81fdc5f8 ths
    CC_OP_SUB,
178 81fdc5f8 ths
    CC_OP_SUBU,
179 81fdc5f8 ths
    CC_OP_NEG,
180 81fdc5f8 ths
    CC_OP_BTST,
181 81fdc5f8 ths
    CC_OP_MULS,
182 81fdc5f8 ths
    CC_OP_MULU,
183 81fdc5f8 ths
    CC_OP_DSTEP,
184 81fdc5f8 ths
    CC_OP_BOUND,
185 81fdc5f8 ths
186 81fdc5f8 ths
    CC_OP_OR,
187 81fdc5f8 ths
    CC_OP_AND,
188 81fdc5f8 ths
    CC_OP_XOR,
189 81fdc5f8 ths
    CC_OP_LSL,
190 81fdc5f8 ths
    CC_OP_LSR,
191 81fdc5f8 ths
    CC_OP_ASR,
192 81fdc5f8 ths
    CC_OP_LZ
193 81fdc5f8 ths
};
194 81fdc5f8 ths
195 81fdc5f8 ths
/* CRIS uses 8k pages.  */
196 81fdc5f8 ths
#define TARGET_PAGE_BITS 13
197 bb7ec043 pbrook
#define MMAP_SHIFT TARGET_PAGE_BITS
198 81fdc5f8 ths
199 81fdc5f8 ths
#define cpu_init cpu_cris_init
200 81fdc5f8 ths
#define cpu_exec cpu_cris_exec
201 81fdc5f8 ths
#define cpu_gen_code cpu_cris_gen_code
202 81fdc5f8 ths
#define cpu_signal_handler cpu_cris_signal_handler
203 81fdc5f8 ths
204 b3c7724c pbrook
#define CPU_SAVE_VERSION 1
205 b3c7724c pbrook
206 6ebbf390 j_mayer
/* MMU modes definitions */
207 6ebbf390 j_mayer
#define MMU_MODE0_SUFFIX _kernel
208 6ebbf390 j_mayer
#define MMU_MODE1_SUFFIX _user
209 6ebbf390 j_mayer
#define MMU_USER_IDX 1
210 6ebbf390 j_mayer
static inline int cpu_mmu_index (CPUState *env)
211 6ebbf390 j_mayer
{
212 b41f7df0 edgar_igl
        return !!(env->pregs[PR_CCS] & U_FLAG);
213 6ebbf390 j_mayer
}
214 6ebbf390 j_mayer
215 cc53adbc edgar_igl
int cpu_cris_handle_mmu_fault(CPUState *env, target_ulong address, int rw,
216 cc53adbc edgar_igl
                              int mmu_idx, int is_softmmu);
217 cc53adbc edgar_igl
218 6e68e076 pbrook
#if defined(CONFIG_USER_ONLY)
219 6e68e076 pbrook
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
220 6e68e076 pbrook
{
221 f8ed7070 pbrook
    if (newsp)
222 6e68e076 pbrook
        env->regs[14] = newsp;
223 6e68e076 pbrook
    env->regs[10] = 0;
224 6e68e076 pbrook
}
225 6e68e076 pbrook
#endif
226 6e68e076 pbrook
227 ef96779b edgar_igl
static inline void cpu_set_tls(CPUCRISState *env, target_ulong newtls)
228 ef96779b edgar_igl
{
229 ef96779b edgar_igl
        env->pregs[PR_PID] = (env->pregs[PR_PID] & 0xff) | newtls;
230 ef96779b edgar_igl
}
231 ef96779b edgar_igl
232 9004627f edgar_igl
/* Support function regs.  */
233 81fdc5f8 ths
#define SFR_RW_GC_CFG      0][0
234 b41f7df0 edgar_igl
#define SFR_RW_MM_CFG      env->pregs[PR_SRS]][0
235 b41f7df0 edgar_igl
#define SFR_RW_MM_KBASE_LO env->pregs[PR_SRS]][1
236 b41f7df0 edgar_igl
#define SFR_RW_MM_KBASE_HI env->pregs[PR_SRS]][2
237 b41f7df0 edgar_igl
#define SFR_R_MM_CAUSE     env->pregs[PR_SRS]][3
238 b41f7df0 edgar_igl
#define SFR_RW_MM_TLB_SEL  env->pregs[PR_SRS]][4
239 b41f7df0 edgar_igl
#define SFR_RW_MM_TLB_LO   env->pregs[PR_SRS]][5
240 b41f7df0 edgar_igl
#define SFR_RW_MM_TLB_HI   env->pregs[PR_SRS]][6
241 81fdc5f8 ths
242 b41f7df0 edgar_igl
#include "cpu-all.h"
243 622ed360 aliguori
#include "exec-all.h"
244 622ed360 aliguori
245 622ed360 aliguori
static inline void cpu_pc_from_tb(CPUState *env, TranslationBlock *tb)
246 622ed360 aliguori
{
247 622ed360 aliguori
    env->pc = tb->pc;
248 622ed360 aliguori
}
249 622ed360 aliguori
250 6b917547 aliguori
static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
251 6b917547 aliguori
                                        target_ulong *cs_base, int *flags)
252 6b917547 aliguori
{
253 6b917547 aliguori
    *pc = env->pc;
254 6b917547 aliguori
    *cs_base = 0;
255 6b917547 aliguori
    *flags = env->dslot |
256 6b917547 aliguori
            (env->pregs[PR_CCS] & (S_FLAG | P_FLAG | U_FLAG | X_FLAG));
257 6b917547 aliguori
}
258 6b917547 aliguori
259 81fdc5f8 ths
#endif