root / target-sparc / cpu.h @ 94ac5158
History | View | Annotate | Download (7.7 kB)
1 | 7a3f1944 | bellard | #ifndef CPU_SPARC_H
|
---|---|---|---|
2 | 7a3f1944 | bellard | #define CPU_SPARC_H
|
3 | 7a3f1944 | bellard | |
4 | af7bf89b | bellard | #include "config.h" |
5 | af7bf89b | bellard | |
6 | af7bf89b | bellard | #if !defined(TARGET_SPARC64)
|
7 | 3cf1e035 | bellard | #define TARGET_LONG_BITS 32 |
8 | af7bf89b | bellard | #define TARGET_FPREGS 32 |
9 | 83469015 | bellard | #define TARGET_PAGE_BITS 12 /* 4k */ |
10 | af7bf89b | bellard | #else
|
11 | af7bf89b | bellard | #define TARGET_LONG_BITS 64 |
12 | af7bf89b | bellard | #define TARGET_FPREGS 64 |
13 | 83469015 | bellard | #define TARGET_PAGE_BITS 12 /* XXX */ |
14 | af7bf89b | bellard | #endif
|
15 | 3475187d | bellard | #define TARGET_FPREG_T float |
16 | 3cf1e035 | bellard | |
17 | 7a3f1944 | bellard | #include "cpu-defs.h" |
18 | 7a3f1944 | bellard | |
19 | 7a0e1f41 | bellard | #include "softfloat.h" |
20 | 7a0e1f41 | bellard | |
21 | 1fddef4b | bellard | #define TARGET_HAS_ICE 1 |
22 | 1fddef4b | bellard | |
23 | 7a3f1944 | bellard | /*#define EXCP_INTERRUPT 0x100*/
|
24 | 7a3f1944 | bellard | |
25 | cf495bcf | bellard | /* trap definitions */
|
26 | 3475187d | bellard | #ifndef TARGET_SPARC64
|
27 | 878d3096 | bellard | #define TT_TFAULT 0x01 |
28 | cf495bcf | bellard | #define TT_ILL_INSN 0x02 |
29 | e8af50a3 | bellard | #define TT_PRIV_INSN 0x03 |
30 | e80cfcfc | bellard | #define TT_NFPU_INSN 0x04 |
31 | cf495bcf | bellard | #define TT_WIN_OVF 0x05 |
32 | cf495bcf | bellard | #define TT_WIN_UNF 0x06 |
33 | e8af50a3 | bellard | #define TT_FP_EXCP 0x08 |
34 | 878d3096 | bellard | #define TT_DFAULT 0x09 |
35 | 878d3096 | bellard | #define TT_EXTINT 0x10 |
36 | cf495bcf | bellard | #define TT_DIV_ZERO 0x2a |
37 | cf495bcf | bellard | #define TT_TRAP 0x80 |
38 | 3475187d | bellard | #else
|
39 | 3475187d | bellard | #define TT_TFAULT 0x08 |
40 | 83469015 | bellard | #define TT_TMISS 0x09 |
41 | 3475187d | bellard | #define TT_ILL_INSN 0x10 |
42 | 3475187d | bellard | #define TT_PRIV_INSN 0x11 |
43 | 3475187d | bellard | #define TT_NFPU_INSN 0x20 |
44 | 3475187d | bellard | #define TT_FP_EXCP 0x21 |
45 | 3475187d | bellard | #define TT_CLRWIN 0x24 |
46 | 3475187d | bellard | #define TT_DIV_ZERO 0x28 |
47 | 3475187d | bellard | #define TT_DFAULT 0x30 |
48 | 83469015 | bellard | #define TT_DMISS 0x31 |
49 | 83469015 | bellard | #define TT_DPROT 0x32 |
50 | 83469015 | bellard | #define TT_PRIV_ACT 0x37 |
51 | 3475187d | bellard | #define TT_EXTINT 0x40 |
52 | 3475187d | bellard | #define TT_SPILL 0x80 |
53 | 3475187d | bellard | #define TT_FILL 0xc0 |
54 | 3475187d | bellard | #define TT_WOTHER 0x10 |
55 | 3475187d | bellard | #define TT_TRAP 0x100 |
56 | 3475187d | bellard | #endif
|
57 | 7a3f1944 | bellard | |
58 | 7a3f1944 | bellard | #define PSR_NEG (1<<23) |
59 | 7a3f1944 | bellard | #define PSR_ZERO (1<<22) |
60 | 7a3f1944 | bellard | #define PSR_OVF (1<<21) |
61 | 7a3f1944 | bellard | #define PSR_CARRY (1<<20) |
62 | e8af50a3 | bellard | #define PSR_ICC (PSR_NEG|PSR_ZERO|PSR_OVF|PSR_CARRY)
|
63 | e80cfcfc | bellard | #define PSR_EF (1<<12) |
64 | e80cfcfc | bellard | #define PSR_PIL 0xf00 |
65 | e8af50a3 | bellard | #define PSR_S (1<<7) |
66 | e8af50a3 | bellard | #define PSR_PS (1<<6) |
67 | e8af50a3 | bellard | #define PSR_ET (1<<5) |
68 | e8af50a3 | bellard | #define PSR_CWP 0x1f |
69 | e8af50a3 | bellard | |
70 | e8af50a3 | bellard | /* Trap base register */
|
71 | e8af50a3 | bellard | #define TBR_BASE_MASK 0xfffff000 |
72 | e8af50a3 | bellard | |
73 | 3475187d | bellard | #if defined(TARGET_SPARC64)
|
74 | 83469015 | bellard | #define PS_IG (1<<11) |
75 | 83469015 | bellard | #define PS_MG (1<<10) |
76 | 83469015 | bellard | #define PS_RED (1<<5) |
77 | 3475187d | bellard | #define PS_PEF (1<<4) |
78 | 3475187d | bellard | #define PS_AM (1<<3) |
79 | 3475187d | bellard | #define PS_PRIV (1<<2) |
80 | 3475187d | bellard | #define PS_IE (1<<1) |
81 | 83469015 | bellard | #define PS_AG (1<<0) |
82 | 3475187d | bellard | #endif
|
83 | 3475187d | bellard | |
84 | e8af50a3 | bellard | /* Fcc */
|
85 | e8af50a3 | bellard | #define FSR_RD1 (1<<31) |
86 | e8af50a3 | bellard | #define FSR_RD0 (1<<30) |
87 | e8af50a3 | bellard | #define FSR_RD_MASK (FSR_RD1 | FSR_RD0)
|
88 | e8af50a3 | bellard | #define FSR_RD_NEAREST 0 |
89 | e8af50a3 | bellard | #define FSR_RD_ZERO FSR_RD0
|
90 | e8af50a3 | bellard | #define FSR_RD_POS FSR_RD1
|
91 | e8af50a3 | bellard | #define FSR_RD_NEG (FSR_RD1 | FSR_RD0)
|
92 | e8af50a3 | bellard | |
93 | e8af50a3 | bellard | #define FSR_NVM (1<<27) |
94 | e8af50a3 | bellard | #define FSR_OFM (1<<26) |
95 | e8af50a3 | bellard | #define FSR_UFM (1<<25) |
96 | e8af50a3 | bellard | #define FSR_DZM (1<<24) |
97 | e8af50a3 | bellard | #define FSR_NXM (1<<23) |
98 | e8af50a3 | bellard | #define FSR_TEM_MASK (FSR_NVM | FSR_OFM | FSR_UFM | FSR_DZM | FSR_NXM)
|
99 | e8af50a3 | bellard | |
100 | e8af50a3 | bellard | #define FSR_NVA (1<<9) |
101 | e8af50a3 | bellard | #define FSR_OFA (1<<8) |
102 | e8af50a3 | bellard | #define FSR_UFA (1<<7) |
103 | e8af50a3 | bellard | #define FSR_DZA (1<<6) |
104 | e8af50a3 | bellard | #define FSR_NXA (1<<5) |
105 | e8af50a3 | bellard | #define FSR_AEXC_MASK (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
|
106 | e8af50a3 | bellard | |
107 | e8af50a3 | bellard | #define FSR_NVC (1<<4) |
108 | e8af50a3 | bellard | #define FSR_OFC (1<<3) |
109 | e8af50a3 | bellard | #define FSR_UFC (1<<2) |
110 | e8af50a3 | bellard | #define FSR_DZC (1<<1) |
111 | e8af50a3 | bellard | #define FSR_NXC (1<<0) |
112 | e8af50a3 | bellard | #define FSR_CEXC_MASK (FSR_NVC | FSR_OFC | FSR_UFC | FSR_DZC | FSR_NXC)
|
113 | e8af50a3 | bellard | |
114 | e8af50a3 | bellard | #define FSR_FTT2 (1<<16) |
115 | e8af50a3 | bellard | #define FSR_FTT1 (1<<15) |
116 | e8af50a3 | bellard | #define FSR_FTT0 (1<<14) |
117 | e8af50a3 | bellard | #define FSR_FTT_MASK (FSR_FTT2 | FSR_FTT1 | FSR_FTT0)
|
118 | e80cfcfc | bellard | #define FSR_FTT_IEEE_EXCP (1 << 14) |
119 | e80cfcfc | bellard | #define FSR_FTT_UNIMPFPOP (3 << 14) |
120 | e80cfcfc | bellard | #define FSR_FTT_INVAL_FPR (6 << 14) |
121 | e8af50a3 | bellard | |
122 | e8af50a3 | bellard | #define FSR_FCC1 (1<<11) |
123 | e8af50a3 | bellard | #define FSR_FCC0 (1<<10) |
124 | e8af50a3 | bellard | |
125 | e8af50a3 | bellard | /* MMU */
|
126 | e8af50a3 | bellard | #define MMU_E (1<<0) |
127 | e8af50a3 | bellard | #define MMU_NF (1<<1) |
128 | e8af50a3 | bellard | |
129 | e8af50a3 | bellard | #define PTE_ENTRYTYPE_MASK 3 |
130 | e8af50a3 | bellard | #define PTE_ACCESS_MASK 0x1c |
131 | e8af50a3 | bellard | #define PTE_ACCESS_SHIFT 2 |
132 | 8d5f07fa | bellard | #define PTE_PPN_SHIFT 7 |
133 | e8af50a3 | bellard | #define PTE_ADDR_MASK 0xffffff00 |
134 | e8af50a3 | bellard | |
135 | e8af50a3 | bellard | #define PG_ACCESSED_BIT 5 |
136 | e8af50a3 | bellard | #define PG_MODIFIED_BIT 6 |
137 | e8af50a3 | bellard | #define PG_CACHE_BIT 7 |
138 | e8af50a3 | bellard | |
139 | e8af50a3 | bellard | #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT) |
140 | e8af50a3 | bellard | #define PG_MODIFIED_MASK (1 << PG_MODIFIED_BIT) |
141 | e8af50a3 | bellard | #define PG_CACHE_MASK (1 << PG_CACHE_BIT) |
142 | e8af50a3 | bellard | |
143 | 1d6e34fd | bellard | /* 2 <= NWINDOWS <= 32. In QEMU it must also be a power of two. */
|
144 | 1d6e34fd | bellard | #define NWINDOWS 8 |
145 | cf495bcf | bellard | |
146 | 7a3f1944 | bellard | typedef struct CPUSPARCState { |
147 | af7bf89b | bellard | target_ulong gregs[8]; /* general registers */ |
148 | af7bf89b | bellard | target_ulong *regwptr; /* pointer to current register window */
|
149 | af7bf89b | bellard | TARGET_FPREG_T fpr[TARGET_FPREGS]; /* floating point registers */
|
150 | af7bf89b | bellard | target_ulong pc; /* program counter */
|
151 | af7bf89b | bellard | target_ulong npc; /* next program counter */
|
152 | af7bf89b | bellard | target_ulong y; /* multiply/divide register */
|
153 | cf495bcf | bellard | uint32_t psr; /* processor state register */
|
154 | 3475187d | bellard | target_ulong fsr; /* FPU state register */
|
155 | cf495bcf | bellard | uint32_t cwp; /* index of current register window (extracted
|
156 | cf495bcf | bellard | from PSR) */
|
157 | cf495bcf | bellard | uint32_t wim; /* window invalid mask */
|
158 | 3475187d | bellard | target_ulong tbr; /* trap base register */
|
159 | e8af50a3 | bellard | int psrs; /* supervisor mode (extracted from PSR) */ |
160 | e8af50a3 | bellard | int psrps; /* previous supervisor mode */ |
161 | e8af50a3 | bellard | int psret; /* enable traps */ |
162 | 3475187d | bellard | uint32_t psrpil; /* interrupt level */
|
163 | e80cfcfc | bellard | int psref; /* enable fpu */ |
164 | cf495bcf | bellard | jmp_buf jmp_env; |
165 | cf495bcf | bellard | int user_mode_only;
|
166 | cf495bcf | bellard | int exception_index;
|
167 | cf495bcf | bellard | int interrupt_index;
|
168 | cf495bcf | bellard | int interrupt_request;
|
169 | ba3c64fb | bellard | int halted;
|
170 | cf495bcf | bellard | /* NOTE: we allow 8 more registers to handle wrapping */
|
171 | af7bf89b | bellard | target_ulong regbase[NWINDOWS * 16 + 8]; |
172 | d720b93d | bellard | |
173 | a316d335 | bellard | CPU_COMMON |
174 | a316d335 | bellard | |
175 | e8af50a3 | bellard | /* MMU regs */
|
176 | 3475187d | bellard | #if defined(TARGET_SPARC64)
|
177 | 3475187d | bellard | uint64_t lsu; |
178 | 3475187d | bellard | #define DMMU_E 0x8 |
179 | 3475187d | bellard | #define IMMU_E 0x4 |
180 | 3475187d | bellard | uint64_t immuregs[16];
|
181 | 3475187d | bellard | uint64_t dmmuregs[16];
|
182 | 3475187d | bellard | uint64_t itlb_tag[64];
|
183 | 3475187d | bellard | uint64_t itlb_tte[64];
|
184 | 3475187d | bellard | uint64_t dtlb_tag[64];
|
185 | 3475187d | bellard | uint64_t dtlb_tte[64];
|
186 | 3475187d | bellard | #else
|
187 | e8af50a3 | bellard | uint32_t mmuregs[16];
|
188 | 3475187d | bellard | #endif
|
189 | e8af50a3 | bellard | /* temporary float registers */
|
190 | 3475187d | bellard | float ft0, ft1;
|
191 | 3475187d | bellard | double dt0, dt1;
|
192 | 7a0e1f41 | bellard | float_status fp_status; |
193 | af7bf89b | bellard | #if defined(TARGET_SPARC64)
|
194 | 3475187d | bellard | #define MAXTL 4 |
195 | 3475187d | bellard | uint64_t t0, t1, t2; |
196 | 3475187d | bellard | uint64_t tpc[MAXTL]; |
197 | 3475187d | bellard | uint64_t tnpc[MAXTL]; |
198 | 3475187d | bellard | uint64_t tstate[MAXTL]; |
199 | 3475187d | bellard | uint32_t tt[MAXTL]; |
200 | 3475187d | bellard | uint32_t xcc; /* Extended integer condition codes */
|
201 | 3475187d | bellard | uint32_t asi; |
202 | 3475187d | bellard | uint32_t pstate; |
203 | 3475187d | bellard | uint32_t tl; |
204 | 3475187d | bellard | uint32_t cansave, canrestore, otherwin, wstate, cleanwin; |
205 | 83469015 | bellard | uint64_t agregs[8]; /* alternate general registers */ |
206 | 83469015 | bellard | uint64_t bgregs[8]; /* backup for normal global registers */ |
207 | 83469015 | bellard | uint64_t igregs[8]; /* interrupt general registers */ |
208 | 83469015 | bellard | uint64_t mgregs[8]; /* mmu general registers */ |
209 | 3475187d | bellard | uint64_t version; |
210 | 3475187d | bellard | uint64_t fprs; |
211 | 83469015 | bellard | uint64_t tick_cmpr, stick_cmpr; |
212 | 3475187d | bellard | #endif
|
213 | 3475187d | bellard | #if !defined(TARGET_SPARC64) && !defined(reg_T2)
|
214 | 3475187d | bellard | target_ulong t2; |
215 | af7bf89b | bellard | #endif
|
216 | 7a3f1944 | bellard | } CPUSPARCState; |
217 | 3475187d | bellard | #if defined(TARGET_SPARC64)
|
218 | 3475187d | bellard | #define GET_FSR32(env) (env->fsr & 0xcfc1ffff) |
219 | 3475187d | bellard | #define PUT_FSR32(env, val) do { uint32_t _tmp = val; \ |
220 | 3475187d | bellard | env->fsr = (_tmp & 0xcfc1c3ff) | (env->fsr & 0x3f00000000ULL); \ |
221 | 3475187d | bellard | } while (0) |
222 | 3475187d | bellard | #define GET_FSR64(env) (env->fsr & 0x3fcfc1ffffULL) |
223 | 3475187d | bellard | #define PUT_FSR64(env, val) do { uint64_t _tmp = val; \ |
224 | 3475187d | bellard | env->fsr = _tmp & 0x3fcfc1c3ffULL; \
|
225 | 3475187d | bellard | } while (0) |
226 | 3475187d | bellard | // Manuf 0x17, version 0x11, mask 0 (UltraSparc-II)
|
227 | 3475187d | bellard | #define GET_VER(env) ((0x17ULL << 48) | (0x11ULL << 32) | \ |
228 | 3475187d | bellard | (0 << 24) | (MAXTL << 8) | (NWINDOWS - 1)) |
229 | 3475187d | bellard | #else
|
230 | 3475187d | bellard | #define GET_FSR32(env) (env->fsr)
|
231 | 3475187d | bellard | #define PUT_FSR32(env, val) do { uint32_t _tmp = val; \ |
232 | 3475187d | bellard | env->fsr = _tmp & 0xcfc1ffff; \
|
233 | 3475187d | bellard | } while (0) |
234 | 3475187d | bellard | #endif
|
235 | 7a3f1944 | bellard | |
236 | 7a3f1944 | bellard | CPUSPARCState *cpu_sparc_init(void);
|
237 | 7a3f1944 | bellard | int cpu_sparc_exec(CPUSPARCState *s);
|
238 | 7a3f1944 | bellard | int cpu_sparc_close(CPUSPARCState *s);
|
239 | e80cfcfc | bellard | void cpu_get_fp64(uint64_t *pmant, uint16_t *pexp, double f); |
240 | e80cfcfc | bellard | double cpu_put_fp64(uint64_t mant, uint16_t exp);
|
241 | 7a3f1944 | bellard | |
242 | b4ff5987 | bellard | /* Fake impl 0, version 4 */
|
243 | af7bf89b | bellard | #define GET_PSR(env) ((0 << 28) | (4 << 24) | (env->psr & PSR_ICC) | \ |
244 | b4ff5987 | bellard | (env->psref? PSR_EF : 0) | \
|
245 | b4ff5987 | bellard | (env->psrpil << 8) | \
|
246 | b4ff5987 | bellard | (env->psrs? PSR_S : 0) | \
|
247 | afc7df11 | bellard | (env->psrps? PSR_PS : 0) | \
|
248 | b4ff5987 | bellard | (env->psret? PSR_ET : 0) | env->cwp)
|
249 | b4ff5987 | bellard | |
250 | b4ff5987 | bellard | #ifndef NO_CPU_IO_DEFS
|
251 | b4ff5987 | bellard | void cpu_set_cwp(CPUSPARCState *env1, int new_cwp); |
252 | b4ff5987 | bellard | #endif
|
253 | b4ff5987 | bellard | |
254 | b4ff5987 | bellard | #define PUT_PSR(env, val) do { int _tmp = val; \ |
255 | af7bf89b | bellard | env->psr = _tmp & PSR_ICC; \ |
256 | b4ff5987 | bellard | env->psref = (_tmp & PSR_EF)? 1 : 0; \ |
257 | b4ff5987 | bellard | env->psrpil = (_tmp & PSR_PIL) >> 8; \
|
258 | b4ff5987 | bellard | env->psrs = (_tmp & PSR_S)? 1 : 0; \ |
259 | b4ff5987 | bellard | env->psrps = (_tmp & PSR_PS)? 1 : 0; \ |
260 | b4ff5987 | bellard | env->psret = (_tmp & PSR_ET)? 1 : 0; \ |
261 | b4ff5987 | bellard | cpu_set_cwp(env, _tmp & PSR_CWP & (NWINDOWS - 1)); \
|
262 | b4ff5987 | bellard | } while (0) |
263 | b4ff5987 | bellard | |
264 | 3475187d | bellard | #ifdef TARGET_SPARC64
|
265 | 3475187d | bellard | #define GET_CCR(env) ((env->xcc << 4) | (env->psr & PSR_ICC)) |
266 | 3475187d | bellard | #define PUT_CCR(env, val) do { int _tmp = val; \ |
267 | 3475187d | bellard | env->xcc = _tmp >> 4; \
|
268 | 3475187d | bellard | env->psr = (_tmp & 0xf) << 20; \ |
269 | 3475187d | bellard | } while (0) |
270 | 3475187d | bellard | #endif
|
271 | 3475187d | bellard | |
272 | 7a3f1944 | bellard | struct siginfo;
|
273 | 7a3f1944 | bellard | int cpu_sparc_signal_handler(int hostsignum, struct siginfo *info, void *puc); |
274 | 7a3f1944 | bellard | |
275 | 7a3f1944 | bellard | #include "cpu-all.h" |
276 | 7a3f1944 | bellard | |
277 | 7a3f1944 | bellard | #endif |