Statistics
| Branch: | Revision:

root / target-i386 / cpu.h @ 977d5710

History | View | Annotate | Download (18.2 kB)

1 2c0262af bellard
/*
2 2c0262af bellard
 * i386 virtual CPU header
3 2c0262af bellard
 * 
4 2c0262af bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 2c0262af bellard
 *
6 2c0262af bellard
 * This library is free software; you can redistribute it and/or
7 2c0262af bellard
 * modify it under the terms of the GNU Lesser General Public
8 2c0262af bellard
 * License as published by the Free Software Foundation; either
9 2c0262af bellard
 * version 2 of the License, or (at your option) any later version.
10 2c0262af bellard
 *
11 2c0262af bellard
 * This library is distributed in the hope that it will be useful,
12 2c0262af bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 2c0262af bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 2c0262af bellard
 * Lesser General Public License for more details.
15 2c0262af bellard
 *
16 2c0262af bellard
 * You should have received a copy of the GNU Lesser General Public
17 2c0262af bellard
 * License along with this library; if not, write to the Free Software
18 2c0262af bellard
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 2c0262af bellard
 */
20 2c0262af bellard
#ifndef CPU_I386_H
21 2c0262af bellard
#define CPU_I386_H
22 2c0262af bellard
23 14ce26e7 bellard
#include "config.h"
24 14ce26e7 bellard
25 14ce26e7 bellard
#ifdef TARGET_X86_64
26 14ce26e7 bellard
#define TARGET_LONG_BITS 64
27 14ce26e7 bellard
#else
28 3cf1e035 bellard
#define TARGET_LONG_BITS 32
29 14ce26e7 bellard
#endif
30 3cf1e035 bellard
31 d720b93d bellard
/* target supports implicit self modifying code */
32 d720b93d bellard
#define TARGET_HAS_SMC
33 d720b93d bellard
/* support for self modifying code even if the modified instruction is
34 d720b93d bellard
   close to the modifying instruction */
35 d720b93d bellard
#define TARGET_HAS_PRECISE_SMC
36 d720b93d bellard
37 2c0262af bellard
#include "cpu-defs.h"
38 2c0262af bellard
39 58fe2f10 bellard
#if defined(__i386__) && !defined(CONFIG_SOFTMMU)
40 58fe2f10 bellard
#define USE_CODE_COPY
41 58fe2f10 bellard
#endif
42 58fe2f10 bellard
43 2c0262af bellard
#define R_EAX 0
44 2c0262af bellard
#define R_ECX 1
45 2c0262af bellard
#define R_EDX 2
46 2c0262af bellard
#define R_EBX 3
47 2c0262af bellard
#define R_ESP 4
48 2c0262af bellard
#define R_EBP 5
49 2c0262af bellard
#define R_ESI 6
50 2c0262af bellard
#define R_EDI 7
51 2c0262af bellard
52 2c0262af bellard
#define R_AL 0
53 2c0262af bellard
#define R_CL 1
54 2c0262af bellard
#define R_DL 2
55 2c0262af bellard
#define R_BL 3
56 2c0262af bellard
#define R_AH 4
57 2c0262af bellard
#define R_CH 5
58 2c0262af bellard
#define R_DH 6
59 2c0262af bellard
#define R_BH 7
60 2c0262af bellard
61 2c0262af bellard
#define R_ES 0
62 2c0262af bellard
#define R_CS 1
63 2c0262af bellard
#define R_SS 2
64 2c0262af bellard
#define R_DS 3
65 2c0262af bellard
#define R_FS 4
66 2c0262af bellard
#define R_GS 5
67 2c0262af bellard
68 2c0262af bellard
/* segment descriptor fields */
69 2c0262af bellard
#define DESC_G_MASK     (1 << 23)
70 2c0262af bellard
#define DESC_B_SHIFT    22
71 2c0262af bellard
#define DESC_B_MASK     (1 << DESC_B_SHIFT)
72 14ce26e7 bellard
#define DESC_L_SHIFT    21 /* x86_64 only : 64 bit code segment */
73 14ce26e7 bellard
#define DESC_L_MASK     (1 << DESC_L_SHIFT)
74 2c0262af bellard
#define DESC_AVL_MASK   (1 << 20)
75 2c0262af bellard
#define DESC_P_MASK     (1 << 15)
76 2c0262af bellard
#define DESC_DPL_SHIFT  13
77 2c0262af bellard
#define DESC_S_MASK     (1 << 12)
78 2c0262af bellard
#define DESC_TYPE_SHIFT 8
79 2c0262af bellard
#define DESC_A_MASK     (1 << 8)
80 2c0262af bellard
81 e670b89e bellard
#define DESC_CS_MASK    (1 << 11) /* 1=code segment 0=data segment */
82 e670b89e bellard
#define DESC_C_MASK     (1 << 10) /* code: conforming */
83 e670b89e bellard
#define DESC_R_MASK     (1 << 9)  /* code: readable */
84 2c0262af bellard
85 e670b89e bellard
#define DESC_E_MASK     (1 << 10) /* data: expansion direction */
86 e670b89e bellard
#define DESC_W_MASK     (1 << 9)  /* data: writable */
87 e670b89e bellard
88 e670b89e bellard
#define DESC_TSS_BUSY_MASK (1 << 9)
89 2c0262af bellard
90 2c0262af bellard
/* eflags masks */
91 2c0262af bellard
#define CC_C           0x0001
92 2c0262af bellard
#define CC_P         0x0004
93 2c0262af bellard
#define CC_A        0x0010
94 2c0262af bellard
#define CC_Z        0x0040
95 2c0262af bellard
#define CC_S    0x0080
96 2c0262af bellard
#define CC_O    0x0800
97 2c0262af bellard
98 2c0262af bellard
#define TF_SHIFT   8
99 2c0262af bellard
#define IOPL_SHIFT 12
100 2c0262af bellard
#define VM_SHIFT   17
101 2c0262af bellard
102 2c0262af bellard
#define TF_MASK                 0x00000100
103 2c0262af bellard
#define IF_MASK                 0x00000200
104 2c0262af bellard
#define DF_MASK                 0x00000400
105 2c0262af bellard
#define IOPL_MASK                0x00003000
106 2c0262af bellard
#define NT_MASK                         0x00004000
107 2c0262af bellard
#define RF_MASK                        0x00010000
108 2c0262af bellard
#define VM_MASK                        0x00020000
109 2c0262af bellard
#define AC_MASK                        0x00040000 
110 2c0262af bellard
#define VIF_MASK                0x00080000
111 2c0262af bellard
#define VIP_MASK                0x00100000
112 2c0262af bellard
#define ID_MASK                 0x00200000
113 2c0262af bellard
114 2c0262af bellard
/* hidden flags - used internally by qemu to represent additionnal cpu
115 2c0262af bellard
   states. Only the CPL and INHIBIT_IRQ are not redundant. We avoid
116 2c0262af bellard
   using the IOPL_MASK, TF_MASK and VM_MASK bit position to ease oring
117 2c0262af bellard
   with eflags. */
118 2c0262af bellard
/* current cpl */
119 2c0262af bellard
#define HF_CPL_SHIFT         0
120 2c0262af bellard
/* true if soft mmu is being used */
121 2c0262af bellard
#define HF_SOFTMMU_SHIFT     2
122 2c0262af bellard
/* true if hardware interrupts must be disabled for next instruction */
123 2c0262af bellard
#define HF_INHIBIT_IRQ_SHIFT 3
124 2c0262af bellard
/* 16 or 32 segments */
125 2c0262af bellard
#define HF_CS32_SHIFT        4
126 2c0262af bellard
#define HF_SS32_SHIFT        5
127 dc196a57 bellard
/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
128 2c0262af bellard
#define HF_ADDSEG_SHIFT      6
129 65262d57 bellard
/* copy of CR0.PE (protected mode) */
130 65262d57 bellard
#define HF_PE_SHIFT          7
131 65262d57 bellard
#define HF_TF_SHIFT          8 /* must be same as eflags */
132 7eee2a50 bellard
#define HF_MP_SHIFT          9 /* the order must be MP, EM, TS */
133 7eee2a50 bellard
#define HF_EM_SHIFT         10
134 7eee2a50 bellard
#define HF_TS_SHIFT         11
135 65262d57 bellard
#define HF_IOPL_SHIFT       12 /* must be same as eflags */
136 14ce26e7 bellard
#define HF_LMA_SHIFT        14 /* only used on x86_64: long mode active */
137 14ce26e7 bellard
#define HF_CS64_SHIFT       15 /* only used on x86_64: 64 bit code segment  */
138 664e0f19 bellard
#define HF_OSFXSR_SHIFT     16 /* CR4.OSFXSR */
139 65262d57 bellard
#define HF_VM_SHIFT         17 /* must be same as eflags */
140 2c0262af bellard
141 2c0262af bellard
#define HF_CPL_MASK          (3 << HF_CPL_SHIFT)
142 2c0262af bellard
#define HF_SOFTMMU_MASK      (1 << HF_SOFTMMU_SHIFT)
143 2c0262af bellard
#define HF_INHIBIT_IRQ_MASK  (1 << HF_INHIBIT_IRQ_SHIFT)
144 2c0262af bellard
#define HF_CS32_MASK         (1 << HF_CS32_SHIFT)
145 2c0262af bellard
#define HF_SS32_MASK         (1 << HF_SS32_SHIFT)
146 2c0262af bellard
#define HF_ADDSEG_MASK       (1 << HF_ADDSEG_SHIFT)
147 65262d57 bellard
#define HF_PE_MASK           (1 << HF_PE_SHIFT)
148 58fe2f10 bellard
#define HF_TF_MASK           (1 << HF_TF_SHIFT)
149 7eee2a50 bellard
#define HF_MP_MASK           (1 << HF_MP_SHIFT)
150 7eee2a50 bellard
#define HF_EM_MASK           (1 << HF_EM_SHIFT)
151 7eee2a50 bellard
#define HF_TS_MASK           (1 << HF_TS_SHIFT)
152 14ce26e7 bellard
#define HF_LMA_MASK          (1 << HF_LMA_SHIFT)
153 14ce26e7 bellard
#define HF_CS64_MASK         (1 << HF_CS64_SHIFT)
154 664e0f19 bellard
#define HF_OSFXSR_MASK       (1 << HF_OSFXSR_SHIFT)
155 2c0262af bellard
156 2c0262af bellard
#define CR0_PE_MASK  (1 << 0)
157 7eee2a50 bellard
#define CR0_MP_MASK  (1 << 1)
158 7eee2a50 bellard
#define CR0_EM_MASK  (1 << 2)
159 2c0262af bellard
#define CR0_TS_MASK  (1 << 3)
160 2ee73ac3 bellard
#define CR0_ET_MASK  (1 << 4)
161 7eee2a50 bellard
#define CR0_NE_MASK  (1 << 5)
162 2c0262af bellard
#define CR0_WP_MASK  (1 << 16)
163 2c0262af bellard
#define CR0_AM_MASK  (1 << 18)
164 2c0262af bellard
#define CR0_PG_MASK  (1 << 31)
165 2c0262af bellard
166 2c0262af bellard
#define CR4_VME_MASK  (1 << 0)
167 2c0262af bellard
#define CR4_PVI_MASK  (1 << 1)
168 2c0262af bellard
#define CR4_TSD_MASK  (1 << 2)
169 2c0262af bellard
#define CR4_DE_MASK   (1 << 3)
170 2c0262af bellard
#define CR4_PSE_MASK  (1 << 4)
171 64a595f2 bellard
#define CR4_PAE_MASK  (1 << 5)
172 64a595f2 bellard
#define CR4_PGE_MASK  (1 << 7)
173 14ce26e7 bellard
#define CR4_PCE_MASK  (1 << 8)
174 14ce26e7 bellard
#define CR4_OSFXSR_MASK (1 << 9)
175 14ce26e7 bellard
#define CR4_OSXMMEXCPT_MASK  (1 << 10)
176 2c0262af bellard
177 2c0262af bellard
#define PG_PRESENT_BIT        0
178 2c0262af bellard
#define PG_RW_BIT        1
179 2c0262af bellard
#define PG_USER_BIT        2
180 2c0262af bellard
#define PG_PWT_BIT        3
181 2c0262af bellard
#define PG_PCD_BIT        4
182 2c0262af bellard
#define PG_ACCESSED_BIT        5
183 2c0262af bellard
#define PG_DIRTY_BIT        6
184 2c0262af bellard
#define PG_PSE_BIT        7
185 2c0262af bellard
#define PG_GLOBAL_BIT        8
186 2c0262af bellard
187 2c0262af bellard
#define PG_PRESENT_MASK  (1 << PG_PRESENT_BIT)
188 2c0262af bellard
#define PG_RW_MASK         (1 << PG_RW_BIT)
189 2c0262af bellard
#define PG_USER_MASK         (1 << PG_USER_BIT)
190 2c0262af bellard
#define PG_PWT_MASK         (1 << PG_PWT_BIT)
191 2c0262af bellard
#define PG_PCD_MASK         (1 << PG_PCD_BIT)
192 2c0262af bellard
#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
193 2c0262af bellard
#define PG_DIRTY_MASK         (1 << PG_DIRTY_BIT)
194 2c0262af bellard
#define PG_PSE_MASK         (1 << PG_PSE_BIT)
195 2c0262af bellard
#define PG_GLOBAL_MASK         (1 << PG_GLOBAL_BIT)
196 2c0262af bellard
197 2c0262af bellard
#define PG_ERROR_W_BIT     1
198 2c0262af bellard
199 2c0262af bellard
#define PG_ERROR_P_MASK    0x01
200 2c0262af bellard
#define PG_ERROR_W_MASK    (1 << PG_ERROR_W_BIT)
201 2c0262af bellard
#define PG_ERROR_U_MASK    0x04
202 2c0262af bellard
#define PG_ERROR_RSVD_MASK 0x08
203 2c0262af bellard
204 2c0262af bellard
#define MSR_IA32_APICBASE               0x1b
205 2c0262af bellard
#define MSR_IA32_APICBASE_BSP           (1<<8)
206 2c0262af bellard
#define MSR_IA32_APICBASE_ENABLE        (1<<11)
207 2c0262af bellard
#define MSR_IA32_APICBASE_BASE          (0xfffff<<12)
208 2c0262af bellard
209 2c0262af bellard
#define MSR_IA32_SYSENTER_CS            0x174
210 2c0262af bellard
#define MSR_IA32_SYSENTER_ESP           0x175
211 2c0262af bellard
#define MSR_IA32_SYSENTER_EIP           0x176
212 2c0262af bellard
213 14ce26e7 bellard
#define MSR_EFER                        0xc0000080
214 14ce26e7 bellard
215 14ce26e7 bellard
#define MSR_EFER_SCE   (1 << 0)
216 14ce26e7 bellard
#define MSR_EFER_LME   (1 << 8)
217 14ce26e7 bellard
#define MSR_EFER_LMA   (1 << 10)
218 14ce26e7 bellard
#define MSR_EFER_NXE   (1 << 11)
219 14ce26e7 bellard
#define MSR_EFER_FFXSR (1 << 14)
220 14ce26e7 bellard
221 14ce26e7 bellard
#define MSR_STAR                        0xc0000081
222 14ce26e7 bellard
#define MSR_LSTAR                       0xc0000082
223 14ce26e7 bellard
#define MSR_CSTAR                       0xc0000083
224 14ce26e7 bellard
#define MSR_FMASK                       0xc0000084
225 14ce26e7 bellard
#define MSR_FSBASE                      0xc0000100
226 14ce26e7 bellard
#define MSR_GSBASE                      0xc0000101
227 14ce26e7 bellard
#define MSR_KERNELGSBASE                0xc0000102
228 14ce26e7 bellard
229 14ce26e7 bellard
/* cpuid_features bits */
230 14ce26e7 bellard
#define CPUID_FP87 (1 << 0)
231 14ce26e7 bellard
#define CPUID_VME  (1 << 1)
232 14ce26e7 bellard
#define CPUID_DE   (1 << 2)
233 14ce26e7 bellard
#define CPUID_PSE  (1 << 3)
234 14ce26e7 bellard
#define CPUID_TSC  (1 << 4)
235 14ce26e7 bellard
#define CPUID_MSR  (1 << 5)
236 14ce26e7 bellard
#define CPUID_PAE  (1 << 6)
237 14ce26e7 bellard
#define CPUID_MCE  (1 << 7)
238 14ce26e7 bellard
#define CPUID_CX8  (1 << 8)
239 14ce26e7 bellard
#define CPUID_APIC (1 << 9)
240 14ce26e7 bellard
#define CPUID_SEP  (1 << 11) /* sysenter/sysexit */
241 14ce26e7 bellard
#define CPUID_MTRR (1 << 12)
242 14ce26e7 bellard
#define CPUID_PGE  (1 << 13)
243 14ce26e7 bellard
#define CPUID_MCA  (1 << 14)
244 14ce26e7 bellard
#define CPUID_CMOV (1 << 15)
245 14ce26e7 bellard
/* ... */
246 14ce26e7 bellard
#define CPUID_MMX  (1 << 23)
247 14ce26e7 bellard
#define CPUID_FXSR (1 << 24)
248 14ce26e7 bellard
#define CPUID_SSE  (1 << 25)
249 14ce26e7 bellard
#define CPUID_SSE2 (1 << 26)
250 14ce26e7 bellard
251 2c0262af bellard
#define EXCP00_DIVZ        0
252 2c0262af bellard
#define EXCP01_SSTP        1
253 2c0262af bellard
#define EXCP02_NMI        2
254 2c0262af bellard
#define EXCP03_INT3        3
255 2c0262af bellard
#define EXCP04_INTO        4
256 2c0262af bellard
#define EXCP05_BOUND        5
257 2c0262af bellard
#define EXCP06_ILLOP        6
258 2c0262af bellard
#define EXCP07_PREX        7
259 2c0262af bellard
#define EXCP08_DBLE        8
260 2c0262af bellard
#define EXCP09_XERR        9
261 2c0262af bellard
#define EXCP0A_TSS        10
262 2c0262af bellard
#define EXCP0B_NOSEG        11
263 2c0262af bellard
#define EXCP0C_STACK        12
264 2c0262af bellard
#define EXCP0D_GPF        13
265 2c0262af bellard
#define EXCP0E_PAGE        14
266 2c0262af bellard
#define EXCP10_COPR        16
267 2c0262af bellard
#define EXCP11_ALGN        17
268 2c0262af bellard
#define EXCP12_MCHK        18
269 2c0262af bellard
270 2c0262af bellard
enum {
271 2c0262af bellard
    CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
272 2c0262af bellard
    CC_OP_EFLAGS,  /* all cc are explicitely computed, CC_SRC = flags */
273 d36cd60e bellard
274 d36cd60e bellard
    CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
275 d36cd60e bellard
    CC_OP_MULW,
276 d36cd60e bellard
    CC_OP_MULL,
277 14ce26e7 bellard
    CC_OP_MULQ,
278 2c0262af bellard
279 2c0262af bellard
    CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
280 2c0262af bellard
    CC_OP_ADDW,
281 2c0262af bellard
    CC_OP_ADDL,
282 14ce26e7 bellard
    CC_OP_ADDQ,
283 2c0262af bellard
284 2c0262af bellard
    CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
285 2c0262af bellard
    CC_OP_ADCW,
286 2c0262af bellard
    CC_OP_ADCL,
287 14ce26e7 bellard
    CC_OP_ADCQ,
288 2c0262af bellard
289 2c0262af bellard
    CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
290 2c0262af bellard
    CC_OP_SUBW,
291 2c0262af bellard
    CC_OP_SUBL,
292 14ce26e7 bellard
    CC_OP_SUBQ,
293 2c0262af bellard
294 2c0262af bellard
    CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
295 2c0262af bellard
    CC_OP_SBBW,
296 2c0262af bellard
    CC_OP_SBBL,
297 14ce26e7 bellard
    CC_OP_SBBQ,
298 2c0262af bellard
299 2c0262af bellard
    CC_OP_LOGICB, /* modify all flags, CC_DST = res */
300 2c0262af bellard
    CC_OP_LOGICW,
301 2c0262af bellard
    CC_OP_LOGICL,
302 14ce26e7 bellard
    CC_OP_LOGICQ,
303 2c0262af bellard
304 2c0262af bellard
    CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
305 2c0262af bellard
    CC_OP_INCW,
306 2c0262af bellard
    CC_OP_INCL,
307 14ce26e7 bellard
    CC_OP_INCQ,
308 2c0262af bellard
309 2c0262af bellard
    CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C  */
310 2c0262af bellard
    CC_OP_DECW,
311 2c0262af bellard
    CC_OP_DECL,
312 14ce26e7 bellard
    CC_OP_DECQ,
313 2c0262af bellard
314 6b652794 bellard
    CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
315 2c0262af bellard
    CC_OP_SHLW,
316 2c0262af bellard
    CC_OP_SHLL,
317 14ce26e7 bellard
    CC_OP_SHLQ,
318 2c0262af bellard
319 2c0262af bellard
    CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
320 2c0262af bellard
    CC_OP_SARW,
321 2c0262af bellard
    CC_OP_SARL,
322 14ce26e7 bellard
    CC_OP_SARQ,
323 2c0262af bellard
324 2c0262af bellard
    CC_OP_NB,
325 2c0262af bellard
};
326 2c0262af bellard
327 7d3505c5 bellard
#if (defined(__i386__) || defined(__x86_64__)) && !defined(_BSD)
328 2c0262af bellard
#define USE_X86LDOUBLE
329 2c0262af bellard
#endif
330 2c0262af bellard
331 2c0262af bellard
#ifdef USE_X86LDOUBLE
332 2c0262af bellard
typedef long double CPU86_LDouble;
333 2c0262af bellard
#else
334 2c0262af bellard
typedef double CPU86_LDouble;
335 2c0262af bellard
#endif
336 2c0262af bellard
337 2c0262af bellard
typedef struct SegmentCache {
338 2c0262af bellard
    uint32_t selector;
339 14ce26e7 bellard
    target_ulong base;
340 2c0262af bellard
    uint32_t limit;
341 2c0262af bellard
    uint32_t flags;
342 2c0262af bellard
} SegmentCache;
343 2c0262af bellard
344 826461bb bellard
typedef union {
345 664e0f19 bellard
    uint8_t _b[16];
346 664e0f19 bellard
    uint16_t _w[8];
347 664e0f19 bellard
    uint32_t _l[4];
348 664e0f19 bellard
    uint64_t _q[2];
349 664e0f19 bellard
    float _s[4];
350 664e0f19 bellard
    double _d[2];
351 14ce26e7 bellard
} XMMReg;
352 14ce26e7 bellard
353 826461bb bellard
typedef union {
354 826461bb bellard
    uint8_t _b[8];
355 826461bb bellard
    uint16_t _w[2];
356 826461bb bellard
    uint32_t _l[1];
357 826461bb bellard
    uint64_t q;
358 826461bb bellard
} MMXReg;
359 826461bb bellard
360 826461bb bellard
#ifdef WORDS_BIGENDIAN
361 826461bb bellard
#define XMM_B(n) _b[15 - (n)]
362 826461bb bellard
#define XMM_W(n) _w[7 - (n)]
363 826461bb bellard
#define XMM_L(n) _l[3 - (n)]
364 664e0f19 bellard
#define XMM_S(n) _s[3 - (n)]
365 826461bb bellard
#define XMM_Q(n) _q[1 - (n)]
366 664e0f19 bellard
#define XMM_D(n) _d[1 - (n)]
367 826461bb bellard
368 826461bb bellard
#define MMX_B(n) _b[7 - (n)]
369 826461bb bellard
#define MMX_W(n) _w[3 - (n)]
370 826461bb bellard
#define MMX_L(n) _l[1 - (n)]
371 826461bb bellard
#else
372 826461bb bellard
#define XMM_B(n) _b[n]
373 826461bb bellard
#define XMM_W(n) _w[n]
374 826461bb bellard
#define XMM_L(n) _l[n]
375 664e0f19 bellard
#define XMM_S(n) _s[n]
376 826461bb bellard
#define XMM_Q(n) _q[n]
377 664e0f19 bellard
#define XMM_D(n) _d[n]
378 826461bb bellard
379 826461bb bellard
#define MMX_B(n) _b[n]
380 826461bb bellard
#define MMX_W(n) _w[n]
381 826461bb bellard
#define MMX_L(n) _l[n]
382 826461bb bellard
#endif
383 664e0f19 bellard
#define MMX_Q(n) q
384 826461bb bellard
385 14ce26e7 bellard
#ifdef TARGET_X86_64
386 14ce26e7 bellard
#define CPU_NB_REGS 16
387 14ce26e7 bellard
#else
388 14ce26e7 bellard
#define CPU_NB_REGS 8
389 14ce26e7 bellard
#endif
390 14ce26e7 bellard
391 2c0262af bellard
typedef struct CPUX86State {
392 14ce26e7 bellard
#if TARGET_LONG_BITS > HOST_LONG_BITS
393 14ce26e7 bellard
    /* temporaries if we cannot store them in host registers */
394 14ce26e7 bellard
    target_ulong t0, t1, t2;
395 14ce26e7 bellard
#endif
396 14ce26e7 bellard
397 2c0262af bellard
    /* standard registers */
398 14ce26e7 bellard
    target_ulong regs[CPU_NB_REGS];
399 14ce26e7 bellard
    target_ulong eip;
400 14ce26e7 bellard
    target_ulong eflags; /* eflags register. During CPU emulation, CC
401 2c0262af bellard
                        flags and DF are set to zero because they are
402 2c0262af bellard
                        stored elsewhere */
403 2c0262af bellard
404 2c0262af bellard
    /* emulator internal eflags handling */
405 14ce26e7 bellard
    target_ulong cc_src;
406 14ce26e7 bellard
    target_ulong cc_dst;
407 2c0262af bellard
    uint32_t cc_op;
408 2c0262af bellard
    int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
409 2c0262af bellard
    uint32_t hflags; /* hidden flags, see HF_xxx constants */
410 2c0262af bellard
411 2c0262af bellard
    /* FPU state */
412 2c0262af bellard
    unsigned int fpstt; /* top of stack index */
413 2c0262af bellard
    unsigned int fpus;
414 2c0262af bellard
    unsigned int fpuc;
415 2c0262af bellard
    uint8_t fptags[8];   /* 0 = valid, 1 = empty */
416 664e0f19 bellard
    union {
417 664e0f19 bellard
#ifdef USE_X86LDOUBLE
418 664e0f19 bellard
        CPU86_LDouble d __attribute__((aligned(16)));
419 664e0f19 bellard
#else
420 664e0f19 bellard
        CPU86_LDouble d;
421 664e0f19 bellard
#endif
422 664e0f19 bellard
        MMXReg mmx;
423 664e0f19 bellard
    } fpregs[8];
424 2c0262af bellard
425 2c0262af bellard
    /* emulator internal variables */
426 2c0262af bellard
    CPU86_LDouble ft0;
427 2c0262af bellard
    union {
428 2c0262af bellard
        float f;
429 2c0262af bellard
        double d;
430 2c0262af bellard
        int i32;
431 2c0262af bellard
        int64_t i64;
432 2c0262af bellard
    } fp_convert;
433 2c0262af bellard
    
434 2c0262af bellard
    /* segments */
435 2c0262af bellard
    SegmentCache segs[6]; /* selector values */
436 2c0262af bellard
    SegmentCache ldt;
437 2c0262af bellard
    SegmentCache tr;
438 2c0262af bellard
    SegmentCache gdt; /* only base and limit are used */
439 2c0262af bellard
    SegmentCache idt; /* only base and limit are used */
440 664e0f19 bellard
441 664e0f19 bellard
    uint32_t mxcsr;
442 14ce26e7 bellard
    XMMReg xmm_regs[CPU_NB_REGS];
443 14ce26e7 bellard
    XMMReg xmm_t0;
444 664e0f19 bellard
    MMXReg mmx_t0;
445 14ce26e7 bellard
446 2c0262af bellard
    /* sysenter registers */
447 2c0262af bellard
    uint32_t sysenter_cs;
448 2c0262af bellard
    uint32_t sysenter_esp;
449 2c0262af bellard
    uint32_t sysenter_eip;
450 14ce26e7 bellard
#ifdef TARGET_X86_64
451 14ce26e7 bellard
    target_ulong efer;
452 14ce26e7 bellard
    target_ulong star;
453 14ce26e7 bellard
    target_ulong lstar;
454 14ce26e7 bellard
    target_ulong cstar;
455 14ce26e7 bellard
    target_ulong fmask;
456 14ce26e7 bellard
    target_ulong kernelgsbase;
457 14ce26e7 bellard
#endif
458 58fe2f10 bellard
459 58fe2f10 bellard
    /* temporary data for USE_CODE_COPY mode */
460 7eee2a50 bellard
#ifdef USE_CODE_COPY
461 58fe2f10 bellard
    uint32_t tmp0;
462 58fe2f10 bellard
    uint32_t saved_esp;
463 7eee2a50 bellard
    int native_fp_regs; /* if true, the FPU state is in the native CPU regs */
464 7eee2a50 bellard
#endif
465 2c0262af bellard
    
466 2c0262af bellard
    /* exception/interrupt handling */
467 2c0262af bellard
    jmp_buf jmp_env;
468 2c0262af bellard
    int exception_index;
469 2c0262af bellard
    int error_code;
470 2c0262af bellard
    int exception_is_int;
471 826461bb bellard
    target_ulong exception_next_eip;
472 2c0262af bellard
    struct TranslationBlock *current_tb; /* currently executing TB */
473 14ce26e7 bellard
    target_ulong cr[5]; /* NOTE: cr1 is unused */
474 14ce26e7 bellard
    target_ulong dr[8]; /* debug registers */
475 2c0262af bellard
    int interrupt_request; 
476 2c0262af bellard
    int user_mode_only; /* user mode only simulation */
477 2c0262af bellard
478 64a595f2 bellard
    uint32_t a20_mask;
479 d720b93d bellard
480 d720b93d bellard
    /* soft mmu support */
481 d720b93d bellard
    /* in order to avoid passing too many arguments to the memory
482 d720b93d bellard
       write helpers, we store some rarely used information in the CPU
483 d720b93d bellard
       context) */
484 d720b93d bellard
    unsigned long mem_write_pc; /* host pc at which the memory was
485 d720b93d bellard
                                   written */
486 14ce26e7 bellard
    target_ulong mem_write_vaddr; /* target virtual addr at which the
487 14ce26e7 bellard
                                     memory was written */
488 2c0262af bellard
    /* 0 = kernel, 1 = user */
489 2c0262af bellard
    CPUTLBEntry tlb_read[2][CPU_TLB_SIZE];
490 2c0262af bellard
    CPUTLBEntry tlb_write[2][CPU_TLB_SIZE];
491 2c0262af bellard
    
492 ffddfee3 bellard
    /* from this point: preserved by CPU reset */
493 2c0262af bellard
    /* ice debug support */
494 14ce26e7 bellard
    target_ulong breakpoints[MAX_BREAKPOINTS];
495 2c0262af bellard
    int nb_breakpoints;
496 2c0262af bellard
    int singlestep_enabled;
497 2c0262af bellard
498 14ce26e7 bellard
    /* processor features (e.g. for CPUID insn) */
499 14ce26e7 bellard
    uint32_t cpuid_vendor1;
500 14ce26e7 bellard
    uint32_t cpuid_vendor2;
501 14ce26e7 bellard
    uint32_t cpuid_vendor3;
502 14ce26e7 bellard
    uint32_t cpuid_version;
503 14ce26e7 bellard
    uint32_t cpuid_features;
504 14ce26e7 bellard
505 14ce26e7 bellard
    /* in order to simplify APIC support, we leave this pointer to the
506 14ce26e7 bellard
       user */
507 14ce26e7 bellard
    struct APICState *apic_state;
508 2c0262af bellard
    /* user data */
509 2c0262af bellard
    void *opaque;
510 2c0262af bellard
} CPUX86State;
511 2c0262af bellard
512 2c0262af bellard
#ifndef IN_OP_I386
513 2c0262af bellard
void cpu_x86_outb(CPUX86State *env, int addr, int val);
514 2c0262af bellard
void cpu_x86_outw(CPUX86State *env, int addr, int val);
515 2c0262af bellard
void cpu_x86_outl(CPUX86State *env, int addr, int val);
516 2c0262af bellard
int cpu_x86_inb(CPUX86State *env, int addr);
517 2c0262af bellard
int cpu_x86_inw(CPUX86State *env, int addr);
518 2c0262af bellard
int cpu_x86_inl(CPUX86State *env, int addr);
519 2c0262af bellard
#endif
520 2c0262af bellard
521 2c0262af bellard
CPUX86State *cpu_x86_init(void);
522 2c0262af bellard
int cpu_x86_exec(CPUX86State *s);
523 2c0262af bellard
void cpu_x86_close(CPUX86State *s);
524 d720b93d bellard
int cpu_get_pic_interrupt(CPUX86State *s);
525 2ee73ac3 bellard
/* MSDOS compatibility mode FPU exception support */
526 2ee73ac3 bellard
void cpu_set_ferr(CPUX86State *s);
527 2c0262af bellard
528 2c0262af bellard
/* this function must always be used to load data in the segment
529 2c0262af bellard
   cache: it synchronizes the hflags with the segment cache values */
530 2c0262af bellard
static inline void cpu_x86_load_seg_cache(CPUX86State *env, 
531 2c0262af bellard
                                          int seg_reg, unsigned int selector,
532 14ce26e7 bellard
                                          uint32_t base, unsigned int limit, 
533 2c0262af bellard
                                          unsigned int flags)
534 2c0262af bellard
{
535 2c0262af bellard
    SegmentCache *sc;
536 2c0262af bellard
    unsigned int new_hflags;
537 2c0262af bellard
    
538 2c0262af bellard
    sc = &env->segs[seg_reg];
539 2c0262af bellard
    sc->selector = selector;
540 2c0262af bellard
    sc->base = base;
541 2c0262af bellard
    sc->limit = limit;
542 2c0262af bellard
    sc->flags = flags;
543 2c0262af bellard
544 2c0262af bellard
    /* update the hidden flags */
545 14ce26e7 bellard
    {
546 14ce26e7 bellard
        if (seg_reg == R_CS) {
547 14ce26e7 bellard
#ifdef TARGET_X86_64
548 14ce26e7 bellard
            if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
549 14ce26e7 bellard
                /* long mode */
550 14ce26e7 bellard
                env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
551 14ce26e7 bellard
                env->hflags &= ~(HF_ADDSEG_MASK);
552 14ce26e7 bellard
            } else 
553 14ce26e7 bellard
#endif
554 14ce26e7 bellard
            {
555 14ce26e7 bellard
                /* legacy / compatibility case */
556 14ce26e7 bellard
                new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
557 14ce26e7 bellard
                    >> (DESC_B_SHIFT - HF_CS32_SHIFT);
558 14ce26e7 bellard
                env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
559 14ce26e7 bellard
                    new_hflags;
560 14ce26e7 bellard
            }
561 14ce26e7 bellard
        }
562 14ce26e7 bellard
        new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
563 14ce26e7 bellard
            >> (DESC_B_SHIFT - HF_SS32_SHIFT);
564 14ce26e7 bellard
        if (env->hflags & HF_CS64_MASK) {
565 14ce26e7 bellard
            /* zero base assumed for DS, ES and SS in long mode */
566 14ce26e7 bellard
        } else if (!(env->cr[0] & CR0_PE_MASK) || 
567 14ce26e7 bellard
            (env->eflags & VM_MASK) ||
568 14ce26e7 bellard
            !(new_hflags & HF_CS32_MASK)) {
569 14ce26e7 bellard
            /* XXX: try to avoid this test. The problem comes from the
570 14ce26e7 bellard
               fact that is real mode or vm86 mode we only modify the
571 14ce26e7 bellard
               'base' and 'selector' fields of the segment cache to go
572 14ce26e7 bellard
               faster. A solution may be to force addseg to one in
573 14ce26e7 bellard
               translate-i386.c. */
574 14ce26e7 bellard
            new_hflags |= HF_ADDSEG_MASK;
575 14ce26e7 bellard
        } else {
576 14ce26e7 bellard
            new_hflags |= (((unsigned long)env->segs[R_DS].base | 
577 14ce26e7 bellard
                            (unsigned long)env->segs[R_ES].base |
578 14ce26e7 bellard
                            (unsigned long)env->segs[R_SS].base) != 0) << 
579 14ce26e7 bellard
                HF_ADDSEG_SHIFT;
580 14ce26e7 bellard
        }
581 14ce26e7 bellard
        env->hflags = (env->hflags & 
582 14ce26e7 bellard
                       ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
583 2c0262af bellard
    }
584 2c0262af bellard
}
585 2c0262af bellard
586 2c0262af bellard
/* wrapper, just in case memory mappings must be changed */
587 2c0262af bellard
static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
588 2c0262af bellard
{
589 2c0262af bellard
#if HF_CPL_MASK == 3
590 2c0262af bellard
    s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
591 2c0262af bellard
#else
592 2c0262af bellard
#error HF_CPL_MASK is hardcoded
593 2c0262af bellard
#endif
594 2c0262af bellard
}
595 2c0262af bellard
596 1f1af9fd bellard
/* used for debug or cpu save/restore */
597 1f1af9fd bellard
void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f);
598 1f1af9fd bellard
CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper);
599 1f1af9fd bellard
600 2c0262af bellard
/* the following helpers are only usable in user mode simulation as
601 2c0262af bellard
   they can trigger unexpected exceptions */
602 2c0262af bellard
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
603 2c0262af bellard
void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32);
604 2c0262af bellard
void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32);
605 2c0262af bellard
606 2c0262af bellard
/* you can call this signal handler from your SIGBUS and SIGSEGV
607 2c0262af bellard
   signal handlers to inform the virtual CPU of exceptions. non zero
608 2c0262af bellard
   is returned if the signal was handled by the virtual CPU.  */
609 2c0262af bellard
struct siginfo;
610 2c0262af bellard
int cpu_x86_signal_handler(int host_signum, struct siginfo *info, 
611 2c0262af bellard
                           void *puc);
612 461c0471 bellard
void cpu_x86_set_a20(CPUX86State *env, int a20_state);
613 2c0262af bellard
614 28ab0e2e bellard
uint64_t cpu_get_tsc(CPUX86State *env);
615 28ab0e2e bellard
616 14ce26e7 bellard
void cpu_set_apic_base(CPUX86State *env, uint64_t val);
617 14ce26e7 bellard
uint64_t cpu_get_apic_base(CPUX86State *env);
618 14ce26e7 bellard
619 64a595f2 bellard
/* will be suppressed */
620 64a595f2 bellard
void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
621 64a595f2 bellard
622 2c0262af bellard
/* used to debug */
623 2c0262af bellard
#define X86_DUMP_FPU  0x0001 /* dump FPU state too */
624 2c0262af bellard
#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */
625 2c0262af bellard
626 2c0262af bellard
#define TARGET_PAGE_BITS 12
627 2c0262af bellard
#include "cpu-all.h"
628 2c0262af bellard
629 2c0262af bellard
#endif /* CPU_I386_H */