Statistics
| Branch: | Revision:

root / target-mips / helper.c @ 99e43d36

History | View | Annotate | Download (22 kB)

1
/*
2
 *  MIPS emulation helpers for qemu.
3
 *
4
 *  Copyright (c) 2004-2005 Jocelyn Mayer
5
 *
6
 * This library is free software; you can redistribute it and/or
7
 * modify it under the terms of the GNU Lesser General Public
8
 * License as published by the Free Software Foundation; either
9
 * version 2 of the License, or (at your option) any later version.
10
 *
11
 * This library is distributed in the hope that it will be useful,
12
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14
 * Lesser General Public License for more details.
15
 *
16
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18
 */
19
#include <stdarg.h>
20
#include <stdlib.h>
21
#include <stdio.h>
22
#include <string.h>
23
#include <inttypes.h>
24
#include <signal.h>
25

    
26
#include "cpu.h"
27
#include "exec-all.h"
28

    
29
enum {
30
    TLBRET_DIRTY = -4,
31
    TLBRET_INVALID = -3,
32
    TLBRET_NOMATCH = -2,
33
    TLBRET_BADADDR = -1,
34
    TLBRET_MATCH = 0
35
};
36

    
37
#if !defined(CONFIG_USER_ONLY)
38

    
39
/* no MMU emulation */
40
int no_mmu_map_address (CPUState *env, target_phys_addr_t *physical, int *prot,
41
                        target_ulong address, int rw, int access_type)
42
{
43
    *physical = address;
44
    *prot = PAGE_READ | PAGE_WRITE;
45
    return TLBRET_MATCH;
46
}
47

    
48
/* fixed mapping MMU emulation */
49
int fixed_mmu_map_address (CPUState *env, target_phys_addr_t *physical, int *prot,
50
                           target_ulong address, int rw, int access_type)
51
{
52
    if (address <= (int32_t)0x7FFFFFFFUL) {
53
        if (!(env->CP0_Status & (1 << CP0St_ERL)))
54
            *physical = address + 0x40000000UL;
55
        else
56
            *physical = address;
57
    } else if (address <= (int32_t)0xBFFFFFFFUL)
58
        *physical = address & 0x1FFFFFFF;
59
    else
60
        *physical = address;
61

    
62
    *prot = PAGE_READ | PAGE_WRITE;
63
    return TLBRET_MATCH;
64
}
65

    
66
/* MIPS32/MIPS64 R4000-style MMU emulation */
67
int r4k_map_address (CPUState *env, target_phys_addr_t *physical, int *prot,
68
                     target_ulong address, int rw, int access_type)
69
{
70
    uint8_t ASID = env->CP0_EntryHi & 0xFF;
71
    int i;
72

    
73
    for (i = 0; i < env->tlb->tlb_in_use; i++) {
74
        r4k_tlb_t *tlb = &env->tlb->mmu.r4k.tlb[i];
75
        /* 1k pages are not supported. */
76
        target_ulong mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1);
77
        target_ulong tag = address & ~mask;
78
        target_ulong VPN = tlb->VPN & ~mask;
79
#if defined(TARGET_MIPS64)
80
        tag &= env->SEGMask;
81
#endif
82

    
83
        /* Check ASID, virtual page number & size */
84
        if ((tlb->G == 1 || tlb->ASID == ASID) && VPN == tag) {
85
            /* TLB match */
86
            int n = !!(address & mask & ~(mask >> 1));
87
            /* Check access rights */
88
            if (!(n ? tlb->V1 : tlb->V0))
89
                return TLBRET_INVALID;
90
            if (rw == 0 || (n ? tlb->D1 : tlb->D0)) {
91
                *physical = tlb->PFN[n] | (address & (mask >> 1));
92
                *prot = PAGE_READ;
93
                if (n ? tlb->D1 : tlb->D0)
94
                    *prot |= PAGE_WRITE;
95
                return TLBRET_MATCH;
96
            }
97
            return TLBRET_DIRTY;
98
        }
99
    }
100
    return TLBRET_NOMATCH;
101
}
102

    
103
static int get_physical_address (CPUState *env, target_phys_addr_t *physical,
104
                                int *prot, target_ulong address,
105
                                int rw, int access_type)
106
{
107
    /* User mode can only access useg/xuseg */
108
    int user_mode = (env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_UM;
109
    int supervisor_mode = (env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_SM;
110
    int kernel_mode = !user_mode && !supervisor_mode;
111
#if defined(TARGET_MIPS64)
112
    int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0;
113
    int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0;
114
    int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0;
115
#endif
116
    int ret = TLBRET_MATCH;
117

    
118
#if 0
119
    qemu_log("user mode %d h %08x\n", user_mode, env->hflags);
120
#endif
121

    
122
    if (address <= (int32_t)0x7FFFFFFFUL) {
123
        /* useg */
124
        if (env->CP0_Status & (1 << CP0St_ERL)) {
125
            *physical = address & 0xFFFFFFFF;
126
            *prot = PAGE_READ | PAGE_WRITE;
127
        } else {
128
            ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
129
        }
130
#if defined(TARGET_MIPS64)
131
    } else if (address < 0x4000000000000000ULL) {
132
        /* xuseg */
133
        if (UX && address <= (0x3FFFFFFFFFFFFFFFULL & env->SEGMask)) {
134
            ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
135
        } else {
136
            ret = TLBRET_BADADDR;
137
        }
138
    } else if (address < 0x8000000000000000ULL) {
139
        /* xsseg */
140
        if ((supervisor_mode || kernel_mode) &&
141
            SX && address <= (0x7FFFFFFFFFFFFFFFULL & env->SEGMask)) {
142
            ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
143
        } else {
144
            ret = TLBRET_BADADDR;
145
        }
146
    } else if (address < 0xC000000000000000ULL) {
147
        /* xkphys */
148
        if (kernel_mode && KX &&
149
            (address & 0x07FFFFFFFFFFFFFFULL) <= env->PAMask) {
150
            *physical = address & env->PAMask;
151
            *prot = PAGE_READ | PAGE_WRITE;
152
        } else {
153
            ret = TLBRET_BADADDR;
154
        }
155
    } else if (address < 0xFFFFFFFF80000000ULL) {
156
        /* xkseg */
157
        if (kernel_mode && KX &&
158
            address <= (0xFFFFFFFF7FFFFFFFULL & env->SEGMask)) {
159
            ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
160
        } else {
161
            ret = TLBRET_BADADDR;
162
        }
163
#endif
164
    } else if (address < (int32_t)0xA0000000UL) {
165
        /* kseg0 */
166
        if (kernel_mode) {
167
            *physical = address - (int32_t)0x80000000UL;
168
            *prot = PAGE_READ | PAGE_WRITE;
169
        } else {
170
            ret = TLBRET_BADADDR;
171
        }
172
    } else if (address < (int32_t)0xC0000000UL) {
173
        /* kseg1 */
174
        if (kernel_mode) {
175
            *physical = address - (int32_t)0xA0000000UL;
176
            *prot = PAGE_READ | PAGE_WRITE;
177
        } else {
178
            ret = TLBRET_BADADDR;
179
        }
180
    } else if (address < (int32_t)0xE0000000UL) {
181
        /* sseg (kseg2) */
182
        if (supervisor_mode || kernel_mode) {
183
            ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
184
        } else {
185
            ret = TLBRET_BADADDR;
186
        }
187
    } else {
188
        /* kseg3 */
189
        /* XXX: debug segment is not emulated */
190
        if (kernel_mode) {
191
            ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
192
        } else {
193
            ret = TLBRET_BADADDR;
194
        }
195
    }
196
#if 0
197
    qemu_log(TARGET_FMT_lx " %d %d => " TARGET_FMT_lx " %d (%d)\n",
198
            address, rw, access_type, *physical, *prot, ret);
199
#endif
200

    
201
    return ret;
202
}
203
#endif
204

    
205
static void raise_mmu_exception(CPUState *env, target_ulong address,
206
                                int rw, int tlb_error)
207
{
208
    int exception = 0, error_code = 0;
209

    
210
    switch (tlb_error) {
211
    default:
212
    case TLBRET_BADADDR:
213
        /* Reference to kernel address from user mode or supervisor mode */
214
        /* Reference to supervisor address from user mode */
215
        if (rw)
216
            exception = EXCP_AdES;
217
        else
218
            exception = EXCP_AdEL;
219
        break;
220
    case TLBRET_NOMATCH:
221
        /* No TLB match for a mapped address */
222
        if (rw)
223
            exception = EXCP_TLBS;
224
        else
225
            exception = EXCP_TLBL;
226
        error_code = 1;
227
        break;
228
    case TLBRET_INVALID:
229
        /* TLB match with no valid bit */
230
        if (rw)
231
            exception = EXCP_TLBS;
232
        else
233
            exception = EXCP_TLBL;
234
        break;
235
    case TLBRET_DIRTY:
236
        /* TLB match but 'D' bit is cleared */
237
        exception = EXCP_LTLBL;
238
        break;
239

    
240
    }
241
    /* Raise exception */
242
    env->CP0_BadVAddr = address;
243
    env->CP0_Context = (env->CP0_Context & ~0x007fffff) |
244
                       ((address >> 9) & 0x007ffff0);
245
    env->CP0_EntryHi =
246
        (env->CP0_EntryHi & 0xFF) | (address & (TARGET_PAGE_MASK << 1));
247
#if defined(TARGET_MIPS64)
248
    env->CP0_EntryHi &= env->SEGMask;
249
    env->CP0_XContext = (env->CP0_XContext & ((~0ULL) << (env->SEGBITS - 7))) |
250
                        ((address & 0xC00000000000ULL) >> (55 - env->SEGBITS)) |
251
                        ((address & ((1ULL << env->SEGBITS) - 1) & 0xFFFFFFFFFFFFE000ULL) >> 9);
252
#endif
253
    env->exception_index = exception;
254
    env->error_code = error_code;
255
}
256

    
257
#if !defined(CONFIG_USER_ONLY)
258
target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
259
{
260
    target_phys_addr_t phys_addr;
261
    int prot;
262

    
263
    if (get_physical_address(env, &phys_addr, &prot, addr, 0, ACCESS_INT) != 0)
264
        return -1;
265
    return phys_addr;
266
}
267
#endif
268

    
269
int cpu_mips_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
270
                               int mmu_idx, int is_softmmu)
271
{
272
#if !defined(CONFIG_USER_ONLY)
273
    target_phys_addr_t physical;
274
    int prot;
275
    int access_type;
276
#endif
277
    int ret = 0;
278

    
279
#if 0
280
    log_cpu_state(env, 0);
281
#endif
282
    qemu_log("%s pc " TARGET_FMT_lx " ad " TARGET_FMT_lx " rw %d mmu_idx %d smmu %d\n",
283
              __func__, env->active_tc.PC, address, rw, mmu_idx, is_softmmu);
284

    
285
    rw &= 1;
286

    
287
    /* data access */
288
#if !defined(CONFIG_USER_ONLY)
289
    /* XXX: put correct access by using cpu_restore_state()
290
       correctly */
291
    access_type = ACCESS_INT;
292
    ret = get_physical_address(env, &physical, &prot,
293
                               address, rw, access_type);
294
    qemu_log("%s address=" TARGET_FMT_lx " ret %d physical " TARGET_FMT_plx " prot %d\n",
295
              __func__, address, ret, physical, prot);
296
    if (ret == TLBRET_MATCH) {
297
        tlb_set_page(env, address & TARGET_PAGE_MASK,
298
                     physical & TARGET_PAGE_MASK, prot | PAGE_EXEC,
299
                     mmu_idx, TARGET_PAGE_SIZE);
300
        ret = 0;
301
    } else if (ret < 0)
302
#endif
303
    {
304
        raise_mmu_exception(env, address, rw, ret);
305
        ret = 1;
306
    }
307

    
308
    return ret;
309
}
310

    
311
#if !defined(CONFIG_USER_ONLY)
312
target_phys_addr_t cpu_mips_translate_address(CPUState *env, target_ulong address, int rw)
313
{
314
    target_phys_addr_t physical;
315
    int prot;
316
    int access_type;
317
    int ret = 0;
318

    
319
    rw &= 1;
320

    
321
    /* data access */
322
    access_type = ACCESS_INT;
323
    ret = get_physical_address(env, &physical, &prot,
324
                               address, rw, access_type);
325
    if (ret != TLBRET_MATCH) {
326
        raise_mmu_exception(env, address, rw, ret);
327
        return -1LL;
328
    } else {
329
        return physical;
330
    }
331
}
332
#endif
333

    
334
static const char * const excp_names[EXCP_LAST + 1] = {
335
    [EXCP_RESET] = "reset",
336
    [EXCP_SRESET] = "soft reset",
337
    [EXCP_DSS] = "debug single step",
338
    [EXCP_DINT] = "debug interrupt",
339
    [EXCP_NMI] = "non-maskable interrupt",
340
    [EXCP_MCHECK] = "machine check",
341
    [EXCP_EXT_INTERRUPT] = "interrupt",
342
    [EXCP_DFWATCH] = "deferred watchpoint",
343
    [EXCP_DIB] = "debug instruction breakpoint",
344
    [EXCP_IWATCH] = "instruction fetch watchpoint",
345
    [EXCP_AdEL] = "address error load",
346
    [EXCP_AdES] = "address error store",
347
    [EXCP_TLBF] = "TLB refill",
348
    [EXCP_IBE] = "instruction bus error",
349
    [EXCP_DBp] = "debug breakpoint",
350
    [EXCP_SYSCALL] = "syscall",
351
    [EXCP_BREAK] = "break",
352
    [EXCP_CpU] = "coprocessor unusable",
353
    [EXCP_RI] = "reserved instruction",
354
    [EXCP_OVERFLOW] = "arithmetic overflow",
355
    [EXCP_TRAP] = "trap",
356
    [EXCP_FPE] = "floating point",
357
    [EXCP_DDBS] = "debug data break store",
358
    [EXCP_DWATCH] = "data watchpoint",
359
    [EXCP_LTLBL] = "TLB modify",
360
    [EXCP_TLBL] = "TLB load",
361
    [EXCP_TLBS] = "TLB store",
362
    [EXCP_DBE] = "data bus error",
363
    [EXCP_DDBL] = "debug data break load",
364
    [EXCP_THREAD] = "thread",
365
    [EXCP_MDMX] = "MDMX",
366
    [EXCP_C2E] = "precise coprocessor 2",
367
    [EXCP_CACHE] = "cache error",
368
};
369

    
370
#if !defined(CONFIG_USER_ONLY)
371
static target_ulong exception_resume_pc (CPUState *env)
372
{
373
    target_ulong bad_pc;
374
    target_ulong isa_mode;
375

    
376
    isa_mode = !!(env->hflags & MIPS_HFLAG_M16);
377
    bad_pc = env->active_tc.PC | isa_mode;
378
    if (env->hflags & MIPS_HFLAG_BMASK) {
379
        /* If the exception was raised from a delay slot, come back to
380
           the jump.  */
381
        bad_pc -= (env->hflags & MIPS_HFLAG_B16 ? 2 : 4);
382
    }
383

    
384
    return bad_pc;
385
}
386

    
387
static void set_hflags_for_handler (CPUState *env)
388
{
389
    /* Exception handlers are entered in 32-bit mode.  */
390
    env->hflags &= ~(MIPS_HFLAG_M16);
391
    /* ...except that microMIPS lets you choose.  */
392
    if (env->insn_flags & ASE_MICROMIPS) {
393
        env->hflags |= (!!(env->CP0_Config3
394
                           & (1 << CP0C3_ISA_ON_EXC))
395
                        << MIPS_HFLAG_M16_SHIFT);
396
    }
397
}
398
#endif
399

    
400
void do_interrupt (CPUState *env)
401
{
402
#if !defined(CONFIG_USER_ONLY)
403
    target_ulong offset;
404
    int cause = -1;
405
    const char *name;
406

    
407
    if (qemu_log_enabled() && env->exception_index != EXCP_EXT_INTERRUPT) {
408
        if (env->exception_index < 0 || env->exception_index > EXCP_LAST)
409
            name = "unknown";
410
        else
411
            name = excp_names[env->exception_index];
412

    
413
        qemu_log("%s enter: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx " %s exception\n",
414
                 __func__, env->active_tc.PC, env->CP0_EPC, name);
415
    }
416
    if (env->exception_index == EXCP_EXT_INTERRUPT &&
417
        (env->hflags & MIPS_HFLAG_DM))
418
        env->exception_index = EXCP_DINT;
419
    offset = 0x180;
420
    switch (env->exception_index) {
421
    case EXCP_DSS:
422
        env->CP0_Debug |= 1 << CP0DB_DSS;
423
        /* Debug single step cannot be raised inside a delay slot and
424
           resume will always occur on the next instruction
425
           (but we assume the pc has always been updated during
426
           code translation). */
427
        env->CP0_DEPC = env->active_tc.PC | !!(env->hflags & MIPS_HFLAG_M16);
428
        goto enter_debug_mode;
429
    case EXCP_DINT:
430
        env->CP0_Debug |= 1 << CP0DB_DINT;
431
        goto set_DEPC;
432
    case EXCP_DIB:
433
        env->CP0_Debug |= 1 << CP0DB_DIB;
434
        goto set_DEPC;
435
    case EXCP_DBp:
436
        env->CP0_Debug |= 1 << CP0DB_DBp;
437
        goto set_DEPC;
438
    case EXCP_DDBS:
439
        env->CP0_Debug |= 1 << CP0DB_DDBS;
440
        goto set_DEPC;
441
    case EXCP_DDBL:
442
        env->CP0_Debug |= 1 << CP0DB_DDBL;
443
    set_DEPC:
444
        env->CP0_DEPC = exception_resume_pc(env);
445
        env->hflags &= ~MIPS_HFLAG_BMASK;
446
 enter_debug_mode:
447
        env->hflags |= MIPS_HFLAG_DM | MIPS_HFLAG_64 | MIPS_HFLAG_CP0;
448
        env->hflags &= ~(MIPS_HFLAG_KSU);
449
        /* EJTAG probe trap enable is not implemented... */
450
        if (!(env->CP0_Status & (1 << CP0St_EXL)))
451
            env->CP0_Cause &= ~(1 << CP0Ca_BD);
452
        env->active_tc.PC = (int32_t)0xBFC00480;
453
        set_hflags_for_handler(env);
454
        break;
455
    case EXCP_RESET:
456
        cpu_reset(env);
457
        break;
458
    case EXCP_SRESET:
459
        env->CP0_Status |= (1 << CP0St_SR);
460
        memset(env->CP0_WatchLo, 0, sizeof(*env->CP0_WatchLo));
461
        goto set_error_EPC;
462
    case EXCP_NMI:
463
        env->CP0_Status |= (1 << CP0St_NMI);
464
 set_error_EPC:
465
        env->CP0_ErrorEPC = exception_resume_pc(env);
466
        env->hflags &= ~MIPS_HFLAG_BMASK;
467
        env->CP0_Status |= (1 << CP0St_ERL) | (1 << CP0St_BEV);
468
        env->hflags |= MIPS_HFLAG_64 | MIPS_HFLAG_CP0;
469
        env->hflags &= ~(MIPS_HFLAG_KSU);
470
        if (!(env->CP0_Status & (1 << CP0St_EXL)))
471
            env->CP0_Cause &= ~(1 << CP0Ca_BD);
472
        env->active_tc.PC = (int32_t)0xBFC00000;
473
        set_hflags_for_handler(env);
474
        break;
475
    case EXCP_EXT_INTERRUPT:
476
        cause = 0;
477
        if (env->CP0_Cause & (1 << CP0Ca_IV))
478
            offset = 0x200;
479

    
480
        if (env->CP0_Config3 & ((1 << CP0C3_VInt) | (1 << CP0C3_VEIC))) {
481
            /* Vectored Interrupts.  */
482
            unsigned int spacing;
483
            unsigned int vector;
484
            unsigned int pending = (env->CP0_Cause & CP0Ca_IP_mask) >> 8;
485

    
486
            /* Compute the Vector Spacing.  */
487
            spacing = (env->CP0_IntCtl >> CP0IntCtl_VS) & ((1 << 6) - 1);
488
            spacing <<= 5;
489

    
490
            if (env->CP0_Config3 & (1 << CP0C3_VInt)) {
491
                /* For VInt mode, the MIPS computes the vector internally.  */
492
                for (vector = 0; vector < 8; vector++) {
493
                    if (pending & 1) {
494
                        /* Found it.  */
495
                        break;
496
                    }
497
                    pending >>= 1;
498
                }
499
            } else {
500
                /* For VEIC mode, the external interrupt controller feeds the
501
                   vector throught the CP0Cause IP lines.  */
502
                vector = pending;
503
            }
504
            offset = 0x200 + vector * spacing;
505
        }
506
        goto set_EPC;
507
    case EXCP_LTLBL:
508
        cause = 1;
509
        goto set_EPC;
510
    case EXCP_TLBL:
511
        cause = 2;
512
        if (env->error_code == 1 && !(env->CP0_Status & (1 << CP0St_EXL))) {
513
#if defined(TARGET_MIPS64)
514
            int R = env->CP0_BadVAddr >> 62;
515
            int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0;
516
            int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0;
517
            int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0;
518

    
519
            if (((R == 0 && UX) || (R == 1 && SX) || (R == 3 && KX)) &&
520
                (!(env->insn_flags & (INSN_LOONGSON2E | INSN_LOONGSON2F))))
521
                offset = 0x080;
522
            else
523
#endif
524
                offset = 0x000;
525
        }
526
        goto set_EPC;
527
    case EXCP_TLBS:
528
        cause = 3;
529
        if (env->error_code == 1 && !(env->CP0_Status & (1 << CP0St_EXL))) {
530
#if defined(TARGET_MIPS64)
531
            int R = env->CP0_BadVAddr >> 62;
532
            int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0;
533
            int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0;
534
            int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0;
535

    
536
            if (((R == 0 && UX) || (R == 1 && SX) || (R == 3 && KX)) &&
537
                (!(env->insn_flags & (INSN_LOONGSON2E | INSN_LOONGSON2F))))
538
                offset = 0x080;
539
            else
540
#endif
541
                offset = 0x000;
542
        }
543
        goto set_EPC;
544
    case EXCP_AdEL:
545
        cause = 4;
546
        goto set_EPC;
547
    case EXCP_AdES:
548
        cause = 5;
549
        goto set_EPC;
550
    case EXCP_IBE:
551
        cause = 6;
552
        goto set_EPC;
553
    case EXCP_DBE:
554
        cause = 7;
555
        goto set_EPC;
556
    case EXCP_SYSCALL:
557
        cause = 8;
558
        goto set_EPC;
559
    case EXCP_BREAK:
560
        cause = 9;
561
        goto set_EPC;
562
    case EXCP_RI:
563
        cause = 10;
564
        goto set_EPC;
565
    case EXCP_CpU:
566
        cause = 11;
567
        env->CP0_Cause = (env->CP0_Cause & ~(0x3 << CP0Ca_CE)) |
568
                         (env->error_code << CP0Ca_CE);
569
        goto set_EPC;
570
    case EXCP_OVERFLOW:
571
        cause = 12;
572
        goto set_EPC;
573
    case EXCP_TRAP:
574
        cause = 13;
575
        goto set_EPC;
576
    case EXCP_FPE:
577
        cause = 15;
578
        goto set_EPC;
579
    case EXCP_C2E:
580
        cause = 18;
581
        goto set_EPC;
582
    case EXCP_MDMX:
583
        cause = 22;
584
        goto set_EPC;
585
    case EXCP_DWATCH:
586
        cause = 23;
587
        /* XXX: TODO: manage defered watch exceptions */
588
        goto set_EPC;
589
    case EXCP_MCHECK:
590
        cause = 24;
591
        goto set_EPC;
592
    case EXCP_THREAD:
593
        cause = 25;
594
        goto set_EPC;
595
    case EXCP_CACHE:
596
        cause = 30;
597
        if (env->CP0_Status & (1 << CP0St_BEV)) {
598
            offset = 0x100;
599
        } else {
600
            offset = 0x20000100;
601
        }
602
 set_EPC:
603
        if (!(env->CP0_Status & (1 << CP0St_EXL))) {
604
            env->CP0_EPC = exception_resume_pc(env);
605
            if (env->hflags & MIPS_HFLAG_BMASK) {
606
                env->CP0_Cause |= (1 << CP0Ca_BD);
607
            } else {
608
                env->CP0_Cause &= ~(1 << CP0Ca_BD);
609
            }
610
            env->CP0_Status |= (1 << CP0St_EXL);
611
            env->hflags |= MIPS_HFLAG_64 | MIPS_HFLAG_CP0;
612
            env->hflags &= ~(MIPS_HFLAG_KSU);
613
        }
614
        env->hflags &= ~MIPS_HFLAG_BMASK;
615
        if (env->CP0_Status & (1 << CP0St_BEV)) {
616
            env->active_tc.PC = (int32_t)0xBFC00200;
617
        } else {
618
            env->active_tc.PC = (int32_t)(env->CP0_EBase & ~0x3ff);
619
        }
620
        env->active_tc.PC += offset;
621
        set_hflags_for_handler(env);
622
        env->CP0_Cause = (env->CP0_Cause & ~(0x1f << CP0Ca_EC)) | (cause << CP0Ca_EC);
623
        break;
624
    default:
625
        qemu_log("Invalid MIPS exception %d. Exiting\n", env->exception_index);
626
        printf("Invalid MIPS exception %d. Exiting\n", env->exception_index);
627
        exit(1);
628
    }
629
    if (qemu_log_enabled() && env->exception_index != EXCP_EXT_INTERRUPT) {
630
        qemu_log("%s: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx " cause %d\n"
631
                "    S %08x C %08x A " TARGET_FMT_lx " D " TARGET_FMT_lx "\n",
632
                __func__, env->active_tc.PC, env->CP0_EPC, cause,
633
                env->CP0_Status, env->CP0_Cause, env->CP0_BadVAddr,
634
                env->CP0_DEPC);
635
    }
636
#endif
637
    env->exception_index = EXCP_NONE;
638
}
639

    
640
#if !defined(CONFIG_USER_ONLY)
641
void r4k_invalidate_tlb (CPUState *env, int idx, int use_extra)
642
{
643
    r4k_tlb_t *tlb;
644
    target_ulong addr;
645
    target_ulong end;
646
    uint8_t ASID = env->CP0_EntryHi & 0xFF;
647
    target_ulong mask;
648

    
649
    tlb = &env->tlb->mmu.r4k.tlb[idx];
650
    /* The qemu TLB is flushed when the ASID changes, so no need to
651
       flush these entries again.  */
652
    if (tlb->G == 0 && tlb->ASID != ASID) {
653
        return;
654
    }
655

    
656
    if (use_extra && env->tlb->tlb_in_use < MIPS_TLB_MAX) {
657
        /* For tlbwr, we can shadow the discarded entry into
658
           a new (fake) TLB entry, as long as the guest can not
659
           tell that it's there.  */
660
        env->tlb->mmu.r4k.tlb[env->tlb->tlb_in_use] = *tlb;
661
        env->tlb->tlb_in_use++;
662
        return;
663
    }
664

    
665
    /* 1k pages are not supported. */
666
    mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1);
667
    if (tlb->V0) {
668
        addr = tlb->VPN & ~mask;
669
#if defined(TARGET_MIPS64)
670
        if (addr >= (0xFFFFFFFF80000000ULL & env->SEGMask)) {
671
            addr |= 0x3FFFFF0000000000ULL;
672
        }
673
#endif
674
        end = addr | (mask >> 1);
675
        while (addr < end) {
676
            tlb_flush_page (env, addr);
677
            addr += TARGET_PAGE_SIZE;
678
        }
679
    }
680
    if (tlb->V1) {
681
        addr = (tlb->VPN & ~mask) | ((mask >> 1) + 1);
682
#if defined(TARGET_MIPS64)
683
        if (addr >= (0xFFFFFFFF80000000ULL & env->SEGMask)) {
684
            addr |= 0x3FFFFF0000000000ULL;
685
        }
686
#endif
687
        end = addr | mask;
688
        while (addr - 1 < end) {
689
            tlb_flush_page (env, addr);
690
            addr += TARGET_PAGE_SIZE;
691
        }
692
    }
693
}
694
#endif