Statistics
| Branch: | Revision:

root / hw / cirrus_vga.c @ 9a393c6c

History | View | Annotate | Download (95.9 kB)

1 e6e5ad80 bellard
/*
2 aeb3c85f bellard
 * QEMU Cirrus CLGD 54xx VGA Emulator.
3 5fafdf24 ths
 *
4 e6e5ad80 bellard
 * Copyright (c) 2004 Fabrice Bellard
5 aeb3c85f bellard
 * Copyright (c) 2004 Makoto Suzuki (suzu)
6 5fafdf24 ths
 *
7 e6e5ad80 bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 e6e5ad80 bellard
 * of this software and associated documentation files (the "Software"), to deal
9 e6e5ad80 bellard
 * in the Software without restriction, including without limitation the rights
10 e6e5ad80 bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 e6e5ad80 bellard
 * copies of the Software, and to permit persons to whom the Software is
12 e6e5ad80 bellard
 * furnished to do so, subject to the following conditions:
13 e6e5ad80 bellard
 *
14 e6e5ad80 bellard
 * The above copyright notice and this permission notice shall be included in
15 e6e5ad80 bellard
 * all copies or substantial portions of the Software.
16 e6e5ad80 bellard
 *
17 e6e5ad80 bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 e6e5ad80 bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 e6e5ad80 bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 e6e5ad80 bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 e6e5ad80 bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 e6e5ad80 bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 e6e5ad80 bellard
 * THE SOFTWARE.
24 e6e5ad80 bellard
 */
25 aeb3c85f bellard
/*
26 aeb3c85f bellard
 * Reference: Finn Thogersons' VGADOC4b
27 aeb3c85f bellard
 *   available at http://home.worldonline.dk/~finth/
28 aeb3c85f bellard
 */
29 87ecb68b pbrook
#include "hw.h"
30 87ecb68b pbrook
#include "pc.h"
31 87ecb68b pbrook
#include "pci.h"
32 87ecb68b pbrook
#include "console.h"
33 e6e5ad80 bellard
#include "vga_int.h"
34 e6e5ad80 bellard
35 a5082316 bellard
/*
36 a5082316 bellard
 * TODO:
37 ad81218e bellard
 *    - destination write mask support not complete (bits 5..7)
38 a5082316 bellard
 *    - optimize linear mappings
39 a5082316 bellard
 *    - optimize bitblt functions
40 a5082316 bellard
 */
41 a5082316 bellard
42 e36f36e1 bellard
//#define DEBUG_CIRRUS
43 a21ae81d bellard
//#define DEBUG_BITBLT
44 e36f36e1 bellard
45 e6e5ad80 bellard
/***************************************
46 e6e5ad80 bellard
 *
47 e6e5ad80 bellard
 *  definitions
48 e6e5ad80 bellard
 *
49 e6e5ad80 bellard
 ***************************************/
50 e6e5ad80 bellard
51 e6e5ad80 bellard
#define qemu_MIN(a,b) ((a) < (b) ? (a) : (b))
52 e6e5ad80 bellard
53 e6e5ad80 bellard
// ID
54 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5422  (0x23<<2)
55 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5426  (0x24<<2)
56 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5424  (0x25<<2)
57 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5428  (0x26<<2)
58 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5430  (0x28<<2)
59 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5434  (0x2A<<2)
60 a21ae81d bellard
#define CIRRUS_ID_CLGD5436  (0x2B<<2)
61 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5446  (0x2E<<2)
62 e6e5ad80 bellard
63 e6e5ad80 bellard
// sequencer 0x07
64 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_VGA            0x00
65 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_SVGA           0x01
66 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_MASK           0x0e
67 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_8              0x00
68 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_16_DOUBLEVCLK  0x02
69 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_24             0x04
70 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_16             0x06
71 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_32             0x08
72 e6e5ad80 bellard
#define CIRRUS_SR7_ISAADDR_MASK       0xe0
73 e6e5ad80 bellard
74 e6e5ad80 bellard
// sequencer 0x0f
75 e6e5ad80 bellard
#define CIRRUS_MEMSIZE_512k        0x08
76 e6e5ad80 bellard
#define CIRRUS_MEMSIZE_1M          0x10
77 e6e5ad80 bellard
#define CIRRUS_MEMSIZE_2M          0x18
78 e6e5ad80 bellard
#define CIRRUS_MEMFLAGS_BANKSWITCH 0x80        // bank switching is enabled.
79 e6e5ad80 bellard
80 e6e5ad80 bellard
// sequencer 0x12
81 e6e5ad80 bellard
#define CIRRUS_CURSOR_SHOW         0x01
82 e6e5ad80 bellard
#define CIRRUS_CURSOR_HIDDENPEL    0x02
83 e6e5ad80 bellard
#define CIRRUS_CURSOR_LARGE        0x04        // 64x64 if set, 32x32 if clear
84 e6e5ad80 bellard
85 e6e5ad80 bellard
// sequencer 0x17
86 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_VLBFAST   0x10
87 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_PCI       0x20
88 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_VLBSLOW   0x30
89 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_ISA       0x38
90 e6e5ad80 bellard
#define CIRRUS_MMIO_ENABLE       0x04
91 e6e5ad80 bellard
#define CIRRUS_MMIO_USE_PCIADDR  0x40        // 0xb8000 if cleared.
92 e6e5ad80 bellard
#define CIRRUS_MEMSIZEEXT_DOUBLE 0x80
93 e6e5ad80 bellard
94 e6e5ad80 bellard
// control 0x0b
95 e6e5ad80 bellard
#define CIRRUS_BANKING_DUAL             0x01
96 e6e5ad80 bellard
#define CIRRUS_BANKING_GRANULARITY_16K  0x20        // set:16k, clear:4k
97 e6e5ad80 bellard
98 e6e5ad80 bellard
// control 0x30
99 e6e5ad80 bellard
#define CIRRUS_BLTMODE_BACKWARDS        0x01
100 e6e5ad80 bellard
#define CIRRUS_BLTMODE_MEMSYSDEST       0x02
101 e6e5ad80 bellard
#define CIRRUS_BLTMODE_MEMSYSSRC        0x04
102 e6e5ad80 bellard
#define CIRRUS_BLTMODE_TRANSPARENTCOMP  0x08
103 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PATTERNCOPY      0x40
104 e6e5ad80 bellard
#define CIRRUS_BLTMODE_COLOREXPAND      0x80
105 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTHMASK   0x30
106 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH8      0x00
107 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH16     0x10
108 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH24     0x20
109 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH32     0x30
110 e6e5ad80 bellard
111 e6e5ad80 bellard
// control 0x31
112 e6e5ad80 bellard
#define CIRRUS_BLT_BUSY                 0x01
113 e6e5ad80 bellard
#define CIRRUS_BLT_START                0x02
114 e6e5ad80 bellard
#define CIRRUS_BLT_RESET                0x04
115 e6e5ad80 bellard
#define CIRRUS_BLT_FIFOUSED             0x10
116 a5082316 bellard
#define CIRRUS_BLT_AUTOSTART            0x80
117 e6e5ad80 bellard
118 e6e5ad80 bellard
// control 0x32
119 e6e5ad80 bellard
#define CIRRUS_ROP_0                    0x00
120 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_AND_DST          0x05
121 e6e5ad80 bellard
#define CIRRUS_ROP_NOP                  0x06
122 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_AND_NOTDST       0x09
123 e6e5ad80 bellard
#define CIRRUS_ROP_NOTDST               0x0b
124 e6e5ad80 bellard
#define CIRRUS_ROP_SRC                  0x0d
125 e6e5ad80 bellard
#define CIRRUS_ROP_1                    0x0e
126 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_AND_DST       0x50
127 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_XOR_DST          0x59
128 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_OR_DST           0x6d
129 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_OR_NOTDST     0x90
130 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_NOTXOR_DST       0x95
131 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_OR_NOTDST        0xad
132 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC               0xd0
133 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_OR_DST        0xd6
134 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_AND_NOTDST    0xda
135 e6e5ad80 bellard
136 a5082316 bellard
#define CIRRUS_ROP_NOP_INDEX 2
137 a5082316 bellard
#define CIRRUS_ROP_SRC_INDEX 5
138 a5082316 bellard
139 a21ae81d bellard
// control 0x33
140 a5082316 bellard
#define CIRRUS_BLTMODEEXT_SOLIDFILL        0x04
141 4c8732d7 bellard
#define CIRRUS_BLTMODEEXT_COLOREXPINV      0x02
142 a5082316 bellard
#define CIRRUS_BLTMODEEXT_DWORDGRANULARITY 0x01
143 a21ae81d bellard
144 e6e5ad80 bellard
// memory-mapped IO
145 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTBGCOLOR        0x00        // dword
146 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTFGCOLOR        0x04        // dword
147 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTWIDTH          0x08        // word
148 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTHEIGHT         0x0a        // word
149 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTDESTPITCH      0x0c        // word
150 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTSRCPITCH       0x0e        // word
151 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTDESTADDR       0x10        // dword
152 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTSRCADDR        0x14        // dword
153 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTWRITEMASK      0x17        // byte
154 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTMODE           0x18        // byte
155 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTROP            0x1a        // byte
156 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTMODEEXT        0x1b        // byte
157 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTTRANSPARENTCOLOR 0x1c        // word?
158 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK 0x20        // word?
159 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_START_X 0x24        // word
160 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_START_Y 0x26        // word
161 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_END_X  0x28        // word
162 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_END_Y  0x2a        // word
163 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_INC 0x2c        // byte
164 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ROLLOVER 0x2d        // byte
165 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_MASK 0x2e        // byte
166 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ACCUM 0x2f        // byte
167 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_K1      0x30        // word
168 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_K3      0x32        // word
169 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_ERROR   0x34        // word
170 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_DELTA_MAJOR 0x36        // word
171 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_DIRECTION 0x38        // byte
172 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEDRAW_MODE     0x39        // byte
173 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTSTATUS         0x40        // byte
174 e6e5ad80 bellard
175 e6e5ad80 bellard
// PCI 0x00: vendor, 0x02: device
176 e6e5ad80 bellard
#define PCI_VENDOR_CIRRUS             0x1013
177 e6e5ad80 bellard
#define PCI_DEVICE_CLGD5462           0x00d0
178 e6e5ad80 bellard
#define PCI_DEVICE_CLGD5465           0x00d6
179 a21ae81d bellard
180 e6e5ad80 bellard
// PCI 0x04: command(word), 0x06(word): status
181 e6e5ad80 bellard
#define PCI_COMMAND_IOACCESS                0x0001
182 e6e5ad80 bellard
#define PCI_COMMAND_MEMACCESS               0x0002
183 e6e5ad80 bellard
#define PCI_COMMAND_BUSMASTER               0x0004
184 e6e5ad80 bellard
#define PCI_COMMAND_SPECIALCYCLE            0x0008
185 e6e5ad80 bellard
#define PCI_COMMAND_MEMWRITEINVALID         0x0010
186 e6e5ad80 bellard
#define PCI_COMMAND_PALETTESNOOPING         0x0020
187 e6e5ad80 bellard
#define PCI_COMMAND_PARITYDETECTION         0x0040
188 e6e5ad80 bellard
#define PCI_COMMAND_ADDRESSDATASTEPPING     0x0080
189 e6e5ad80 bellard
#define PCI_COMMAND_SERR                    0x0100
190 e6e5ad80 bellard
#define PCI_COMMAND_BACKTOBACKTRANS         0x0200
191 e6e5ad80 bellard
// PCI 0x08, 0xff000000 (0x09-0x0b:class,0x08:rev)
192 e6e5ad80 bellard
#define PCI_CLASS_BASE_DISPLAY        0x03
193 e6e5ad80 bellard
// PCI 0x08, 0x00ff0000
194 e6e5ad80 bellard
#define PCI_CLASS_SUB_VGA             0x00
195 e6e5ad80 bellard
// PCI 0x0c, 0x00ff0000 (0x0c:cacheline,0x0d:latency,0x0e:headertype,0x0f:Built-in self test)
196 e6e5ad80 bellard
#define PCI_CLASS_HEADERTYPE_00h  0x00
197 e6e5ad80 bellard
// 0x10-0x3f (headertype 00h)
198 e6e5ad80 bellard
// PCI 0x10,0x14,0x18,0x1c,0x20,0x24: base address mapping registers
199 e6e5ad80 bellard
//   0x10: MEMBASE, 0x14: IOBASE(hard-coded in XFree86 3.x)
200 e6e5ad80 bellard
#define PCI_MAP_MEM                 0x0
201 e6e5ad80 bellard
#define PCI_MAP_IO                  0x1
202 e6e5ad80 bellard
#define PCI_MAP_MEM_ADDR_MASK       (~0xf)
203 e6e5ad80 bellard
#define PCI_MAP_IO_ADDR_MASK        (~0x3)
204 e6e5ad80 bellard
#define PCI_MAP_MEMFLAGS_32BIT      0x0
205 e6e5ad80 bellard
#define PCI_MAP_MEMFLAGS_32BIT_1M   0x1
206 e6e5ad80 bellard
#define PCI_MAP_MEMFLAGS_64BIT      0x4
207 e6e5ad80 bellard
#define PCI_MAP_MEMFLAGS_CACHEABLE  0x8
208 e6e5ad80 bellard
// PCI 0x28: cardbus CIS pointer
209 e6e5ad80 bellard
// PCI 0x2c: subsystem vendor id, 0x2e: subsystem id
210 e6e5ad80 bellard
// PCI 0x30: expansion ROM base address
211 e6e5ad80 bellard
#define PCI_ROMBIOS_ENABLED         0x1
212 e6e5ad80 bellard
// PCI 0x34: 0xffffff00=reserved, 0x000000ff=capabilities pointer
213 e6e5ad80 bellard
// PCI 0x38: reserved
214 e6e5ad80 bellard
// PCI 0x3c: 0x3c=int-line, 0x3d=int-pin, 0x3e=min-gnt, 0x3f=maax-lat
215 e6e5ad80 bellard
216 a21ae81d bellard
#define CIRRUS_PNPMMIO_SIZE         0x1000
217 e6e5ad80 bellard
218 e6e5ad80 bellard
219 e6e5ad80 bellard
/* I/O and memory hook */
220 e6e5ad80 bellard
#define CIRRUS_HOOK_NOT_HANDLED 0
221 e6e5ad80 bellard
#define CIRRUS_HOOK_HANDLED 1
222 e6e5ad80 bellard
223 a5082316 bellard
struct CirrusVGAState;
224 a5082316 bellard
typedef void (*cirrus_bitblt_rop_t) (struct CirrusVGAState *s,
225 a5082316 bellard
                                     uint8_t * dst, const uint8_t * src,
226 e6e5ad80 bellard
                                     int dstpitch, int srcpitch,
227 e6e5ad80 bellard
                                     int bltwidth, int bltheight);
228 a5082316 bellard
typedef void (*cirrus_fill_t)(struct CirrusVGAState *s,
229 a5082316 bellard
                              uint8_t *dst, int dst_pitch, int width, int height);
230 e6e5ad80 bellard
231 e6e5ad80 bellard
typedef struct CirrusVGAState {
232 4e3e9d0b bellard
    VGA_STATE_COMMON
233 e6e5ad80 bellard
234 e6e5ad80 bellard
    int cirrus_linear_io_addr;
235 a5082316 bellard
    int cirrus_linear_bitblt_io_addr;
236 e6e5ad80 bellard
    int cirrus_mmio_io_addr;
237 e6e5ad80 bellard
    uint32_t cirrus_addr_mask;
238 78e127ef bellard
    uint32_t linear_mmio_mask;
239 e6e5ad80 bellard
    uint8_t cirrus_shadow_gr0;
240 e6e5ad80 bellard
    uint8_t cirrus_shadow_gr1;
241 e6e5ad80 bellard
    uint8_t cirrus_hidden_dac_lockindex;
242 e6e5ad80 bellard
    uint8_t cirrus_hidden_dac_data;
243 e6e5ad80 bellard
    uint32_t cirrus_bank_base[2];
244 e6e5ad80 bellard
    uint32_t cirrus_bank_limit[2];
245 e6e5ad80 bellard
    uint8_t cirrus_hidden_palette[48];
246 a5082316 bellard
    uint32_t hw_cursor_x;
247 a5082316 bellard
    uint32_t hw_cursor_y;
248 e6e5ad80 bellard
    int cirrus_blt_pixelwidth;
249 e6e5ad80 bellard
    int cirrus_blt_width;
250 e6e5ad80 bellard
    int cirrus_blt_height;
251 e6e5ad80 bellard
    int cirrus_blt_dstpitch;
252 e6e5ad80 bellard
    int cirrus_blt_srcpitch;
253 a5082316 bellard
    uint32_t cirrus_blt_fgcol;
254 a5082316 bellard
    uint32_t cirrus_blt_bgcol;
255 e6e5ad80 bellard
    uint32_t cirrus_blt_dstaddr;
256 e6e5ad80 bellard
    uint32_t cirrus_blt_srcaddr;
257 e6e5ad80 bellard
    uint8_t cirrus_blt_mode;
258 a5082316 bellard
    uint8_t cirrus_blt_modeext;
259 e6e5ad80 bellard
    cirrus_bitblt_rop_t cirrus_rop;
260 a5082316 bellard
#define CIRRUS_BLTBUFSIZE (2048 * 4) /* one line width */
261 e6e5ad80 bellard
    uint8_t cirrus_bltbuf[CIRRUS_BLTBUFSIZE];
262 e6e5ad80 bellard
    uint8_t *cirrus_srcptr;
263 e6e5ad80 bellard
    uint8_t *cirrus_srcptr_end;
264 e6e5ad80 bellard
    uint32_t cirrus_srccounter;
265 a5082316 bellard
    /* hwcursor display state */
266 a5082316 bellard
    int last_hw_cursor_size;
267 a5082316 bellard
    int last_hw_cursor_x;
268 a5082316 bellard
    int last_hw_cursor_y;
269 a5082316 bellard
    int last_hw_cursor_y_start;
270 a5082316 bellard
    int last_hw_cursor_y_end;
271 78e127ef bellard
    int real_vram_size; /* XXX: suppress that */
272 8926b517 bellard
    CPUWriteMemoryFunc **cirrus_linear_write;
273 e6e5ad80 bellard
} CirrusVGAState;
274 e6e5ad80 bellard
275 e6e5ad80 bellard
typedef struct PCICirrusVGAState {
276 e6e5ad80 bellard
    PCIDevice dev;
277 e6e5ad80 bellard
    CirrusVGAState cirrus_vga;
278 e6e5ad80 bellard
} PCICirrusVGAState;
279 e6e5ad80 bellard
280 a5082316 bellard
static uint8_t rop_to_index[256];
281 3b46e624 ths
282 e6e5ad80 bellard
/***************************************
283 e6e5ad80 bellard
 *
284 e6e5ad80 bellard
 *  prototypes.
285 e6e5ad80 bellard
 *
286 e6e5ad80 bellard
 ***************************************/
287 e6e5ad80 bellard
288 e6e5ad80 bellard
289 8926b517 bellard
static void cirrus_bitblt_reset(CirrusVGAState *s);
290 8926b517 bellard
static void cirrus_update_memory_access(CirrusVGAState *s);
291 e6e5ad80 bellard
292 e6e5ad80 bellard
/***************************************
293 e6e5ad80 bellard
 *
294 e6e5ad80 bellard
 *  raster operations
295 e6e5ad80 bellard
 *
296 e6e5ad80 bellard
 ***************************************/
297 e6e5ad80 bellard
298 a5082316 bellard
static void cirrus_bitblt_rop_nop(CirrusVGAState *s,
299 a5082316 bellard
                                  uint8_t *dst,const uint8_t *src,
300 a5082316 bellard
                                  int dstpitch,int srcpitch,
301 a5082316 bellard
                                  int bltwidth,int bltheight)
302 a5082316 bellard
{
303 e6e5ad80 bellard
}
304 e6e5ad80 bellard
305 a5082316 bellard
static void cirrus_bitblt_fill_nop(CirrusVGAState *s,
306 a5082316 bellard
                                   uint8_t *dst,
307 a5082316 bellard
                                   int dstpitch, int bltwidth,int bltheight)
308 e6e5ad80 bellard
{
309 a5082316 bellard
}
310 e6e5ad80 bellard
311 a5082316 bellard
#define ROP_NAME 0
312 a5082316 bellard
#define ROP_OP(d, s) d = 0
313 a5082316 bellard
#include "cirrus_vga_rop.h"
314 e6e5ad80 bellard
315 a5082316 bellard
#define ROP_NAME src_and_dst
316 a5082316 bellard
#define ROP_OP(d, s) d = (s) & (d)
317 a5082316 bellard
#include "cirrus_vga_rop.h"
318 e6e5ad80 bellard
319 a5082316 bellard
#define ROP_NAME src_and_notdst
320 a5082316 bellard
#define ROP_OP(d, s) d = (s) & (~(d))
321 a5082316 bellard
#include "cirrus_vga_rop.h"
322 e6e5ad80 bellard
323 a5082316 bellard
#define ROP_NAME notdst
324 a5082316 bellard
#define ROP_OP(d, s) d = ~(d)
325 a5082316 bellard
#include "cirrus_vga_rop.h"
326 e6e5ad80 bellard
327 a5082316 bellard
#define ROP_NAME src
328 a5082316 bellard
#define ROP_OP(d, s) d = s
329 a5082316 bellard
#include "cirrus_vga_rop.h"
330 e6e5ad80 bellard
331 a5082316 bellard
#define ROP_NAME 1
332 4c8732d7 bellard
#define ROP_OP(d, s) d = ~0
333 a5082316 bellard
#include "cirrus_vga_rop.h"
334 a5082316 bellard
335 a5082316 bellard
#define ROP_NAME notsrc_and_dst
336 a5082316 bellard
#define ROP_OP(d, s) d = (~(s)) & (d)
337 a5082316 bellard
#include "cirrus_vga_rop.h"
338 a5082316 bellard
339 a5082316 bellard
#define ROP_NAME src_xor_dst
340 a5082316 bellard
#define ROP_OP(d, s) d = (s) ^ (d)
341 a5082316 bellard
#include "cirrus_vga_rop.h"
342 a5082316 bellard
343 a5082316 bellard
#define ROP_NAME src_or_dst
344 a5082316 bellard
#define ROP_OP(d, s) d = (s) | (d)
345 a5082316 bellard
#include "cirrus_vga_rop.h"
346 a5082316 bellard
347 a5082316 bellard
#define ROP_NAME notsrc_or_notdst
348 a5082316 bellard
#define ROP_OP(d, s) d = (~(s)) | (~(d))
349 a5082316 bellard
#include "cirrus_vga_rop.h"
350 a5082316 bellard
351 a5082316 bellard
#define ROP_NAME src_notxor_dst
352 a5082316 bellard
#define ROP_OP(d, s) d = ~((s) ^ (d))
353 a5082316 bellard
#include "cirrus_vga_rop.h"
354 e6e5ad80 bellard
355 a5082316 bellard
#define ROP_NAME src_or_notdst
356 a5082316 bellard
#define ROP_OP(d, s) d = (s) | (~(d))
357 a5082316 bellard
#include "cirrus_vga_rop.h"
358 a5082316 bellard
359 a5082316 bellard
#define ROP_NAME notsrc
360 a5082316 bellard
#define ROP_OP(d, s) d = (~(s))
361 a5082316 bellard
#include "cirrus_vga_rop.h"
362 a5082316 bellard
363 a5082316 bellard
#define ROP_NAME notsrc_or_dst
364 a5082316 bellard
#define ROP_OP(d, s) d = (~(s)) | (d)
365 a5082316 bellard
#include "cirrus_vga_rop.h"
366 a5082316 bellard
367 a5082316 bellard
#define ROP_NAME notsrc_and_notdst
368 a5082316 bellard
#define ROP_OP(d, s) d = (~(s)) & (~(d))
369 a5082316 bellard
#include "cirrus_vga_rop.h"
370 a5082316 bellard
371 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_fwd_rop[16] = {
372 a5082316 bellard
    cirrus_bitblt_rop_fwd_0,
373 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_and_dst,
374 a5082316 bellard
    cirrus_bitblt_rop_nop,
375 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_and_notdst,
376 a5082316 bellard
    cirrus_bitblt_rop_fwd_notdst,
377 a5082316 bellard
    cirrus_bitblt_rop_fwd_src,
378 a5082316 bellard
    cirrus_bitblt_rop_fwd_1,
379 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_and_dst,
380 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_xor_dst,
381 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_or_dst,
382 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_or_notdst,
383 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_notxor_dst,
384 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_or_notdst,
385 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc,
386 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_or_dst,
387 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_and_notdst,
388 a5082316 bellard
};
389 a5082316 bellard
390 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_bkwd_rop[16] = {
391 a5082316 bellard
    cirrus_bitblt_rop_bkwd_0,
392 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_and_dst,
393 a5082316 bellard
    cirrus_bitblt_rop_nop,
394 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_and_notdst,
395 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notdst,
396 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src,
397 a5082316 bellard
    cirrus_bitblt_rop_bkwd_1,
398 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_and_dst,
399 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_xor_dst,
400 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_or_dst,
401 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_or_notdst,
402 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_notxor_dst,
403 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_or_notdst,
404 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc,
405 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_or_dst,
406 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_and_notdst,
407 a5082316 bellard
};
408 96cf2df8 ths
409 96cf2df8 ths
#define TRANSP_ROP(name) {\
410 96cf2df8 ths
    name ## _8,\
411 96cf2df8 ths
    name ## _16,\
412 96cf2df8 ths
        }
413 96cf2df8 ths
#define TRANSP_NOP(func) {\
414 96cf2df8 ths
    func,\
415 96cf2df8 ths
    func,\
416 96cf2df8 ths
        }
417 96cf2df8 ths
418 96cf2df8 ths
static const cirrus_bitblt_rop_t cirrus_fwd_transp_rop[16][2] = {
419 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_0),
420 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_dst),
421 96cf2df8 ths
    TRANSP_NOP(cirrus_bitblt_rop_nop),
422 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_notdst),
423 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notdst),
424 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src),
425 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_1),
426 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_dst),
427 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_xor_dst),
428 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_dst),
429 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_notdst),
430 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_notxor_dst),
431 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_notdst),
432 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc),
433 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_dst),
434 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_notdst),
435 96cf2df8 ths
};
436 96cf2df8 ths
437 96cf2df8 ths
static const cirrus_bitblt_rop_t cirrus_bkwd_transp_rop[16][2] = {
438 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_0),
439 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_dst),
440 96cf2df8 ths
    TRANSP_NOP(cirrus_bitblt_rop_nop),
441 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_notdst),
442 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notdst),
443 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src),
444 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_1),
445 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_dst),
446 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_xor_dst),
447 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_dst),
448 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_notdst),
449 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_notxor_dst),
450 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_notdst),
451 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc),
452 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_dst),
453 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_notdst),
454 96cf2df8 ths
};
455 96cf2df8 ths
456 a5082316 bellard
#define ROP2(name) {\
457 a5082316 bellard
    name ## _8,\
458 a5082316 bellard
    name ## _16,\
459 a5082316 bellard
    name ## _24,\
460 a5082316 bellard
    name ## _32,\
461 a5082316 bellard
        }
462 a5082316 bellard
463 a5082316 bellard
#define ROP_NOP2(func) {\
464 a5082316 bellard
    func,\
465 a5082316 bellard
    func,\
466 a5082316 bellard
    func,\
467 a5082316 bellard
    func,\
468 a5082316 bellard
        }
469 a5082316 bellard
470 e69390ce bellard
static const cirrus_bitblt_rop_t cirrus_patternfill[16][4] = {
471 e69390ce bellard
    ROP2(cirrus_patternfill_0),
472 e69390ce bellard
    ROP2(cirrus_patternfill_src_and_dst),
473 e69390ce bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
474 e69390ce bellard
    ROP2(cirrus_patternfill_src_and_notdst),
475 e69390ce bellard
    ROP2(cirrus_patternfill_notdst),
476 e69390ce bellard
    ROP2(cirrus_patternfill_src),
477 e69390ce bellard
    ROP2(cirrus_patternfill_1),
478 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_and_dst),
479 e69390ce bellard
    ROP2(cirrus_patternfill_src_xor_dst),
480 e69390ce bellard
    ROP2(cirrus_patternfill_src_or_dst),
481 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_or_notdst),
482 e69390ce bellard
    ROP2(cirrus_patternfill_src_notxor_dst),
483 e69390ce bellard
    ROP2(cirrus_patternfill_src_or_notdst),
484 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc),
485 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_or_dst),
486 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_and_notdst),
487 e69390ce bellard
};
488 e69390ce bellard
489 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand_transp[16][4] = {
490 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_0),
491 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_and_dst),
492 a5082316 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
493 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_and_notdst),
494 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notdst),
495 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src),
496 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_1),
497 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_and_dst),
498 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_xor_dst),
499 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_or_dst),
500 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_or_notdst),
501 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_notxor_dst),
502 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_or_notdst),
503 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc),
504 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_or_dst),
505 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_and_notdst),
506 a5082316 bellard
};
507 a5082316 bellard
508 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand[16][4] = {
509 a5082316 bellard
    ROP2(cirrus_colorexpand_0),
510 a5082316 bellard
    ROP2(cirrus_colorexpand_src_and_dst),
511 a5082316 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
512 a5082316 bellard
    ROP2(cirrus_colorexpand_src_and_notdst),
513 a5082316 bellard
    ROP2(cirrus_colorexpand_notdst),
514 a5082316 bellard
    ROP2(cirrus_colorexpand_src),
515 a5082316 bellard
    ROP2(cirrus_colorexpand_1),
516 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_and_dst),
517 a5082316 bellard
    ROP2(cirrus_colorexpand_src_xor_dst),
518 a5082316 bellard
    ROP2(cirrus_colorexpand_src_or_dst),
519 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_or_notdst),
520 a5082316 bellard
    ROP2(cirrus_colorexpand_src_notxor_dst),
521 a5082316 bellard
    ROP2(cirrus_colorexpand_src_or_notdst),
522 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc),
523 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_or_dst),
524 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_and_notdst),
525 a5082316 bellard
};
526 a5082316 bellard
527 b30d4608 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern_transp[16][4] = {
528 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_0),
529 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_and_dst),
530 b30d4608 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
531 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_and_notdst),
532 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notdst),
533 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src),
534 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_1),
535 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_dst),
536 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_xor_dst),
537 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_or_dst),
538 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_notdst),
539 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_notxor_dst),
540 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_or_notdst),
541 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc),
542 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_dst),
543 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_notdst),
544 b30d4608 bellard
};
545 b30d4608 bellard
546 b30d4608 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern[16][4] = {
547 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_0),
548 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_and_dst),
549 b30d4608 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
550 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_and_notdst),
551 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notdst),
552 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src),
553 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_1),
554 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc_and_dst),
555 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_xor_dst),
556 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_or_dst),
557 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc_or_notdst),
558 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_notxor_dst),
559 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_or_notdst),
560 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc),
561 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc_or_dst),
562 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc_and_notdst),
563 b30d4608 bellard
};
564 b30d4608 bellard
565 a5082316 bellard
static const cirrus_fill_t cirrus_fill[16][4] = {
566 a5082316 bellard
    ROP2(cirrus_fill_0),
567 a5082316 bellard
    ROP2(cirrus_fill_src_and_dst),
568 a5082316 bellard
    ROP_NOP2(cirrus_bitblt_fill_nop),
569 a5082316 bellard
    ROP2(cirrus_fill_src_and_notdst),
570 a5082316 bellard
    ROP2(cirrus_fill_notdst),
571 a5082316 bellard
    ROP2(cirrus_fill_src),
572 a5082316 bellard
    ROP2(cirrus_fill_1),
573 a5082316 bellard
    ROP2(cirrus_fill_notsrc_and_dst),
574 a5082316 bellard
    ROP2(cirrus_fill_src_xor_dst),
575 a5082316 bellard
    ROP2(cirrus_fill_src_or_dst),
576 a5082316 bellard
    ROP2(cirrus_fill_notsrc_or_notdst),
577 a5082316 bellard
    ROP2(cirrus_fill_src_notxor_dst),
578 a5082316 bellard
    ROP2(cirrus_fill_src_or_notdst),
579 a5082316 bellard
    ROP2(cirrus_fill_notsrc),
580 a5082316 bellard
    ROP2(cirrus_fill_notsrc_or_dst),
581 a5082316 bellard
    ROP2(cirrus_fill_notsrc_and_notdst),
582 a5082316 bellard
};
583 a5082316 bellard
584 a5082316 bellard
static inline void cirrus_bitblt_fgcol(CirrusVGAState *s)
585 e6e5ad80 bellard
{
586 a5082316 bellard
    unsigned int color;
587 a5082316 bellard
    switch (s->cirrus_blt_pixelwidth) {
588 a5082316 bellard
    case 1:
589 a5082316 bellard
        s->cirrus_blt_fgcol = s->cirrus_shadow_gr1;
590 a5082316 bellard
        break;
591 a5082316 bellard
    case 2:
592 a5082316 bellard
        color = s->cirrus_shadow_gr1 | (s->gr[0x11] << 8);
593 a5082316 bellard
        s->cirrus_blt_fgcol = le16_to_cpu(color);
594 a5082316 bellard
        break;
595 a5082316 bellard
    case 3:
596 5fafdf24 ths
        s->cirrus_blt_fgcol = s->cirrus_shadow_gr1 |
597 a5082316 bellard
            (s->gr[0x11] << 8) | (s->gr[0x13] << 16);
598 a5082316 bellard
        break;
599 a5082316 bellard
    default:
600 a5082316 bellard
    case 4:
601 a5082316 bellard
        color = s->cirrus_shadow_gr1 | (s->gr[0x11] << 8) |
602 a5082316 bellard
            (s->gr[0x13] << 16) | (s->gr[0x15] << 24);
603 a5082316 bellard
        s->cirrus_blt_fgcol = le32_to_cpu(color);
604 a5082316 bellard
        break;
605 e6e5ad80 bellard
    }
606 e6e5ad80 bellard
}
607 e6e5ad80 bellard
608 a5082316 bellard
static inline void cirrus_bitblt_bgcol(CirrusVGAState *s)
609 e6e5ad80 bellard
{
610 a5082316 bellard
    unsigned int color;
611 e6e5ad80 bellard
    switch (s->cirrus_blt_pixelwidth) {
612 e6e5ad80 bellard
    case 1:
613 a5082316 bellard
        s->cirrus_blt_bgcol = s->cirrus_shadow_gr0;
614 a5082316 bellard
        break;
615 e6e5ad80 bellard
    case 2:
616 a5082316 bellard
        color = s->cirrus_shadow_gr0 | (s->gr[0x10] << 8);
617 a5082316 bellard
        s->cirrus_blt_bgcol = le16_to_cpu(color);
618 a5082316 bellard
        break;
619 e6e5ad80 bellard
    case 3:
620 5fafdf24 ths
        s->cirrus_blt_bgcol = s->cirrus_shadow_gr0 |
621 a5082316 bellard
            (s->gr[0x10] << 8) | (s->gr[0x12] << 16);
622 a5082316 bellard
        break;
623 e6e5ad80 bellard
    default:
624 a5082316 bellard
    case 4:
625 a5082316 bellard
        color = s->cirrus_shadow_gr0 | (s->gr[0x10] << 8) |
626 a5082316 bellard
            (s->gr[0x12] << 16) | (s->gr[0x14] << 24);
627 a5082316 bellard
        s->cirrus_blt_bgcol = le32_to_cpu(color);
628 a5082316 bellard
        break;
629 e6e5ad80 bellard
    }
630 e6e5ad80 bellard
}
631 e6e5ad80 bellard
632 e6e5ad80 bellard
static void cirrus_invalidate_region(CirrusVGAState * s, int off_begin,
633 e6e5ad80 bellard
                                     int off_pitch, int bytesperline,
634 e6e5ad80 bellard
                                     int lines)
635 e6e5ad80 bellard
{
636 e6e5ad80 bellard
    int y;
637 e6e5ad80 bellard
    int off_cur;
638 e6e5ad80 bellard
    int off_cur_end;
639 e6e5ad80 bellard
640 e6e5ad80 bellard
    for (y = 0; y < lines; y++) {
641 e6e5ad80 bellard
        off_cur = off_begin;
642 e6e5ad80 bellard
        off_cur_end = off_cur + bytesperline;
643 e6e5ad80 bellard
        off_cur &= TARGET_PAGE_MASK;
644 e6e5ad80 bellard
        while (off_cur < off_cur_end) {
645 e6e5ad80 bellard
            cpu_physical_memory_set_dirty(s->vram_offset + off_cur);
646 e6e5ad80 bellard
            off_cur += TARGET_PAGE_SIZE;
647 e6e5ad80 bellard
        }
648 e6e5ad80 bellard
        off_begin += off_pitch;
649 e6e5ad80 bellard
    }
650 e6e5ad80 bellard
}
651 e6e5ad80 bellard
652 e6e5ad80 bellard
static int cirrus_bitblt_common_patterncopy(CirrusVGAState * s,
653 e6e5ad80 bellard
                                            const uint8_t * src)
654 e6e5ad80 bellard
{
655 e6e5ad80 bellard
    uint8_t *dst;
656 e6e5ad80 bellard
657 e6e5ad80 bellard
    dst = s->vram_ptr + s->cirrus_blt_dstaddr;
658 e69390ce bellard
    (*s->cirrus_rop) (s, dst, src,
659 5fafdf24 ths
                      s->cirrus_blt_dstpitch, 0,
660 e69390ce bellard
                      s->cirrus_blt_width, s->cirrus_blt_height);
661 e6e5ad80 bellard
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
662 e69390ce bellard
                             s->cirrus_blt_dstpitch, s->cirrus_blt_width,
663 e69390ce bellard
                             s->cirrus_blt_height);
664 e6e5ad80 bellard
    return 1;
665 e6e5ad80 bellard
}
666 e6e5ad80 bellard
667 a21ae81d bellard
/* fill */
668 a21ae81d bellard
669 a5082316 bellard
static int cirrus_bitblt_solidfill(CirrusVGAState *s, int blt_rop)
670 a21ae81d bellard
{
671 a5082316 bellard
    cirrus_fill_t rop_func;
672 a21ae81d bellard
673 a5082316 bellard
    rop_func = cirrus_fill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
674 5fafdf24 ths
    rop_func(s, s->vram_ptr + s->cirrus_blt_dstaddr,
675 a5082316 bellard
             s->cirrus_blt_dstpitch,
676 a5082316 bellard
             s->cirrus_blt_width, s->cirrus_blt_height);
677 a21ae81d bellard
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
678 a21ae81d bellard
                             s->cirrus_blt_dstpitch, s->cirrus_blt_width,
679 a21ae81d bellard
                             s->cirrus_blt_height);
680 a21ae81d bellard
    cirrus_bitblt_reset(s);
681 a21ae81d bellard
    return 1;
682 a21ae81d bellard
}
683 a21ae81d bellard
684 e6e5ad80 bellard
/***************************************
685 e6e5ad80 bellard
 *
686 e6e5ad80 bellard
 *  bitblt (video-to-video)
687 e6e5ad80 bellard
 *
688 e6e5ad80 bellard
 ***************************************/
689 e6e5ad80 bellard
690 e6e5ad80 bellard
static int cirrus_bitblt_videotovideo_patterncopy(CirrusVGAState * s)
691 e6e5ad80 bellard
{
692 e6e5ad80 bellard
    return cirrus_bitblt_common_patterncopy(s,
693 5fafdf24 ths
                                            s->vram_ptr +
694 e69390ce bellard
                                            (s->cirrus_blt_srcaddr & ~7));
695 e6e5ad80 bellard
}
696 e6e5ad80 bellard
697 24236869 bellard
static void cirrus_do_copy(CirrusVGAState *s, int dst, int src, int w, int h)
698 e6e5ad80 bellard
{
699 24236869 bellard
    int sx, sy;
700 24236869 bellard
    int dx, dy;
701 24236869 bellard
    int width, height;
702 24236869 bellard
    int depth;
703 24236869 bellard
    int notify = 0;
704 24236869 bellard
705 24236869 bellard
    depth = s->get_bpp((VGAState *)s) / 8;
706 24236869 bellard
    s->get_resolution((VGAState *)s, &width, &height);
707 24236869 bellard
708 24236869 bellard
    /* extra x, y */
709 24236869 bellard
    sx = (src % (width * depth)) / depth;
710 24236869 bellard
    sy = (src / (width * depth));
711 24236869 bellard
    dx = (dst % (width *depth)) / depth;
712 24236869 bellard
    dy = (dst / (width * depth));
713 24236869 bellard
714 24236869 bellard
    /* normalize width */
715 24236869 bellard
    w /= depth;
716 24236869 bellard
717 24236869 bellard
    /* if we're doing a backward copy, we have to adjust
718 24236869 bellard
       our x/y to be the upper left corner (instead of the lower
719 24236869 bellard
       right corner) */
720 24236869 bellard
    if (s->cirrus_blt_dstpitch < 0) {
721 24236869 bellard
        sx -= (s->cirrus_blt_width / depth) - 1;
722 24236869 bellard
        dx -= (s->cirrus_blt_width / depth) - 1;
723 24236869 bellard
        sy -= s->cirrus_blt_height - 1;
724 24236869 bellard
        dy -= s->cirrus_blt_height - 1;
725 24236869 bellard
    }
726 24236869 bellard
727 24236869 bellard
    /* are we in the visible portion of memory? */
728 24236869 bellard
    if (sx >= 0 && sy >= 0 && dx >= 0 && dy >= 0 &&
729 24236869 bellard
        (sx + w) <= width && (sy + h) <= height &&
730 24236869 bellard
        (dx + w) <= width && (dy + h) <= height) {
731 24236869 bellard
        notify = 1;
732 24236869 bellard
    }
733 24236869 bellard
734 24236869 bellard
    /* make to sure only copy if it's a plain copy ROP */
735 24236869 bellard
    if (*s->cirrus_rop != cirrus_bitblt_rop_fwd_src &&
736 24236869 bellard
        *s->cirrus_rop != cirrus_bitblt_rop_bkwd_src)
737 24236869 bellard
        notify = 0;
738 24236869 bellard
739 24236869 bellard
    /* we have to flush all pending changes so that the copy
740 24236869 bellard
       is generated at the appropriate moment in time */
741 24236869 bellard
    if (notify)
742 24236869 bellard
        vga_hw_update();
743 24236869 bellard
744 a5082316 bellard
    (*s->cirrus_rop) (s, s->vram_ptr + s->cirrus_blt_dstaddr,
745 e6e5ad80 bellard
                      s->vram_ptr + s->cirrus_blt_srcaddr,
746 e6e5ad80 bellard
                      s->cirrus_blt_dstpitch, s->cirrus_blt_srcpitch,
747 e6e5ad80 bellard
                      s->cirrus_blt_width, s->cirrus_blt_height);
748 24236869 bellard
749 24236869 bellard
    if (notify)
750 24236869 bellard
        s->ds->dpy_copy(s->ds,
751 24236869 bellard
                        sx, sy, dx, dy,
752 24236869 bellard
                        s->cirrus_blt_width / depth,
753 24236869 bellard
                        s->cirrus_blt_height);
754 24236869 bellard
755 24236869 bellard
    /* we don't have to notify the display that this portion has
756 24236869 bellard
       changed since dpy_copy implies this */
757 24236869 bellard
758 24236869 bellard
    if (!notify)
759 24236869 bellard
        cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
760 24236869 bellard
                                 s->cirrus_blt_dstpitch, s->cirrus_blt_width,
761 24236869 bellard
                                 s->cirrus_blt_height);
762 24236869 bellard
}
763 24236869 bellard
764 24236869 bellard
static int cirrus_bitblt_videotovideo_copy(CirrusVGAState * s)
765 24236869 bellard
{
766 24236869 bellard
    if (s->ds->dpy_copy) {
767 24236869 bellard
        cirrus_do_copy(s, s->cirrus_blt_dstaddr - s->start_addr,
768 24236869 bellard
                       s->cirrus_blt_srcaddr - s->start_addr,
769 24236869 bellard
                       s->cirrus_blt_width, s->cirrus_blt_height);
770 24236869 bellard
    } else {
771 24236869 bellard
        (*s->cirrus_rop) (s, s->vram_ptr + s->cirrus_blt_dstaddr,
772 24236869 bellard
                          s->vram_ptr + s->cirrus_blt_srcaddr,
773 24236869 bellard
                          s->cirrus_blt_dstpitch, s->cirrus_blt_srcpitch,
774 24236869 bellard
                          s->cirrus_blt_width, s->cirrus_blt_height);
775 24236869 bellard
776 24236869 bellard
        cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
777 24236869 bellard
                                 s->cirrus_blt_dstpitch, s->cirrus_blt_width,
778 24236869 bellard
                                 s->cirrus_blt_height);
779 24236869 bellard
    }
780 24236869 bellard
781 e6e5ad80 bellard
    return 1;
782 e6e5ad80 bellard
}
783 e6e5ad80 bellard
784 e6e5ad80 bellard
/***************************************
785 e6e5ad80 bellard
 *
786 e6e5ad80 bellard
 *  bitblt (cpu-to-video)
787 e6e5ad80 bellard
 *
788 e6e5ad80 bellard
 ***************************************/
789 e6e5ad80 bellard
790 e6e5ad80 bellard
static void cirrus_bitblt_cputovideo_next(CirrusVGAState * s)
791 e6e5ad80 bellard
{
792 e6e5ad80 bellard
    int copy_count;
793 a5082316 bellard
    uint8_t *end_ptr;
794 3b46e624 ths
795 e6e5ad80 bellard
    if (s->cirrus_srccounter > 0) {
796 a5082316 bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
797 a5082316 bellard
            cirrus_bitblt_common_patterncopy(s, s->cirrus_bltbuf);
798 a5082316 bellard
        the_end:
799 a5082316 bellard
            s->cirrus_srccounter = 0;
800 a5082316 bellard
            cirrus_bitblt_reset(s);
801 a5082316 bellard
        } else {
802 a5082316 bellard
            /* at least one scan line */
803 a5082316 bellard
            do {
804 a5082316 bellard
                (*s->cirrus_rop)(s, s->vram_ptr + s->cirrus_blt_dstaddr,
805 a5082316 bellard
                                 s->cirrus_bltbuf, 0, 0, s->cirrus_blt_width, 1);
806 a5082316 bellard
                cirrus_invalidate_region(s, s->cirrus_blt_dstaddr, 0,
807 a5082316 bellard
                                         s->cirrus_blt_width, 1);
808 a5082316 bellard
                s->cirrus_blt_dstaddr += s->cirrus_blt_dstpitch;
809 a5082316 bellard
                s->cirrus_srccounter -= s->cirrus_blt_srcpitch;
810 a5082316 bellard
                if (s->cirrus_srccounter <= 0)
811 a5082316 bellard
                    goto the_end;
812 a5082316 bellard
                /* more bytes than needed can be transfered because of
813 a5082316 bellard
                   word alignment, so we keep them for the next line */
814 a5082316 bellard
                /* XXX: keep alignment to speed up transfer */
815 a5082316 bellard
                end_ptr = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
816 a5082316 bellard
                copy_count = s->cirrus_srcptr_end - end_ptr;
817 a5082316 bellard
                memmove(s->cirrus_bltbuf, end_ptr, copy_count);
818 a5082316 bellard
                s->cirrus_srcptr = s->cirrus_bltbuf + copy_count;
819 a5082316 bellard
                s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
820 a5082316 bellard
            } while (s->cirrus_srcptr >= s->cirrus_srcptr_end);
821 a5082316 bellard
        }
822 e6e5ad80 bellard
    }
823 e6e5ad80 bellard
}
824 e6e5ad80 bellard
825 e6e5ad80 bellard
/***************************************
826 e6e5ad80 bellard
 *
827 e6e5ad80 bellard
 *  bitblt wrapper
828 e6e5ad80 bellard
 *
829 e6e5ad80 bellard
 ***************************************/
830 e6e5ad80 bellard
831 e6e5ad80 bellard
static void cirrus_bitblt_reset(CirrusVGAState * s)
832 e6e5ad80 bellard
{
833 e6e5ad80 bellard
    s->gr[0x31] &=
834 e6e5ad80 bellard
        ~(CIRRUS_BLT_START | CIRRUS_BLT_BUSY | CIRRUS_BLT_FIFOUSED);
835 e6e5ad80 bellard
    s->cirrus_srcptr = &s->cirrus_bltbuf[0];
836 e6e5ad80 bellard
    s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];
837 e6e5ad80 bellard
    s->cirrus_srccounter = 0;
838 8926b517 bellard
    cirrus_update_memory_access(s);
839 e6e5ad80 bellard
}
840 e6e5ad80 bellard
841 e6e5ad80 bellard
static int cirrus_bitblt_cputovideo(CirrusVGAState * s)
842 e6e5ad80 bellard
{
843 a5082316 bellard
    int w;
844 a5082316 bellard
845 e6e5ad80 bellard
    s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_MEMSYSSRC;
846 e6e5ad80 bellard
    s->cirrus_srcptr = &s->cirrus_bltbuf[0];
847 e6e5ad80 bellard
    s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];
848 e6e5ad80 bellard
849 e6e5ad80 bellard
    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
850 e6e5ad80 bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
851 a5082316 bellard
            s->cirrus_blt_srcpitch = 8;
852 e6e5ad80 bellard
        } else {
853 b30d4608 bellard
            /* XXX: check for 24 bpp */
854 a5082316 bellard
            s->cirrus_blt_srcpitch = 8 * 8 * s->cirrus_blt_pixelwidth;
855 e6e5ad80 bellard
        }
856 a5082316 bellard
        s->cirrus_srccounter = s->cirrus_blt_srcpitch;
857 e6e5ad80 bellard
    } else {
858 e6e5ad80 bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
859 a5082316 bellard
            w = s->cirrus_blt_width / s->cirrus_blt_pixelwidth;
860 5fafdf24 ths
            if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_DWORDGRANULARITY)
861 a5082316 bellard
                s->cirrus_blt_srcpitch = ((w + 31) >> 5);
862 a5082316 bellard
            else
863 a5082316 bellard
                s->cirrus_blt_srcpitch = ((w + 7) >> 3);
864 e6e5ad80 bellard
        } else {
865 c9c0eae8 bellard
            /* always align input size to 32 bits */
866 c9c0eae8 bellard
            s->cirrus_blt_srcpitch = (s->cirrus_blt_width + 3) & ~3;
867 e6e5ad80 bellard
        }
868 a5082316 bellard
        s->cirrus_srccounter = s->cirrus_blt_srcpitch * s->cirrus_blt_height;
869 e6e5ad80 bellard
    }
870 a5082316 bellard
    s->cirrus_srcptr = s->cirrus_bltbuf;
871 a5082316 bellard
    s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
872 8926b517 bellard
    cirrus_update_memory_access(s);
873 e6e5ad80 bellard
    return 1;
874 e6e5ad80 bellard
}
875 e6e5ad80 bellard
876 e6e5ad80 bellard
static int cirrus_bitblt_videotocpu(CirrusVGAState * s)
877 e6e5ad80 bellard
{
878 e6e5ad80 bellard
    /* XXX */
879 a5082316 bellard
#ifdef DEBUG_BITBLT
880 e6e5ad80 bellard
    printf("cirrus: bitblt (video to cpu) is not implemented yet\n");
881 e6e5ad80 bellard
#endif
882 e6e5ad80 bellard
    return 0;
883 e6e5ad80 bellard
}
884 e6e5ad80 bellard
885 e6e5ad80 bellard
static int cirrus_bitblt_videotovideo(CirrusVGAState * s)
886 e6e5ad80 bellard
{
887 e6e5ad80 bellard
    int ret;
888 e6e5ad80 bellard
889 e6e5ad80 bellard
    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
890 e6e5ad80 bellard
        ret = cirrus_bitblt_videotovideo_patterncopy(s);
891 e6e5ad80 bellard
    } else {
892 e6e5ad80 bellard
        ret = cirrus_bitblt_videotovideo_copy(s);
893 e6e5ad80 bellard
    }
894 e6e5ad80 bellard
    if (ret)
895 e6e5ad80 bellard
        cirrus_bitblt_reset(s);
896 e6e5ad80 bellard
    return ret;
897 e6e5ad80 bellard
}
898 e6e5ad80 bellard
899 e6e5ad80 bellard
static void cirrus_bitblt_start(CirrusVGAState * s)
900 e6e5ad80 bellard
{
901 e6e5ad80 bellard
    uint8_t blt_rop;
902 e6e5ad80 bellard
903 a5082316 bellard
    s->gr[0x31] |= CIRRUS_BLT_BUSY;
904 a5082316 bellard
905 e6e5ad80 bellard
    s->cirrus_blt_width = (s->gr[0x20] | (s->gr[0x21] << 8)) + 1;
906 e6e5ad80 bellard
    s->cirrus_blt_height = (s->gr[0x22] | (s->gr[0x23] << 8)) + 1;
907 e6e5ad80 bellard
    s->cirrus_blt_dstpitch = (s->gr[0x24] | (s->gr[0x25] << 8));
908 e6e5ad80 bellard
    s->cirrus_blt_srcpitch = (s->gr[0x26] | (s->gr[0x27] << 8));
909 e6e5ad80 bellard
    s->cirrus_blt_dstaddr =
910 e6e5ad80 bellard
        (s->gr[0x28] | (s->gr[0x29] << 8) | (s->gr[0x2a] << 16));
911 e6e5ad80 bellard
    s->cirrus_blt_srcaddr =
912 e6e5ad80 bellard
        (s->gr[0x2c] | (s->gr[0x2d] << 8) | (s->gr[0x2e] << 16));
913 e6e5ad80 bellard
    s->cirrus_blt_mode = s->gr[0x30];
914 a5082316 bellard
    s->cirrus_blt_modeext = s->gr[0x33];
915 e6e5ad80 bellard
    blt_rop = s->gr[0x32];
916 e6e5ad80 bellard
917 a21ae81d bellard
#ifdef DEBUG_BITBLT
918 0b74ed78 bellard
    printf("rop=0x%02x mode=0x%02x modeext=0x%02x w=%d h=%d dpitch=%d spitch=%d daddr=0x%08x saddr=0x%08x writemask=0x%02x\n",
919 5fafdf24 ths
           blt_rop,
920 a21ae81d bellard
           s->cirrus_blt_mode,
921 a5082316 bellard
           s->cirrus_blt_modeext,
922 a21ae81d bellard
           s->cirrus_blt_width,
923 a21ae81d bellard
           s->cirrus_blt_height,
924 a21ae81d bellard
           s->cirrus_blt_dstpitch,
925 a21ae81d bellard
           s->cirrus_blt_srcpitch,
926 a21ae81d bellard
           s->cirrus_blt_dstaddr,
927 a5082316 bellard
           s->cirrus_blt_srcaddr,
928 e3a4e4b6 bellard
           s->gr[0x2f]);
929 a21ae81d bellard
#endif
930 a21ae81d bellard
931 e6e5ad80 bellard
    switch (s->cirrus_blt_mode & CIRRUS_BLTMODE_PIXELWIDTHMASK) {
932 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH8:
933 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 1;
934 e6e5ad80 bellard
        break;
935 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH16:
936 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 2;
937 e6e5ad80 bellard
        break;
938 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH24:
939 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 3;
940 e6e5ad80 bellard
        break;
941 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH32:
942 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 4;
943 e6e5ad80 bellard
        break;
944 e6e5ad80 bellard
    default:
945 a5082316 bellard
#ifdef DEBUG_BITBLT
946 e6e5ad80 bellard
        printf("cirrus: bitblt - pixel width is unknown\n");
947 e6e5ad80 bellard
#endif
948 e6e5ad80 bellard
        goto bitblt_ignore;
949 e6e5ad80 bellard
    }
950 e6e5ad80 bellard
    s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_PIXELWIDTHMASK;
951 e6e5ad80 bellard
952 e6e5ad80 bellard
    if ((s->
953 e6e5ad80 bellard
         cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSSRC |
954 e6e5ad80 bellard
                            CIRRUS_BLTMODE_MEMSYSDEST))
955 e6e5ad80 bellard
        == (CIRRUS_BLTMODE_MEMSYSSRC | CIRRUS_BLTMODE_MEMSYSDEST)) {
956 a5082316 bellard
#ifdef DEBUG_BITBLT
957 e6e5ad80 bellard
        printf("cirrus: bitblt - memory-to-memory copy is requested\n");
958 e6e5ad80 bellard
#endif
959 e6e5ad80 bellard
        goto bitblt_ignore;
960 e6e5ad80 bellard
    }
961 e6e5ad80 bellard
962 a5082316 bellard
    if ((s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_SOLIDFILL) &&
963 5fafdf24 ths
        (s->cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSDEST |
964 a21ae81d bellard
                               CIRRUS_BLTMODE_TRANSPARENTCOMP |
965 5fafdf24 ths
                               CIRRUS_BLTMODE_PATTERNCOPY |
966 5fafdf24 ths
                               CIRRUS_BLTMODE_COLOREXPAND)) ==
967 a21ae81d bellard
         (CIRRUS_BLTMODE_PATTERNCOPY | CIRRUS_BLTMODE_COLOREXPAND)) {
968 a5082316 bellard
        cirrus_bitblt_fgcol(s);
969 a5082316 bellard
        cirrus_bitblt_solidfill(s, blt_rop);
970 e6e5ad80 bellard
    } else {
971 5fafdf24 ths
        if ((s->cirrus_blt_mode & (CIRRUS_BLTMODE_COLOREXPAND |
972 5fafdf24 ths
                                   CIRRUS_BLTMODE_PATTERNCOPY)) ==
973 a5082316 bellard
            CIRRUS_BLTMODE_COLOREXPAND) {
974 a5082316 bellard
975 a5082316 bellard
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
976 b30d4608 bellard
                if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
977 4c8732d7 bellard
                    cirrus_bitblt_bgcol(s);
978 b30d4608 bellard
                else
979 4c8732d7 bellard
                    cirrus_bitblt_fgcol(s);
980 b30d4608 bellard
                s->cirrus_rop = cirrus_colorexpand_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
981 a5082316 bellard
            } else {
982 a5082316 bellard
                cirrus_bitblt_fgcol(s);
983 a5082316 bellard
                cirrus_bitblt_bgcol(s);
984 a5082316 bellard
                s->cirrus_rop = cirrus_colorexpand[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
985 a5082316 bellard
            }
986 e69390ce bellard
        } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
987 b30d4608 bellard
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
988 b30d4608 bellard
                if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
989 b30d4608 bellard
                    if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
990 b30d4608 bellard
                        cirrus_bitblt_bgcol(s);
991 b30d4608 bellard
                    else
992 b30d4608 bellard
                        cirrus_bitblt_fgcol(s);
993 b30d4608 bellard
                    s->cirrus_rop = cirrus_colorexpand_pattern_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
994 b30d4608 bellard
                } else {
995 b30d4608 bellard
                    cirrus_bitblt_fgcol(s);
996 b30d4608 bellard
                    cirrus_bitblt_bgcol(s);
997 b30d4608 bellard
                    s->cirrus_rop = cirrus_colorexpand_pattern[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
998 b30d4608 bellard
                }
999 b30d4608 bellard
            } else {
1000 b30d4608 bellard
                s->cirrus_rop = cirrus_patternfill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
1001 b30d4608 bellard
            }
1002 a21ae81d bellard
        } else {
1003 96cf2df8 ths
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
1004 96cf2df8 ths
                if (s->cirrus_blt_pixelwidth > 2) {
1005 96cf2df8 ths
                    printf("src transparent without colorexpand must be 8bpp or 16bpp\n");
1006 96cf2df8 ths
                    goto bitblt_ignore;
1007 96cf2df8 ths
                }
1008 96cf2df8 ths
                if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
1009 96cf2df8 ths
                    s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch;
1010 96cf2df8 ths
                    s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch;
1011 96cf2df8 ths
                    s->cirrus_rop = cirrus_bkwd_transp_rop[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
1012 96cf2df8 ths
                } else {
1013 96cf2df8 ths
                    s->cirrus_rop = cirrus_fwd_transp_rop[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
1014 96cf2df8 ths
                }
1015 96cf2df8 ths
            } else {
1016 96cf2df8 ths
                if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
1017 96cf2df8 ths
                    s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch;
1018 96cf2df8 ths
                    s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch;
1019 96cf2df8 ths
                    s->cirrus_rop = cirrus_bkwd_rop[rop_to_index[blt_rop]];
1020 96cf2df8 ths
                } else {
1021 96cf2df8 ths
                    s->cirrus_rop = cirrus_fwd_rop[rop_to_index[blt_rop]];
1022 96cf2df8 ths
                }
1023 96cf2df8 ths
            }
1024 96cf2df8 ths
        }
1025 a21ae81d bellard
        // setup bitblt engine.
1026 a21ae81d bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSSRC) {
1027 a21ae81d bellard
            if (!cirrus_bitblt_cputovideo(s))
1028 a21ae81d bellard
                goto bitblt_ignore;
1029 a21ae81d bellard
        } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSDEST) {
1030 a21ae81d bellard
            if (!cirrus_bitblt_videotocpu(s))
1031 a21ae81d bellard
                goto bitblt_ignore;
1032 a21ae81d bellard
        } else {
1033 a21ae81d bellard
            if (!cirrus_bitblt_videotovideo(s))
1034 a21ae81d bellard
                goto bitblt_ignore;
1035 a21ae81d bellard
        }
1036 e6e5ad80 bellard
    }
1037 e6e5ad80 bellard
    return;
1038 e6e5ad80 bellard
  bitblt_ignore:;
1039 e6e5ad80 bellard
    cirrus_bitblt_reset(s);
1040 e6e5ad80 bellard
}
1041 e6e5ad80 bellard
1042 e6e5ad80 bellard
static void cirrus_write_bitblt(CirrusVGAState * s, unsigned reg_value)
1043 e6e5ad80 bellard
{
1044 e6e5ad80 bellard
    unsigned old_value;
1045 e6e5ad80 bellard
1046 e6e5ad80 bellard
    old_value = s->gr[0x31];
1047 e6e5ad80 bellard
    s->gr[0x31] = reg_value;
1048 e6e5ad80 bellard
1049 e6e5ad80 bellard
    if (((old_value & CIRRUS_BLT_RESET) != 0) &&
1050 e6e5ad80 bellard
        ((reg_value & CIRRUS_BLT_RESET) == 0)) {
1051 e6e5ad80 bellard
        cirrus_bitblt_reset(s);
1052 e6e5ad80 bellard
    } else if (((old_value & CIRRUS_BLT_START) == 0) &&
1053 e6e5ad80 bellard
               ((reg_value & CIRRUS_BLT_START) != 0)) {
1054 e6e5ad80 bellard
        cirrus_bitblt_start(s);
1055 e6e5ad80 bellard
    }
1056 e6e5ad80 bellard
}
1057 e6e5ad80 bellard
1058 e6e5ad80 bellard
1059 e6e5ad80 bellard
/***************************************
1060 e6e5ad80 bellard
 *
1061 e6e5ad80 bellard
 *  basic parameters
1062 e6e5ad80 bellard
 *
1063 e6e5ad80 bellard
 ***************************************/
1064 e6e5ad80 bellard
1065 5fafdf24 ths
static void cirrus_get_offsets(VGAState *s1,
1066 83acc96b bellard
                               uint32_t *pline_offset,
1067 83acc96b bellard
                               uint32_t *pstart_addr,
1068 83acc96b bellard
                               uint32_t *pline_compare)
1069 e6e5ad80 bellard
{
1070 e6e5ad80 bellard
    CirrusVGAState * s = (CirrusVGAState *)s1;
1071 83acc96b bellard
    uint32_t start_addr, line_offset, line_compare;
1072 e6e5ad80 bellard
1073 e6e5ad80 bellard
    line_offset = s->cr[0x13]
1074 e36f36e1 bellard
        | ((s->cr[0x1b] & 0x10) << 4);
1075 e6e5ad80 bellard
    line_offset <<= 3;
1076 e6e5ad80 bellard
    *pline_offset = line_offset;
1077 e6e5ad80 bellard
1078 e6e5ad80 bellard
    start_addr = (s->cr[0x0c] << 8)
1079 e6e5ad80 bellard
        | s->cr[0x0d]
1080 e6e5ad80 bellard
        | ((s->cr[0x1b] & 0x01) << 16)
1081 e6e5ad80 bellard
        | ((s->cr[0x1b] & 0x0c) << 15)
1082 e6e5ad80 bellard
        | ((s->cr[0x1d] & 0x80) << 12);
1083 e6e5ad80 bellard
    *pstart_addr = start_addr;
1084 83acc96b bellard
1085 5fafdf24 ths
    line_compare = s->cr[0x18] |
1086 83acc96b bellard
        ((s->cr[0x07] & 0x10) << 4) |
1087 83acc96b bellard
        ((s->cr[0x09] & 0x40) << 3);
1088 83acc96b bellard
    *pline_compare = line_compare;
1089 e6e5ad80 bellard
}
1090 e6e5ad80 bellard
1091 e6e5ad80 bellard
static uint32_t cirrus_get_bpp16_depth(CirrusVGAState * s)
1092 e6e5ad80 bellard
{
1093 e6e5ad80 bellard
    uint32_t ret = 16;
1094 e6e5ad80 bellard
1095 e6e5ad80 bellard
    switch (s->cirrus_hidden_dac_data & 0xf) {
1096 e6e5ad80 bellard
    case 0:
1097 e6e5ad80 bellard
        ret = 15;
1098 e6e5ad80 bellard
        break;                        /* Sierra HiColor */
1099 e6e5ad80 bellard
    case 1:
1100 e6e5ad80 bellard
        ret = 16;
1101 e6e5ad80 bellard
        break;                        /* XGA HiColor */
1102 e6e5ad80 bellard
    default:
1103 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1104 e6e5ad80 bellard
        printf("cirrus: invalid DAC value %x in 16bpp\n",
1105 e6e5ad80 bellard
               (s->cirrus_hidden_dac_data & 0xf));
1106 e6e5ad80 bellard
#endif
1107 e6e5ad80 bellard
        ret = 15;                /* XXX */
1108 e6e5ad80 bellard
        break;
1109 e6e5ad80 bellard
    }
1110 e6e5ad80 bellard
    return ret;
1111 e6e5ad80 bellard
}
1112 e6e5ad80 bellard
1113 e6e5ad80 bellard
static int cirrus_get_bpp(VGAState *s1)
1114 e6e5ad80 bellard
{
1115 e6e5ad80 bellard
    CirrusVGAState * s = (CirrusVGAState *)s1;
1116 e6e5ad80 bellard
    uint32_t ret = 8;
1117 e6e5ad80 bellard
1118 e6e5ad80 bellard
    if ((s->sr[0x07] & 0x01) != 0) {
1119 e6e5ad80 bellard
        /* Cirrus SVGA */
1120 e6e5ad80 bellard
        switch (s->sr[0x07] & CIRRUS_SR7_BPP_MASK) {
1121 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_8:
1122 e6e5ad80 bellard
            ret = 8;
1123 e6e5ad80 bellard
            break;
1124 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_16_DOUBLEVCLK:
1125 e6e5ad80 bellard
            ret = cirrus_get_bpp16_depth(s);
1126 e6e5ad80 bellard
            break;
1127 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_24:
1128 e6e5ad80 bellard
            ret = 24;
1129 e6e5ad80 bellard
            break;
1130 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_16:
1131 e6e5ad80 bellard
            ret = cirrus_get_bpp16_depth(s);
1132 e6e5ad80 bellard
            break;
1133 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_32:
1134 e6e5ad80 bellard
            ret = 32;
1135 e6e5ad80 bellard
            break;
1136 e6e5ad80 bellard
        default:
1137 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1138 e6e5ad80 bellard
            printf("cirrus: unknown bpp - sr7=%x\n", s->sr[0x7]);
1139 e6e5ad80 bellard
#endif
1140 e6e5ad80 bellard
            ret = 8;
1141 e6e5ad80 bellard
            break;
1142 e6e5ad80 bellard
        }
1143 e6e5ad80 bellard
    } else {
1144 e6e5ad80 bellard
        /* VGA */
1145 aeb3c85f bellard
        ret = 0;
1146 e6e5ad80 bellard
    }
1147 e6e5ad80 bellard
1148 e6e5ad80 bellard
    return ret;
1149 e6e5ad80 bellard
}
1150 e6e5ad80 bellard
1151 78e127ef bellard
static void cirrus_get_resolution(VGAState *s, int *pwidth, int *pheight)
1152 78e127ef bellard
{
1153 78e127ef bellard
    int width, height;
1154 3b46e624 ths
1155 78e127ef bellard
    width = (s->cr[0x01] + 1) * 8;
1156 5fafdf24 ths
    height = s->cr[0x12] |
1157 5fafdf24 ths
        ((s->cr[0x07] & 0x02) << 7) |
1158 78e127ef bellard
        ((s->cr[0x07] & 0x40) << 3);
1159 78e127ef bellard
    height = (height + 1);
1160 78e127ef bellard
    /* interlace support */
1161 78e127ef bellard
    if (s->cr[0x1a] & 0x01)
1162 78e127ef bellard
        height = height * 2;
1163 78e127ef bellard
    *pwidth = width;
1164 78e127ef bellard
    *pheight = height;
1165 78e127ef bellard
}
1166 78e127ef bellard
1167 e6e5ad80 bellard
/***************************************
1168 e6e5ad80 bellard
 *
1169 e6e5ad80 bellard
 * bank memory
1170 e6e5ad80 bellard
 *
1171 e6e5ad80 bellard
 ***************************************/
1172 e6e5ad80 bellard
1173 e6e5ad80 bellard
static void cirrus_update_bank_ptr(CirrusVGAState * s, unsigned bank_index)
1174 e6e5ad80 bellard
{
1175 e6e5ad80 bellard
    unsigned offset;
1176 e6e5ad80 bellard
    unsigned limit;
1177 e6e5ad80 bellard
1178 e6e5ad80 bellard
    if ((s->gr[0x0b] & 0x01) != 0)        /* dual bank */
1179 e6e5ad80 bellard
        offset = s->gr[0x09 + bank_index];
1180 e6e5ad80 bellard
    else                        /* single bank */
1181 e6e5ad80 bellard
        offset = s->gr[0x09];
1182 e6e5ad80 bellard
1183 e6e5ad80 bellard
    if ((s->gr[0x0b] & 0x20) != 0)
1184 e6e5ad80 bellard
        offset <<= 14;
1185 e6e5ad80 bellard
    else
1186 e6e5ad80 bellard
        offset <<= 12;
1187 e6e5ad80 bellard
1188 e3a4e4b6 bellard
    if (s->real_vram_size <= offset)
1189 e6e5ad80 bellard
        limit = 0;
1190 e6e5ad80 bellard
    else
1191 e3a4e4b6 bellard
        limit = s->real_vram_size - offset;
1192 e6e5ad80 bellard
1193 e6e5ad80 bellard
    if (((s->gr[0x0b] & 0x01) == 0) && (bank_index != 0)) {
1194 e6e5ad80 bellard
        if (limit > 0x8000) {
1195 e6e5ad80 bellard
            offset += 0x8000;
1196 e6e5ad80 bellard
            limit -= 0x8000;
1197 e6e5ad80 bellard
        } else {
1198 e6e5ad80 bellard
            limit = 0;
1199 e6e5ad80 bellard
        }
1200 e6e5ad80 bellard
    }
1201 e6e5ad80 bellard
1202 e6e5ad80 bellard
    if (limit > 0) {
1203 e6e5ad80 bellard
        s->cirrus_bank_base[bank_index] = offset;
1204 e6e5ad80 bellard
        s->cirrus_bank_limit[bank_index] = limit;
1205 e6e5ad80 bellard
    } else {
1206 e6e5ad80 bellard
        s->cirrus_bank_base[bank_index] = 0;
1207 e6e5ad80 bellard
        s->cirrus_bank_limit[bank_index] = 0;
1208 e6e5ad80 bellard
    }
1209 e6e5ad80 bellard
}
1210 e6e5ad80 bellard
1211 e6e5ad80 bellard
/***************************************
1212 e6e5ad80 bellard
 *
1213 e6e5ad80 bellard
 *  I/O access between 0x3c4-0x3c5
1214 e6e5ad80 bellard
 *
1215 e6e5ad80 bellard
 ***************************************/
1216 e6e5ad80 bellard
1217 e6e5ad80 bellard
static int
1218 e6e5ad80 bellard
cirrus_hook_read_sr(CirrusVGAState * s, unsigned reg_index, int *reg_value)
1219 e6e5ad80 bellard
{
1220 e6e5ad80 bellard
    switch (reg_index) {
1221 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1222 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1223 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1224 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1225 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1226 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1227 e6e5ad80 bellard
    case 0x06:                        // Unlock Cirrus extensions
1228 e6e5ad80 bellard
        *reg_value = s->sr[reg_index];
1229 e6e5ad80 bellard
        break;
1230 e6e5ad80 bellard
    case 0x10:
1231 e6e5ad80 bellard
    case 0x30:
1232 e6e5ad80 bellard
    case 0x50:
1233 e6e5ad80 bellard
    case 0x70:                        // Graphics Cursor X
1234 e6e5ad80 bellard
    case 0x90:
1235 e6e5ad80 bellard
    case 0xb0:
1236 e6e5ad80 bellard
    case 0xd0:
1237 e6e5ad80 bellard
    case 0xf0:                        // Graphics Cursor X
1238 aeb3c85f bellard
        *reg_value = s->sr[0x10];
1239 aeb3c85f bellard
        break;
1240 e6e5ad80 bellard
    case 0x11:
1241 e6e5ad80 bellard
    case 0x31:
1242 e6e5ad80 bellard
    case 0x51:
1243 e6e5ad80 bellard
    case 0x71:                        // Graphics Cursor Y
1244 e6e5ad80 bellard
    case 0x91:
1245 e6e5ad80 bellard
    case 0xb1:
1246 e6e5ad80 bellard
    case 0xd1:
1247 a5082316 bellard
    case 0xf1:                        // Graphics Cursor Y
1248 aeb3c85f bellard
        *reg_value = s->sr[0x11];
1249 aeb3c85f bellard
        break;
1250 aeb3c85f bellard
    case 0x05:                        // ???
1251 aeb3c85f bellard
    case 0x07:                        // Extended Sequencer Mode
1252 aeb3c85f bellard
    case 0x08:                        // EEPROM Control
1253 aeb3c85f bellard
    case 0x09:                        // Scratch Register 0
1254 aeb3c85f bellard
    case 0x0a:                        // Scratch Register 1
1255 aeb3c85f bellard
    case 0x0b:                        // VCLK 0
1256 aeb3c85f bellard
    case 0x0c:                        // VCLK 1
1257 aeb3c85f bellard
    case 0x0d:                        // VCLK 2
1258 aeb3c85f bellard
    case 0x0e:                        // VCLK 3
1259 aeb3c85f bellard
    case 0x0f:                        // DRAM Control
1260 e6e5ad80 bellard
    case 0x12:                        // Graphics Cursor Attribute
1261 e6e5ad80 bellard
    case 0x13:                        // Graphics Cursor Pattern Address
1262 e6e5ad80 bellard
    case 0x14:                        // Scratch Register 2
1263 e6e5ad80 bellard
    case 0x15:                        // Scratch Register 3
1264 e6e5ad80 bellard
    case 0x16:                        // Performance Tuning Register
1265 e6e5ad80 bellard
    case 0x17:                        // Configuration Readback and Extended Control
1266 e6e5ad80 bellard
    case 0x18:                        // Signature Generator Control
1267 e6e5ad80 bellard
    case 0x19:                        // Signal Generator Result
1268 e6e5ad80 bellard
    case 0x1a:                        // Signal Generator Result
1269 e6e5ad80 bellard
    case 0x1b:                        // VCLK 0 Denominator & Post
1270 e6e5ad80 bellard
    case 0x1c:                        // VCLK 1 Denominator & Post
1271 e6e5ad80 bellard
    case 0x1d:                        // VCLK 2 Denominator & Post
1272 e6e5ad80 bellard
    case 0x1e:                        // VCLK 3 Denominator & Post
1273 e6e5ad80 bellard
    case 0x1f:                        // BIOS Write Enable and MCLK select
1274 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1275 e6e5ad80 bellard
        printf("cirrus: handled inport sr_index %02x\n", reg_index);
1276 e6e5ad80 bellard
#endif
1277 e6e5ad80 bellard
        *reg_value = s->sr[reg_index];
1278 e6e5ad80 bellard
        break;
1279 e6e5ad80 bellard
    default:
1280 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1281 e6e5ad80 bellard
        printf("cirrus: inport sr_index %02x\n", reg_index);
1282 e6e5ad80 bellard
#endif
1283 e6e5ad80 bellard
        *reg_value = 0xff;
1284 e6e5ad80 bellard
        break;
1285 e6e5ad80 bellard
    }
1286 e6e5ad80 bellard
1287 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1288 e6e5ad80 bellard
}
1289 e6e5ad80 bellard
1290 e6e5ad80 bellard
static int
1291 e6e5ad80 bellard
cirrus_hook_write_sr(CirrusVGAState * s, unsigned reg_index, int reg_value)
1292 e6e5ad80 bellard
{
1293 e6e5ad80 bellard
    switch (reg_index) {
1294 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1295 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1296 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1297 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1298 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1299 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1300 e6e5ad80 bellard
    case 0x06:                        // Unlock Cirrus extensions
1301 e6e5ad80 bellard
        reg_value &= 0x17;
1302 e6e5ad80 bellard
        if (reg_value == 0x12) {
1303 e6e5ad80 bellard
            s->sr[reg_index] = 0x12;
1304 e6e5ad80 bellard
        } else {
1305 e6e5ad80 bellard
            s->sr[reg_index] = 0x0f;
1306 e6e5ad80 bellard
        }
1307 e6e5ad80 bellard
        break;
1308 e6e5ad80 bellard
    case 0x10:
1309 e6e5ad80 bellard
    case 0x30:
1310 e6e5ad80 bellard
    case 0x50:
1311 e6e5ad80 bellard
    case 0x70:                        // Graphics Cursor X
1312 e6e5ad80 bellard
    case 0x90:
1313 e6e5ad80 bellard
    case 0xb0:
1314 e6e5ad80 bellard
    case 0xd0:
1315 e6e5ad80 bellard
    case 0xf0:                        // Graphics Cursor X
1316 e6e5ad80 bellard
        s->sr[0x10] = reg_value;
1317 a5082316 bellard
        s->hw_cursor_x = (reg_value << 3) | (reg_index >> 5);
1318 e6e5ad80 bellard
        break;
1319 e6e5ad80 bellard
    case 0x11:
1320 e6e5ad80 bellard
    case 0x31:
1321 e6e5ad80 bellard
    case 0x51:
1322 e6e5ad80 bellard
    case 0x71:                        // Graphics Cursor Y
1323 e6e5ad80 bellard
    case 0x91:
1324 e6e5ad80 bellard
    case 0xb1:
1325 e6e5ad80 bellard
    case 0xd1:
1326 e6e5ad80 bellard
    case 0xf1:                        // Graphics Cursor Y
1327 e6e5ad80 bellard
        s->sr[0x11] = reg_value;
1328 a5082316 bellard
        s->hw_cursor_y = (reg_value << 3) | (reg_index >> 5);
1329 e6e5ad80 bellard
        break;
1330 e6e5ad80 bellard
    case 0x07:                        // Extended Sequencer Mode
1331 e6e5ad80 bellard
    case 0x08:                        // EEPROM Control
1332 e6e5ad80 bellard
    case 0x09:                        // Scratch Register 0
1333 e6e5ad80 bellard
    case 0x0a:                        // Scratch Register 1
1334 e6e5ad80 bellard
    case 0x0b:                        // VCLK 0
1335 e6e5ad80 bellard
    case 0x0c:                        // VCLK 1
1336 e6e5ad80 bellard
    case 0x0d:                        // VCLK 2
1337 e6e5ad80 bellard
    case 0x0e:                        // VCLK 3
1338 e6e5ad80 bellard
    case 0x0f:                        // DRAM Control
1339 e6e5ad80 bellard
    case 0x12:                        // Graphics Cursor Attribute
1340 e6e5ad80 bellard
    case 0x13:                        // Graphics Cursor Pattern Address
1341 e6e5ad80 bellard
    case 0x14:                        // Scratch Register 2
1342 e6e5ad80 bellard
    case 0x15:                        // Scratch Register 3
1343 e6e5ad80 bellard
    case 0x16:                        // Performance Tuning Register
1344 e6e5ad80 bellard
    case 0x18:                        // Signature Generator Control
1345 e6e5ad80 bellard
    case 0x19:                        // Signature Generator Result
1346 e6e5ad80 bellard
    case 0x1a:                        // Signature Generator Result
1347 e6e5ad80 bellard
    case 0x1b:                        // VCLK 0 Denominator & Post
1348 e6e5ad80 bellard
    case 0x1c:                        // VCLK 1 Denominator & Post
1349 e6e5ad80 bellard
    case 0x1d:                        // VCLK 2 Denominator & Post
1350 e6e5ad80 bellard
    case 0x1e:                        // VCLK 3 Denominator & Post
1351 e6e5ad80 bellard
    case 0x1f:                        // BIOS Write Enable and MCLK select
1352 e6e5ad80 bellard
        s->sr[reg_index] = reg_value;
1353 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1354 e6e5ad80 bellard
        printf("cirrus: handled outport sr_index %02x, sr_value %02x\n",
1355 e6e5ad80 bellard
               reg_index, reg_value);
1356 e6e5ad80 bellard
#endif
1357 e6e5ad80 bellard
        break;
1358 8926b517 bellard
    case 0x17:                        // Configuration Readback and Extended Control
1359 e3a4e4b6 bellard
        s->sr[reg_index] = (s->sr[reg_index] & 0x38) | (reg_value & 0xc7);
1360 8926b517 bellard
        cirrus_update_memory_access(s);
1361 8926b517 bellard
        break;
1362 e6e5ad80 bellard
    default:
1363 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1364 e6e5ad80 bellard
        printf("cirrus: outport sr_index %02x, sr_value %02x\n", reg_index,
1365 e6e5ad80 bellard
               reg_value);
1366 e6e5ad80 bellard
#endif
1367 e6e5ad80 bellard
        break;
1368 e6e5ad80 bellard
    }
1369 e6e5ad80 bellard
1370 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1371 e6e5ad80 bellard
}
1372 e6e5ad80 bellard
1373 e6e5ad80 bellard
/***************************************
1374 e6e5ad80 bellard
 *
1375 e6e5ad80 bellard
 *  I/O access at 0x3c6
1376 e6e5ad80 bellard
 *
1377 e6e5ad80 bellard
 ***************************************/
1378 e6e5ad80 bellard
1379 e6e5ad80 bellard
static void cirrus_read_hidden_dac(CirrusVGAState * s, int *reg_value)
1380 e6e5ad80 bellard
{
1381 e6e5ad80 bellard
    *reg_value = 0xff;
1382 a21ae81d bellard
    if (++s->cirrus_hidden_dac_lockindex == 5) {
1383 a21ae81d bellard
        *reg_value = s->cirrus_hidden_dac_data;
1384 a21ae81d bellard
        s->cirrus_hidden_dac_lockindex = 0;
1385 e6e5ad80 bellard
    }
1386 e6e5ad80 bellard
}
1387 e6e5ad80 bellard
1388 e6e5ad80 bellard
static void cirrus_write_hidden_dac(CirrusVGAState * s, int reg_value)
1389 e6e5ad80 bellard
{
1390 e6e5ad80 bellard
    if (s->cirrus_hidden_dac_lockindex == 4) {
1391 e6e5ad80 bellard
        s->cirrus_hidden_dac_data = reg_value;
1392 a21ae81d bellard
#if defined(DEBUG_CIRRUS)
1393 e6e5ad80 bellard
        printf("cirrus: outport hidden DAC, value %02x\n", reg_value);
1394 e6e5ad80 bellard
#endif
1395 e6e5ad80 bellard
    }
1396 e6e5ad80 bellard
    s->cirrus_hidden_dac_lockindex = 0;
1397 e6e5ad80 bellard
}
1398 e6e5ad80 bellard
1399 e6e5ad80 bellard
/***************************************
1400 e6e5ad80 bellard
 *
1401 e6e5ad80 bellard
 *  I/O access at 0x3c9
1402 e6e5ad80 bellard
 *
1403 e6e5ad80 bellard
 ***************************************/
1404 e6e5ad80 bellard
1405 e6e5ad80 bellard
static int cirrus_hook_read_palette(CirrusVGAState * s, int *reg_value)
1406 e6e5ad80 bellard
{
1407 e6e5ad80 bellard
    if (!(s->sr[0x12] & CIRRUS_CURSOR_HIDDENPEL))
1408 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1409 a5082316 bellard
    *reg_value =
1410 a5082316 bellard
        s->cirrus_hidden_palette[(s->dac_read_index & 0x0f) * 3 +
1411 a5082316 bellard
                                 s->dac_sub_index];
1412 e6e5ad80 bellard
    if (++s->dac_sub_index == 3) {
1413 e6e5ad80 bellard
        s->dac_sub_index = 0;
1414 e6e5ad80 bellard
        s->dac_read_index++;
1415 e6e5ad80 bellard
    }
1416 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1417 e6e5ad80 bellard
}
1418 e6e5ad80 bellard
1419 e6e5ad80 bellard
static int cirrus_hook_write_palette(CirrusVGAState * s, int reg_value)
1420 e6e5ad80 bellard
{
1421 e6e5ad80 bellard
    if (!(s->sr[0x12] & CIRRUS_CURSOR_HIDDENPEL))
1422 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1423 e6e5ad80 bellard
    s->dac_cache[s->dac_sub_index] = reg_value;
1424 e6e5ad80 bellard
    if (++s->dac_sub_index == 3) {
1425 a5082316 bellard
        memcpy(&s->cirrus_hidden_palette[(s->dac_write_index & 0x0f) * 3],
1426 a5082316 bellard
               s->dac_cache, 3);
1427 a5082316 bellard
        /* XXX update cursor */
1428 e6e5ad80 bellard
        s->dac_sub_index = 0;
1429 e6e5ad80 bellard
        s->dac_write_index++;
1430 e6e5ad80 bellard
    }
1431 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1432 e6e5ad80 bellard
}
1433 e6e5ad80 bellard
1434 e6e5ad80 bellard
/***************************************
1435 e6e5ad80 bellard
 *
1436 e6e5ad80 bellard
 *  I/O access between 0x3ce-0x3cf
1437 e6e5ad80 bellard
 *
1438 e6e5ad80 bellard
 ***************************************/
1439 e6e5ad80 bellard
1440 e6e5ad80 bellard
static int
1441 e6e5ad80 bellard
cirrus_hook_read_gr(CirrusVGAState * s, unsigned reg_index, int *reg_value)
1442 e6e5ad80 bellard
{
1443 e6e5ad80 bellard
    switch (reg_index) {
1444 aeb3c85f bellard
    case 0x00: // Standard VGA, BGCOLOR 0x000000ff
1445 aeb3c85f bellard
      *reg_value = s->cirrus_shadow_gr0;
1446 aeb3c85f bellard
      return CIRRUS_HOOK_HANDLED;
1447 aeb3c85f bellard
    case 0x01: // Standard VGA, FGCOLOR 0x000000ff
1448 aeb3c85f bellard
      *reg_value = s->cirrus_shadow_gr1;
1449 aeb3c85f bellard
      return CIRRUS_HOOK_HANDLED;
1450 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1451 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1452 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1453 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1454 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1455 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1456 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1457 e6e5ad80 bellard
    case 0x05:                        // Standard VGA, Cirrus extended mode
1458 e6e5ad80 bellard
    default:
1459 e6e5ad80 bellard
        break;
1460 e6e5ad80 bellard
    }
1461 e6e5ad80 bellard
1462 e6e5ad80 bellard
    if (reg_index < 0x3a) {
1463 e6e5ad80 bellard
        *reg_value = s->gr[reg_index];
1464 e6e5ad80 bellard
    } else {
1465 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1466 e6e5ad80 bellard
        printf("cirrus: inport gr_index %02x\n", reg_index);
1467 e6e5ad80 bellard
#endif
1468 e6e5ad80 bellard
        *reg_value = 0xff;
1469 e6e5ad80 bellard
    }
1470 e6e5ad80 bellard
1471 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1472 e6e5ad80 bellard
}
1473 e6e5ad80 bellard
1474 e6e5ad80 bellard
static int
1475 e6e5ad80 bellard
cirrus_hook_write_gr(CirrusVGAState * s, unsigned reg_index, int reg_value)
1476 e6e5ad80 bellard
{
1477 a5082316 bellard
#if defined(DEBUG_BITBLT) && 0
1478 a5082316 bellard
    printf("gr%02x: %02x\n", reg_index, reg_value);
1479 a5082316 bellard
#endif
1480 e6e5ad80 bellard
    switch (reg_index) {
1481 e6e5ad80 bellard
    case 0x00:                        // Standard VGA, BGCOLOR 0x000000ff
1482 aeb3c85f bellard
        s->cirrus_shadow_gr0 = reg_value;
1483 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1484 e6e5ad80 bellard
    case 0x01:                        // Standard VGA, FGCOLOR 0x000000ff
1485 aeb3c85f bellard
        s->cirrus_shadow_gr1 = reg_value;
1486 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1487 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1488 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1489 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1490 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1491 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1492 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1493 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1494 e6e5ad80 bellard
    case 0x05:                        // Standard VGA, Cirrus extended mode
1495 e6e5ad80 bellard
        s->gr[reg_index] = reg_value & 0x7f;
1496 8926b517 bellard
        cirrus_update_memory_access(s);
1497 e6e5ad80 bellard
        break;
1498 e6e5ad80 bellard
    case 0x09:                        // bank offset #0
1499 e6e5ad80 bellard
    case 0x0A:                        // bank offset #1
1500 8926b517 bellard
        s->gr[reg_index] = reg_value;
1501 8926b517 bellard
        cirrus_update_bank_ptr(s, 0);
1502 8926b517 bellard
        cirrus_update_bank_ptr(s, 1);
1503 8926b517 bellard
        break;
1504 e6e5ad80 bellard
    case 0x0B:
1505 e6e5ad80 bellard
        s->gr[reg_index] = reg_value;
1506 e6e5ad80 bellard
        cirrus_update_bank_ptr(s, 0);
1507 e6e5ad80 bellard
        cirrus_update_bank_ptr(s, 1);
1508 8926b517 bellard
        cirrus_update_memory_access(s);
1509 e6e5ad80 bellard
        break;
1510 e6e5ad80 bellard
    case 0x10:                        // BGCOLOR 0x0000ff00
1511 e6e5ad80 bellard
    case 0x11:                        // FGCOLOR 0x0000ff00
1512 e6e5ad80 bellard
    case 0x12:                        // BGCOLOR 0x00ff0000
1513 e6e5ad80 bellard
    case 0x13:                        // FGCOLOR 0x00ff0000
1514 e6e5ad80 bellard
    case 0x14:                        // BGCOLOR 0xff000000
1515 e6e5ad80 bellard
    case 0x15:                        // FGCOLOR 0xff000000
1516 e6e5ad80 bellard
    case 0x20:                        // BLT WIDTH 0x0000ff
1517 e6e5ad80 bellard
    case 0x22:                        // BLT HEIGHT 0x0000ff
1518 e6e5ad80 bellard
    case 0x24:                        // BLT DEST PITCH 0x0000ff
1519 e6e5ad80 bellard
    case 0x26:                        // BLT SRC PITCH 0x0000ff
1520 e6e5ad80 bellard
    case 0x28:                        // BLT DEST ADDR 0x0000ff
1521 e6e5ad80 bellard
    case 0x29:                        // BLT DEST ADDR 0x00ff00
1522 e6e5ad80 bellard
    case 0x2c:                        // BLT SRC ADDR 0x0000ff
1523 e6e5ad80 bellard
    case 0x2d:                        // BLT SRC ADDR 0x00ff00
1524 a5082316 bellard
    case 0x2f:                  // BLT WRITEMASK
1525 e6e5ad80 bellard
    case 0x30:                        // BLT MODE
1526 e6e5ad80 bellard
    case 0x32:                        // RASTER OP
1527 a21ae81d bellard
    case 0x33:                        // BLT MODEEXT
1528 e6e5ad80 bellard
    case 0x34:                        // BLT TRANSPARENT COLOR 0x00ff
1529 e6e5ad80 bellard
    case 0x35:                        // BLT TRANSPARENT COLOR 0xff00
1530 e6e5ad80 bellard
    case 0x38:                        // BLT TRANSPARENT COLOR MASK 0x00ff
1531 e6e5ad80 bellard
    case 0x39:                        // BLT TRANSPARENT COLOR MASK 0xff00
1532 e6e5ad80 bellard
        s->gr[reg_index] = reg_value;
1533 e6e5ad80 bellard
        break;
1534 e6e5ad80 bellard
    case 0x21:                        // BLT WIDTH 0x001f00
1535 e6e5ad80 bellard
    case 0x23:                        // BLT HEIGHT 0x001f00
1536 e6e5ad80 bellard
    case 0x25:                        // BLT DEST PITCH 0x001f00
1537 e6e5ad80 bellard
    case 0x27:                        // BLT SRC PITCH 0x001f00
1538 e6e5ad80 bellard
        s->gr[reg_index] = reg_value & 0x1f;
1539 e6e5ad80 bellard
        break;
1540 e6e5ad80 bellard
    case 0x2a:                        // BLT DEST ADDR 0x3f0000
1541 a5082316 bellard
        s->gr[reg_index] = reg_value & 0x3f;
1542 a5082316 bellard
        /* if auto start mode, starts bit blt now */
1543 a5082316 bellard
        if (s->gr[0x31] & CIRRUS_BLT_AUTOSTART) {
1544 a5082316 bellard
            cirrus_bitblt_start(s);
1545 a5082316 bellard
        }
1546 a5082316 bellard
        break;
1547 e6e5ad80 bellard
    case 0x2e:                        // BLT SRC ADDR 0x3f0000
1548 e6e5ad80 bellard
        s->gr[reg_index] = reg_value & 0x3f;
1549 e6e5ad80 bellard
        break;
1550 e6e5ad80 bellard
    case 0x31:                        // BLT STATUS/START
1551 e6e5ad80 bellard
        cirrus_write_bitblt(s, reg_value);
1552 e6e5ad80 bellard
        break;
1553 e6e5ad80 bellard
    default:
1554 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1555 e6e5ad80 bellard
        printf("cirrus: outport gr_index %02x, gr_value %02x\n", reg_index,
1556 e6e5ad80 bellard
               reg_value);
1557 e6e5ad80 bellard
#endif
1558 e6e5ad80 bellard
        break;
1559 e6e5ad80 bellard
    }
1560 e6e5ad80 bellard
1561 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1562 e6e5ad80 bellard
}
1563 e6e5ad80 bellard
1564 e6e5ad80 bellard
/***************************************
1565 e6e5ad80 bellard
 *
1566 e6e5ad80 bellard
 *  I/O access between 0x3d4-0x3d5
1567 e6e5ad80 bellard
 *
1568 e6e5ad80 bellard
 ***************************************/
1569 e6e5ad80 bellard
1570 e6e5ad80 bellard
static int
1571 e6e5ad80 bellard
cirrus_hook_read_cr(CirrusVGAState * s, unsigned reg_index, int *reg_value)
1572 e6e5ad80 bellard
{
1573 e6e5ad80 bellard
    switch (reg_index) {
1574 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1575 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1576 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1577 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1578 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1579 e6e5ad80 bellard
    case 0x05:                        // Standard VGA
1580 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1581 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1582 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1583 e6e5ad80 bellard
    case 0x09:                        // Standard VGA
1584 e6e5ad80 bellard
    case 0x0a:                        // Standard VGA
1585 e6e5ad80 bellard
    case 0x0b:                        // Standard VGA
1586 e6e5ad80 bellard
    case 0x0c:                        // Standard VGA
1587 e6e5ad80 bellard
    case 0x0d:                        // Standard VGA
1588 e6e5ad80 bellard
    case 0x0e:                        // Standard VGA
1589 e6e5ad80 bellard
    case 0x0f:                        // Standard VGA
1590 e6e5ad80 bellard
    case 0x10:                        // Standard VGA
1591 e6e5ad80 bellard
    case 0x11:                        // Standard VGA
1592 e6e5ad80 bellard
    case 0x12:                        // Standard VGA
1593 e6e5ad80 bellard
    case 0x13:                        // Standard VGA
1594 e6e5ad80 bellard
    case 0x14:                        // Standard VGA
1595 e6e5ad80 bellard
    case 0x15:                        // Standard VGA
1596 e6e5ad80 bellard
    case 0x16:                        // Standard VGA
1597 e6e5ad80 bellard
    case 0x17:                        // Standard VGA
1598 e6e5ad80 bellard
    case 0x18:                        // Standard VGA
1599 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1600 e6e5ad80 bellard
    case 0x19:                        // Interlace End
1601 e6e5ad80 bellard
    case 0x1a:                        // Miscellaneous Control
1602 e6e5ad80 bellard
    case 0x1b:                        // Extended Display Control
1603 e6e5ad80 bellard
    case 0x1c:                        // Sync Adjust and Genlock
1604 e6e5ad80 bellard
    case 0x1d:                        // Overlay Extended Control
1605 e6e5ad80 bellard
    case 0x22:                        // Graphics Data Latches Readback (R)
1606 e6e5ad80 bellard
    case 0x24:                        // Attribute Controller Toggle Readback (R)
1607 e6e5ad80 bellard
    case 0x25:                        // Part Status
1608 e6e5ad80 bellard
    case 0x27:                        // Part ID (R)
1609 e6e5ad80 bellard
        *reg_value = s->cr[reg_index];
1610 e6e5ad80 bellard
        break;
1611 e6e5ad80 bellard
    case 0x26:                        // Attribute Controller Index Readback (R)
1612 e6e5ad80 bellard
        *reg_value = s->ar_index & 0x3f;
1613 e6e5ad80 bellard
        break;
1614 e6e5ad80 bellard
    default:
1615 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1616 e6e5ad80 bellard
        printf("cirrus: inport cr_index %02x\n", reg_index);
1617 e6e5ad80 bellard
        *reg_value = 0xff;
1618 e6e5ad80 bellard
#endif
1619 e6e5ad80 bellard
        break;
1620 e6e5ad80 bellard
    }
1621 e6e5ad80 bellard
1622 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1623 e6e5ad80 bellard
}
1624 e6e5ad80 bellard
1625 e6e5ad80 bellard
static int
1626 e6e5ad80 bellard
cirrus_hook_write_cr(CirrusVGAState * s, unsigned reg_index, int reg_value)
1627 e6e5ad80 bellard
{
1628 e6e5ad80 bellard
    switch (reg_index) {
1629 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1630 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1631 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1632 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1633 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1634 e6e5ad80 bellard
    case 0x05:                        // Standard VGA
1635 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1636 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1637 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1638 e6e5ad80 bellard
    case 0x09:                        // Standard VGA
1639 e6e5ad80 bellard
    case 0x0a:                        // Standard VGA
1640 e6e5ad80 bellard
    case 0x0b:                        // Standard VGA
1641 e6e5ad80 bellard
    case 0x0c:                        // Standard VGA
1642 e6e5ad80 bellard
    case 0x0d:                        // Standard VGA
1643 e6e5ad80 bellard
    case 0x0e:                        // Standard VGA
1644 e6e5ad80 bellard
    case 0x0f:                        // Standard VGA
1645 e6e5ad80 bellard
    case 0x10:                        // Standard VGA
1646 e6e5ad80 bellard
    case 0x11:                        // Standard VGA
1647 e6e5ad80 bellard
    case 0x12:                        // Standard VGA
1648 e6e5ad80 bellard
    case 0x13:                        // Standard VGA
1649 e6e5ad80 bellard
    case 0x14:                        // Standard VGA
1650 e6e5ad80 bellard
    case 0x15:                        // Standard VGA
1651 e6e5ad80 bellard
    case 0x16:                        // Standard VGA
1652 e6e5ad80 bellard
    case 0x17:                        // Standard VGA
1653 e6e5ad80 bellard
    case 0x18:                        // Standard VGA
1654 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1655 e6e5ad80 bellard
    case 0x19:                        // Interlace End
1656 e6e5ad80 bellard
    case 0x1a:                        // Miscellaneous Control
1657 e6e5ad80 bellard
    case 0x1b:                        // Extended Display Control
1658 e6e5ad80 bellard
    case 0x1c:                        // Sync Adjust and Genlock
1659 ae184e4a bellard
    case 0x1d:                        // Overlay Extended Control
1660 e6e5ad80 bellard
        s->cr[reg_index] = reg_value;
1661 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1662 e6e5ad80 bellard
        printf("cirrus: handled outport cr_index %02x, cr_value %02x\n",
1663 e6e5ad80 bellard
               reg_index, reg_value);
1664 e6e5ad80 bellard
#endif
1665 e6e5ad80 bellard
        break;
1666 e6e5ad80 bellard
    case 0x22:                        // Graphics Data Latches Readback (R)
1667 e6e5ad80 bellard
    case 0x24:                        // Attribute Controller Toggle Readback (R)
1668 e6e5ad80 bellard
    case 0x26:                        // Attribute Controller Index Readback (R)
1669 e6e5ad80 bellard
    case 0x27:                        // Part ID (R)
1670 e6e5ad80 bellard
        break;
1671 e6e5ad80 bellard
    case 0x25:                        // Part Status
1672 e6e5ad80 bellard
    default:
1673 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1674 e6e5ad80 bellard
        printf("cirrus: outport cr_index %02x, cr_value %02x\n", reg_index,
1675 e6e5ad80 bellard
               reg_value);
1676 e6e5ad80 bellard
#endif
1677 e6e5ad80 bellard
        break;
1678 e6e5ad80 bellard
    }
1679 e6e5ad80 bellard
1680 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1681 e6e5ad80 bellard
}
1682 e6e5ad80 bellard
1683 e6e5ad80 bellard
/***************************************
1684 e6e5ad80 bellard
 *
1685 e6e5ad80 bellard
 *  memory-mapped I/O (bitblt)
1686 e6e5ad80 bellard
 *
1687 e6e5ad80 bellard
 ***************************************/
1688 e6e5ad80 bellard
1689 e6e5ad80 bellard
static uint8_t cirrus_mmio_blt_read(CirrusVGAState * s, unsigned address)
1690 e6e5ad80 bellard
{
1691 e6e5ad80 bellard
    int value = 0xff;
1692 e6e5ad80 bellard
1693 e6e5ad80 bellard
    switch (address) {
1694 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1695 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x00, &value);
1696 e6e5ad80 bellard
        break;
1697 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1698 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x10, &value);
1699 e6e5ad80 bellard
        break;
1700 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1701 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x12, &value);
1702 e6e5ad80 bellard
        break;
1703 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1704 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x14, &value);
1705 e6e5ad80 bellard
        break;
1706 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1707 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x01, &value);
1708 e6e5ad80 bellard
        break;
1709 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1710 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x11, &value);
1711 e6e5ad80 bellard
        break;
1712 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1713 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x13, &value);
1714 e6e5ad80 bellard
        break;
1715 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1716 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x15, &value);
1717 e6e5ad80 bellard
        break;
1718 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 0):
1719 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x20, &value);
1720 e6e5ad80 bellard
        break;
1721 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 1):
1722 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x21, &value);
1723 e6e5ad80 bellard
        break;
1724 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 0):
1725 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x22, &value);
1726 e6e5ad80 bellard
        break;
1727 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 1):
1728 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x23, &value);
1729 e6e5ad80 bellard
        break;
1730 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1731 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x24, &value);
1732 e6e5ad80 bellard
        break;
1733 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1734 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x25, &value);
1735 e6e5ad80 bellard
        break;
1736 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1737 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x26, &value);
1738 e6e5ad80 bellard
        break;
1739 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1740 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x27, &value);
1741 e6e5ad80 bellard
        break;
1742 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 0):
1743 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x28, &value);
1744 e6e5ad80 bellard
        break;
1745 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 1):
1746 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x29, &value);
1747 e6e5ad80 bellard
        break;
1748 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 2):
1749 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x2a, &value);
1750 e6e5ad80 bellard
        break;
1751 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 0):
1752 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x2c, &value);
1753 e6e5ad80 bellard
        break;
1754 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 1):
1755 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x2d, &value);
1756 e6e5ad80 bellard
        break;
1757 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 2):
1758 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x2e, &value);
1759 e6e5ad80 bellard
        break;
1760 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTWRITEMASK:
1761 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x2f, &value);
1762 e6e5ad80 bellard
        break;
1763 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTMODE:
1764 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x30, &value);
1765 e6e5ad80 bellard
        break;
1766 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTROP:
1767 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x32, &value);
1768 e6e5ad80 bellard
        break;
1769 a21ae81d bellard
    case CIRRUS_MMIO_BLTMODEEXT:
1770 a21ae81d bellard
        cirrus_hook_read_gr(s, 0x33, &value);
1771 a21ae81d bellard
        break;
1772 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1773 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x34, &value);
1774 e6e5ad80 bellard
        break;
1775 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1776 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x35, &value);
1777 e6e5ad80 bellard
        break;
1778 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1779 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x38, &value);
1780 e6e5ad80 bellard
        break;
1781 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1782 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x39, &value);
1783 e6e5ad80 bellard
        break;
1784 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTSTATUS:
1785 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x31, &value);
1786 e6e5ad80 bellard
        break;
1787 e6e5ad80 bellard
    default:
1788 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1789 e6e5ad80 bellard
        printf("cirrus: mmio read - address 0x%04x\n", address);
1790 e6e5ad80 bellard
#endif
1791 e6e5ad80 bellard
        break;
1792 e6e5ad80 bellard
    }
1793 e6e5ad80 bellard
1794 e6e5ad80 bellard
    return (uint8_t) value;
1795 e6e5ad80 bellard
}
1796 e6e5ad80 bellard
1797 e6e5ad80 bellard
static void cirrus_mmio_blt_write(CirrusVGAState * s, unsigned address,
1798 e6e5ad80 bellard
                                  uint8_t value)
1799 e6e5ad80 bellard
{
1800 e6e5ad80 bellard
    switch (address) {
1801 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1802 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x00, value);
1803 e6e5ad80 bellard
        break;
1804 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1805 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x10, value);
1806 e6e5ad80 bellard
        break;
1807 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1808 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x12, value);
1809 e6e5ad80 bellard
        break;
1810 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1811 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x14, value);
1812 e6e5ad80 bellard
        break;
1813 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1814 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x01, value);
1815 e6e5ad80 bellard
        break;
1816 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1817 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x11, value);
1818 e6e5ad80 bellard
        break;
1819 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1820 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x13, value);
1821 e6e5ad80 bellard
        break;
1822 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1823 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x15, value);
1824 e6e5ad80 bellard
        break;
1825 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 0):
1826 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x20, value);
1827 e6e5ad80 bellard
        break;
1828 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 1):
1829 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x21, value);
1830 e6e5ad80 bellard
        break;
1831 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 0):
1832 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x22, value);
1833 e6e5ad80 bellard
        break;
1834 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 1):
1835 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x23, value);
1836 e6e5ad80 bellard
        break;
1837 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1838 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x24, value);
1839 e6e5ad80 bellard
        break;
1840 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1841 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x25, value);
1842 e6e5ad80 bellard
        break;
1843 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1844 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x26, value);
1845 e6e5ad80 bellard
        break;
1846 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1847 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x27, value);
1848 e6e5ad80 bellard
        break;
1849 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 0):
1850 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x28, value);
1851 e6e5ad80 bellard
        break;
1852 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 1):
1853 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x29, value);
1854 e6e5ad80 bellard
        break;
1855 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 2):
1856 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x2a, value);
1857 e6e5ad80 bellard
        break;
1858 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 3):
1859 e6e5ad80 bellard
        /* ignored */
1860 e6e5ad80 bellard
        break;
1861 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 0):
1862 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x2c, value);
1863 e6e5ad80 bellard
        break;
1864 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 1):
1865 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x2d, value);
1866 e6e5ad80 bellard
        break;
1867 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 2):
1868 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x2e, value);
1869 e6e5ad80 bellard
        break;
1870 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTWRITEMASK:
1871 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x2f, value);
1872 e6e5ad80 bellard
        break;
1873 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTMODE:
1874 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x30, value);
1875 e6e5ad80 bellard
        break;
1876 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTROP:
1877 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x32, value);
1878 e6e5ad80 bellard
        break;
1879 a21ae81d bellard
    case CIRRUS_MMIO_BLTMODEEXT:
1880 a21ae81d bellard
        cirrus_hook_write_gr(s, 0x33, value);
1881 a21ae81d bellard
        break;
1882 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1883 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x34, value);
1884 e6e5ad80 bellard
        break;
1885 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1886 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x35, value);
1887 e6e5ad80 bellard
        break;
1888 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1889 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x38, value);
1890 e6e5ad80 bellard
        break;
1891 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1892 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x39, value);
1893 e6e5ad80 bellard
        break;
1894 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTSTATUS:
1895 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x31, value);
1896 e6e5ad80 bellard
        break;
1897 e6e5ad80 bellard
    default:
1898 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1899 e6e5ad80 bellard
        printf("cirrus: mmio write - addr 0x%04x val 0x%02x (ignored)\n",
1900 e6e5ad80 bellard
               address, value);
1901 e6e5ad80 bellard
#endif
1902 e6e5ad80 bellard
        break;
1903 e6e5ad80 bellard
    }
1904 e6e5ad80 bellard
}
1905 e6e5ad80 bellard
1906 e6e5ad80 bellard
/***************************************
1907 e6e5ad80 bellard
 *
1908 e6e5ad80 bellard
 *  write mode 4/5
1909 e6e5ad80 bellard
 *
1910 e6e5ad80 bellard
 * assume TARGET_PAGE_SIZE >= 16
1911 e6e5ad80 bellard
 *
1912 e6e5ad80 bellard
 ***************************************/
1913 e6e5ad80 bellard
1914 e6e5ad80 bellard
static void cirrus_mem_writeb_mode4and5_8bpp(CirrusVGAState * s,
1915 e6e5ad80 bellard
                                             unsigned mode,
1916 e6e5ad80 bellard
                                             unsigned offset,
1917 e6e5ad80 bellard
                                             uint32_t mem_value)
1918 e6e5ad80 bellard
{
1919 e6e5ad80 bellard
    int x;
1920 e6e5ad80 bellard
    unsigned val = mem_value;
1921 e6e5ad80 bellard
    uint8_t *dst;
1922 e6e5ad80 bellard
1923 e6e5ad80 bellard
    dst = s->vram_ptr + offset;
1924 e6e5ad80 bellard
    for (x = 0; x < 8; x++) {
1925 e6e5ad80 bellard
        if (val & 0x80) {
1926 0b74ed78 bellard
            *dst = s->cirrus_shadow_gr1;
1927 e6e5ad80 bellard
        } else if (mode == 5) {
1928 0b74ed78 bellard
            *dst = s->cirrus_shadow_gr0;
1929 e6e5ad80 bellard
        }
1930 e6e5ad80 bellard
        val <<= 1;
1931 0b74ed78 bellard
        dst++;
1932 e6e5ad80 bellard
    }
1933 e6e5ad80 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + offset);
1934 e6e5ad80 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + offset + 7);
1935 e6e5ad80 bellard
}
1936 e6e5ad80 bellard
1937 e6e5ad80 bellard
static void cirrus_mem_writeb_mode4and5_16bpp(CirrusVGAState * s,
1938 e6e5ad80 bellard
                                              unsigned mode,
1939 e6e5ad80 bellard
                                              unsigned offset,
1940 e6e5ad80 bellard
                                              uint32_t mem_value)
1941 e6e5ad80 bellard
{
1942 e6e5ad80 bellard
    int x;
1943 e6e5ad80 bellard
    unsigned val = mem_value;
1944 e6e5ad80 bellard
    uint8_t *dst;
1945 e6e5ad80 bellard
1946 e6e5ad80 bellard
    dst = s->vram_ptr + offset;
1947 e6e5ad80 bellard
    for (x = 0; x < 8; x++) {
1948 e6e5ad80 bellard
        if (val & 0x80) {
1949 0b74ed78 bellard
            *dst = s->cirrus_shadow_gr1;
1950 0b74ed78 bellard
            *(dst + 1) = s->gr[0x11];
1951 e6e5ad80 bellard
        } else if (mode == 5) {
1952 0b74ed78 bellard
            *dst = s->cirrus_shadow_gr0;
1953 0b74ed78 bellard
            *(dst + 1) = s->gr[0x10];
1954 e6e5ad80 bellard
        }
1955 e6e5ad80 bellard
        val <<= 1;
1956 0b74ed78 bellard
        dst += 2;
1957 e6e5ad80 bellard
    }
1958 e6e5ad80 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + offset);
1959 e6e5ad80 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + offset + 15);
1960 e6e5ad80 bellard
}
1961 e6e5ad80 bellard
1962 e6e5ad80 bellard
/***************************************
1963 e6e5ad80 bellard
 *
1964 e6e5ad80 bellard
 *  memory access between 0xa0000-0xbffff
1965 e6e5ad80 bellard
 *
1966 e6e5ad80 bellard
 ***************************************/
1967 e6e5ad80 bellard
1968 e6e5ad80 bellard
static uint32_t cirrus_vga_mem_readb(void *opaque, target_phys_addr_t addr)
1969 e6e5ad80 bellard
{
1970 e6e5ad80 bellard
    CirrusVGAState *s = opaque;
1971 e6e5ad80 bellard
    unsigned bank_index;
1972 e6e5ad80 bellard
    unsigned bank_offset;
1973 e6e5ad80 bellard
    uint32_t val;
1974 e6e5ad80 bellard
1975 e6e5ad80 bellard
    if ((s->sr[0x07] & 0x01) == 0) {
1976 e6e5ad80 bellard
        return vga_mem_readb(s, addr);
1977 e6e5ad80 bellard
    }
1978 e6e5ad80 bellard
1979 aeb3c85f bellard
    addr &= 0x1ffff;
1980 aeb3c85f bellard
1981 e6e5ad80 bellard
    if (addr < 0x10000) {
1982 e6e5ad80 bellard
        /* XXX handle bitblt */
1983 e6e5ad80 bellard
        /* video memory */
1984 e6e5ad80 bellard
        bank_index = addr >> 15;
1985 e6e5ad80 bellard
        bank_offset = addr & 0x7fff;
1986 e6e5ad80 bellard
        if (bank_offset < s->cirrus_bank_limit[bank_index]) {
1987 e6e5ad80 bellard
            bank_offset += s->cirrus_bank_base[bank_index];
1988 e6e5ad80 bellard
            if ((s->gr[0x0B] & 0x14) == 0x14) {
1989 e6e5ad80 bellard
                bank_offset <<= 4;
1990 e6e5ad80 bellard
            } else if (s->gr[0x0B] & 0x02) {
1991 e6e5ad80 bellard
                bank_offset <<= 3;
1992 e6e5ad80 bellard
            }
1993 e6e5ad80 bellard
            bank_offset &= s->cirrus_addr_mask;
1994 e6e5ad80 bellard
            val = *(s->vram_ptr + bank_offset);
1995 e6e5ad80 bellard
        } else
1996 e6e5ad80 bellard
            val = 0xff;
1997 e6e5ad80 bellard
    } else if (addr >= 0x18000 && addr < 0x18100) {
1998 e6e5ad80 bellard
        /* memory-mapped I/O */
1999 e6e5ad80 bellard
        val = 0xff;
2000 e6e5ad80 bellard
        if ((s->sr[0x17] & 0x44) == 0x04) {
2001 e6e5ad80 bellard
            val = cirrus_mmio_blt_read(s, addr & 0xff);
2002 e6e5ad80 bellard
        }
2003 e6e5ad80 bellard
    } else {
2004 e6e5ad80 bellard
        val = 0xff;
2005 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
2006 e6e5ad80 bellard
        printf("cirrus: mem_readb %06x\n", addr);
2007 e6e5ad80 bellard
#endif
2008 e6e5ad80 bellard
    }
2009 e6e5ad80 bellard
    return val;
2010 e6e5ad80 bellard
}
2011 e6e5ad80 bellard
2012 e6e5ad80 bellard
static uint32_t cirrus_vga_mem_readw(void *opaque, target_phys_addr_t addr)
2013 e6e5ad80 bellard
{
2014 e6e5ad80 bellard
    uint32_t v;
2015 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2016 e6e5ad80 bellard
    v = cirrus_vga_mem_readb(opaque, addr) << 8;
2017 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 1);
2018 e6e5ad80 bellard
#else
2019 e6e5ad80 bellard
    v = cirrus_vga_mem_readb(opaque, addr);
2020 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 1) << 8;
2021 e6e5ad80 bellard
#endif
2022 e6e5ad80 bellard
    return v;
2023 e6e5ad80 bellard
}
2024 e6e5ad80 bellard
2025 e6e5ad80 bellard
static uint32_t cirrus_vga_mem_readl(void *opaque, target_phys_addr_t addr)
2026 e6e5ad80 bellard
{
2027 e6e5ad80 bellard
    uint32_t v;
2028 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2029 e6e5ad80 bellard
    v = cirrus_vga_mem_readb(opaque, addr) << 24;
2030 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 1) << 16;
2031 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 2) << 8;
2032 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 3);
2033 e6e5ad80 bellard
#else
2034 e6e5ad80 bellard
    v = cirrus_vga_mem_readb(opaque, addr);
2035 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 1) << 8;
2036 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 2) << 16;
2037 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 3) << 24;
2038 e6e5ad80 bellard
#endif
2039 e6e5ad80 bellard
    return v;
2040 e6e5ad80 bellard
}
2041 e6e5ad80 bellard
2042 5fafdf24 ths
static void cirrus_vga_mem_writeb(void *opaque, target_phys_addr_t addr,
2043 e6e5ad80 bellard
                                  uint32_t mem_value)
2044 e6e5ad80 bellard
{
2045 e6e5ad80 bellard
    CirrusVGAState *s = opaque;
2046 e6e5ad80 bellard
    unsigned bank_index;
2047 e6e5ad80 bellard
    unsigned bank_offset;
2048 e6e5ad80 bellard
    unsigned mode;
2049 e6e5ad80 bellard
2050 e6e5ad80 bellard
    if ((s->sr[0x07] & 0x01) == 0) {
2051 e6e5ad80 bellard
        vga_mem_writeb(s, addr, mem_value);
2052 e6e5ad80 bellard
        return;
2053 e6e5ad80 bellard
    }
2054 e6e5ad80 bellard
2055 aeb3c85f bellard
    addr &= 0x1ffff;
2056 aeb3c85f bellard
2057 e6e5ad80 bellard
    if (addr < 0x10000) {
2058 e6e5ad80 bellard
        if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2059 e6e5ad80 bellard
            /* bitblt */
2060 e6e5ad80 bellard
            *s->cirrus_srcptr++ = (uint8_t) mem_value;
2061 a5082316 bellard
            if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2062 e6e5ad80 bellard
                cirrus_bitblt_cputovideo_next(s);
2063 e6e5ad80 bellard
            }
2064 e6e5ad80 bellard
        } else {
2065 e6e5ad80 bellard
            /* video memory */
2066 e6e5ad80 bellard
            bank_index = addr >> 15;
2067 e6e5ad80 bellard
            bank_offset = addr & 0x7fff;
2068 e6e5ad80 bellard
            if (bank_offset < s->cirrus_bank_limit[bank_index]) {
2069 e6e5ad80 bellard
                bank_offset += s->cirrus_bank_base[bank_index];
2070 e6e5ad80 bellard
                if ((s->gr[0x0B] & 0x14) == 0x14) {
2071 e6e5ad80 bellard
                    bank_offset <<= 4;
2072 e6e5ad80 bellard
                } else if (s->gr[0x0B] & 0x02) {
2073 e6e5ad80 bellard
                    bank_offset <<= 3;
2074 e6e5ad80 bellard
                }
2075 e6e5ad80 bellard
                bank_offset &= s->cirrus_addr_mask;
2076 e6e5ad80 bellard
                mode = s->gr[0x05] & 0x7;
2077 e6e5ad80 bellard
                if (mode < 4 || mode > 5 || ((s->gr[0x0B] & 0x4) == 0)) {
2078 e6e5ad80 bellard
                    *(s->vram_ptr + bank_offset) = mem_value;
2079 e6e5ad80 bellard
                    cpu_physical_memory_set_dirty(s->vram_offset +
2080 e6e5ad80 bellard
                                                  bank_offset);
2081 e6e5ad80 bellard
                } else {
2082 e6e5ad80 bellard
                    if ((s->gr[0x0B] & 0x14) != 0x14) {
2083 e6e5ad80 bellard
                        cirrus_mem_writeb_mode4and5_8bpp(s, mode,
2084 e6e5ad80 bellard
                                                         bank_offset,
2085 e6e5ad80 bellard
                                                         mem_value);
2086 e6e5ad80 bellard
                    } else {
2087 e6e5ad80 bellard
                        cirrus_mem_writeb_mode4and5_16bpp(s, mode,
2088 e6e5ad80 bellard
                                                          bank_offset,
2089 e6e5ad80 bellard
                                                          mem_value);
2090 e6e5ad80 bellard
                    }
2091 e6e5ad80 bellard
                }
2092 e6e5ad80 bellard
            }
2093 e6e5ad80 bellard
        }
2094 e6e5ad80 bellard
    } else if (addr >= 0x18000 && addr < 0x18100) {
2095 e6e5ad80 bellard
        /* memory-mapped I/O */
2096 e6e5ad80 bellard
        if ((s->sr[0x17] & 0x44) == 0x04) {
2097 e6e5ad80 bellard
            cirrus_mmio_blt_write(s, addr & 0xff, mem_value);
2098 e6e5ad80 bellard
        }
2099 e6e5ad80 bellard
    } else {
2100 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
2101 e6e5ad80 bellard
        printf("cirrus: mem_writeb %06x value %02x\n", addr, mem_value);
2102 e6e5ad80 bellard
#endif
2103 e6e5ad80 bellard
    }
2104 e6e5ad80 bellard
}
2105 e6e5ad80 bellard
2106 e6e5ad80 bellard
static void cirrus_vga_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
2107 e6e5ad80 bellard
{
2108 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2109 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr, (val >> 8) & 0xff);
2110 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 1, val & 0xff);
2111 e6e5ad80 bellard
#else
2112 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr, val & 0xff);
2113 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2114 e6e5ad80 bellard
#endif
2115 e6e5ad80 bellard
}
2116 e6e5ad80 bellard
2117 e6e5ad80 bellard
static void cirrus_vga_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
2118 e6e5ad80 bellard
{
2119 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2120 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr, (val >> 24) & 0xff);
2121 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 1, (val >> 16) & 0xff);
2122 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 2, (val >> 8) & 0xff);
2123 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 3, val & 0xff);
2124 e6e5ad80 bellard
#else
2125 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr, val & 0xff);
2126 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2127 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2128 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2129 e6e5ad80 bellard
#endif
2130 e6e5ad80 bellard
}
2131 e6e5ad80 bellard
2132 e6e5ad80 bellard
static CPUReadMemoryFunc *cirrus_vga_mem_read[3] = {
2133 e6e5ad80 bellard
    cirrus_vga_mem_readb,
2134 e6e5ad80 bellard
    cirrus_vga_mem_readw,
2135 e6e5ad80 bellard
    cirrus_vga_mem_readl,
2136 e6e5ad80 bellard
};
2137 e6e5ad80 bellard
2138 e6e5ad80 bellard
static CPUWriteMemoryFunc *cirrus_vga_mem_write[3] = {
2139 e6e5ad80 bellard
    cirrus_vga_mem_writeb,
2140 e6e5ad80 bellard
    cirrus_vga_mem_writew,
2141 e6e5ad80 bellard
    cirrus_vga_mem_writel,
2142 e6e5ad80 bellard
};
2143 e6e5ad80 bellard
2144 e6e5ad80 bellard
/***************************************
2145 e6e5ad80 bellard
 *
2146 a5082316 bellard
 *  hardware cursor
2147 a5082316 bellard
 *
2148 a5082316 bellard
 ***************************************/
2149 a5082316 bellard
2150 a5082316 bellard
static inline void invalidate_cursor1(CirrusVGAState *s)
2151 a5082316 bellard
{
2152 a5082316 bellard
    if (s->last_hw_cursor_size) {
2153 5fafdf24 ths
        vga_invalidate_scanlines((VGAState *)s,
2154 a5082316 bellard
                                 s->last_hw_cursor_y + s->last_hw_cursor_y_start,
2155 a5082316 bellard
                                 s->last_hw_cursor_y + s->last_hw_cursor_y_end);
2156 a5082316 bellard
    }
2157 a5082316 bellard
}
2158 a5082316 bellard
2159 a5082316 bellard
static inline void cirrus_cursor_compute_yrange(CirrusVGAState *s)
2160 a5082316 bellard
{
2161 a5082316 bellard
    const uint8_t *src;
2162 a5082316 bellard
    uint32_t content;
2163 a5082316 bellard
    int y, y_min, y_max;
2164 a5082316 bellard
2165 78e127ef bellard
    src = s->vram_ptr + s->real_vram_size - 16 * 1024;
2166 a5082316 bellard
    if (s->sr[0x12] & CIRRUS_CURSOR_LARGE) {
2167 a5082316 bellard
        src += (s->sr[0x13] & 0x3c) * 256;
2168 a5082316 bellard
        y_min = 64;
2169 a5082316 bellard
        y_max = -1;
2170 a5082316 bellard
        for(y = 0; y < 64; y++) {
2171 a5082316 bellard
            content = ((uint32_t *)src)[0] |
2172 a5082316 bellard
                ((uint32_t *)src)[1] |
2173 a5082316 bellard
                ((uint32_t *)src)[2] |
2174 a5082316 bellard
                ((uint32_t *)src)[3];
2175 a5082316 bellard
            if (content) {
2176 a5082316 bellard
                if (y < y_min)
2177 a5082316 bellard
                    y_min = y;
2178 a5082316 bellard
                if (y > y_max)
2179 a5082316 bellard
                    y_max = y;
2180 a5082316 bellard
            }
2181 a5082316 bellard
            src += 16;
2182 a5082316 bellard
        }
2183 a5082316 bellard
    } else {
2184 a5082316 bellard
        src += (s->sr[0x13] & 0x3f) * 256;
2185 a5082316 bellard
        y_min = 32;
2186 a5082316 bellard
        y_max = -1;
2187 a5082316 bellard
        for(y = 0; y < 32; y++) {
2188 a5082316 bellard
            content = ((uint32_t *)src)[0] |
2189 a5082316 bellard
                ((uint32_t *)(src + 128))[0];
2190 a5082316 bellard
            if (content) {
2191 a5082316 bellard
                if (y < y_min)
2192 a5082316 bellard
                    y_min = y;
2193 a5082316 bellard
                if (y > y_max)
2194 a5082316 bellard
                    y_max = y;
2195 a5082316 bellard
            }
2196 a5082316 bellard
            src += 4;
2197 a5082316 bellard
        }
2198 a5082316 bellard
    }
2199 a5082316 bellard
    if (y_min > y_max) {
2200 a5082316 bellard
        s->last_hw_cursor_y_start = 0;
2201 a5082316 bellard
        s->last_hw_cursor_y_end = 0;
2202 a5082316 bellard
    } else {
2203 a5082316 bellard
        s->last_hw_cursor_y_start = y_min;
2204 a5082316 bellard
        s->last_hw_cursor_y_end = y_max + 1;
2205 a5082316 bellard
    }
2206 a5082316 bellard
}
2207 a5082316 bellard
2208 a5082316 bellard
/* NOTE: we do not currently handle the cursor bitmap change, so we
2209 a5082316 bellard
   update the cursor only if it moves. */
2210 a5082316 bellard
static void cirrus_cursor_invalidate(VGAState *s1)
2211 a5082316 bellard
{
2212 a5082316 bellard
    CirrusVGAState *s = (CirrusVGAState *)s1;
2213 a5082316 bellard
    int size;
2214 a5082316 bellard
2215 a5082316 bellard
    if (!s->sr[0x12] & CIRRUS_CURSOR_SHOW) {
2216 a5082316 bellard
        size = 0;
2217 a5082316 bellard
    } else {
2218 a5082316 bellard
        if (s->sr[0x12] & CIRRUS_CURSOR_LARGE)
2219 a5082316 bellard
            size = 64;
2220 a5082316 bellard
        else
2221 a5082316 bellard
            size = 32;
2222 a5082316 bellard
    }
2223 a5082316 bellard
    /* invalidate last cursor and new cursor if any change */
2224 a5082316 bellard
    if (s->last_hw_cursor_size != size ||
2225 a5082316 bellard
        s->last_hw_cursor_x != s->hw_cursor_x ||
2226 a5082316 bellard
        s->last_hw_cursor_y != s->hw_cursor_y) {
2227 a5082316 bellard
2228 a5082316 bellard
        invalidate_cursor1(s);
2229 3b46e624 ths
2230 a5082316 bellard
        s->last_hw_cursor_size = size;
2231 a5082316 bellard
        s->last_hw_cursor_x = s->hw_cursor_x;
2232 a5082316 bellard
        s->last_hw_cursor_y = s->hw_cursor_y;
2233 a5082316 bellard
        /* compute the real cursor min and max y */
2234 a5082316 bellard
        cirrus_cursor_compute_yrange(s);
2235 a5082316 bellard
        invalidate_cursor1(s);
2236 a5082316 bellard
    }
2237 a5082316 bellard
}
2238 a5082316 bellard
2239 a5082316 bellard
static void cirrus_cursor_draw_line(VGAState *s1, uint8_t *d1, int scr_y)
2240 a5082316 bellard
{
2241 a5082316 bellard
    CirrusVGAState *s = (CirrusVGAState *)s1;
2242 a5082316 bellard
    int w, h, bpp, x1, x2, poffset;
2243 a5082316 bellard
    unsigned int color0, color1;
2244 a5082316 bellard
    const uint8_t *palette, *src;
2245 a5082316 bellard
    uint32_t content;
2246 3b46e624 ths
2247 5fafdf24 ths
    if (!(s->sr[0x12] & CIRRUS_CURSOR_SHOW))
2248 a5082316 bellard
        return;
2249 a5082316 bellard
    /* fast test to see if the cursor intersects with the scan line */
2250 a5082316 bellard
    if (s->sr[0x12] & CIRRUS_CURSOR_LARGE) {
2251 a5082316 bellard
        h = 64;
2252 a5082316 bellard
    } else {
2253 a5082316 bellard
        h = 32;
2254 a5082316 bellard
    }
2255 a5082316 bellard
    if (scr_y < s->hw_cursor_y ||
2256 a5082316 bellard
        scr_y >= (s->hw_cursor_y + h))
2257 a5082316 bellard
        return;
2258 3b46e624 ths
2259 78e127ef bellard
    src = s->vram_ptr + s->real_vram_size - 16 * 1024;
2260 a5082316 bellard
    if (s->sr[0x12] & CIRRUS_CURSOR_LARGE) {
2261 a5082316 bellard
        src += (s->sr[0x13] & 0x3c) * 256;
2262 a5082316 bellard
        src += (scr_y - s->hw_cursor_y) * 16;
2263 a5082316 bellard
        poffset = 8;
2264 a5082316 bellard
        content = ((uint32_t *)src)[0] |
2265 a5082316 bellard
            ((uint32_t *)src)[1] |
2266 a5082316 bellard
            ((uint32_t *)src)[2] |
2267 a5082316 bellard
            ((uint32_t *)src)[3];
2268 a5082316 bellard
    } else {
2269 a5082316 bellard
        src += (s->sr[0x13] & 0x3f) * 256;
2270 a5082316 bellard
        src += (scr_y - s->hw_cursor_y) * 4;
2271 a5082316 bellard
        poffset = 128;
2272 a5082316 bellard
        content = ((uint32_t *)src)[0] |
2273 a5082316 bellard
            ((uint32_t *)(src + 128))[0];
2274 a5082316 bellard
    }
2275 a5082316 bellard
    /* if nothing to draw, no need to continue */
2276 a5082316 bellard
    if (!content)
2277 a5082316 bellard
        return;
2278 a5082316 bellard
    w = h;
2279 a5082316 bellard
2280 a5082316 bellard
    x1 = s->hw_cursor_x;
2281 a5082316 bellard
    if (x1 >= s->last_scr_width)
2282 a5082316 bellard
        return;
2283 a5082316 bellard
    x2 = s->hw_cursor_x + w;
2284 a5082316 bellard
    if (x2 > s->last_scr_width)
2285 a5082316 bellard
        x2 = s->last_scr_width;
2286 a5082316 bellard
    w = x2 - x1;
2287 a5082316 bellard
    palette = s->cirrus_hidden_palette;
2288 5fafdf24 ths
    color0 = s->rgb_to_pixel(c6_to_8(palette[0x0 * 3]),
2289 5fafdf24 ths
                             c6_to_8(palette[0x0 * 3 + 1]),
2290 a5082316 bellard
                             c6_to_8(palette[0x0 * 3 + 2]));
2291 5fafdf24 ths
    color1 = s->rgb_to_pixel(c6_to_8(palette[0xf * 3]),
2292 5fafdf24 ths
                             c6_to_8(palette[0xf * 3 + 1]),
2293 a5082316 bellard
                             c6_to_8(palette[0xf * 3 + 2]));
2294 a5082316 bellard
    bpp = ((s->ds->depth + 7) >> 3);
2295 a5082316 bellard
    d1 += x1 * bpp;
2296 a5082316 bellard
    switch(s->ds->depth) {
2297 a5082316 bellard
    default:
2298 a5082316 bellard
        break;
2299 a5082316 bellard
    case 8:
2300 a5082316 bellard
        vga_draw_cursor_line_8(d1, src, poffset, w, color0, color1, 0xff);
2301 a5082316 bellard
        break;
2302 a5082316 bellard
    case 15:
2303 a5082316 bellard
        vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0x7fff);
2304 a5082316 bellard
        break;
2305 a5082316 bellard
    case 16:
2306 a5082316 bellard
        vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0xffff);
2307 a5082316 bellard
        break;
2308 a5082316 bellard
    case 32:
2309 a5082316 bellard
        vga_draw_cursor_line_32(d1, src, poffset, w, color0, color1, 0xffffff);
2310 a5082316 bellard
        break;
2311 a5082316 bellard
    }
2312 a5082316 bellard
}
2313 a5082316 bellard
2314 a5082316 bellard
/***************************************
2315 a5082316 bellard
 *
2316 e6e5ad80 bellard
 *  LFB memory access
2317 e6e5ad80 bellard
 *
2318 e6e5ad80 bellard
 ***************************************/
2319 e6e5ad80 bellard
2320 e6e5ad80 bellard
static uint32_t cirrus_linear_readb(void *opaque, target_phys_addr_t addr)
2321 e6e5ad80 bellard
{
2322 e6e5ad80 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2323 e6e5ad80 bellard
    uint32_t ret;
2324 e6e5ad80 bellard
2325 e6e5ad80 bellard
    addr &= s->cirrus_addr_mask;
2326 e6e5ad80 bellard
2327 5fafdf24 ths
    if (((s->sr[0x17] & 0x44) == 0x44) &&
2328 78e127ef bellard
        ((addr & s->linear_mmio_mask) == s->linear_mmio_mask)) {
2329 e6e5ad80 bellard
        /* memory-mapped I/O */
2330 e6e5ad80 bellard
        ret = cirrus_mmio_blt_read(s, addr & 0xff);
2331 e6e5ad80 bellard
    } else if (0) {
2332 e6e5ad80 bellard
        /* XXX handle bitblt */
2333 e6e5ad80 bellard
        ret = 0xff;
2334 e6e5ad80 bellard
    } else {
2335 e6e5ad80 bellard
        /* video memory */
2336 e6e5ad80 bellard
        if ((s->gr[0x0B] & 0x14) == 0x14) {
2337 e6e5ad80 bellard
            addr <<= 4;
2338 e6e5ad80 bellard
        } else if (s->gr[0x0B] & 0x02) {
2339 e6e5ad80 bellard
            addr <<= 3;
2340 e6e5ad80 bellard
        }
2341 e6e5ad80 bellard
        addr &= s->cirrus_addr_mask;
2342 e6e5ad80 bellard
        ret = *(s->vram_ptr + addr);
2343 e6e5ad80 bellard
    }
2344 e6e5ad80 bellard
2345 e6e5ad80 bellard
    return ret;
2346 e6e5ad80 bellard
}
2347 e6e5ad80 bellard
2348 e6e5ad80 bellard
static uint32_t cirrus_linear_readw(void *opaque, target_phys_addr_t addr)
2349 e6e5ad80 bellard
{
2350 e6e5ad80 bellard
    uint32_t v;
2351 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2352 e6e5ad80 bellard
    v = cirrus_linear_readb(opaque, addr) << 8;
2353 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 1);
2354 e6e5ad80 bellard
#else
2355 e6e5ad80 bellard
    v = cirrus_linear_readb(opaque, addr);
2356 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 1) << 8;
2357 e6e5ad80 bellard
#endif
2358 e6e5ad80 bellard
    return v;
2359 e6e5ad80 bellard
}
2360 e6e5ad80 bellard
2361 e6e5ad80 bellard
static uint32_t cirrus_linear_readl(void *opaque, target_phys_addr_t addr)
2362 e6e5ad80 bellard
{
2363 e6e5ad80 bellard
    uint32_t v;
2364 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2365 e6e5ad80 bellard
    v = cirrus_linear_readb(opaque, addr) << 24;
2366 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 1) << 16;
2367 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 2) << 8;
2368 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 3);
2369 e6e5ad80 bellard
#else
2370 e6e5ad80 bellard
    v = cirrus_linear_readb(opaque, addr);
2371 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 1) << 8;
2372 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 2) << 16;
2373 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 3) << 24;
2374 e6e5ad80 bellard
#endif
2375 e6e5ad80 bellard
    return v;
2376 e6e5ad80 bellard
}
2377 e6e5ad80 bellard
2378 e6e5ad80 bellard
static void cirrus_linear_writeb(void *opaque, target_phys_addr_t addr,
2379 e6e5ad80 bellard
                                 uint32_t val)
2380 e6e5ad80 bellard
{
2381 e6e5ad80 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2382 e6e5ad80 bellard
    unsigned mode;
2383 e6e5ad80 bellard
2384 e6e5ad80 bellard
    addr &= s->cirrus_addr_mask;
2385 3b46e624 ths
2386 5fafdf24 ths
    if (((s->sr[0x17] & 0x44) == 0x44) &&
2387 78e127ef bellard
        ((addr & s->linear_mmio_mask) ==  s->linear_mmio_mask)) {
2388 e6e5ad80 bellard
        /* memory-mapped I/O */
2389 e6e5ad80 bellard
        cirrus_mmio_blt_write(s, addr & 0xff, val);
2390 e6e5ad80 bellard
    } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2391 e6e5ad80 bellard
        /* bitblt */
2392 e6e5ad80 bellard
        *s->cirrus_srcptr++ = (uint8_t) val;
2393 a5082316 bellard
        if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2394 e6e5ad80 bellard
            cirrus_bitblt_cputovideo_next(s);
2395 e6e5ad80 bellard
        }
2396 e6e5ad80 bellard
    } else {
2397 e6e5ad80 bellard
        /* video memory */
2398 e6e5ad80 bellard
        if ((s->gr[0x0B] & 0x14) == 0x14) {
2399 e6e5ad80 bellard
            addr <<= 4;
2400 e6e5ad80 bellard
        } else if (s->gr[0x0B] & 0x02) {
2401 e6e5ad80 bellard
            addr <<= 3;
2402 e6e5ad80 bellard
        }
2403 e6e5ad80 bellard
        addr &= s->cirrus_addr_mask;
2404 e6e5ad80 bellard
2405 e6e5ad80 bellard
        mode = s->gr[0x05] & 0x7;
2406 e6e5ad80 bellard
        if (mode < 4 || mode > 5 || ((s->gr[0x0B] & 0x4) == 0)) {
2407 e6e5ad80 bellard
            *(s->vram_ptr + addr) = (uint8_t) val;
2408 e6e5ad80 bellard
            cpu_physical_memory_set_dirty(s->vram_offset + addr);
2409 e6e5ad80 bellard
        } else {
2410 e6e5ad80 bellard
            if ((s->gr[0x0B] & 0x14) != 0x14) {
2411 e6e5ad80 bellard
                cirrus_mem_writeb_mode4and5_8bpp(s, mode, addr, val);
2412 e6e5ad80 bellard
            } else {
2413 e6e5ad80 bellard
                cirrus_mem_writeb_mode4and5_16bpp(s, mode, addr, val);
2414 e6e5ad80 bellard
            }
2415 e6e5ad80 bellard
        }
2416 e6e5ad80 bellard
    }
2417 e6e5ad80 bellard
}
2418 e6e5ad80 bellard
2419 e6e5ad80 bellard
static void cirrus_linear_writew(void *opaque, target_phys_addr_t addr,
2420 e6e5ad80 bellard
                                 uint32_t val)
2421 e6e5ad80 bellard
{
2422 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2423 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr, (val >> 8) & 0xff);
2424 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 1, val & 0xff);
2425 e6e5ad80 bellard
#else
2426 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr, val & 0xff);
2427 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2428 e6e5ad80 bellard
#endif
2429 e6e5ad80 bellard
}
2430 e6e5ad80 bellard
2431 e6e5ad80 bellard
static void cirrus_linear_writel(void *opaque, target_phys_addr_t addr,
2432 e6e5ad80 bellard
                                 uint32_t val)
2433 e6e5ad80 bellard
{
2434 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2435 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr, (val >> 24) & 0xff);
2436 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 1, (val >> 16) & 0xff);
2437 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 2, (val >> 8) & 0xff);
2438 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 3, val & 0xff);
2439 e6e5ad80 bellard
#else
2440 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr, val & 0xff);
2441 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2442 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2443 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2444 e6e5ad80 bellard
#endif
2445 e6e5ad80 bellard
}
2446 e6e5ad80 bellard
2447 e6e5ad80 bellard
2448 e6e5ad80 bellard
static CPUReadMemoryFunc *cirrus_linear_read[3] = {
2449 e6e5ad80 bellard
    cirrus_linear_readb,
2450 e6e5ad80 bellard
    cirrus_linear_readw,
2451 e6e5ad80 bellard
    cirrus_linear_readl,
2452 e6e5ad80 bellard
};
2453 e6e5ad80 bellard
2454 e6e5ad80 bellard
static CPUWriteMemoryFunc *cirrus_linear_write[3] = {
2455 e6e5ad80 bellard
    cirrus_linear_writeb,
2456 e6e5ad80 bellard
    cirrus_linear_writew,
2457 e6e5ad80 bellard
    cirrus_linear_writel,
2458 e6e5ad80 bellard
};
2459 e6e5ad80 bellard
2460 8926b517 bellard
static void cirrus_linear_mem_writeb(void *opaque, target_phys_addr_t addr,
2461 8926b517 bellard
                                     uint32_t val)
2462 8926b517 bellard
{
2463 8926b517 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2464 8926b517 bellard
2465 8926b517 bellard
    addr &= s->cirrus_addr_mask;
2466 8926b517 bellard
    *(s->vram_ptr + addr) = val;
2467 8926b517 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + addr);
2468 8926b517 bellard
}
2469 8926b517 bellard
2470 8926b517 bellard
static void cirrus_linear_mem_writew(void *opaque, target_phys_addr_t addr,
2471 8926b517 bellard
                                     uint32_t val)
2472 8926b517 bellard
{
2473 8926b517 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2474 8926b517 bellard
2475 8926b517 bellard
    addr &= s->cirrus_addr_mask;
2476 8926b517 bellard
    cpu_to_le16w((uint16_t *)(s->vram_ptr + addr), val);
2477 8926b517 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + addr);
2478 8926b517 bellard
}
2479 8926b517 bellard
2480 8926b517 bellard
static void cirrus_linear_mem_writel(void *opaque, target_phys_addr_t addr,
2481 8926b517 bellard
                                     uint32_t val)
2482 8926b517 bellard
{
2483 8926b517 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2484 8926b517 bellard
2485 8926b517 bellard
    addr &= s->cirrus_addr_mask;
2486 8926b517 bellard
    cpu_to_le32w((uint32_t *)(s->vram_ptr + addr), val);
2487 8926b517 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + addr);
2488 8926b517 bellard
}
2489 8926b517 bellard
2490 a5082316 bellard
/***************************************
2491 a5082316 bellard
 *
2492 a5082316 bellard
 *  system to screen memory access
2493 a5082316 bellard
 *
2494 a5082316 bellard
 ***************************************/
2495 a5082316 bellard
2496 a5082316 bellard
2497 a5082316 bellard
static uint32_t cirrus_linear_bitblt_readb(void *opaque, target_phys_addr_t addr)
2498 a5082316 bellard
{
2499 a5082316 bellard
    uint32_t ret;
2500 a5082316 bellard
2501 a5082316 bellard
    /* XXX handle bitblt */
2502 a5082316 bellard
    ret = 0xff;
2503 a5082316 bellard
    return ret;
2504 a5082316 bellard
}
2505 a5082316 bellard
2506 a5082316 bellard
static uint32_t cirrus_linear_bitblt_readw(void *opaque, target_phys_addr_t addr)
2507 a5082316 bellard
{
2508 a5082316 bellard
    uint32_t v;
2509 a5082316 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2510 a5082316 bellard
    v = cirrus_linear_bitblt_readb(opaque, addr) << 8;
2511 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1);
2512 a5082316 bellard
#else
2513 a5082316 bellard
    v = cirrus_linear_bitblt_readb(opaque, addr);
2514 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1) << 8;
2515 a5082316 bellard
#endif
2516 a5082316 bellard
    return v;
2517 a5082316 bellard
}
2518 a5082316 bellard
2519 a5082316 bellard
static uint32_t cirrus_linear_bitblt_readl(void *opaque, target_phys_addr_t addr)
2520 a5082316 bellard
{
2521 a5082316 bellard
    uint32_t v;
2522 a5082316 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2523 a5082316 bellard
    v = cirrus_linear_bitblt_readb(opaque, addr) << 24;
2524 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1) << 16;
2525 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 2) << 8;
2526 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 3);
2527 a5082316 bellard
#else
2528 a5082316 bellard
    v = cirrus_linear_bitblt_readb(opaque, addr);
2529 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1) << 8;
2530 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 2) << 16;
2531 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 3) << 24;
2532 a5082316 bellard
#endif
2533 a5082316 bellard
    return v;
2534 a5082316 bellard
}
2535 a5082316 bellard
2536 a5082316 bellard
static void cirrus_linear_bitblt_writeb(void *opaque, target_phys_addr_t addr,
2537 a5082316 bellard
                                 uint32_t val)
2538 a5082316 bellard
{
2539 a5082316 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2540 a5082316 bellard
2541 a5082316 bellard
    if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2542 a5082316 bellard
        /* bitblt */
2543 a5082316 bellard
        *s->cirrus_srcptr++ = (uint8_t) val;
2544 a5082316 bellard
        if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2545 a5082316 bellard
            cirrus_bitblt_cputovideo_next(s);
2546 a5082316 bellard
        }
2547 a5082316 bellard
    }
2548 a5082316 bellard
}
2549 a5082316 bellard
2550 a5082316 bellard
static void cirrus_linear_bitblt_writew(void *opaque, target_phys_addr_t addr,
2551 a5082316 bellard
                                 uint32_t val)
2552 a5082316 bellard
{
2553 a5082316 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2554 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr, (val >> 8) & 0xff);
2555 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 1, val & 0xff);
2556 a5082316 bellard
#else
2557 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr, val & 0xff);
2558 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2559 a5082316 bellard
#endif
2560 a5082316 bellard
}
2561 a5082316 bellard
2562 a5082316 bellard
static void cirrus_linear_bitblt_writel(void *opaque, target_phys_addr_t addr,
2563 a5082316 bellard
                                 uint32_t val)
2564 a5082316 bellard
{
2565 a5082316 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2566 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr, (val >> 24) & 0xff);
2567 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 1, (val >> 16) & 0xff);
2568 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 2, (val >> 8) & 0xff);
2569 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 3, val & 0xff);
2570 a5082316 bellard
#else
2571 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr, val & 0xff);
2572 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2573 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2574 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2575 a5082316 bellard
#endif
2576 a5082316 bellard
}
2577 a5082316 bellard
2578 a5082316 bellard
2579 a5082316 bellard
static CPUReadMemoryFunc *cirrus_linear_bitblt_read[3] = {
2580 a5082316 bellard
    cirrus_linear_bitblt_readb,
2581 a5082316 bellard
    cirrus_linear_bitblt_readw,
2582 a5082316 bellard
    cirrus_linear_bitblt_readl,
2583 a5082316 bellard
};
2584 a5082316 bellard
2585 a5082316 bellard
static CPUWriteMemoryFunc *cirrus_linear_bitblt_write[3] = {
2586 a5082316 bellard
    cirrus_linear_bitblt_writeb,
2587 a5082316 bellard
    cirrus_linear_bitblt_writew,
2588 a5082316 bellard
    cirrus_linear_bitblt_writel,
2589 a5082316 bellard
};
2590 a5082316 bellard
2591 8926b517 bellard
/* Compute the memory access functions */
2592 8926b517 bellard
static void cirrus_update_memory_access(CirrusVGAState *s)
2593 8926b517 bellard
{
2594 8926b517 bellard
    unsigned mode;
2595 8926b517 bellard
2596 8926b517 bellard
    if ((s->sr[0x17] & 0x44) == 0x44) {
2597 8926b517 bellard
        goto generic_io;
2598 8926b517 bellard
    } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2599 8926b517 bellard
        goto generic_io;
2600 8926b517 bellard
    } else {
2601 8926b517 bellard
        if ((s->gr[0x0B] & 0x14) == 0x14) {
2602 8926b517 bellard
            goto generic_io;
2603 8926b517 bellard
        } else if (s->gr[0x0B] & 0x02) {
2604 8926b517 bellard
            goto generic_io;
2605 8926b517 bellard
        }
2606 3b46e624 ths
2607 8926b517 bellard
        mode = s->gr[0x05] & 0x7;
2608 8926b517 bellard
        if (mode < 4 || mode > 5 || ((s->gr[0x0B] & 0x4) == 0)) {
2609 8926b517 bellard
            s->cirrus_linear_write[0] = cirrus_linear_mem_writeb;
2610 8926b517 bellard
            s->cirrus_linear_write[1] = cirrus_linear_mem_writew;
2611 8926b517 bellard
            s->cirrus_linear_write[2] = cirrus_linear_mem_writel;
2612 8926b517 bellard
        } else {
2613 8926b517 bellard
        generic_io:
2614 8926b517 bellard
            s->cirrus_linear_write[0] = cirrus_linear_writeb;
2615 8926b517 bellard
            s->cirrus_linear_write[1] = cirrus_linear_writew;
2616 8926b517 bellard
            s->cirrus_linear_write[2] = cirrus_linear_writel;
2617 8926b517 bellard
        }
2618 8926b517 bellard
    }
2619 8926b517 bellard
}
2620 8926b517 bellard
2621 8926b517 bellard
2622 e6e5ad80 bellard
/* I/O ports */
2623 e6e5ad80 bellard
2624 e6e5ad80 bellard
static uint32_t vga_ioport_read(void *opaque, uint32_t addr)
2625 e6e5ad80 bellard
{
2626 e6e5ad80 bellard
    CirrusVGAState *s = opaque;
2627 e6e5ad80 bellard
    int val, index;
2628 e6e5ad80 bellard
2629 e6e5ad80 bellard
    /* check port range access depending on color/monochrome mode */
2630 e6e5ad80 bellard
    if ((addr >= 0x3b0 && addr <= 0x3bf && (s->msr & MSR_COLOR_EMULATION))
2631 e6e5ad80 bellard
        || (addr >= 0x3d0 && addr <= 0x3df
2632 e6e5ad80 bellard
            && !(s->msr & MSR_COLOR_EMULATION))) {
2633 e6e5ad80 bellard
        val = 0xff;
2634 e6e5ad80 bellard
    } else {
2635 e6e5ad80 bellard
        switch (addr) {
2636 e6e5ad80 bellard
        case 0x3c0:
2637 e6e5ad80 bellard
            if (s->ar_flip_flop == 0) {
2638 e6e5ad80 bellard
                val = s->ar_index;
2639 e6e5ad80 bellard
            } else {
2640 e6e5ad80 bellard
                val = 0;
2641 e6e5ad80 bellard
            }
2642 e6e5ad80 bellard
            break;
2643 e6e5ad80 bellard
        case 0x3c1:
2644 e6e5ad80 bellard
            index = s->ar_index & 0x1f;
2645 e6e5ad80 bellard
            if (index < 21)
2646 e6e5ad80 bellard
                val = s->ar[index];
2647 e6e5ad80 bellard
            else
2648 e6e5ad80 bellard
                val = 0;
2649 e6e5ad80 bellard
            break;
2650 e6e5ad80 bellard
        case 0x3c2:
2651 e6e5ad80 bellard
            val = s->st00;
2652 e6e5ad80 bellard
            break;
2653 e6e5ad80 bellard
        case 0x3c4:
2654 e6e5ad80 bellard
            val = s->sr_index;
2655 e6e5ad80 bellard
            break;
2656 e6e5ad80 bellard
        case 0x3c5:
2657 e6e5ad80 bellard
            if (cirrus_hook_read_sr(s, s->sr_index, &val))
2658 e6e5ad80 bellard
                break;
2659 e6e5ad80 bellard
            val = s->sr[s->sr_index];
2660 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2661 e6e5ad80 bellard
            printf("vga: read SR%x = 0x%02x\n", s->sr_index, val);
2662 e6e5ad80 bellard
#endif
2663 e6e5ad80 bellard
            break;
2664 e6e5ad80 bellard
        case 0x3c6:
2665 e6e5ad80 bellard
            cirrus_read_hidden_dac(s, &val);
2666 e6e5ad80 bellard
            break;
2667 e6e5ad80 bellard
        case 0x3c7:
2668 e6e5ad80 bellard
            val = s->dac_state;
2669 e6e5ad80 bellard
            break;
2670 ae184e4a bellard
        case 0x3c8:
2671 ae184e4a bellard
            val = s->dac_write_index;
2672 ae184e4a bellard
            s->cirrus_hidden_dac_lockindex = 0;
2673 ae184e4a bellard
            break;
2674 ae184e4a bellard
        case 0x3c9:
2675 e6e5ad80 bellard
            if (cirrus_hook_read_palette(s, &val))
2676 e6e5ad80 bellard
                break;
2677 e6e5ad80 bellard
            val = s->palette[s->dac_read_index * 3 + s->dac_sub_index];
2678 e6e5ad80 bellard
            if (++s->dac_sub_index == 3) {
2679 e6e5ad80 bellard
                s->dac_sub_index = 0;
2680 e6e5ad80 bellard
                s->dac_read_index++;
2681 e6e5ad80 bellard
            }
2682 e6e5ad80 bellard
            break;
2683 e6e5ad80 bellard
        case 0x3ca:
2684 e6e5ad80 bellard
            val = s->fcr;
2685 e6e5ad80 bellard
            break;
2686 e6e5ad80 bellard
        case 0x3cc:
2687 e6e5ad80 bellard
            val = s->msr;
2688 e6e5ad80 bellard
            break;
2689 e6e5ad80 bellard
        case 0x3ce:
2690 e6e5ad80 bellard
            val = s->gr_index;
2691 e6e5ad80 bellard
            break;
2692 e6e5ad80 bellard
        case 0x3cf:
2693 e6e5ad80 bellard
            if (cirrus_hook_read_gr(s, s->gr_index, &val))
2694 e6e5ad80 bellard
                break;
2695 e6e5ad80 bellard
            val = s->gr[s->gr_index];
2696 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2697 e6e5ad80 bellard
            printf("vga: read GR%x = 0x%02x\n", s->gr_index, val);
2698 e6e5ad80 bellard
#endif
2699 e6e5ad80 bellard
            break;
2700 e6e5ad80 bellard
        case 0x3b4:
2701 e6e5ad80 bellard
        case 0x3d4:
2702 e6e5ad80 bellard
            val = s->cr_index;
2703 e6e5ad80 bellard
            break;
2704 e6e5ad80 bellard
        case 0x3b5:
2705 e6e5ad80 bellard
        case 0x3d5:
2706 e6e5ad80 bellard
            if (cirrus_hook_read_cr(s, s->cr_index, &val))
2707 e6e5ad80 bellard
                break;
2708 e6e5ad80 bellard
            val = s->cr[s->cr_index];
2709 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2710 e6e5ad80 bellard
            printf("vga: read CR%x = 0x%02x\n", s->cr_index, val);
2711 e6e5ad80 bellard
#endif
2712 e6e5ad80 bellard
            break;
2713 e6e5ad80 bellard
        case 0x3ba:
2714 e6e5ad80 bellard
        case 0x3da:
2715 e6e5ad80 bellard
            /* just toggle to fool polling */
2716 e6e5ad80 bellard
            s->st01 ^= ST01_V_RETRACE | ST01_DISP_ENABLE;
2717 e6e5ad80 bellard
            val = s->st01;
2718 e6e5ad80 bellard
            s->ar_flip_flop = 0;
2719 e6e5ad80 bellard
            break;
2720 e6e5ad80 bellard
        default:
2721 e6e5ad80 bellard
            val = 0x00;
2722 e6e5ad80 bellard
            break;
2723 e6e5ad80 bellard
        }
2724 e6e5ad80 bellard
    }
2725 e6e5ad80 bellard
#if defined(DEBUG_VGA)
2726 e6e5ad80 bellard
    printf("VGA: read addr=0x%04x data=0x%02x\n", addr, val);
2727 e6e5ad80 bellard
#endif
2728 e6e5ad80 bellard
    return val;
2729 e6e5ad80 bellard
}
2730 e6e5ad80 bellard
2731 e6e5ad80 bellard
static void vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
2732 e6e5ad80 bellard
{
2733 e6e5ad80 bellard
    CirrusVGAState *s = opaque;
2734 e6e5ad80 bellard
    int index;
2735 e6e5ad80 bellard
2736 e6e5ad80 bellard
    /* check port range access depending on color/monochrome mode */
2737 e6e5ad80 bellard
    if ((addr >= 0x3b0 && addr <= 0x3bf && (s->msr & MSR_COLOR_EMULATION))
2738 e6e5ad80 bellard
        || (addr >= 0x3d0 && addr <= 0x3df
2739 e6e5ad80 bellard
            && !(s->msr & MSR_COLOR_EMULATION)))
2740 e6e5ad80 bellard
        return;
2741 e6e5ad80 bellard
2742 e6e5ad80 bellard
#ifdef DEBUG_VGA
2743 e6e5ad80 bellard
    printf("VGA: write addr=0x%04x data=0x%02x\n", addr, val);
2744 e6e5ad80 bellard
#endif
2745 e6e5ad80 bellard
2746 e6e5ad80 bellard
    switch (addr) {
2747 e6e5ad80 bellard
    case 0x3c0:
2748 e6e5ad80 bellard
        if (s->ar_flip_flop == 0) {
2749 e6e5ad80 bellard
            val &= 0x3f;
2750 e6e5ad80 bellard
            s->ar_index = val;
2751 e6e5ad80 bellard
        } else {
2752 e6e5ad80 bellard
            index = s->ar_index & 0x1f;
2753 e6e5ad80 bellard
            switch (index) {
2754 e6e5ad80 bellard
            case 0x00 ... 0x0f:
2755 e6e5ad80 bellard
                s->ar[index] = val & 0x3f;
2756 e6e5ad80 bellard
                break;
2757 e6e5ad80 bellard
            case 0x10:
2758 e6e5ad80 bellard
                s->ar[index] = val & ~0x10;
2759 e6e5ad80 bellard
                break;
2760 e6e5ad80 bellard
            case 0x11:
2761 e6e5ad80 bellard
                s->ar[index] = val;
2762 e6e5ad80 bellard
                break;
2763 e6e5ad80 bellard
            case 0x12:
2764 e6e5ad80 bellard
                s->ar[index] = val & ~0xc0;
2765 e6e5ad80 bellard
                break;
2766 e6e5ad80 bellard
            case 0x13:
2767 e6e5ad80 bellard
                s->ar[index] = val & ~0xf0;
2768 e6e5ad80 bellard
                break;
2769 e6e5ad80 bellard
            case 0x14:
2770 e6e5ad80 bellard
                s->ar[index] = val & ~0xf0;
2771 e6e5ad80 bellard
                break;
2772 e6e5ad80 bellard
            default:
2773 e6e5ad80 bellard
                break;
2774 e6e5ad80 bellard
            }
2775 e6e5ad80 bellard
        }
2776 e6e5ad80 bellard
        s->ar_flip_flop ^= 1;
2777 e6e5ad80 bellard
        break;
2778 e6e5ad80 bellard
    case 0x3c2:
2779 e6e5ad80 bellard
        s->msr = val & ~0x10;
2780 e6e5ad80 bellard
        break;
2781 e6e5ad80 bellard
    case 0x3c4:
2782 e6e5ad80 bellard
        s->sr_index = val;
2783 e6e5ad80 bellard
        break;
2784 e6e5ad80 bellard
    case 0x3c5:
2785 e6e5ad80 bellard
        if (cirrus_hook_write_sr(s, s->sr_index, val))
2786 e6e5ad80 bellard
            break;
2787 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2788 e6e5ad80 bellard
        printf("vga: write SR%x = 0x%02x\n", s->sr_index, val);
2789 e6e5ad80 bellard
#endif
2790 e6e5ad80 bellard
        s->sr[s->sr_index] = val & sr_mask[s->sr_index];
2791 e6e5ad80 bellard
        break;
2792 e6e5ad80 bellard
    case 0x3c6:
2793 e6e5ad80 bellard
        cirrus_write_hidden_dac(s, val);
2794 e6e5ad80 bellard
        break;
2795 e6e5ad80 bellard
    case 0x3c7:
2796 e6e5ad80 bellard
        s->dac_read_index = val;
2797 e6e5ad80 bellard
        s->dac_sub_index = 0;
2798 e6e5ad80 bellard
        s->dac_state = 3;
2799 e6e5ad80 bellard
        break;
2800 e6e5ad80 bellard
    case 0x3c8:
2801 e6e5ad80 bellard
        s->dac_write_index = val;
2802 e6e5ad80 bellard
        s->dac_sub_index = 0;
2803 e6e5ad80 bellard
        s->dac_state = 0;
2804 e6e5ad80 bellard
        break;
2805 e6e5ad80 bellard
    case 0x3c9:
2806 e6e5ad80 bellard
        if (cirrus_hook_write_palette(s, val))
2807 e6e5ad80 bellard
            break;
2808 e6e5ad80 bellard
        s->dac_cache[s->dac_sub_index] = val;
2809 e6e5ad80 bellard
        if (++s->dac_sub_index == 3) {
2810 e6e5ad80 bellard
            memcpy(&s->palette[s->dac_write_index * 3], s->dac_cache, 3);
2811 e6e5ad80 bellard
            s->dac_sub_index = 0;
2812 e6e5ad80 bellard
            s->dac_write_index++;
2813 e6e5ad80 bellard
        }
2814 e6e5ad80 bellard
        break;
2815 e6e5ad80 bellard
    case 0x3ce:
2816 e6e5ad80 bellard
        s->gr_index = val;
2817 e6e5ad80 bellard
        break;
2818 e6e5ad80 bellard
    case 0x3cf:
2819 e6e5ad80 bellard
        if (cirrus_hook_write_gr(s, s->gr_index, val))
2820 e6e5ad80 bellard
            break;
2821 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2822 e6e5ad80 bellard
        printf("vga: write GR%x = 0x%02x\n", s->gr_index, val);
2823 e6e5ad80 bellard
#endif
2824 e6e5ad80 bellard
        s->gr[s->gr_index] = val & gr_mask[s->gr_index];
2825 e6e5ad80 bellard
        break;
2826 e6e5ad80 bellard
    case 0x3b4:
2827 e6e5ad80 bellard
    case 0x3d4:
2828 e6e5ad80 bellard
        s->cr_index = val;
2829 e6e5ad80 bellard
        break;
2830 e6e5ad80 bellard
    case 0x3b5:
2831 e6e5ad80 bellard
    case 0x3d5:
2832 e6e5ad80 bellard
        if (cirrus_hook_write_cr(s, s->cr_index, val))
2833 e6e5ad80 bellard
            break;
2834 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2835 e6e5ad80 bellard
        printf("vga: write CR%x = 0x%02x\n", s->cr_index, val);
2836 e6e5ad80 bellard
#endif
2837 e6e5ad80 bellard
        /* handle CR0-7 protection */
2838 9bb34eac bellard
        if ((s->cr[0x11] & 0x80) && s->cr_index <= 7) {
2839 e6e5ad80 bellard
            /* can always write bit 4 of CR7 */
2840 e6e5ad80 bellard
            if (s->cr_index == 7)
2841 e6e5ad80 bellard
                s->cr[7] = (s->cr[7] & ~0x10) | (val & 0x10);
2842 e6e5ad80 bellard
            return;
2843 e6e5ad80 bellard
        }
2844 e6e5ad80 bellard
        switch (s->cr_index) {
2845 e6e5ad80 bellard
        case 0x01:                /* horizontal display end */
2846 e6e5ad80 bellard
        case 0x07:
2847 e6e5ad80 bellard
        case 0x09:
2848 e6e5ad80 bellard
        case 0x0c:
2849 e6e5ad80 bellard
        case 0x0d:
2850 e91c8a77 ths
        case 0x12:                /* vertical display end */
2851 e6e5ad80 bellard
            s->cr[s->cr_index] = val;
2852 e6e5ad80 bellard
            break;
2853 e6e5ad80 bellard
2854 e6e5ad80 bellard
        default:
2855 e6e5ad80 bellard
            s->cr[s->cr_index] = val;
2856 e6e5ad80 bellard
            break;
2857 e6e5ad80 bellard
        }
2858 e6e5ad80 bellard
        break;
2859 e6e5ad80 bellard
    case 0x3ba:
2860 e6e5ad80 bellard
    case 0x3da:
2861 e6e5ad80 bellard
        s->fcr = val & 0x10;
2862 e6e5ad80 bellard
        break;
2863 e6e5ad80 bellard
    }
2864 e6e5ad80 bellard
}
2865 e6e5ad80 bellard
2866 e6e5ad80 bellard
/***************************************
2867 e6e5ad80 bellard
 *
2868 e36f36e1 bellard
 *  memory-mapped I/O access
2869 e36f36e1 bellard
 *
2870 e36f36e1 bellard
 ***************************************/
2871 e36f36e1 bellard
2872 e36f36e1 bellard
static uint32_t cirrus_mmio_readb(void *opaque, target_phys_addr_t addr)
2873 e36f36e1 bellard
{
2874 e36f36e1 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2875 e36f36e1 bellard
2876 e36f36e1 bellard
    addr &= CIRRUS_PNPMMIO_SIZE - 1;
2877 e36f36e1 bellard
2878 e36f36e1 bellard
    if (addr >= 0x100) {
2879 e36f36e1 bellard
        return cirrus_mmio_blt_read(s, addr - 0x100);
2880 e36f36e1 bellard
    } else {
2881 e36f36e1 bellard
        return vga_ioport_read(s, addr + 0x3c0);
2882 e36f36e1 bellard
    }
2883 e36f36e1 bellard
}
2884 e36f36e1 bellard
2885 e36f36e1 bellard
static uint32_t cirrus_mmio_readw(void *opaque, target_phys_addr_t addr)
2886 e36f36e1 bellard
{
2887 e36f36e1 bellard
    uint32_t v;
2888 e36f36e1 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2889 e36f36e1 bellard
    v = cirrus_mmio_readb(opaque, addr) << 8;
2890 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 1);
2891 e36f36e1 bellard
#else
2892 e36f36e1 bellard
    v = cirrus_mmio_readb(opaque, addr);
2893 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 1) << 8;
2894 e36f36e1 bellard
#endif
2895 e36f36e1 bellard
    return v;
2896 e36f36e1 bellard
}
2897 e36f36e1 bellard
2898 e36f36e1 bellard
static uint32_t cirrus_mmio_readl(void *opaque, target_phys_addr_t addr)
2899 e36f36e1 bellard
{
2900 e36f36e1 bellard
    uint32_t v;
2901 e36f36e1 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2902 e36f36e1 bellard
    v = cirrus_mmio_readb(opaque, addr) << 24;
2903 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 1) << 16;
2904 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 2) << 8;
2905 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 3);
2906 e36f36e1 bellard
#else
2907 e36f36e1 bellard
    v = cirrus_mmio_readb(opaque, addr);
2908 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 1) << 8;
2909 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 2) << 16;
2910 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 3) << 24;
2911 e36f36e1 bellard
#endif
2912 e36f36e1 bellard
    return v;
2913 e36f36e1 bellard
}
2914 e36f36e1 bellard
2915 e36f36e1 bellard
static void cirrus_mmio_writeb(void *opaque, target_phys_addr_t addr,
2916 e36f36e1 bellard
                               uint32_t val)
2917 e36f36e1 bellard
{
2918 e36f36e1 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2919 e36f36e1 bellard
2920 e36f36e1 bellard
    addr &= CIRRUS_PNPMMIO_SIZE - 1;
2921 e36f36e1 bellard
2922 e36f36e1 bellard
    if (addr >= 0x100) {
2923 e36f36e1 bellard
        cirrus_mmio_blt_write(s, addr - 0x100, val);
2924 e36f36e1 bellard
    } else {
2925 e36f36e1 bellard
        vga_ioport_write(s, addr + 0x3c0, val);
2926 e36f36e1 bellard
    }
2927 e36f36e1 bellard
}
2928 e36f36e1 bellard
2929 e36f36e1 bellard
static void cirrus_mmio_writew(void *opaque, target_phys_addr_t addr,
2930 e36f36e1 bellard
                               uint32_t val)
2931 e36f36e1 bellard
{
2932 e36f36e1 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2933 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr, (val >> 8) & 0xff);
2934 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 1, val & 0xff);
2935 e36f36e1 bellard
#else
2936 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr, val & 0xff);
2937 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2938 e36f36e1 bellard
#endif
2939 e36f36e1 bellard
}
2940 e36f36e1 bellard
2941 e36f36e1 bellard
static void cirrus_mmio_writel(void *opaque, target_phys_addr_t addr,
2942 e36f36e1 bellard
                               uint32_t val)
2943 e36f36e1 bellard
{
2944 e36f36e1 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2945 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr, (val >> 24) & 0xff);
2946 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 1, (val >> 16) & 0xff);
2947 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 2, (val >> 8) & 0xff);
2948 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 3, val & 0xff);
2949 e36f36e1 bellard
#else
2950 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr, val & 0xff);
2951 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2952 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2953 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2954 e36f36e1 bellard
#endif
2955 e36f36e1 bellard
}
2956 e36f36e1 bellard
2957 e36f36e1 bellard
2958 e36f36e1 bellard
static CPUReadMemoryFunc *cirrus_mmio_read[3] = {
2959 e36f36e1 bellard
    cirrus_mmio_readb,
2960 e36f36e1 bellard
    cirrus_mmio_readw,
2961 e36f36e1 bellard
    cirrus_mmio_readl,
2962 e36f36e1 bellard
};
2963 e36f36e1 bellard
2964 e36f36e1 bellard
static CPUWriteMemoryFunc *cirrus_mmio_write[3] = {
2965 e36f36e1 bellard
    cirrus_mmio_writeb,
2966 e36f36e1 bellard
    cirrus_mmio_writew,
2967 e36f36e1 bellard
    cirrus_mmio_writel,
2968 e36f36e1 bellard
};
2969 e36f36e1 bellard
2970 2c6ab832 bellard
/* load/save state */
2971 2c6ab832 bellard
2972 2c6ab832 bellard
static void cirrus_vga_save(QEMUFile *f, void *opaque)
2973 2c6ab832 bellard
{
2974 2c6ab832 bellard
    CirrusVGAState *s = opaque;
2975 2c6ab832 bellard
2976 d2269f6f bellard
    if (s->pci_dev)
2977 d2269f6f bellard
        pci_device_save(s->pci_dev, f);
2978 d2269f6f bellard
2979 2c6ab832 bellard
    qemu_put_be32s(f, &s->latch);
2980 2c6ab832 bellard
    qemu_put_8s(f, &s->sr_index);
2981 2c6ab832 bellard
    qemu_put_buffer(f, s->sr, 256);
2982 2c6ab832 bellard
    qemu_put_8s(f, &s->gr_index);
2983 2c6ab832 bellard
    qemu_put_8s(f, &s->cirrus_shadow_gr0);
2984 2c6ab832 bellard
    qemu_put_8s(f, &s->cirrus_shadow_gr1);
2985 2c6ab832 bellard
    qemu_put_buffer(f, s->gr + 2, 254);
2986 2c6ab832 bellard
    qemu_put_8s(f, &s->ar_index);
2987 2c6ab832 bellard
    qemu_put_buffer(f, s->ar, 21);
2988 bee8d684 ths
    qemu_put_be32(f, s->ar_flip_flop);
2989 2c6ab832 bellard
    qemu_put_8s(f, &s->cr_index);
2990 2c6ab832 bellard
    qemu_put_buffer(f, s->cr, 256);
2991 2c6ab832 bellard
    qemu_put_8s(f, &s->msr);
2992 2c6ab832 bellard
    qemu_put_8s(f, &s->fcr);
2993 2c6ab832 bellard
    qemu_put_8s(f, &s->st00);
2994 2c6ab832 bellard
    qemu_put_8s(f, &s->st01);
2995 2c6ab832 bellard
2996 2c6ab832 bellard
    qemu_put_8s(f, &s->dac_state);
2997 2c6ab832 bellard
    qemu_put_8s(f, &s->dac_sub_index);
2998 2c6ab832 bellard
    qemu_put_8s(f, &s->dac_read_index);
2999 2c6ab832 bellard
    qemu_put_8s(f, &s->dac_write_index);
3000 2c6ab832 bellard
    qemu_put_buffer(f, s->dac_cache, 3);
3001 2c6ab832 bellard
    qemu_put_buffer(f, s->palette, 768);
3002 2c6ab832 bellard
3003 bee8d684 ths
    qemu_put_be32(f, s->bank_offset);
3004 2c6ab832 bellard
3005 2c6ab832 bellard
    qemu_put_8s(f, &s->cirrus_hidden_dac_lockindex);
3006 2c6ab832 bellard
    qemu_put_8s(f, &s->cirrus_hidden_dac_data);
3007 2c6ab832 bellard
3008 2c6ab832 bellard
    qemu_put_be32s(f, &s->hw_cursor_x);
3009 2c6ab832 bellard
    qemu_put_be32s(f, &s->hw_cursor_y);
3010 2c6ab832 bellard
    /* XXX: we do not save the bitblt state - we assume we do not save
3011 2c6ab832 bellard
       the state when the blitter is active */
3012 2c6ab832 bellard
}
3013 2c6ab832 bellard
3014 2c6ab832 bellard
static int cirrus_vga_load(QEMUFile *f, void *opaque, int version_id)
3015 2c6ab832 bellard
{
3016 2c6ab832 bellard
    CirrusVGAState *s = opaque;
3017 d2269f6f bellard
    int ret;
3018 2c6ab832 bellard
3019 d2269f6f bellard
    if (version_id > 2)
3020 2c6ab832 bellard
        return -EINVAL;
3021 2c6ab832 bellard
3022 d2269f6f bellard
    if (s->pci_dev && version_id >= 2) {
3023 d2269f6f bellard
        ret = pci_device_load(s->pci_dev, f);
3024 d2269f6f bellard
        if (ret < 0)
3025 d2269f6f bellard
            return ret;
3026 d2269f6f bellard
    }
3027 d2269f6f bellard
3028 2c6ab832 bellard
    qemu_get_be32s(f, &s->latch);
3029 2c6ab832 bellard
    qemu_get_8s(f, &s->sr_index);
3030 2c6ab832 bellard
    qemu_get_buffer(f, s->sr, 256);
3031 2c6ab832 bellard
    qemu_get_8s(f, &s->gr_index);
3032 2c6ab832 bellard
    qemu_get_8s(f, &s->cirrus_shadow_gr0);
3033 2c6ab832 bellard
    qemu_get_8s(f, &s->cirrus_shadow_gr1);
3034 2c6ab832 bellard
    s->gr[0x00] = s->cirrus_shadow_gr0 & 0x0f;
3035 2c6ab832 bellard
    s->gr[0x01] = s->cirrus_shadow_gr1 & 0x0f;
3036 2c6ab832 bellard
    qemu_get_buffer(f, s->gr + 2, 254);
3037 2c6ab832 bellard
    qemu_get_8s(f, &s->ar_index);
3038 2c6ab832 bellard
    qemu_get_buffer(f, s->ar, 21);
3039 bee8d684 ths
    s->ar_flip_flop=qemu_get_be32(f);
3040 2c6ab832 bellard
    qemu_get_8s(f, &s->cr_index);
3041 2c6ab832 bellard
    qemu_get_buffer(f, s->cr, 256);
3042 2c6ab832 bellard
    qemu_get_8s(f, &s->msr);
3043 2c6ab832 bellard
    qemu_get_8s(f, &s->fcr);
3044 2c6ab832 bellard
    qemu_get_8s(f, &s->st00);
3045 2c6ab832 bellard
    qemu_get_8s(f, &s->st01);
3046 2c6ab832 bellard
3047 2c6ab832 bellard
    qemu_get_8s(f, &s->dac_state);
3048 2c6ab832 bellard
    qemu_get_8s(f, &s->dac_sub_index);
3049 2c6ab832 bellard
    qemu_get_8s(f, &s->dac_read_index);
3050 2c6ab832 bellard
    qemu_get_8s(f, &s->dac_write_index);
3051 2c6ab832 bellard
    qemu_get_buffer(f, s->dac_cache, 3);
3052 2c6ab832 bellard
    qemu_get_buffer(f, s->palette, 768);
3053 2c6ab832 bellard
3054 bee8d684 ths
    s->bank_offset=qemu_get_be32(f);
3055 2c6ab832 bellard
3056 2c6ab832 bellard
    qemu_get_8s(f, &s->cirrus_hidden_dac_lockindex);
3057 2c6ab832 bellard
    qemu_get_8s(f, &s->cirrus_hidden_dac_data);
3058 2c6ab832 bellard
3059 2c6ab832 bellard
    qemu_get_be32s(f, &s->hw_cursor_x);
3060 2c6ab832 bellard
    qemu_get_be32s(f, &s->hw_cursor_y);
3061 2c6ab832 bellard
3062 2c6ab832 bellard
    /* force refresh */
3063 2c6ab832 bellard
    s->graphic_mode = -1;
3064 2c6ab832 bellard
    cirrus_update_bank_ptr(s, 0);
3065 2c6ab832 bellard
    cirrus_update_bank_ptr(s, 1);
3066 2c6ab832 bellard
    return 0;
3067 2c6ab832 bellard
}
3068 2c6ab832 bellard
3069 e36f36e1 bellard
/***************************************
3070 e36f36e1 bellard
 *
3071 e6e5ad80 bellard
 *  initialize
3072 e6e5ad80 bellard
 *
3073 e6e5ad80 bellard
 ***************************************/
3074 e6e5ad80 bellard
3075 78e127ef bellard
static void cirrus_init_common(CirrusVGAState * s, int device_id, int is_pci)
3076 e6e5ad80 bellard
{
3077 a5082316 bellard
    int vga_io_memory, i;
3078 a5082316 bellard
    static int inited;
3079 a5082316 bellard
3080 a5082316 bellard
    if (!inited) {
3081 a5082316 bellard
        inited = 1;
3082 a5082316 bellard
        for(i = 0;i < 256; i++)
3083 a5082316 bellard
            rop_to_index[i] = CIRRUS_ROP_NOP_INDEX; /* nop rop */
3084 a5082316 bellard
        rop_to_index[CIRRUS_ROP_0] = 0;
3085 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_AND_DST] = 1;
3086 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOP] = 2;
3087 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_AND_NOTDST] = 3;
3088 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTDST] = 4;
3089 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC] = 5;
3090 a5082316 bellard
        rop_to_index[CIRRUS_ROP_1] = 6;
3091 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTSRC_AND_DST] = 7;
3092 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_XOR_DST] = 8;
3093 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_OR_DST] = 9;
3094 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTSRC_OR_NOTDST] = 10;
3095 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_NOTXOR_DST] = 11;
3096 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_OR_NOTDST] = 12;
3097 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTSRC] = 13;
3098 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTSRC_OR_DST] = 14;
3099 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTSRC_AND_NOTDST] = 15;
3100 a5082316 bellard
    }
3101 e6e5ad80 bellard
3102 e6e5ad80 bellard
    register_ioport_write(0x3c0, 16, 1, vga_ioport_write, s);
3103 e6e5ad80 bellard
3104 e6e5ad80 bellard
    register_ioport_write(0x3b4, 2, 1, vga_ioport_write, s);
3105 e6e5ad80 bellard
    register_ioport_write(0x3d4, 2, 1, vga_ioport_write, s);
3106 e6e5ad80 bellard
    register_ioport_write(0x3ba, 1, 1, vga_ioport_write, s);
3107 e6e5ad80 bellard
    register_ioport_write(0x3da, 1, 1, vga_ioport_write, s);
3108 e6e5ad80 bellard
3109 e6e5ad80 bellard
    register_ioport_read(0x3c0, 16, 1, vga_ioport_read, s);
3110 e6e5ad80 bellard
3111 e6e5ad80 bellard
    register_ioport_read(0x3b4, 2, 1, vga_ioport_read, s);
3112 e6e5ad80 bellard
    register_ioport_read(0x3d4, 2, 1, vga_ioport_read, s);
3113 e6e5ad80 bellard
    register_ioport_read(0x3ba, 1, 1, vga_ioport_read, s);
3114 e6e5ad80 bellard
    register_ioport_read(0x3da, 1, 1, vga_ioport_read, s);
3115 e6e5ad80 bellard
3116 5fafdf24 ths
    vga_io_memory = cpu_register_io_memory(0, cirrus_vga_mem_read,
3117 e6e5ad80 bellard
                                           cirrus_vga_mem_write, s);
3118 5fafdf24 ths
    cpu_register_physical_memory(isa_mem_base + 0x000a0000, 0x20000,
3119 e6e5ad80 bellard
                                 vga_io_memory);
3120 e6e5ad80 bellard
3121 e6e5ad80 bellard
    s->sr[0x06] = 0x0f;
3122 78e127ef bellard
    if (device_id == CIRRUS_ID_CLGD5446) {
3123 78e127ef bellard
        /* 4MB 64 bit memory config, always PCI */
3124 b30d4608 bellard
        s->sr[0x1F] = 0x2d;                // MemClock
3125 b30d4608 bellard
        s->gr[0x18] = 0x0f;             // fastest memory configuration
3126 78e127ef bellard
#if 1
3127 78e127ef bellard
        s->sr[0x0f] = 0x98;
3128 78e127ef bellard
        s->sr[0x17] = 0x20;
3129 78e127ef bellard
        s->sr[0x15] = 0x04; /* memory size, 3=2MB, 4=4MB */
3130 78e127ef bellard
        s->real_vram_size = 4096 * 1024;
3131 78e127ef bellard
#else
3132 78e127ef bellard
        s->sr[0x0f] = 0x18;
3133 78e127ef bellard
        s->sr[0x17] = 0x20;
3134 78e127ef bellard
        s->sr[0x15] = 0x03; /* memory size, 3=2MB, 4=4MB */
3135 78e127ef bellard
        s->real_vram_size = 2048 * 1024;
3136 78e127ef bellard
#endif
3137 78e127ef bellard
    } else {
3138 b30d4608 bellard
        s->sr[0x1F] = 0x22;                // MemClock
3139 78e127ef bellard
        s->sr[0x0F] = CIRRUS_MEMSIZE_2M;
3140 5fafdf24 ths
        if (is_pci)
3141 78e127ef bellard
            s->sr[0x17] = CIRRUS_BUSTYPE_PCI;
3142 78e127ef bellard
        else
3143 78e127ef bellard
            s->sr[0x17] = CIRRUS_BUSTYPE_ISA;
3144 78e127ef bellard
        s->real_vram_size = 2048 * 1024;
3145 78e127ef bellard
        s->sr[0x15] = 0x03; /* memory size, 3=2MB, 4=4MB */
3146 78e127ef bellard
    }
3147 20ba3ae1 bellard
    s->cr[0x27] = device_id;
3148 e6e5ad80 bellard
3149 78e127ef bellard
    /* Win2K seems to assume that the pattern buffer is at 0xff
3150 78e127ef bellard
       initially ! */
3151 78e127ef bellard
    memset(s->vram_ptr, 0xff, s->real_vram_size);
3152 78e127ef bellard
3153 e6e5ad80 bellard
    s->cirrus_hidden_dac_lockindex = 5;
3154 e6e5ad80 bellard
    s->cirrus_hidden_dac_data = 0;
3155 e6e5ad80 bellard
3156 e6e5ad80 bellard
    /* I/O handler for LFB */
3157 e6e5ad80 bellard
    s->cirrus_linear_io_addr =
3158 e6e5ad80 bellard
        cpu_register_io_memory(0, cirrus_linear_read, cirrus_linear_write,
3159 e6e5ad80 bellard
                               s);
3160 8926b517 bellard
    s->cirrus_linear_write = cpu_get_io_memory_write(s->cirrus_linear_io_addr);
3161 8926b517 bellard
3162 a5082316 bellard
    /* I/O handler for LFB */
3163 a5082316 bellard
    s->cirrus_linear_bitblt_io_addr =
3164 a5082316 bellard
        cpu_register_io_memory(0, cirrus_linear_bitblt_read, cirrus_linear_bitblt_write,
3165 a5082316 bellard
                               s);
3166 a5082316 bellard
3167 e6e5ad80 bellard
    /* I/O handler for memory-mapped I/O */
3168 e6e5ad80 bellard
    s->cirrus_mmio_io_addr =
3169 e6e5ad80 bellard
        cpu_register_io_memory(0, cirrus_mmio_read, cirrus_mmio_write, s);
3170 e6e5ad80 bellard
3171 e6e5ad80 bellard
    /* XXX: s->vram_size must be a power of two */
3172 78e127ef bellard
    s->cirrus_addr_mask = s->real_vram_size - 1;
3173 78e127ef bellard
    s->linear_mmio_mask = s->real_vram_size - 256;
3174 e6e5ad80 bellard
3175 e6e5ad80 bellard
    s->get_bpp = cirrus_get_bpp;
3176 e6e5ad80 bellard
    s->get_offsets = cirrus_get_offsets;
3177 78e127ef bellard
    s->get_resolution = cirrus_get_resolution;
3178 a5082316 bellard
    s->cursor_invalidate = cirrus_cursor_invalidate;
3179 a5082316 bellard
    s->cursor_draw_line = cirrus_cursor_draw_line;
3180 2c6ab832 bellard
3181 d2269f6f bellard
    register_savevm("cirrus_vga", 0, 2, cirrus_vga_save, cirrus_vga_load, s);
3182 e6e5ad80 bellard
}
3183 e6e5ad80 bellard
3184 e6e5ad80 bellard
/***************************************
3185 e6e5ad80 bellard
 *
3186 e6e5ad80 bellard
 *  ISA bus support
3187 e6e5ad80 bellard
 *
3188 e6e5ad80 bellard
 ***************************************/
3189 e6e5ad80 bellard
3190 5fafdf24 ths
void isa_cirrus_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
3191 e6e5ad80 bellard
                         unsigned long vga_ram_offset, int vga_ram_size)
3192 e6e5ad80 bellard
{
3193 e6e5ad80 bellard
    CirrusVGAState *s;
3194 e6e5ad80 bellard
3195 e6e5ad80 bellard
    s = qemu_mallocz(sizeof(CirrusVGAState));
3196 3b46e624 ths
3197 5fafdf24 ths
    vga_common_init((VGAState *)s,
3198 e6e5ad80 bellard
                    ds, vga_ram_base, vga_ram_offset, vga_ram_size);
3199 78e127ef bellard
    cirrus_init_common(s, CIRRUS_ID_CLGD5430, 0);
3200 e6e5ad80 bellard
    /* XXX ISA-LFB support */
3201 e6e5ad80 bellard
}
3202 e6e5ad80 bellard
3203 e6e5ad80 bellard
/***************************************
3204 e6e5ad80 bellard
 *
3205 e6e5ad80 bellard
 *  PCI bus support
3206 e6e5ad80 bellard
 *
3207 e6e5ad80 bellard
 ***************************************/
3208 e6e5ad80 bellard
3209 e6e5ad80 bellard
static void cirrus_pci_lfb_map(PCIDevice *d, int region_num,
3210 e6e5ad80 bellard
                               uint32_t addr, uint32_t size, int type)
3211 e6e5ad80 bellard
{
3212 e6e5ad80 bellard
    CirrusVGAState *s = &((PCICirrusVGAState *)d)->cirrus_vga;
3213 e6e5ad80 bellard
3214 a5082316 bellard
    /* XXX: add byte swapping apertures */
3215 e6e5ad80 bellard
    cpu_register_physical_memory(addr, s->vram_size,
3216 e6e5ad80 bellard
                                 s->cirrus_linear_io_addr);
3217 a5082316 bellard
    cpu_register_physical_memory(addr + 0x1000000, 0x400000,
3218 a5082316 bellard
                                 s->cirrus_linear_bitblt_io_addr);
3219 e6e5ad80 bellard
}
3220 e6e5ad80 bellard
3221 e6e5ad80 bellard
static void cirrus_pci_mmio_map(PCIDevice *d, int region_num,
3222 e6e5ad80 bellard
                                uint32_t addr, uint32_t size, int type)
3223 e6e5ad80 bellard
{
3224 e6e5ad80 bellard
    CirrusVGAState *s = &((PCICirrusVGAState *)d)->cirrus_vga;
3225 e6e5ad80 bellard
3226 e6e5ad80 bellard
    cpu_register_physical_memory(addr, CIRRUS_PNPMMIO_SIZE,
3227 e6e5ad80 bellard
                                 s->cirrus_mmio_io_addr);
3228 e6e5ad80 bellard
}
3229 e6e5ad80 bellard
3230 5fafdf24 ths
void pci_cirrus_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
3231 e6e5ad80 bellard
                         unsigned long vga_ram_offset, int vga_ram_size)
3232 e6e5ad80 bellard
{
3233 e6e5ad80 bellard
    PCICirrusVGAState *d;
3234 e6e5ad80 bellard
    uint8_t *pci_conf;
3235 e6e5ad80 bellard
    CirrusVGAState *s;
3236 20ba3ae1 bellard
    int device_id;
3237 3b46e624 ths
3238 20ba3ae1 bellard
    device_id = CIRRUS_ID_CLGD5446;
3239 e6e5ad80 bellard
3240 e6e5ad80 bellard
    /* setup PCI configuration registers */
3241 5fafdf24 ths
    d = (PCICirrusVGAState *)pci_register_device(bus, "Cirrus VGA",
3242 5fafdf24 ths
                                                 sizeof(PCICirrusVGAState),
3243 46e50e9d bellard
                                                 -1, NULL, NULL);
3244 e6e5ad80 bellard
    pci_conf = d->dev.config;
3245 e6e5ad80 bellard
    pci_conf[0x00] = (uint8_t) (PCI_VENDOR_CIRRUS & 0xff);
3246 e6e5ad80 bellard
    pci_conf[0x01] = (uint8_t) (PCI_VENDOR_CIRRUS >> 8);
3247 20ba3ae1 bellard
    pci_conf[0x02] = (uint8_t) (device_id & 0xff);
3248 20ba3ae1 bellard
    pci_conf[0x03] = (uint8_t) (device_id >> 8);
3249 e6e5ad80 bellard
    pci_conf[0x04] = PCI_COMMAND_IOACCESS | PCI_COMMAND_MEMACCESS;
3250 e6e5ad80 bellard
    pci_conf[0x0a] = PCI_CLASS_SUB_VGA;
3251 e6e5ad80 bellard
    pci_conf[0x0b] = PCI_CLASS_BASE_DISPLAY;
3252 e6e5ad80 bellard
    pci_conf[0x0e] = PCI_CLASS_HEADERTYPE_00h;
3253 e6e5ad80 bellard
3254 e6e5ad80 bellard
    /* setup VGA */
3255 e6e5ad80 bellard
    s = &d->cirrus_vga;
3256 5fafdf24 ths
    vga_common_init((VGAState *)s,
3257 e6e5ad80 bellard
                    ds, vga_ram_base, vga_ram_offset, vga_ram_size);
3258 78e127ef bellard
    cirrus_init_common(s, device_id, 1);
3259 d34cab9f ths
3260 4d3b6f6e balrog
    graphic_console_init(s->ds, s->update, s->invalidate, s->screen_dump,
3261 4d3b6f6e balrog
                         s->text_update, s);
3262 d34cab9f ths
3263 d2269f6f bellard
    s->pci_dev = (PCIDevice *)d;
3264 e6e5ad80 bellard
3265 e6e5ad80 bellard
    /* setup memory space */
3266 e6e5ad80 bellard
    /* memory #0 LFB */
3267 e6e5ad80 bellard
    /* memory #1 memory-mapped I/O */
3268 e6e5ad80 bellard
    /* XXX: s->vram_size must be a power of two */
3269 a5082316 bellard
    pci_register_io_region((PCIDevice *)d, 0, 0x2000000,
3270 a21ae81d bellard
                           PCI_ADDRESS_SPACE_MEM_PREFETCH, cirrus_pci_lfb_map);
3271 20ba3ae1 bellard
    if (device_id == CIRRUS_ID_CLGD5446) {
3272 a21ae81d bellard
        pci_register_io_region((PCIDevice *)d, 1, CIRRUS_PNPMMIO_SIZE,
3273 a21ae81d bellard
                               PCI_ADDRESS_SPACE_MEM, cirrus_pci_mmio_map);
3274 a21ae81d bellard
    }
3275 e6e5ad80 bellard
    /* XXX: ROM BIOS */
3276 e6e5ad80 bellard
}