Statistics
| Branch: | Revision:

root / target-ppc / helper_regs.h @ 9fceefa7

History | View | Annotate | Download (3.6 kB)

1 0411a972 j_mayer
/*
2 0411a972 j_mayer
 *  PowerPC emulation special registers manipulation helpers for qemu.
3 0411a972 j_mayer
 *
4 0411a972 j_mayer
 *  Copyright (c) 2003-2007 Jocelyn Mayer
5 0411a972 j_mayer
 *
6 0411a972 j_mayer
 * This library is free software; you can redistribute it and/or
7 0411a972 j_mayer
 * modify it under the terms of the GNU Lesser General Public
8 0411a972 j_mayer
 * License as published by the Free Software Foundation; either
9 0411a972 j_mayer
 * version 2 of the License, or (at your option) any later version.
10 0411a972 j_mayer
 *
11 0411a972 j_mayer
 * This library is distributed in the hope that it will be useful,
12 0411a972 j_mayer
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 0411a972 j_mayer
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 0411a972 j_mayer
 * Lesser General Public License for more details.
15 0411a972 j_mayer
 *
16 0411a972 j_mayer
 * You should have received a copy of the GNU Lesser General Public
17 0411a972 j_mayer
 * License along with this library; if not, write to the Free Software
18 0411a972 j_mayer
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 0411a972 j_mayer
 */
20 0411a972 j_mayer
21 0411a972 j_mayer
#if !defined(__HELPER_REGS_H__)
22 0411a972 j_mayer
#define __HELPER_REGS_H__
23 0411a972 j_mayer
24 0411a972 j_mayer
static always_inline target_ulong hreg_load_xer (CPUPPCState *env)
25 0411a972 j_mayer
{
26 0411a972 j_mayer
    return (xer_so << XER_SO) |
27 0411a972 j_mayer
        (xer_ov << XER_OV) |
28 0411a972 j_mayer
        (xer_ca << XER_CA) |
29 0411a972 j_mayer
        (xer_bc << XER_BC) |
30 0411a972 j_mayer
        (xer_cmp << XER_CMP);
31 0411a972 j_mayer
}
32 0411a972 j_mayer
33 0411a972 j_mayer
static always_inline void hreg_store_xer (CPUPPCState *env, target_ulong value)
34 0411a972 j_mayer
{
35 0411a972 j_mayer
    xer_so = (value >> XER_SO) & 0x01;
36 0411a972 j_mayer
    xer_ov = (value >> XER_OV) & 0x01;
37 0411a972 j_mayer
    xer_ca = (value >> XER_CA) & 0x01;
38 0411a972 j_mayer
    xer_cmp = (value >> XER_CMP) & 0xFF;
39 0411a972 j_mayer
    xer_bc = (value >> XER_BC) & 0x7F;
40 0411a972 j_mayer
}
41 0411a972 j_mayer
42 0411a972 j_mayer
/* Swap temporary saved registers with GPRs */
43 0411a972 j_mayer
static always_inline void hreg_swap_gpr_tgpr (CPUPPCState *env)
44 0411a972 j_mayer
{
45 0411a972 j_mayer
    ppc_gpr_t tmp;
46 0411a972 j_mayer
47 0411a972 j_mayer
    tmp = env->gpr[0];
48 0411a972 j_mayer
    env->gpr[0] = env->tgpr[0];
49 0411a972 j_mayer
    env->tgpr[0] = tmp;
50 0411a972 j_mayer
    tmp = env->gpr[1];
51 0411a972 j_mayer
    env->gpr[1] = env->tgpr[1];
52 0411a972 j_mayer
    env->tgpr[1] = tmp;
53 0411a972 j_mayer
    tmp = env->gpr[2];
54 0411a972 j_mayer
    env->gpr[2] = env->tgpr[2];
55 0411a972 j_mayer
    env->tgpr[2] = tmp;
56 0411a972 j_mayer
    tmp = env->gpr[3];
57 0411a972 j_mayer
    env->gpr[3] = env->tgpr[3];
58 0411a972 j_mayer
    env->tgpr[3] = tmp;
59 0411a972 j_mayer
}
60 0411a972 j_mayer
61 0411a972 j_mayer
static always_inline void hreg_compute_hflags (CPUPPCState *env)
62 0411a972 j_mayer
{
63 0411a972 j_mayer
    target_ulong hflags_mask;
64 0411a972 j_mayer
65 0411a972 j_mayer
    /* We 'forget' FE0 & FE1: we'll never generate imprecise exceptions */
66 0411a972 j_mayer
    hflags_mask = (1 << MSR_VR) | (1 << MSR_AP) | (1 << MSR_SA) |
67 0411a972 j_mayer
        (1 << MSR_PR) | (1 << MSR_FP) | (1 << MSR_SE) | (1 << MSR_BE) |
68 0411a972 j_mayer
        (1 << MSR_LE);
69 0411a972 j_mayer
#if defined (TARGET_PPC64)
70 0411a972 j_mayer
    hflags_mask |= (1ULL << MSR_CM) | (1ULL << MSR_SF);
71 0411a972 j_mayer
#if defined (TARGET_PPC64H)
72 0411a972 j_mayer
    hflags_mask |= 1ULL << MSR_HV;
73 0411a972 j_mayer
    /* Precompute MMU index */
74 0411a972 j_mayer
    if (msr_pr == 0 && msr_hv != 0)
75 0411a972 j_mayer
        env->mmu_idx = 2;
76 0411a972 j_mayer
    else
77 0411a972 j_mayer
#endif
78 0411a972 j_mayer
#endif
79 0411a972 j_mayer
        env->mmu_idx = 1 - msr_pr;
80 0411a972 j_mayer
    env->hflags = env->msr & hflags_mask;
81 0411a972 j_mayer
}
82 0411a972 j_mayer
83 0411a972 j_mayer
static always_inline int hreg_store_msr (CPUPPCState *env, target_ulong value)
84 0411a972 j_mayer
{
85 2f462816 j_mayer
    int excp;
86 0411a972 j_mayer
87 0411a972 j_mayer
    excp = 0;
88 0411a972 j_mayer
    value &= env->msr_mask;
89 0411a972 j_mayer
#if !defined (CONFIG_USER_ONLY)
90 0411a972 j_mayer
    if (((value >> MSR_IR) & 1) != msr_ir ||
91 0411a972 j_mayer
        ((value >> MSR_DR) & 1) != msr_dr) {
92 0411a972 j_mayer
        /* Flush all tlb when changing translation mode */
93 0411a972 j_mayer
        tlb_flush(env, 1);
94 0411a972 j_mayer
        excp = POWERPC_EXCP_NONE;
95 0411a972 j_mayer
        env->interrupt_request |= CPU_INTERRUPT_EXITTB;
96 0411a972 j_mayer
    }
97 0411a972 j_mayer
    if (unlikely((env->flags & POWERPC_FLAG_TGPR) &&
98 0411a972 j_mayer
                 ((value ^ env->msr) & (1 << MSR_TGPR)))) {
99 0411a972 j_mayer
        /* Swap temporary saved registers with GPRs */
100 0411a972 j_mayer
        hreg_swap_gpr_tgpr(env);
101 0411a972 j_mayer
    }
102 0411a972 j_mayer
    if (unlikely((value >> MSR_EP) & 1) != msr_ep) {
103 0411a972 j_mayer
        /* Change the exception prefix on PowerPC 601 */
104 0411a972 j_mayer
        env->excp_prefix = ((value >> MSR_EP) & 1) * 0xFFF00000;
105 0411a972 j_mayer
    }
106 0411a972 j_mayer
#endif
107 0411a972 j_mayer
    env->msr = value;
108 0411a972 j_mayer
    hreg_compute_hflags(env);
109 0411a972 j_mayer
#if !defined (CONFIG_USER_ONLY)
110 0411a972 j_mayer
    if (unlikely(msr_pow == 1)) {
111 2f462816 j_mayer
        if ((*env->check_pow)(env)) {
112 0411a972 j_mayer
            env->halted = 1;
113 0411a972 j_mayer
            excp = EXCP_HALTED;
114 0411a972 j_mayer
        }
115 0411a972 j_mayer
    }
116 0411a972 j_mayer
#endif
117 0411a972 j_mayer
118 0411a972 j_mayer
    return excp;
119 0411a972 j_mayer
}
120 0411a972 j_mayer
121 0411a972 j_mayer
#endif /* !defined(__HELPER_REGS_H__) */