root / hw / mips_mipssim.c @ a245f2e7
History | View | Annotate | Download (6.5 kB)
1 | f0fc6f8f | ths | /*
|
---|---|---|---|
2 | f0fc6f8f | ths | * QEMU/mipssim emulation
|
3 | f0fc6f8f | ths | *
|
4 | f0fc6f8f | ths | * Emulates a very simple machine model similiar to the one use by the
|
5 | f0fc6f8f | ths | * proprietary MIPS emulator.
|
6 | a79ee211 | ths | *
|
7 | a79ee211 | ths | * Copyright (c) 2007 Thiemo Seufer
|
8 | a79ee211 | ths | *
|
9 | a79ee211 | ths | * Permission is hereby granted, free of charge, to any person obtaining a copy
|
10 | a79ee211 | ths | * of this software and associated documentation files (the "Software"), to deal
|
11 | a79ee211 | ths | * in the Software without restriction, including without limitation the rights
|
12 | a79ee211 | ths | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
13 | a79ee211 | ths | * copies of the Software, and to permit persons to whom the Software is
|
14 | a79ee211 | ths | * furnished to do so, subject to the following conditions:
|
15 | a79ee211 | ths | *
|
16 | a79ee211 | ths | * The above copyright notice and this permission notice shall be included in
|
17 | a79ee211 | ths | * all copies or substantial portions of the Software.
|
18 | a79ee211 | ths | *
|
19 | a79ee211 | ths | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
20 | a79ee211 | ths | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
21 | a79ee211 | ths | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
22 | a79ee211 | ths | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
23 | a79ee211 | ths | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
24 | a79ee211 | ths | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
25 | a79ee211 | ths | * THE SOFTWARE.
|
26 | f0fc6f8f | ths | */
|
27 | 87ecb68b | pbrook | #include "hw.h" |
28 | 87ecb68b | pbrook | #include "mips.h" |
29 | 87ecb68b | pbrook | #include "pc.h" |
30 | 87ecb68b | pbrook | #include "isa.h" |
31 | 87ecb68b | pbrook | #include "net.h" |
32 | 87ecb68b | pbrook | #include "sysemu.h" |
33 | 87ecb68b | pbrook | #include "boards.h" |
34 | f0fc6f8f | ths | |
35 | f0fc6f8f | ths | #ifdef TARGET_WORDS_BIGENDIAN
|
36 | f0fc6f8f | ths | #define BIOS_FILENAME "mips_bios.bin" |
37 | f0fc6f8f | ths | #else
|
38 | f0fc6f8f | ths | #define BIOS_FILENAME "mipsel_bios.bin" |
39 | f0fc6f8f | ths | #endif
|
40 | f0fc6f8f | ths | |
41 | f0fc6f8f | ths | #ifdef TARGET_MIPS64
|
42 | f0fc6f8f | ths | #define PHYS_TO_VIRT(x) ((x) | ~0x7fffffffULL) |
43 | f0fc6f8f | ths | #else
|
44 | f0fc6f8f | ths | #define PHYS_TO_VIRT(x) ((x) | ~0x7fffffffU) |
45 | f0fc6f8f | ths | #endif
|
46 | f0fc6f8f | ths | |
47 | f0fc6f8f | ths | #define VIRT_TO_PHYS_ADDEND (-((int64_t)(int32_t)0x80000000)) |
48 | f0fc6f8f | ths | |
49 | 7df526e3 | ths | static struct _loaderparams { |
50 | 7df526e3 | ths | int ram_size;
|
51 | 7df526e3 | ths | const char *kernel_filename; |
52 | 7df526e3 | ths | const char *kernel_cmdline; |
53 | 7df526e3 | ths | const char *initrd_filename; |
54 | 7df526e3 | ths | } loaderparams; |
55 | 7df526e3 | ths | |
56 | f0fc6f8f | ths | static void load_kernel (CPUState *env) |
57 | f0fc6f8f | ths | { |
58 | f0fc6f8f | ths | int64_t entry, kernel_low, kernel_high; |
59 | f0fc6f8f | ths | long kernel_size;
|
60 | f0fc6f8f | ths | long initrd_size;
|
61 | f0fc6f8f | ths | ram_addr_t initrd_offset; |
62 | f0fc6f8f | ths | |
63 | 7df526e3 | ths | kernel_size = load_elf(loaderparams.kernel_filename, VIRT_TO_PHYS_ADDEND, |
64 | f0fc6f8f | ths | &entry, &kernel_low, &kernel_high); |
65 | f0fc6f8f | ths | if (kernel_size >= 0) { |
66 | f0fc6f8f | ths | if ((entry & ~0x7fffffffULL) == 0x80000000) |
67 | f0fc6f8f | ths | entry = (int32_t)entry; |
68 | b5dc7732 | ths | env->active_tc.PC = entry; |
69 | f0fc6f8f | ths | } else {
|
70 | f0fc6f8f | ths | fprintf(stderr, "qemu: could not load kernel '%s'\n",
|
71 | 7df526e3 | ths | loaderparams.kernel_filename); |
72 | f0fc6f8f | ths | exit(1);
|
73 | f0fc6f8f | ths | } |
74 | f0fc6f8f | ths | |
75 | f0fc6f8f | ths | /* load initrd */
|
76 | f0fc6f8f | ths | initrd_size = 0;
|
77 | f0fc6f8f | ths | initrd_offset = 0;
|
78 | 7df526e3 | ths | if (loaderparams.initrd_filename) {
|
79 | 7df526e3 | ths | initrd_size = get_image_size (loaderparams.initrd_filename); |
80 | f0fc6f8f | ths | if (initrd_size > 0) { |
81 | f0fc6f8f | ths | initrd_offset = (kernel_high + ~TARGET_PAGE_MASK) & TARGET_PAGE_MASK; |
82 | 7df526e3 | ths | if (initrd_offset + initrd_size > loaderparams.ram_size) {
|
83 | f0fc6f8f | ths | fprintf(stderr, |
84 | f0fc6f8f | ths | "qemu: memory too small for initial ram disk '%s'\n",
|
85 | 7df526e3 | ths | loaderparams.initrd_filename); |
86 | f0fc6f8f | ths | exit(1);
|
87 | f0fc6f8f | ths | } |
88 | 7df526e3 | ths | initrd_size = load_image(loaderparams.initrd_filename, |
89 | f0fc6f8f | ths | phys_ram_base + initrd_offset); |
90 | f0fc6f8f | ths | } |
91 | f0fc6f8f | ths | if (initrd_size == (target_ulong) -1) { |
92 | f0fc6f8f | ths | fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
|
93 | 7df526e3 | ths | loaderparams.initrd_filename); |
94 | f0fc6f8f | ths | exit(1);
|
95 | f0fc6f8f | ths | } |
96 | f0fc6f8f | ths | } |
97 | f0fc6f8f | ths | } |
98 | f0fc6f8f | ths | |
99 | f0fc6f8f | ths | static void main_cpu_reset(void *opaque) |
100 | f0fc6f8f | ths | { |
101 | f0fc6f8f | ths | CPUState *env = opaque; |
102 | f0fc6f8f | ths | cpu_reset(env); |
103 | f0fc6f8f | ths | |
104 | 7df526e3 | ths | if (loaderparams.kernel_filename)
|
105 | f0fc6f8f | ths | load_kernel (env); |
106 | f0fc6f8f | ths | } |
107 | f0fc6f8f | ths | |
108 | f0fc6f8f | ths | static void |
109 | 00f82b8a | aurel32 | mips_mipssim_init (ram_addr_t ram_size, int vga_ram_size,
|
110 | b881c2c6 | blueswir1 | const char *boot_device, DisplayState *ds, |
111 | f0fc6f8f | ths | const char *kernel_filename, const char *kernel_cmdline, |
112 | f0fc6f8f | ths | const char *initrd_filename, const char *cpu_model) |
113 | f0fc6f8f | ths | { |
114 | f0fc6f8f | ths | char buf[1024]; |
115 | f0fc6f8f | ths | unsigned long bios_offset; |
116 | f0fc6f8f | ths | CPUState *env; |
117 | b5334159 | ths | int bios_size;
|
118 | f0fc6f8f | ths | |
119 | f0fc6f8f | ths | /* Init CPUs. */
|
120 | f0fc6f8f | ths | if (cpu_model == NULL) { |
121 | f0fc6f8f | ths | #ifdef TARGET_MIPS64
|
122 | f0fc6f8f | ths | cpu_model = "5Kf";
|
123 | f0fc6f8f | ths | #else
|
124 | f0fc6f8f | ths | cpu_model = "24Kf";
|
125 | f0fc6f8f | ths | #endif
|
126 | f0fc6f8f | ths | } |
127 | aaed909a | bellard | env = cpu_init(cpu_model); |
128 | aaed909a | bellard | if (!env) {
|
129 | aaed909a | bellard | fprintf(stderr, "Unable to find CPU definition\n");
|
130 | aaed909a | bellard | exit(1);
|
131 | aaed909a | bellard | } |
132 | f0fc6f8f | ths | qemu_register_reset(main_cpu_reset, env); |
133 | f0fc6f8f | ths | |
134 | f0fc6f8f | ths | /* Allocate RAM. */
|
135 | f0fc6f8f | ths | cpu_register_physical_memory(0, ram_size, IO_MEM_RAM);
|
136 | f0fc6f8f | ths | |
137 | f0fc6f8f | ths | /* Load a BIOS / boot exception handler image. */
|
138 | b5334159 | ths | bios_offset = ram_size + vga_ram_size; |
139 | f0fc6f8f | ths | if (bios_name == NULL) |
140 | f0fc6f8f | ths | bios_name = BIOS_FILENAME; |
141 | f0fc6f8f | ths | snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name); |
142 | b5334159 | ths | bios_size = load_image(buf, phys_ram_base + bios_offset); |
143 | b5334159 | ths | if ((bios_size < 0 || bios_size > BIOS_SIZE) && !kernel_filename) { |
144 | f0fc6f8f | ths | /* Bail out if we have neither a kernel image nor boot vector code. */
|
145 | f0fc6f8f | ths | fprintf(stderr, |
146 | f0fc6f8f | ths | "qemu: Could not load MIPS bios '%s', and no -kernel argument was specified\n",
|
147 | f0fc6f8f | ths | buf); |
148 | f0fc6f8f | ths | exit(1);
|
149 | f0fc6f8f | ths | } else {
|
150 | b5334159 | ths | /* Map the BIOS / boot exception handler. */
|
151 | f0fc6f8f | ths | cpu_register_physical_memory(0x1fc00000LL,
|
152 | b5334159 | ths | bios_size, bios_offset | IO_MEM_ROM); |
153 | b5334159 | ths | /* We have a boot vector start address. */
|
154 | b5dc7732 | ths | env->active_tc.PC = (target_long)(int32_t)0xbfc00000;
|
155 | f0fc6f8f | ths | } |
156 | f0fc6f8f | ths | |
157 | f0fc6f8f | ths | if (kernel_filename) {
|
158 | 7df526e3 | ths | loaderparams.ram_size = ram_size; |
159 | 7df526e3 | ths | loaderparams.kernel_filename = kernel_filename; |
160 | 7df526e3 | ths | loaderparams.kernel_cmdline = kernel_cmdline; |
161 | 7df526e3 | ths | loaderparams.initrd_filename = initrd_filename; |
162 | f0fc6f8f | ths | load_kernel(env); |
163 | f0fc6f8f | ths | } |
164 | f0fc6f8f | ths | |
165 | f0fc6f8f | ths | /* Init CPU internal devices. */
|
166 | f0fc6f8f | ths | cpu_mips_irq_init_cpu(env); |
167 | f0fc6f8f | ths | cpu_mips_clock_init(env); |
168 | f0fc6f8f | ths | cpu_mips_irqctrl_init(); |
169 | f0fc6f8f | ths | |
170 | f0fc6f8f | ths | /* Register 64 KB of ISA IO space at 0x1fd00000. */
|
171 | f0fc6f8f | ths | isa_mmio_init(0x1fd00000, 0x00010000); |
172 | f0fc6f8f | ths | |
173 | f0fc6f8f | ths | /* A single 16450 sits at offset 0x3f8. It is attached to
|
174 | f0fc6f8f | ths | MIPS CPU INT2, which is interrupt 4. */
|
175 | f0fc6f8f | ths | if (serial_hds[0]) |
176 | b6cd0ea1 | aurel32 | serial_init(0x3f8, env->irq[4], 115200, serial_hds[0]); |
177 | f0fc6f8f | ths | |
178 | f0fc6f8f | ths | if (nd_table[0].vlan) { |
179 | f0fc6f8f | ths | if (nd_table[0].model == NULL |
180 | f0fc6f8f | ths | || strcmp(nd_table[0].model, "mipsnet") == 0) { |
181 | f0fc6f8f | ths | /* MIPSnet uses the MIPS CPU INT0, which is interrupt 2. */
|
182 | f0fc6f8f | ths | mipsnet_init(0x4200, env->irq[2], &nd_table[0]); |
183 | f0fc6f8f | ths | } else if (strcmp(nd_table[0].model, "?") == 0) { |
184 | f0fc6f8f | ths | fprintf(stderr, "qemu: Supported NICs: mipsnet\n");
|
185 | f0fc6f8f | ths | exit (1);
|
186 | f0fc6f8f | ths | } else {
|
187 | f0fc6f8f | ths | fprintf(stderr, "qemu: Unsupported NIC: %s\n", nd_table[0].model); |
188 | f0fc6f8f | ths | exit (1);
|
189 | f0fc6f8f | ths | } |
190 | f0fc6f8f | ths | } |
191 | f0fc6f8f | ths | } |
192 | f0fc6f8f | ths | |
193 | f0fc6f8f | ths | QEMUMachine mips_mipssim_machine = { |
194 | eec2743e | ths | .name = "mipssim",
|
195 | eec2743e | ths | .desc = "MIPS MIPSsim platform",
|
196 | eec2743e | ths | .init = mips_mipssim_init, |
197 | eec2743e | ths | .ram_require = BIOS_SIZE + VGA_RAM_SIZE /* unused */,
|
198 | eec2743e | ths | .nodisk_ok = 1,
|
199 | f0fc6f8f | ths | }; |