Statistics
| Branch: | Revision:

root / target-ppc / machine.c @ a456d59c

History | View | Annotate | Download (5.8 kB)

1 8dd3dca3 aurel32
#include "hw/hw.h"
2 8dd3dca3 aurel32
#include "hw/boards.h"
3 8dd3dca3 aurel32
4 8dd3dca3 aurel32
void register_machines(void)
5 8dd3dca3 aurel32
{
6 8dd3dca3 aurel32
    qemu_register_machine(&heathrow_machine);
7 8dd3dca3 aurel32
    qemu_register_machine(&core99_machine);
8 8dd3dca3 aurel32
    qemu_register_machine(&prep_machine);
9 8dd3dca3 aurel32
    qemu_register_machine(&ref405ep_machine);
10 8dd3dca3 aurel32
    qemu_register_machine(&taihu_machine);
11 2c9fade2 aurel32
    qemu_register_machine(&bamboo_machine);
12 8dd3dca3 aurel32
}
13 8dd3dca3 aurel32
14 8dd3dca3 aurel32
void cpu_save(QEMUFile *f, void *opaque)
15 8dd3dca3 aurel32
{
16 a456d59c blueswir1
    CPUState *env = (CPUState *)opaque;
17 a456d59c blueswir1
    unsigned int i, j;
18 a456d59c blueswir1
19 a456d59c blueswir1
    for (i = 0; i < 32; i++)
20 a456d59c blueswir1
        qemu_put_betls(f, &env->gpr[i]);
21 a456d59c blueswir1
#if !defined(TARGET_PPC64)
22 a456d59c blueswir1
    for (i = 0; i < 32; i++)
23 a456d59c blueswir1
        qemu_put_betls(f, &env->gprh[i]);
24 a456d59c blueswir1
#endif
25 a456d59c blueswir1
    qemu_put_betls(f, &env->lr);
26 a456d59c blueswir1
    qemu_put_betls(f, &env->ctr);
27 a456d59c blueswir1
    for (i = 0; i < 8; i++)
28 a456d59c blueswir1
        qemu_put_be32s(f, &env->crf[i]);
29 a456d59c blueswir1
    qemu_put_betls(f, &env->xer);
30 a456d59c blueswir1
    qemu_put_betls(f, &env->reserve);
31 a456d59c blueswir1
    qemu_put_betls(f, &env->msr);
32 a456d59c blueswir1
    for (i = 0; i < 4; i++)
33 a456d59c blueswir1
        qemu_put_betls(f, &env->tgpr[i]);
34 a456d59c blueswir1
    for (i = 0; i < 32; i++) {
35 a456d59c blueswir1
        union {
36 a456d59c blueswir1
            float64 d;
37 a456d59c blueswir1
            uint64_t l;
38 a456d59c blueswir1
        } u;
39 a456d59c blueswir1
        u.d = env->fpr[i];
40 a456d59c blueswir1
        qemu_put_be64(f, u.l);
41 a456d59c blueswir1
    }
42 a456d59c blueswir1
    qemu_put_be32s(f, &env->fpscr);
43 a456d59c blueswir1
    qemu_put_sbe32s(f, &env->access_type);
44 a456d59c blueswir1
#if !defined(CONFIG_USER_ONLY)
45 a456d59c blueswir1
#if defined(TARGET_PPC64)
46 a456d59c blueswir1
    qemu_put_betls(f, &env->asr);
47 a456d59c blueswir1
    qemu_put_sbe32s(f, &env->slb_nr);
48 a456d59c blueswir1
#endif
49 a456d59c blueswir1
    qemu_put_betls(f, &env->sdr1);
50 a456d59c blueswir1
    for (i = 0; i < 32; i++)
51 a456d59c blueswir1
        qemu_put_betls(f, &env->sr[i]);
52 a456d59c blueswir1
    for (i = 0; i < 2; i++)
53 a456d59c blueswir1
        for (j = 0; j < 8; j++)
54 a456d59c blueswir1
            qemu_put_betls(f, &env->DBAT[i][j]);
55 a456d59c blueswir1
    for (i = 0; i < 2; i++)
56 a456d59c blueswir1
        for (j = 0; j < 8; j++)
57 a456d59c blueswir1
            qemu_put_betls(f, &env->IBAT[i][j]);
58 a456d59c blueswir1
    qemu_put_sbe32s(f, &env->nb_tlb);
59 a456d59c blueswir1
    qemu_put_sbe32s(f, &env->tlb_per_way);
60 a456d59c blueswir1
    qemu_put_sbe32s(f, &env->nb_ways);
61 a456d59c blueswir1
    qemu_put_sbe32s(f, &env->last_way);
62 a456d59c blueswir1
    qemu_put_sbe32s(f, &env->id_tlbs);
63 a456d59c blueswir1
    qemu_put_sbe32s(f, &env->nb_pids);
64 a456d59c blueswir1
    if (env->tlb) {
65 a456d59c blueswir1
        // XXX assumes 6xx
66 a456d59c blueswir1
        for (i = 0; i < env->nb_tlb; i++) {
67 a456d59c blueswir1
            qemu_put_betls(f, &env->tlb[i].tlb6.pte0);
68 a456d59c blueswir1
            qemu_put_betls(f, &env->tlb[i].tlb6.pte1);
69 a456d59c blueswir1
            qemu_put_betls(f, &env->tlb[i].tlb6.EPN);
70 a456d59c blueswir1
        }
71 a456d59c blueswir1
    }
72 a456d59c blueswir1
    for (i = 0; i < 4; i++)
73 a456d59c blueswir1
        qemu_put_betls(f, &env->pb[i]);
74 a456d59c blueswir1
#endif
75 a456d59c blueswir1
    for (i = 0; i < 1024; i++)
76 a456d59c blueswir1
        qemu_put_betls(f, &env->spr[i]);
77 a456d59c blueswir1
    qemu_put_be32s(f, &env->vscr);
78 a456d59c blueswir1
    qemu_put_be64s(f, &env->spe_acc);
79 a456d59c blueswir1
    qemu_put_be32s(f, &env->spe_fscr);
80 a456d59c blueswir1
    qemu_put_betls(f, &env->msr_mask);
81 a456d59c blueswir1
    qemu_put_be32s(f, &env->flags);
82 a456d59c blueswir1
    qemu_put_sbe32s(f, &env->error_code);
83 a456d59c blueswir1
    qemu_put_be32s(f, &env->pending_interrupts);
84 a456d59c blueswir1
#if !defined(CONFIG_USER_ONLY)
85 a456d59c blueswir1
    qemu_put_be32s(f, &env->irq_input_state);
86 a456d59c blueswir1
    for (i = 0; i < POWERPC_EXCP_NB; i++)
87 a456d59c blueswir1
        qemu_put_betls(f, &env->excp_vectors[i]);
88 a456d59c blueswir1
    qemu_put_betls(f, &env->excp_prefix);
89 a456d59c blueswir1
    qemu_put_betls(f, &env->ivor_mask);
90 a456d59c blueswir1
    qemu_put_betls(f, &env->ivpr_mask);
91 a456d59c blueswir1
    qemu_put_betls(f, &env->hreset_vector);
92 a456d59c blueswir1
#endif
93 a456d59c blueswir1
    qemu_put_betls(f, &env->nip);
94 a456d59c blueswir1
    qemu_put_betls(f, &env->hflags);
95 a456d59c blueswir1
    qemu_put_betls(f, &env->hflags_nmsr);
96 a456d59c blueswir1
    qemu_put_sbe32s(f, &env->mmu_idx);
97 a456d59c blueswir1
    qemu_put_sbe32s(f, &env->power_mode);
98 8dd3dca3 aurel32
}
99 8dd3dca3 aurel32
100 8dd3dca3 aurel32
int cpu_load(QEMUFile *f, void *opaque, int version_id)
101 8dd3dca3 aurel32
{
102 a456d59c blueswir1
    CPUState *env = (CPUState *)opaque;
103 a456d59c blueswir1
    unsigned int i, j;
104 a456d59c blueswir1
105 a456d59c blueswir1
    for (i = 0; i < 32; i++)
106 a456d59c blueswir1
        qemu_get_betls(f, &env->gpr[i]);
107 a456d59c blueswir1
#if !defined(TARGET_PPC64)
108 a456d59c blueswir1
    for (i = 0; i < 32; i++)
109 a456d59c blueswir1
        qemu_get_betls(f, &env->gprh[i]);
110 a456d59c blueswir1
#endif
111 a456d59c blueswir1
    qemu_get_betls(f, &env->lr);
112 a456d59c blueswir1
    qemu_get_betls(f, &env->ctr);
113 a456d59c blueswir1
    for (i = 0; i < 8; i++)
114 a456d59c blueswir1
        qemu_get_be32s(f, &env->crf[i]);
115 a456d59c blueswir1
    qemu_get_betls(f, &env->xer);
116 a456d59c blueswir1
    qemu_get_betls(f, &env->reserve);
117 a456d59c blueswir1
    qemu_get_betls(f, &env->msr);
118 a456d59c blueswir1
    for (i = 0; i < 4; i++)
119 a456d59c blueswir1
        qemu_get_betls(f, &env->tgpr[i]);
120 a456d59c blueswir1
    for (i = 0; i < 32; i++) {
121 a456d59c blueswir1
        union {
122 a456d59c blueswir1
            float64 d;
123 a456d59c blueswir1
            uint64_t l;
124 a456d59c blueswir1
        } u;
125 a456d59c blueswir1
        u.l = qemu_get_be64(f);
126 a456d59c blueswir1
        env->fpr[i] = u.d;
127 a456d59c blueswir1
    }
128 a456d59c blueswir1
    qemu_get_be32s(f, &env->fpscr);
129 a456d59c blueswir1
    qemu_get_sbe32s(f, &env->access_type);
130 a456d59c blueswir1
#if !defined(CONFIG_USER_ONLY)
131 a456d59c blueswir1
#if defined(TARGET_PPC64)
132 a456d59c blueswir1
    qemu_get_betls(f, &env->asr);
133 a456d59c blueswir1
    qemu_get_sbe32s(f, &env->slb_nr);
134 a456d59c blueswir1
#endif
135 a456d59c blueswir1
    qemu_get_betls(f, &env->sdr1);
136 a456d59c blueswir1
    for (i = 0; i < 32; i++)
137 a456d59c blueswir1
        qemu_get_betls(f, &env->sr[i]);
138 a456d59c blueswir1
    for (i = 0; i < 2; i++)
139 a456d59c blueswir1
        for (j = 0; j < 8; j++)
140 a456d59c blueswir1
            qemu_get_betls(f, &env->DBAT[i][j]);
141 a456d59c blueswir1
    for (i = 0; i < 2; i++)
142 a456d59c blueswir1
        for (j = 0; j < 8; j++)
143 a456d59c blueswir1
            qemu_get_betls(f, &env->IBAT[i][j]);
144 a456d59c blueswir1
    qemu_get_sbe32s(f, &env->nb_tlb);
145 a456d59c blueswir1
    qemu_get_sbe32s(f, &env->tlb_per_way);
146 a456d59c blueswir1
    qemu_get_sbe32s(f, &env->nb_ways);
147 a456d59c blueswir1
    qemu_get_sbe32s(f, &env->last_way);
148 a456d59c blueswir1
    qemu_get_sbe32s(f, &env->id_tlbs);
149 a456d59c blueswir1
    qemu_get_sbe32s(f, &env->nb_pids);
150 a456d59c blueswir1
    if (env->tlb) {
151 a456d59c blueswir1
        // XXX assumes 6xx
152 a456d59c blueswir1
        for (i = 0; i < env->nb_tlb; i++) {
153 a456d59c blueswir1
            qemu_get_betls(f, &env->tlb[i].tlb6.pte0);
154 a456d59c blueswir1
            qemu_get_betls(f, &env->tlb[i].tlb6.pte1);
155 a456d59c blueswir1
            qemu_get_betls(f, &env->tlb[i].tlb6.EPN);
156 a456d59c blueswir1
        }
157 a456d59c blueswir1
    }
158 a456d59c blueswir1
    for (i = 0; i < 4; i++)
159 a456d59c blueswir1
        qemu_get_betls(f, &env->pb[i]);
160 a456d59c blueswir1
#endif
161 a456d59c blueswir1
    for (i = 0; i < 1024; i++)
162 a456d59c blueswir1
        qemu_get_betls(f, &env->spr[i]);
163 a456d59c blueswir1
    qemu_get_be32s(f, &env->vscr);
164 a456d59c blueswir1
    qemu_get_be64s(f, &env->spe_acc);
165 a456d59c blueswir1
    qemu_get_be32s(f, &env->spe_fscr);
166 a456d59c blueswir1
    qemu_get_betls(f, &env->msr_mask);
167 a456d59c blueswir1
    qemu_get_be32s(f, &env->flags);
168 a456d59c blueswir1
    qemu_get_sbe32s(f, &env->error_code);
169 a456d59c blueswir1
    qemu_get_be32s(f, &env->pending_interrupts);
170 a456d59c blueswir1
#if !defined(CONFIG_USER_ONLY)
171 a456d59c blueswir1
    qemu_get_be32s(f, &env->irq_input_state);
172 a456d59c blueswir1
    for (i = 0; i < POWERPC_EXCP_NB; i++)
173 a456d59c blueswir1
        qemu_get_betls(f, &env->excp_vectors[i]);
174 a456d59c blueswir1
    qemu_get_betls(f, &env->excp_prefix);
175 a456d59c blueswir1
    qemu_get_betls(f, &env->ivor_mask);
176 a456d59c blueswir1
    qemu_get_betls(f, &env->ivpr_mask);
177 a456d59c blueswir1
    qemu_get_betls(f, &env->hreset_vector);
178 a456d59c blueswir1
#endif
179 a456d59c blueswir1
    qemu_get_betls(f, &env->nip);
180 a456d59c blueswir1
    qemu_get_betls(f, &env->hflags);
181 a456d59c blueswir1
    qemu_get_betls(f, &env->hflags_nmsr);
182 a456d59c blueswir1
    qemu_get_sbe32s(f, &env->mmu_idx);
183 a456d59c blueswir1
    qemu_get_sbe32s(f, &env->power_mode);
184 a456d59c blueswir1
185 8dd3dca3 aurel32
    return 0;
186 8dd3dca3 aurel32
}