Statistics
| Branch: | Revision:

root / hw / tusb6010.c @ a4a771c0

History | View | Annotate | Download (23.5 kB)

1 942ac052 balrog
/*
2 942ac052 balrog
 * Texas Instruments TUSB6010 emulation.
3 942ac052 balrog
 * Based on reverse-engineering of a linux driver.
4 942ac052 balrog
 *
5 942ac052 balrog
 * Copyright (C) 2008 Nokia Corporation
6 942ac052 balrog
 * Written by Andrzej Zaborowski <andrew@openedhand.com>
7 942ac052 balrog
 *
8 942ac052 balrog
 * This program is free software; you can redistribute it and/or
9 942ac052 balrog
 * modify it under the terms of the GNU General Public License as
10 942ac052 balrog
 * published by the Free Software Foundation; either version 2 or
11 942ac052 balrog
 * (at your option) version 3 of the License.
12 942ac052 balrog
 *
13 942ac052 balrog
 * This program is distributed in the hope that it will be useful,
14 942ac052 balrog
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 942ac052 balrog
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16 942ac052 balrog
 * GNU General Public License for more details.
17 942ac052 balrog
 *
18 942ac052 balrog
 * You should have received a copy of the GNU General Public License
19 942ac052 balrog
 * along with this program; if not, write to the Free Software
20 942ac052 balrog
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 942ac052 balrog
 * MA 02111-1307 USA
22 942ac052 balrog
 */
23 942ac052 balrog
#include "qemu-common.h"
24 942ac052 balrog
#include "qemu-timer.h"
25 942ac052 balrog
#include "usb.h"
26 942ac052 balrog
#include "omap.h"
27 942ac052 balrog
#include "irq.h"
28 b1d8e52e blueswir1
#include "devices.h"
29 942ac052 balrog
30 942ac052 balrog
struct tusb_s {
31 942ac052 balrog
    int iomemtype[2];
32 942ac052 balrog
    qemu_irq irq;
33 942ac052 balrog
    struct musb_s *musb;
34 942ac052 balrog
    QEMUTimer *otg_timer;
35 942ac052 balrog
    QEMUTimer *pwr_timer;
36 942ac052 balrog
37 942ac052 balrog
    int power;
38 942ac052 balrog
    uint32_t scratch;
39 942ac052 balrog
    uint16_t test_reset;
40 942ac052 balrog
    uint32_t prcm_config;
41 942ac052 balrog
    uint32_t prcm_mngmt;
42 942ac052 balrog
    uint16_t otg_status;
43 942ac052 balrog
    uint32_t dev_config;
44 942ac052 balrog
    int host_mode;
45 942ac052 balrog
    uint32_t intr;
46 942ac052 balrog
    uint32_t intr_ok;
47 942ac052 balrog
    uint32_t mask;
48 942ac052 balrog
    uint32_t usbip_intr;
49 942ac052 balrog
    uint32_t usbip_mask;
50 942ac052 balrog
    uint32_t gpio_intr;
51 942ac052 balrog
    uint32_t gpio_mask;
52 942ac052 balrog
    uint32_t gpio_config;
53 942ac052 balrog
    uint32_t dma_intr;
54 942ac052 balrog
    uint32_t dma_mask;
55 942ac052 balrog
    uint32_t dma_map;
56 942ac052 balrog
    uint32_t dma_config;
57 942ac052 balrog
    uint32_t ep0_config;
58 942ac052 balrog
    uint32_t rx_config[15];
59 942ac052 balrog
    uint32_t tx_config[15];
60 942ac052 balrog
    uint32_t wkup_mask;
61 942ac052 balrog
    uint32_t pullup[2];
62 942ac052 balrog
    uint32_t control_config;
63 942ac052 balrog
    uint32_t otg_timer_val;
64 942ac052 balrog
};
65 942ac052 balrog
66 942ac052 balrog
#define TUSB_DEVCLOCK                        60000000        /* 60 MHz */
67 942ac052 balrog
68 942ac052 balrog
#define TUSB_VLYNQ_CTRL                        0x004
69 942ac052 balrog
70 942ac052 balrog
/* Mentor Graphics OTG core registers.  */
71 942ac052 balrog
#define TUSB_BASE_OFFSET                0x400
72 942ac052 balrog
73 942ac052 balrog
/* FIFO registers, 32-bit.  */
74 942ac052 balrog
#define TUSB_FIFO_BASE                        0x600
75 942ac052 balrog
76 942ac052 balrog
/* Device System & Control registers, 32-bit.  */
77 942ac052 balrog
#define TUSB_SYS_REG_BASE                0x800
78 942ac052 balrog
79 942ac052 balrog
#define TUSB_DEV_CONF                        (TUSB_SYS_REG_BASE + 0x000)
80 942ac052 balrog
#define        TUSB_DEV_CONF_USB_HOST_MODE        (1 << 16)
81 942ac052 balrog
#define        TUSB_DEV_CONF_PROD_TEST_MODE        (1 << 15)
82 942ac052 balrog
#define        TUSB_DEV_CONF_SOFT_ID                (1 << 1)
83 942ac052 balrog
#define        TUSB_DEV_CONF_ID_SEL                (1 << 0)
84 942ac052 balrog
85 942ac052 balrog
#define TUSB_PHY_OTG_CTRL_ENABLE        (TUSB_SYS_REG_BASE + 0x004)
86 942ac052 balrog
#define TUSB_PHY_OTG_CTRL                (TUSB_SYS_REG_BASE + 0x008)
87 942ac052 balrog
#define        TUSB_PHY_OTG_CTRL_WRPROTECT        (0xa5 << 24)
88 942ac052 balrog
#define        TUSB_PHY_OTG_CTRL_O_ID_PULLUP        (1 << 23)
89 942ac052 balrog
#define        TUSB_PHY_OTG_CTRL_O_VBUS_DET_EN        (1 << 19)
90 942ac052 balrog
#define        TUSB_PHY_OTG_CTRL_O_SESS_END_EN        (1 << 18)
91 942ac052 balrog
#define        TUSB_PHY_OTG_CTRL_TESTM2        (1 << 17)
92 942ac052 balrog
#define        TUSB_PHY_OTG_CTRL_TESTM1        (1 << 16)
93 942ac052 balrog
#define        TUSB_PHY_OTG_CTRL_TESTM0        (1 << 15)
94 942ac052 balrog
#define        TUSB_PHY_OTG_CTRL_TX_DATA2        (1 << 14)
95 942ac052 balrog
#define        TUSB_PHY_OTG_CTRL_TX_GZ2        (1 << 13)
96 942ac052 balrog
#define        TUSB_PHY_OTG_CTRL_TX_ENABLE2        (1 << 12)
97 942ac052 balrog
#define        TUSB_PHY_OTG_CTRL_DM_PULLDOWN        (1 << 11)
98 942ac052 balrog
#define        TUSB_PHY_OTG_CTRL_DP_PULLDOWN        (1 << 10)
99 942ac052 balrog
#define        TUSB_PHY_OTG_CTRL_OSC_EN        (1 << 9)
100 942ac052 balrog
#define        TUSB_PHY_OTG_CTRL_PHYREF_CLK(v)        (((v) & 3) << 7)
101 942ac052 balrog
#define        TUSB_PHY_OTG_CTRL_PD                (1 << 6)
102 942ac052 balrog
#define        TUSB_PHY_OTG_CTRL_PLL_ON        (1 << 5)
103 942ac052 balrog
#define        TUSB_PHY_OTG_CTRL_EXT_RPU        (1 << 4)
104 942ac052 balrog
#define        TUSB_PHY_OTG_CTRL_PWR_GOOD        (1 << 3)
105 942ac052 balrog
#define        TUSB_PHY_OTG_CTRL_RESET                (1 << 2)
106 942ac052 balrog
#define        TUSB_PHY_OTG_CTRL_SUSPENDM        (1 << 1)
107 942ac052 balrog
#define        TUSB_PHY_OTG_CTRL_CLK_MODE        (1 << 0)
108 942ac052 balrog
109 942ac052 balrog
/* OTG status register */
110 942ac052 balrog
#define TUSB_DEV_OTG_STAT                (TUSB_SYS_REG_BASE + 0x00c)
111 942ac052 balrog
#define        TUSB_DEV_OTG_STAT_PWR_CLK_GOOD        (1 << 8)
112 942ac052 balrog
#define        TUSB_DEV_OTG_STAT_SESS_END        (1 << 7)
113 942ac052 balrog
#define        TUSB_DEV_OTG_STAT_SESS_VALID        (1 << 6)
114 942ac052 balrog
#define        TUSB_DEV_OTG_STAT_VBUS_VALID        (1 << 5)
115 942ac052 balrog
#define        TUSB_DEV_OTG_STAT_VBUS_SENSE        (1 << 4)
116 942ac052 balrog
#define        TUSB_DEV_OTG_STAT_ID_STATUS        (1 << 3)
117 942ac052 balrog
#define        TUSB_DEV_OTG_STAT_HOST_DISCON        (1 << 2)
118 942ac052 balrog
#define        TUSB_DEV_OTG_STAT_LINE_STATE        (3 << 0)
119 942ac052 balrog
#define        TUSB_DEV_OTG_STAT_DP_ENABLE        (1 << 1)
120 942ac052 balrog
#define        TUSB_DEV_OTG_STAT_DM_ENABLE        (1 << 0)
121 942ac052 balrog
122 942ac052 balrog
#define TUSB_DEV_OTG_TIMER                (TUSB_SYS_REG_BASE + 0x010)
123 942ac052 balrog
#define TUSB_DEV_OTG_TIMER_ENABLE        (1 << 31)
124 942ac052 balrog
#define TUSB_DEV_OTG_TIMER_VAL(v)        ((v) & 0x07ffffff)
125 942ac052 balrog
#define TUSB_PRCM_REV                        (TUSB_SYS_REG_BASE + 0x014)
126 942ac052 balrog
127 942ac052 balrog
/* PRCM configuration register */
128 942ac052 balrog
#define TUSB_PRCM_CONF                        (TUSB_SYS_REG_BASE + 0x018)
129 942ac052 balrog
#define        TUSB_PRCM_CONF_SFW_CPEN                (1 << 24)
130 942ac052 balrog
#define        TUSB_PRCM_CONF_SYS_CLKSEL(v)        (((v) & 3) << 16)
131 942ac052 balrog
132 942ac052 balrog
/* PRCM management register */
133 942ac052 balrog
#define TUSB_PRCM_MNGMT                        (TUSB_SYS_REG_BASE + 0x01c)
134 942ac052 balrog
#define        TUSB_PRCM_MNGMT_SRP_FIX_TMR(v)        (((v) & 0xf) << 25)
135 942ac052 balrog
#define        TUSB_PRCM_MNGMT_SRP_FIX_EN        (1 << 24)
136 942ac052 balrog
#define        TUSB_PRCM_MNGMT_VBUS_VAL_TMR(v)        (((v) & 0xf) << 20)
137 942ac052 balrog
#define        TUSB_PRCM_MNGMT_VBUS_VAL_FLT_EN        (1 << 19)
138 942ac052 balrog
#define        TUSB_PRCM_MNGMT_DFT_CLK_DIS        (1 << 18)
139 942ac052 balrog
#define        TUSB_PRCM_MNGMT_VLYNQ_CLK_DIS        (1 << 17)
140 942ac052 balrog
#define        TUSB_PRCM_MNGMT_OTG_SESS_END_EN        (1 << 10)
141 942ac052 balrog
#define        TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN        (1 << 9)
142 942ac052 balrog
#define        TUSB_PRCM_MNGMT_OTG_ID_PULLUP        (1 << 8)
143 942ac052 balrog
#define        TUSB_PRCM_MNGMT_15_SW_EN        (1 << 4)
144 942ac052 balrog
#define        TUSB_PRCM_MNGMT_33_SW_EN        (1 << 3)
145 942ac052 balrog
#define        TUSB_PRCM_MNGMT_5V_CPEN                (1 << 2)
146 942ac052 balrog
#define        TUSB_PRCM_MNGMT_PM_IDLE                (1 << 1)
147 942ac052 balrog
#define        TUSB_PRCM_MNGMT_DEV_IDLE        (1 << 0)
148 942ac052 balrog
149 942ac052 balrog
/* Wake-up source clear and mask registers */
150 942ac052 balrog
#define TUSB_PRCM_WAKEUP_SOURCE                (TUSB_SYS_REG_BASE + 0x020)
151 942ac052 balrog
#define TUSB_PRCM_WAKEUP_CLEAR                (TUSB_SYS_REG_BASE + 0x028)
152 942ac052 balrog
#define TUSB_PRCM_WAKEUP_MASK                (TUSB_SYS_REG_BASE + 0x02c)
153 942ac052 balrog
#define        TUSB_PRCM_WAKEUP_RESERVED_BITS        (0xffffe << 13)
154 942ac052 balrog
#define        TUSB_PRCM_WGPIO_7                (1 << 12)
155 942ac052 balrog
#define        TUSB_PRCM_WGPIO_6                (1 << 11)
156 942ac052 balrog
#define        TUSB_PRCM_WGPIO_5                (1 << 10)
157 942ac052 balrog
#define        TUSB_PRCM_WGPIO_4                (1 << 9)
158 942ac052 balrog
#define        TUSB_PRCM_WGPIO_3                (1 << 8)
159 942ac052 balrog
#define        TUSB_PRCM_WGPIO_2                (1 << 7)
160 942ac052 balrog
#define        TUSB_PRCM_WGPIO_1                (1 << 6)
161 942ac052 balrog
#define        TUSB_PRCM_WGPIO_0                (1 << 5)
162 942ac052 balrog
#define        TUSB_PRCM_WHOSTDISCON                (1 << 4)        /* Host disconnect */
163 942ac052 balrog
#define        TUSB_PRCM_WBUS                        (1 << 3)        /* USB bus resume */
164 942ac052 balrog
#define        TUSB_PRCM_WNORCS                (1 << 2)        /* NOR chip select */
165 942ac052 balrog
#define        TUSB_PRCM_WVBUS                        (1 << 1)        /* OTG PHY VBUS */
166 942ac052 balrog
#define        TUSB_PRCM_WID                        (1 << 0)        /* OTG PHY ID detect */
167 942ac052 balrog
168 942ac052 balrog
#define TUSB_PULLUP_1_CTRL                (TUSB_SYS_REG_BASE + 0x030)
169 942ac052 balrog
#define TUSB_PULLUP_2_CTRL                (TUSB_SYS_REG_BASE + 0x034)
170 942ac052 balrog
#define TUSB_INT_CTRL_REV                (TUSB_SYS_REG_BASE + 0x038)
171 942ac052 balrog
#define TUSB_INT_CTRL_CONF                (TUSB_SYS_REG_BASE + 0x03c)
172 942ac052 balrog
#define TUSB_USBIP_INT_SRC                (TUSB_SYS_REG_BASE + 0x040)
173 942ac052 balrog
#define TUSB_USBIP_INT_SET                (TUSB_SYS_REG_BASE + 0x044)
174 942ac052 balrog
#define TUSB_USBIP_INT_CLEAR                (TUSB_SYS_REG_BASE + 0x048)
175 942ac052 balrog
#define TUSB_USBIP_INT_MASK                (TUSB_SYS_REG_BASE + 0x04c)
176 942ac052 balrog
#define TUSB_DMA_INT_SRC                (TUSB_SYS_REG_BASE + 0x050)
177 942ac052 balrog
#define TUSB_DMA_INT_SET                (TUSB_SYS_REG_BASE + 0x054)
178 942ac052 balrog
#define TUSB_DMA_INT_CLEAR                (TUSB_SYS_REG_BASE + 0x058)
179 942ac052 balrog
#define TUSB_DMA_INT_MASK                (TUSB_SYS_REG_BASE + 0x05c)
180 942ac052 balrog
#define TUSB_GPIO_INT_SRC                (TUSB_SYS_REG_BASE + 0x060)
181 942ac052 balrog
#define TUSB_GPIO_INT_SET                (TUSB_SYS_REG_BASE + 0x064)
182 942ac052 balrog
#define TUSB_GPIO_INT_CLEAR                (TUSB_SYS_REG_BASE + 0x068)
183 942ac052 balrog
#define TUSB_GPIO_INT_MASK                (TUSB_SYS_REG_BASE + 0x06c)
184 942ac052 balrog
185 942ac052 balrog
/* NOR flash interrupt source registers */
186 942ac052 balrog
#define TUSB_INT_SRC                        (TUSB_SYS_REG_BASE + 0x070)
187 942ac052 balrog
#define TUSB_INT_SRC_SET                (TUSB_SYS_REG_BASE + 0x074)
188 942ac052 balrog
#define TUSB_INT_SRC_CLEAR                (TUSB_SYS_REG_BASE + 0x078)
189 942ac052 balrog
#define TUSB_INT_MASK                        (TUSB_SYS_REG_BASE + 0x07c)
190 942ac052 balrog
#define        TUSB_INT_SRC_TXRX_DMA_DONE        (1 << 24)
191 942ac052 balrog
#define        TUSB_INT_SRC_USB_IP_CORE        (1 << 17)
192 942ac052 balrog
#define        TUSB_INT_SRC_OTG_TIMEOUT        (1 << 16)
193 942ac052 balrog
#define        TUSB_INT_SRC_VBUS_SENSE_CHNG        (1 << 15)
194 942ac052 balrog
#define        TUSB_INT_SRC_ID_STATUS_CHNG        (1 << 14)
195 942ac052 balrog
#define        TUSB_INT_SRC_DEV_WAKEUP                (1 << 13)
196 942ac052 balrog
#define        TUSB_INT_SRC_DEV_READY                (1 << 12)
197 942ac052 balrog
#define        TUSB_INT_SRC_USB_IP_TX                (1 << 9)
198 942ac052 balrog
#define        TUSB_INT_SRC_USB_IP_RX                (1 << 8)
199 942ac052 balrog
#define        TUSB_INT_SRC_USB_IP_VBUS_ERR        (1 << 7)
200 942ac052 balrog
#define        TUSB_INT_SRC_USB_IP_VBUS_REQ        (1 << 6)
201 942ac052 balrog
#define        TUSB_INT_SRC_USB_IP_DISCON        (1 << 5)
202 942ac052 balrog
#define        TUSB_INT_SRC_USB_IP_CONN        (1 << 4)
203 942ac052 balrog
#define        TUSB_INT_SRC_USB_IP_SOF                (1 << 3)
204 942ac052 balrog
#define        TUSB_INT_SRC_USB_IP_RST_BABBLE        (1 << 2)
205 942ac052 balrog
#define        TUSB_INT_SRC_USB_IP_RESUME        (1 << 1)
206 942ac052 balrog
#define        TUSB_INT_SRC_USB_IP_SUSPEND        (1 << 0)
207 942ac052 balrog
208 942ac052 balrog
#define TUSB_GPIO_REV                        (TUSB_SYS_REG_BASE + 0x080)
209 942ac052 balrog
#define TUSB_GPIO_CONF                        (TUSB_SYS_REG_BASE + 0x084)
210 942ac052 balrog
#define TUSB_DMA_CTRL_REV                (TUSB_SYS_REG_BASE + 0x100)
211 942ac052 balrog
#define TUSB_DMA_REQ_CONF                (TUSB_SYS_REG_BASE + 0x104)
212 942ac052 balrog
#define TUSB_EP0_CONF                        (TUSB_SYS_REG_BASE + 0x108)
213 942ac052 balrog
#define TUSB_EP_IN_SIZE                        (TUSB_SYS_REG_BASE + 0x10c)
214 942ac052 balrog
#define TUSB_DMA_EP_MAP                        (TUSB_SYS_REG_BASE + 0x148)
215 942ac052 balrog
#define TUSB_EP_OUT_SIZE                (TUSB_SYS_REG_BASE + 0x14c)
216 942ac052 balrog
#define TUSB_EP_MAX_PACKET_SIZE_OFFSET        (TUSB_SYS_REG_BASE + 0x188)
217 942ac052 balrog
#define TUSB_SCRATCH_PAD                (TUSB_SYS_REG_BASE + 0x1c4)
218 942ac052 balrog
#define TUSB_WAIT_COUNT                        (TUSB_SYS_REG_BASE + 0x1c8)
219 942ac052 balrog
#define TUSB_PROD_TEST_RESET                (TUSB_SYS_REG_BASE + 0x1d8)
220 942ac052 balrog
221 942ac052 balrog
#define TUSB_DIDR1_LO                        (TUSB_SYS_REG_BASE + 0x1f8)
222 942ac052 balrog
#define TUSB_DIDR1_HI                        (TUSB_SYS_REG_BASE + 0x1fc)
223 942ac052 balrog
224 942ac052 balrog
/* Device System & Control register bitfields */
225 942ac052 balrog
#define TUSB_INT_CTRL_CONF_INT_RLCYC(v)        (((v) & 0x7) << 18)
226 942ac052 balrog
#define TUSB_INT_CTRL_CONF_INT_POLARITY        (1 << 17)
227 942ac052 balrog
#define TUSB_INT_CTRL_CONF_INT_MODE        (1 << 16)
228 942ac052 balrog
#define TUSB_GPIO_CONF_DMAREQ(v)        (((v) & 0x3f) << 24)
229 942ac052 balrog
#define TUSB_DMA_REQ_CONF_BURST_SIZE(v)        (((v) & 3) << 26)
230 942ac052 balrog
#define TUSB_DMA_REQ_CONF_DMA_RQ_EN(v)        (((v) & 0x3f) << 20)
231 942ac052 balrog
#define TUSB_DMA_REQ_CONF_DMA_RQ_ASR(v)        (((v) & 0xf) << 16)
232 942ac052 balrog
#define TUSB_EP0_CONFIG_SW_EN                (1 << 8)
233 942ac052 balrog
#define TUSB_EP0_CONFIG_DIR_TX                (1 << 7)
234 942ac052 balrog
#define TUSB_EP0_CONFIG_XFR_SIZE(v)        ((v) & 0x7f)
235 942ac052 balrog
#define TUSB_EP_CONFIG_SW_EN                (1 << 31)
236 942ac052 balrog
#define TUSB_EP_CONFIG_XFR_SIZE(v)        ((v) & 0x7fffffff)
237 942ac052 balrog
#define TUSB_PROD_TEST_RESET_VAL        0xa596
238 942ac052 balrog
239 942ac052 balrog
int tusb6010_sync_io(struct tusb_s *s)
240 942ac052 balrog
{
241 942ac052 balrog
    return s->iomemtype[0];
242 942ac052 balrog
}
243 942ac052 balrog
244 942ac052 balrog
int tusb6010_async_io(struct tusb_s *s)
245 942ac052 balrog
{
246 942ac052 balrog
    return s->iomemtype[1];
247 942ac052 balrog
}
248 942ac052 balrog
249 942ac052 balrog
static void tusb_intr_update(struct tusb_s *s)
250 942ac052 balrog
{
251 942ac052 balrog
    if (s->control_config & TUSB_INT_CTRL_CONF_INT_POLARITY)
252 942ac052 balrog
        qemu_set_irq(s->irq, s->intr & ~s->mask & s->intr_ok);
253 942ac052 balrog
    else
254 942ac052 balrog
        qemu_set_irq(s->irq, (!(s->intr & ~s->mask)) & s->intr_ok);
255 942ac052 balrog
}
256 942ac052 balrog
257 942ac052 balrog
static void tusb_usbip_intr_update(struct tusb_s *s)
258 942ac052 balrog
{
259 942ac052 balrog
    /* TX interrupt in the MUSB */
260 942ac052 balrog
    if (s->usbip_intr & 0x0000ffff & ~s->usbip_mask)
261 942ac052 balrog
        s->intr |= TUSB_INT_SRC_USB_IP_TX;
262 942ac052 balrog
    else
263 942ac052 balrog
        s->intr &= ~TUSB_INT_SRC_USB_IP_TX;
264 942ac052 balrog
265 942ac052 balrog
    /* RX interrupt in the MUSB */
266 942ac052 balrog
    if (s->usbip_intr & 0xffff0000 & ~s->usbip_mask)
267 942ac052 balrog
        s->intr |= TUSB_INT_SRC_USB_IP_RX;
268 942ac052 balrog
    else
269 942ac052 balrog
        s->intr &= ~TUSB_INT_SRC_USB_IP_RX;
270 942ac052 balrog
271 942ac052 balrog
    /* XXX: What about TUSB_INT_SRC_USB_IP_CORE?  */
272 942ac052 balrog
273 942ac052 balrog
    tusb_intr_update(s);
274 942ac052 balrog
}
275 942ac052 balrog
276 942ac052 balrog
static void tusb_dma_intr_update(struct tusb_s *s)
277 942ac052 balrog
{
278 942ac052 balrog
    if (s->dma_intr & ~s->dma_mask)
279 942ac052 balrog
        s->intr |= TUSB_INT_SRC_TXRX_DMA_DONE;
280 942ac052 balrog
    else
281 942ac052 balrog
        s->intr &= ~TUSB_INT_SRC_TXRX_DMA_DONE;
282 942ac052 balrog
283 942ac052 balrog
    tusb_intr_update(s);
284 942ac052 balrog
}
285 942ac052 balrog
286 942ac052 balrog
static void tusb_gpio_intr_update(struct tusb_s *s)
287 942ac052 balrog
{
288 942ac052 balrog
    /* TODO: How is this signalled?  */
289 942ac052 balrog
}
290 942ac052 balrog
291 942ac052 balrog
extern CPUReadMemoryFunc *musb_read[];
292 942ac052 balrog
extern CPUWriteMemoryFunc *musb_write[];
293 942ac052 balrog
294 942ac052 balrog
static uint32_t tusb_async_readb(void *opaque, target_phys_addr_t addr)
295 942ac052 balrog
{
296 942ac052 balrog
    struct tusb_s *s = (struct tusb_s *) opaque;
297 942ac052 balrog
298 942ac052 balrog
    switch (addr & 0xfff) {
299 942ac052 balrog
    case TUSB_BASE_OFFSET ... (TUSB_BASE_OFFSET | 0x1ff):
300 942ac052 balrog
        return musb_read[0](s->musb, addr & 0x1ff);
301 942ac052 balrog
302 942ac052 balrog
    case TUSB_FIFO_BASE ... (TUSB_FIFO_BASE | 0x1ff):
303 942ac052 balrog
        return musb_read[0](s->musb, 0x20 + ((addr >> 3) & 0x3c));
304 942ac052 balrog
    }
305 942ac052 balrog
306 942ac052 balrog
    printf("%s: unknown register at %03x\n",
307 942ac052 balrog
                    __FUNCTION__, (int) (addr & 0xfff));
308 942ac052 balrog
    return 0;
309 942ac052 balrog
}
310 942ac052 balrog
311 942ac052 balrog
static uint32_t tusb_async_readh(void *opaque, target_phys_addr_t addr)
312 942ac052 balrog
{
313 942ac052 balrog
    struct tusb_s *s = (struct tusb_s *) opaque;
314 942ac052 balrog
315 942ac052 balrog
    switch (addr & 0xfff) {
316 942ac052 balrog
    case TUSB_BASE_OFFSET ... (TUSB_BASE_OFFSET | 0x1ff):
317 942ac052 balrog
        return musb_read[1](s->musb, addr & 0x1ff);
318 942ac052 balrog
319 942ac052 balrog
    case TUSB_FIFO_BASE ... (TUSB_FIFO_BASE | 0x1ff):
320 942ac052 balrog
        return musb_read[1](s->musb, 0x20 + ((addr >> 3) & 0x3c));
321 942ac052 balrog
    }
322 942ac052 balrog
323 942ac052 balrog
    printf("%s: unknown register at %03x\n",
324 942ac052 balrog
                    __FUNCTION__, (int) (addr & 0xfff));
325 942ac052 balrog
    return 0;
326 942ac052 balrog
}
327 942ac052 balrog
328 942ac052 balrog
static uint32_t tusb_async_readw(void *opaque, target_phys_addr_t addr)
329 942ac052 balrog
{
330 942ac052 balrog
    struct tusb_s *s = (struct tusb_s *) opaque;
331 942ac052 balrog
    int offset = addr & 0xfff;
332 942ac052 balrog
    int epnum;
333 942ac052 balrog
    uint32_t ret;
334 942ac052 balrog
335 942ac052 balrog
    switch (offset) {
336 942ac052 balrog
    case TUSB_DEV_CONF:
337 942ac052 balrog
        return s->dev_config;
338 942ac052 balrog
339 942ac052 balrog
    case TUSB_BASE_OFFSET ... (TUSB_BASE_OFFSET | 0x1ff):
340 942ac052 balrog
        return musb_read[2](s->musb, offset & 0x1ff);
341 942ac052 balrog
342 942ac052 balrog
    case TUSB_FIFO_BASE ... (TUSB_FIFO_BASE | 0x1ff):
343 942ac052 balrog
        return musb_read[2](s->musb, 0x20 + ((addr >> 3) & 0x3c));
344 942ac052 balrog
345 942ac052 balrog
    case TUSB_PHY_OTG_CTRL_ENABLE:
346 942ac052 balrog
    case TUSB_PHY_OTG_CTRL:
347 942ac052 balrog
        return 0x00;        /* TODO */
348 942ac052 balrog
349 942ac052 balrog
    case TUSB_DEV_OTG_STAT:
350 942ac052 balrog
        ret = s->otg_status;
351 942ac052 balrog
#if 0
352 942ac052 balrog
        if (!(s->prcm_mngmt & TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN))
353 942ac052 balrog
            ret &= ~TUSB_DEV_OTG_STAT_VBUS_VALID;
354 942ac052 balrog
#endif
355 942ac052 balrog
        return ret;
356 942ac052 balrog
    case TUSB_DEV_OTG_TIMER:
357 942ac052 balrog
        return s->otg_timer_val;
358 942ac052 balrog
359 942ac052 balrog
    case TUSB_PRCM_REV:
360 942ac052 balrog
        return 0x20;
361 942ac052 balrog
    case TUSB_PRCM_CONF:
362 942ac052 balrog
        return s->prcm_config;
363 942ac052 balrog
    case TUSB_PRCM_MNGMT:
364 942ac052 balrog
        return s->prcm_mngmt;
365 942ac052 balrog
    case TUSB_PRCM_WAKEUP_SOURCE:
366 942ac052 balrog
    case TUSB_PRCM_WAKEUP_CLEAR:        /* TODO: What does this one return?  */
367 942ac052 balrog
        return 0x00000000;
368 942ac052 balrog
    case TUSB_PRCM_WAKEUP_MASK:
369 942ac052 balrog
        return s->wkup_mask;
370 942ac052 balrog
371 942ac052 balrog
    case TUSB_PULLUP_1_CTRL:
372 942ac052 balrog
        return s->pullup[0];
373 942ac052 balrog
    case TUSB_PULLUP_2_CTRL:
374 942ac052 balrog
        return s->pullup[1];
375 942ac052 balrog
376 942ac052 balrog
    case TUSB_INT_CTRL_REV:
377 942ac052 balrog
        return 0x20;
378 942ac052 balrog
    case TUSB_INT_CTRL_CONF:
379 942ac052 balrog
        return s->control_config;
380 942ac052 balrog
381 942ac052 balrog
    case TUSB_USBIP_INT_SRC:
382 942ac052 balrog
    case TUSB_USBIP_INT_SET:        /* TODO: What do these two return?  */
383 942ac052 balrog
    case TUSB_USBIP_INT_CLEAR:
384 942ac052 balrog
        return s->usbip_intr;
385 942ac052 balrog
    case TUSB_USBIP_INT_MASK:
386 942ac052 balrog
        return s->usbip_mask;
387 942ac052 balrog
388 942ac052 balrog
    case TUSB_DMA_INT_SRC:
389 942ac052 balrog
    case TUSB_DMA_INT_SET:        /* TODO: What do these two return?  */
390 942ac052 balrog
    case TUSB_DMA_INT_CLEAR:
391 942ac052 balrog
        return s->dma_intr;
392 942ac052 balrog
    case TUSB_DMA_INT_MASK:
393 942ac052 balrog
        return s->dma_mask;
394 942ac052 balrog
395 942ac052 balrog
    case TUSB_GPIO_INT_SRC:        /* TODO: What do these two return?  */
396 942ac052 balrog
    case TUSB_GPIO_INT_SET:
397 942ac052 balrog
    case TUSB_GPIO_INT_CLEAR:
398 942ac052 balrog
        return s->gpio_intr;
399 942ac052 balrog
    case TUSB_GPIO_INT_MASK:
400 942ac052 balrog
        return s->gpio_mask;
401 942ac052 balrog
402 942ac052 balrog
    case TUSB_INT_SRC:
403 942ac052 balrog
    case TUSB_INT_SRC_SET:        /* TODO: What do these two return?  */
404 942ac052 balrog
    case TUSB_INT_SRC_CLEAR:
405 942ac052 balrog
        return s->intr;
406 942ac052 balrog
    case TUSB_INT_MASK:
407 942ac052 balrog
        return s->mask;
408 942ac052 balrog
409 942ac052 balrog
    case TUSB_GPIO_REV:
410 942ac052 balrog
        return 0x30;
411 942ac052 balrog
    case TUSB_GPIO_CONF:
412 942ac052 balrog
        return s->gpio_config;
413 942ac052 balrog
414 942ac052 balrog
    case TUSB_DMA_CTRL_REV:
415 942ac052 balrog
        return 0x30;
416 942ac052 balrog
    case TUSB_DMA_REQ_CONF:
417 942ac052 balrog
        return s->dma_config;
418 942ac052 balrog
    case TUSB_EP0_CONF:
419 942ac052 balrog
        return s->ep0_config;
420 942ac052 balrog
    case TUSB_EP_IN_SIZE ... (TUSB_EP_IN_SIZE + 0x3b):
421 942ac052 balrog
        epnum = (offset - TUSB_EP_IN_SIZE) >> 2;
422 942ac052 balrog
        return s->tx_config[epnum];
423 942ac052 balrog
    case TUSB_DMA_EP_MAP:
424 942ac052 balrog
        return s->dma_map;
425 942ac052 balrog
    case TUSB_EP_OUT_SIZE ... (TUSB_EP_OUT_SIZE + 0x3b):
426 942ac052 balrog
        epnum = (offset - TUSB_EP_OUT_SIZE) >> 2;
427 942ac052 balrog
        return s->rx_config[epnum];
428 942ac052 balrog
    case TUSB_EP_MAX_PACKET_SIZE_OFFSET ...
429 942ac052 balrog
            (TUSB_EP_MAX_PACKET_SIZE_OFFSET + 0x3b):
430 942ac052 balrog
        epnum = (offset - TUSB_EP_MAX_PACKET_SIZE_OFFSET) >> 2;
431 942ac052 balrog
        return 0x00000000;        /* TODO */
432 942ac052 balrog
    case TUSB_WAIT_COUNT:
433 942ac052 balrog
        return 0x00;                /* TODO */
434 942ac052 balrog
435 942ac052 balrog
    case TUSB_SCRATCH_PAD:
436 942ac052 balrog
        return s->scratch;
437 942ac052 balrog
438 942ac052 balrog
    case TUSB_PROD_TEST_RESET:
439 942ac052 balrog
        return s->test_reset;
440 942ac052 balrog
441 942ac052 balrog
    /* DIE IDs */
442 942ac052 balrog
    case TUSB_DIDR1_LO:
443 942ac052 balrog
        return 0xa9453c59;
444 942ac052 balrog
    case TUSB_DIDR1_HI:
445 942ac052 balrog
        return 0x54059adf;
446 942ac052 balrog
    }
447 942ac052 balrog
448 942ac052 balrog
    printf("%s: unknown register at %03x\n", __FUNCTION__, offset);
449 942ac052 balrog
    return 0;
450 942ac052 balrog
}
451 942ac052 balrog
452 942ac052 balrog
static void tusb_async_writeb(void *opaque, target_phys_addr_t addr,
453 942ac052 balrog
                uint32_t value)
454 942ac052 balrog
{
455 942ac052 balrog
    struct tusb_s *s = (struct tusb_s *) opaque;
456 942ac052 balrog
457 942ac052 balrog
    switch (addr & 0xfff) {
458 942ac052 balrog
    case TUSB_BASE_OFFSET ... (TUSB_BASE_OFFSET | 0x1ff):
459 942ac052 balrog
        musb_write[0](s->musb, addr & 0x1ff, value);
460 942ac052 balrog
        break;
461 942ac052 balrog
462 942ac052 balrog
    case TUSB_FIFO_BASE ... (TUSB_FIFO_BASE | 0x1ff):
463 942ac052 balrog
        musb_write[0](s->musb, 0x20 + ((addr >> 3) & 0x3c), value);
464 942ac052 balrog
        break;
465 942ac052 balrog
466 942ac052 balrog
    default:
467 942ac052 balrog
        printf("%s: unknown register at %03x\n",
468 942ac052 balrog
                        __FUNCTION__, (int) (addr & 0xfff));
469 942ac052 balrog
        return;
470 942ac052 balrog
    }
471 942ac052 balrog
}
472 942ac052 balrog
473 942ac052 balrog
static void tusb_async_writeh(void *opaque, target_phys_addr_t addr,
474 942ac052 balrog
                uint32_t value)
475 942ac052 balrog
{
476 942ac052 balrog
    struct tusb_s *s = (struct tusb_s *) opaque;
477 942ac052 balrog
478 942ac052 balrog
    switch (addr & 0xfff) {
479 942ac052 balrog
    case TUSB_BASE_OFFSET ... (TUSB_BASE_OFFSET | 0x1ff):
480 942ac052 balrog
        musb_write[1](s->musb, addr & 0x1ff, value);
481 942ac052 balrog
        break;
482 942ac052 balrog
483 942ac052 balrog
    case TUSB_FIFO_BASE ... (TUSB_FIFO_BASE | 0x1ff):
484 942ac052 balrog
        musb_write[1](s->musb, 0x20 + ((addr >> 3) & 0x3c), value);
485 942ac052 balrog
        break;
486 942ac052 balrog
487 942ac052 balrog
    default:
488 942ac052 balrog
        printf("%s: unknown register at %03x\n",
489 942ac052 balrog
                        __FUNCTION__, (int) (addr & 0xfff));
490 942ac052 balrog
        return;
491 942ac052 balrog
    }
492 942ac052 balrog
}
493 942ac052 balrog
494 942ac052 balrog
static void tusb_async_writew(void *opaque, target_phys_addr_t addr,
495 942ac052 balrog
                uint32_t value)
496 942ac052 balrog
{
497 942ac052 balrog
    struct tusb_s *s = (struct tusb_s *) opaque;
498 942ac052 balrog
    int offset = addr & 0xfff;
499 942ac052 balrog
    int epnum;
500 942ac052 balrog
501 942ac052 balrog
    switch (offset) {
502 942ac052 balrog
    case TUSB_VLYNQ_CTRL:
503 942ac052 balrog
        break;
504 942ac052 balrog
505 942ac052 balrog
    case TUSB_BASE_OFFSET ... (TUSB_BASE_OFFSET | 0x1ff):
506 942ac052 balrog
        musb_write[2](s->musb, offset & 0x1ff, value);
507 942ac052 balrog
        break;
508 942ac052 balrog
509 942ac052 balrog
    case TUSB_FIFO_BASE ... (TUSB_FIFO_BASE | 0x1ff):
510 942ac052 balrog
        musb_write[2](s->musb, 0x20 + ((addr >> 3) & 0x3c), value);
511 942ac052 balrog
        break;
512 942ac052 balrog
513 942ac052 balrog
    case TUSB_DEV_CONF:
514 942ac052 balrog
        s->dev_config = value;
515 942ac052 balrog
        s->host_mode = (value & TUSB_DEV_CONF_USB_HOST_MODE);
516 942ac052 balrog
        if (value & TUSB_DEV_CONF_PROD_TEST_MODE)
517 942ac052 balrog
            cpu_abort(cpu_single_env, "%s: Product Test mode not allowed\n",
518 942ac052 balrog
                            __FUNCTION__);
519 942ac052 balrog
        break;
520 942ac052 balrog
521 942ac052 balrog
    case TUSB_PHY_OTG_CTRL_ENABLE:
522 942ac052 balrog
    case TUSB_PHY_OTG_CTRL:
523 942ac052 balrog
        return;                /* TODO */
524 942ac052 balrog
    case TUSB_DEV_OTG_TIMER:
525 942ac052 balrog
        s->otg_timer_val = value;
526 942ac052 balrog
        if (value & TUSB_DEV_OTG_TIMER_ENABLE)
527 942ac052 balrog
            qemu_mod_timer(s->otg_timer, qemu_get_clock(vm_clock) +
528 942ac052 balrog
                            muldiv64(TUSB_DEV_OTG_TIMER_VAL(value),
529 942ac052 balrog
                                    ticks_per_sec, TUSB_DEVCLOCK));
530 942ac052 balrog
        else
531 942ac052 balrog
            qemu_del_timer(s->otg_timer);
532 942ac052 balrog
        break;
533 942ac052 balrog
534 942ac052 balrog
    case TUSB_PRCM_CONF:
535 942ac052 balrog
        s->prcm_config = value;
536 942ac052 balrog
        break;
537 942ac052 balrog
    case TUSB_PRCM_MNGMT:
538 942ac052 balrog
        s->prcm_mngmt = value;
539 942ac052 balrog
        break;
540 942ac052 balrog
    case TUSB_PRCM_WAKEUP_CLEAR:
541 942ac052 balrog
        break;
542 942ac052 balrog
    case TUSB_PRCM_WAKEUP_MASK:
543 942ac052 balrog
        s->wkup_mask = value;
544 942ac052 balrog
        break;
545 942ac052 balrog
546 942ac052 balrog
    case TUSB_PULLUP_1_CTRL:
547 942ac052 balrog
        s->pullup[0] = value;
548 942ac052 balrog
        break;
549 942ac052 balrog
    case TUSB_PULLUP_2_CTRL:
550 942ac052 balrog
        s->pullup[1] = value;
551 942ac052 balrog
        break;
552 942ac052 balrog
    case TUSB_INT_CTRL_CONF:
553 942ac052 balrog
        s->control_config = value;
554 942ac052 balrog
        tusb_intr_update(s);
555 942ac052 balrog
        break;
556 942ac052 balrog
557 942ac052 balrog
    case TUSB_USBIP_INT_SET:
558 942ac052 balrog
        s->usbip_intr |= value;
559 942ac052 balrog
        tusb_usbip_intr_update(s);
560 942ac052 balrog
        break;
561 942ac052 balrog
    case TUSB_USBIP_INT_CLEAR:
562 942ac052 balrog
        s->usbip_intr &= ~value;
563 942ac052 balrog
        tusb_usbip_intr_update(s);
564 942ac052 balrog
        musb_core_intr_clear(s->musb, ~value);
565 942ac052 balrog
        break;
566 942ac052 balrog
    case TUSB_USBIP_INT_MASK:
567 942ac052 balrog
        s->usbip_mask = value;
568 942ac052 balrog
        tusb_usbip_intr_update(s);
569 942ac052 balrog
        break;
570 942ac052 balrog
571 942ac052 balrog
    case TUSB_DMA_INT_SET:
572 942ac052 balrog
        s->dma_intr |= value;
573 942ac052 balrog
        tusb_dma_intr_update(s);
574 942ac052 balrog
        break;
575 942ac052 balrog
    case TUSB_DMA_INT_CLEAR:
576 942ac052 balrog
        s->dma_intr &= ~value;
577 942ac052 balrog
        tusb_dma_intr_update(s);
578 942ac052 balrog
        break;
579 942ac052 balrog
    case TUSB_DMA_INT_MASK:
580 942ac052 balrog
        s->dma_mask = value;
581 942ac052 balrog
        tusb_dma_intr_update(s);
582 942ac052 balrog
        break;
583 942ac052 balrog
584 942ac052 balrog
    case TUSB_GPIO_INT_SET:
585 942ac052 balrog
        s->gpio_intr |= value;
586 942ac052 balrog
        tusb_gpio_intr_update(s);
587 942ac052 balrog
        break;
588 942ac052 balrog
    case TUSB_GPIO_INT_CLEAR:
589 942ac052 balrog
        s->gpio_intr &= ~value;
590 942ac052 balrog
        tusb_gpio_intr_update(s);
591 942ac052 balrog
        break;
592 942ac052 balrog
    case TUSB_GPIO_INT_MASK:
593 942ac052 balrog
        s->gpio_mask = value;
594 942ac052 balrog
        tusb_gpio_intr_update(s);
595 942ac052 balrog
        break;
596 942ac052 balrog
597 942ac052 balrog
    case TUSB_INT_SRC_SET:
598 942ac052 balrog
        s->intr |= value;
599 942ac052 balrog
        tusb_intr_update(s);
600 942ac052 balrog
        break;
601 942ac052 balrog
    case TUSB_INT_SRC_CLEAR:
602 942ac052 balrog
        s->intr &= ~value;
603 942ac052 balrog
        tusb_intr_update(s);
604 942ac052 balrog
        break;
605 942ac052 balrog
    case TUSB_INT_MASK:
606 942ac052 balrog
        s->mask = value;
607 942ac052 balrog
        tusb_intr_update(s);
608 942ac052 balrog
        break;
609 942ac052 balrog
610 942ac052 balrog
    case TUSB_GPIO_CONF:
611 942ac052 balrog
        s->gpio_config = value;
612 942ac052 balrog
        break;
613 942ac052 balrog
    case TUSB_DMA_REQ_CONF:
614 942ac052 balrog
        s->dma_config = value;
615 942ac052 balrog
        break;
616 942ac052 balrog
    case TUSB_EP0_CONF:
617 942ac052 balrog
        s->ep0_config = value & 0x1ff;
618 942ac052 balrog
        musb_set_size(s->musb, 0, TUSB_EP0_CONFIG_XFR_SIZE(value),
619 942ac052 balrog
                        value & TUSB_EP0_CONFIG_DIR_TX);
620 942ac052 balrog
        break;
621 942ac052 balrog
    case TUSB_EP_IN_SIZE ... (TUSB_EP_IN_SIZE + 0x3b):
622 942ac052 balrog
        epnum = (offset - TUSB_EP_IN_SIZE) >> 2;
623 942ac052 balrog
        s->tx_config[epnum] = value;
624 942ac052 balrog
        musb_set_size(s->musb, epnum + 1, TUSB_EP_CONFIG_XFR_SIZE(value), 1);
625 942ac052 balrog
        break;
626 942ac052 balrog
    case TUSB_DMA_EP_MAP:
627 942ac052 balrog
        s->dma_map = value;
628 942ac052 balrog
        break;
629 942ac052 balrog
    case TUSB_EP_OUT_SIZE ... (TUSB_EP_OUT_SIZE + 0x3b):
630 942ac052 balrog
        epnum = (offset - TUSB_EP_OUT_SIZE) >> 2;
631 942ac052 balrog
        s->rx_config[epnum] = value;
632 942ac052 balrog
        musb_set_size(s->musb, epnum + 1, TUSB_EP_CONFIG_XFR_SIZE(value), 0);
633 942ac052 balrog
        break;
634 942ac052 balrog
    case TUSB_EP_MAX_PACKET_SIZE_OFFSET ...
635 942ac052 balrog
            (TUSB_EP_MAX_PACKET_SIZE_OFFSET + 0x3b):
636 942ac052 balrog
        epnum = (offset - TUSB_EP_MAX_PACKET_SIZE_OFFSET) >> 2;
637 942ac052 balrog
        return;                /* TODO */
638 942ac052 balrog
    case TUSB_WAIT_COUNT:
639 942ac052 balrog
        return;                /* TODO */
640 942ac052 balrog
641 942ac052 balrog
    case TUSB_SCRATCH_PAD:
642 942ac052 balrog
        s->scratch = value;
643 942ac052 balrog
        break;
644 942ac052 balrog
645 942ac052 balrog
    case TUSB_PROD_TEST_RESET:
646 942ac052 balrog
        s->test_reset = value;
647 942ac052 balrog
        break;
648 942ac052 balrog
649 942ac052 balrog
    default:
650 942ac052 balrog
        printf("%s: unknown register at %03x\n", __FUNCTION__, offset);
651 942ac052 balrog
        return;
652 942ac052 balrog
    }
653 942ac052 balrog
}
654 942ac052 balrog
655 942ac052 balrog
static CPUReadMemoryFunc *tusb_async_readfn[] = {
656 942ac052 balrog
    tusb_async_readb,
657 942ac052 balrog
    tusb_async_readh,
658 942ac052 balrog
    tusb_async_readw,
659 942ac052 balrog
};
660 942ac052 balrog
661 942ac052 balrog
static CPUWriteMemoryFunc *tusb_async_writefn[] = {
662 942ac052 balrog
    tusb_async_writeb,
663 942ac052 balrog
    tusb_async_writeh,
664 942ac052 balrog
    tusb_async_writew,
665 942ac052 balrog
};
666 942ac052 balrog
667 942ac052 balrog
static void tusb_otg_tick(void *opaque)
668 942ac052 balrog
{
669 942ac052 balrog
    struct tusb_s *s = (struct tusb_s *) opaque;
670 942ac052 balrog
671 942ac052 balrog
    s->otg_timer_val = 0;
672 942ac052 balrog
    s->intr |= TUSB_INT_SRC_OTG_TIMEOUT;
673 942ac052 balrog
    tusb_intr_update(s);
674 942ac052 balrog
}
675 942ac052 balrog
676 942ac052 balrog
static void tusb_power_tick(void *opaque)
677 942ac052 balrog
{
678 942ac052 balrog
    struct tusb_s *s = (struct tusb_s *) opaque;
679 942ac052 balrog
680 942ac052 balrog
    if (s->power) {
681 942ac052 balrog
        s->intr_ok = ~0;
682 942ac052 balrog
        tusb_intr_update(s);
683 942ac052 balrog
    }
684 942ac052 balrog
}
685 942ac052 balrog
686 942ac052 balrog
static void tusb_musb_core_intr(void *opaque, int source, int level)
687 942ac052 balrog
{
688 942ac052 balrog
    struct tusb_s *s = (struct tusb_s *) opaque;
689 942ac052 balrog
    uint16_t otg_status = s->otg_status;
690 942ac052 balrog
691 942ac052 balrog
    switch (source) {
692 942ac052 balrog
    case musb_set_vbus:
693 942ac052 balrog
        if (level)
694 942ac052 balrog
            otg_status |= TUSB_DEV_OTG_STAT_VBUS_VALID;
695 942ac052 balrog
        else
696 942ac052 balrog
            otg_status &= ~TUSB_DEV_OTG_STAT_VBUS_VALID;
697 942ac052 balrog
698 942ac052 balrog
        /* XXX: only if TUSB_PHY_OTG_CTRL_OTG_VBUS_DET_EN set?  */
699 942ac052 balrog
        /* XXX: only if TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN set?  */
700 942ac052 balrog
        if (s->otg_status != otg_status) {
701 942ac052 balrog
            s->otg_status = otg_status;
702 942ac052 balrog
            s->intr |= TUSB_INT_SRC_VBUS_SENSE_CHNG;
703 942ac052 balrog
            tusb_intr_update(s);
704 942ac052 balrog
        }
705 942ac052 balrog
        break;
706 942ac052 balrog
707 942ac052 balrog
    case musb_set_session:
708 942ac052 balrog
        /* XXX: only if TUSB_PHY_OTG_CTRL_OTG_SESS_END_EN set?  */
709 942ac052 balrog
        /* XXX: only if TUSB_PRCM_MNGMT_OTG_SESS_END_EN set?  */
710 942ac052 balrog
        if (level) {
711 942ac052 balrog
            s->otg_status |= TUSB_DEV_OTG_STAT_SESS_VALID;
712 942ac052 balrog
            s->otg_status &= ~TUSB_DEV_OTG_STAT_SESS_END;
713 942ac052 balrog
        } else {
714 942ac052 balrog
            s->otg_status &= ~TUSB_DEV_OTG_STAT_SESS_VALID;
715 942ac052 balrog
            s->otg_status |= TUSB_DEV_OTG_STAT_SESS_END;
716 942ac052 balrog
        }
717 942ac052 balrog
718 942ac052 balrog
        /* XXX: some IRQ or anything?  */
719 942ac052 balrog
        break;
720 942ac052 balrog
721 942ac052 balrog
    case musb_irq_tx:
722 942ac052 balrog
    case musb_irq_rx:
723 942ac052 balrog
        s->usbip_intr = musb_core_intr_get(s->musb);
724 942ac052 balrog
        /* Fall through.  */
725 942ac052 balrog
    default:
726 942ac052 balrog
        if (level)
727 942ac052 balrog
            s->intr |= 1 << source;
728 942ac052 balrog
        else
729 942ac052 balrog
            s->intr &= ~(1 << source);
730 942ac052 balrog
        tusb_intr_update(s);
731 942ac052 balrog
        break;
732 942ac052 balrog
    }
733 942ac052 balrog
}
734 942ac052 balrog
735 942ac052 balrog
struct tusb_s *tusb6010_init(qemu_irq intr)
736 942ac052 balrog
{
737 942ac052 balrog
    struct tusb_s *s = qemu_mallocz(sizeof(*s));
738 942ac052 balrog
739 942ac052 balrog
    s->test_reset = TUSB_PROD_TEST_RESET_VAL;
740 942ac052 balrog
    s->host_mode = 0;
741 942ac052 balrog
    s->dev_config = 0;
742 942ac052 balrog
    s->otg_status = 0;        /* !TUSB_DEV_OTG_STAT_ID_STATUS means host mode */
743 942ac052 balrog
    s->power = 0;
744 942ac052 balrog
    s->mask = 0xffffffff;
745 942ac052 balrog
    s->intr = 0x00000000;
746 942ac052 balrog
    s->otg_timer_val = 0;
747 942ac052 balrog
    s->iomemtype[1] = cpu_register_io_memory(0, tusb_async_readfn,
748 942ac052 balrog
                    tusb_async_writefn, s);
749 942ac052 balrog
    s->irq = intr;
750 942ac052 balrog
    s->otg_timer = qemu_new_timer(vm_clock, tusb_otg_tick, s);
751 942ac052 balrog
    s->pwr_timer = qemu_new_timer(vm_clock, tusb_power_tick, s);
752 942ac052 balrog
    s->musb = musb_init(qemu_allocate_irqs(tusb_musb_core_intr, s,
753 942ac052 balrog
                            __musb_irq_max));
754 942ac052 balrog
755 942ac052 balrog
    return s;
756 942ac052 balrog
}
757 942ac052 balrog
758 942ac052 balrog
void tusb6010_power(struct tusb_s *s, int on)
759 942ac052 balrog
{
760 942ac052 balrog
    if (!on)
761 942ac052 balrog
        s->power = 0;
762 942ac052 balrog
    else if (!s->power && on) {
763 942ac052 balrog
        s->power = 1;
764 942ac052 balrog
765 942ac052 balrog
        /* Pull the interrupt down after TUSB6010 comes up.  */
766 942ac052 balrog
        s->intr_ok = 0;
767 942ac052 balrog
        tusb_intr_update(s);
768 942ac052 balrog
        qemu_mod_timer(s->pwr_timer,
769 942ac052 balrog
                        qemu_get_clock(vm_clock) + ticks_per_sec / 2);
770 942ac052 balrog
    }
771 942ac052 balrog
}