Statistics
| Branch: | Revision:

root / hw / cirrus_vga.c @ a74cdab4

History | View | Annotate | Download (93 kB)

1 e6e5ad80 bellard
/*
2 aeb3c85f bellard
 * QEMU Cirrus CLGD 54xx VGA Emulator.
3 5fafdf24 ths
 *
4 e6e5ad80 bellard
 * Copyright (c) 2004 Fabrice Bellard
5 aeb3c85f bellard
 * Copyright (c) 2004 Makoto Suzuki (suzu)
6 5fafdf24 ths
 *
7 e6e5ad80 bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 e6e5ad80 bellard
 * of this software and associated documentation files (the "Software"), to deal
9 e6e5ad80 bellard
 * in the Software without restriction, including without limitation the rights
10 e6e5ad80 bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 e6e5ad80 bellard
 * copies of the Software, and to permit persons to whom the Software is
12 e6e5ad80 bellard
 * furnished to do so, subject to the following conditions:
13 e6e5ad80 bellard
 *
14 e6e5ad80 bellard
 * The above copyright notice and this permission notice shall be included in
15 e6e5ad80 bellard
 * all copies or substantial portions of the Software.
16 e6e5ad80 bellard
 *
17 e6e5ad80 bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 e6e5ad80 bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 e6e5ad80 bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 e6e5ad80 bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 e6e5ad80 bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 e6e5ad80 bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 e6e5ad80 bellard
 * THE SOFTWARE.
24 e6e5ad80 bellard
 */
25 aeb3c85f bellard
/*
26 aeb3c85f bellard
 * Reference: Finn Thogersons' VGADOC4b
27 aeb3c85f bellard
 *   available at http://home.worldonline.dk/~finth/
28 aeb3c85f bellard
 */
29 87ecb68b pbrook
#include "hw.h"
30 87ecb68b pbrook
#include "pc.h"
31 87ecb68b pbrook
#include "pci.h"
32 87ecb68b pbrook
#include "console.h"
33 e6e5ad80 bellard
#include "vga_int.h"
34 5245d57a Gerd Hoffmann
#include "loader.h"
35 e6e5ad80 bellard
36 a5082316 bellard
/*
37 a5082316 bellard
 * TODO:
38 ad81218e bellard
 *    - destination write mask support not complete (bits 5..7)
39 a5082316 bellard
 *    - optimize linear mappings
40 a5082316 bellard
 *    - optimize bitblt functions
41 a5082316 bellard
 */
42 a5082316 bellard
43 e36f36e1 bellard
//#define DEBUG_CIRRUS
44 a21ae81d bellard
//#define DEBUG_BITBLT
45 e36f36e1 bellard
46 e6e5ad80 bellard
/***************************************
47 e6e5ad80 bellard
 *
48 e6e5ad80 bellard
 *  definitions
49 e6e5ad80 bellard
 *
50 e6e5ad80 bellard
 ***************************************/
51 e6e5ad80 bellard
52 e6e5ad80 bellard
// ID
53 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5422  (0x23<<2)
54 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5426  (0x24<<2)
55 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5424  (0x25<<2)
56 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5428  (0x26<<2)
57 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5430  (0x28<<2)
58 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5434  (0x2A<<2)
59 a21ae81d bellard
#define CIRRUS_ID_CLGD5436  (0x2B<<2)
60 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5446  (0x2E<<2)
61 e6e5ad80 bellard
62 e6e5ad80 bellard
// sequencer 0x07
63 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_VGA            0x00
64 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_SVGA           0x01
65 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_MASK           0x0e
66 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_8              0x00
67 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_16_DOUBLEVCLK  0x02
68 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_24             0x04
69 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_16             0x06
70 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_32             0x08
71 e6e5ad80 bellard
#define CIRRUS_SR7_ISAADDR_MASK       0xe0
72 e6e5ad80 bellard
73 e6e5ad80 bellard
// sequencer 0x0f
74 e6e5ad80 bellard
#define CIRRUS_MEMSIZE_512k        0x08
75 e6e5ad80 bellard
#define CIRRUS_MEMSIZE_1M          0x10
76 e6e5ad80 bellard
#define CIRRUS_MEMSIZE_2M          0x18
77 e6e5ad80 bellard
#define CIRRUS_MEMFLAGS_BANKSWITCH 0x80        // bank switching is enabled.
78 e6e5ad80 bellard
79 e6e5ad80 bellard
// sequencer 0x12
80 e6e5ad80 bellard
#define CIRRUS_CURSOR_SHOW         0x01
81 e6e5ad80 bellard
#define CIRRUS_CURSOR_HIDDENPEL    0x02
82 e6e5ad80 bellard
#define CIRRUS_CURSOR_LARGE        0x04        // 64x64 if set, 32x32 if clear
83 e6e5ad80 bellard
84 e6e5ad80 bellard
// sequencer 0x17
85 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_VLBFAST   0x10
86 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_PCI       0x20
87 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_VLBSLOW   0x30
88 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_ISA       0x38
89 e6e5ad80 bellard
#define CIRRUS_MMIO_ENABLE       0x04
90 e6e5ad80 bellard
#define CIRRUS_MMIO_USE_PCIADDR  0x40        // 0xb8000 if cleared.
91 e6e5ad80 bellard
#define CIRRUS_MEMSIZEEXT_DOUBLE 0x80
92 e6e5ad80 bellard
93 e6e5ad80 bellard
// control 0x0b
94 e6e5ad80 bellard
#define CIRRUS_BANKING_DUAL             0x01
95 e6e5ad80 bellard
#define CIRRUS_BANKING_GRANULARITY_16K  0x20        // set:16k, clear:4k
96 e6e5ad80 bellard
97 e6e5ad80 bellard
// control 0x30
98 e6e5ad80 bellard
#define CIRRUS_BLTMODE_BACKWARDS        0x01
99 e6e5ad80 bellard
#define CIRRUS_BLTMODE_MEMSYSDEST       0x02
100 e6e5ad80 bellard
#define CIRRUS_BLTMODE_MEMSYSSRC        0x04
101 e6e5ad80 bellard
#define CIRRUS_BLTMODE_TRANSPARENTCOMP  0x08
102 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PATTERNCOPY      0x40
103 e6e5ad80 bellard
#define CIRRUS_BLTMODE_COLOREXPAND      0x80
104 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTHMASK   0x30
105 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH8      0x00
106 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH16     0x10
107 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH24     0x20
108 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH32     0x30
109 e6e5ad80 bellard
110 e6e5ad80 bellard
// control 0x31
111 e6e5ad80 bellard
#define CIRRUS_BLT_BUSY                 0x01
112 e6e5ad80 bellard
#define CIRRUS_BLT_START                0x02
113 e6e5ad80 bellard
#define CIRRUS_BLT_RESET                0x04
114 e6e5ad80 bellard
#define CIRRUS_BLT_FIFOUSED             0x10
115 a5082316 bellard
#define CIRRUS_BLT_AUTOSTART            0x80
116 e6e5ad80 bellard
117 e6e5ad80 bellard
// control 0x32
118 e6e5ad80 bellard
#define CIRRUS_ROP_0                    0x00
119 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_AND_DST          0x05
120 e6e5ad80 bellard
#define CIRRUS_ROP_NOP                  0x06
121 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_AND_NOTDST       0x09
122 e6e5ad80 bellard
#define CIRRUS_ROP_NOTDST               0x0b
123 e6e5ad80 bellard
#define CIRRUS_ROP_SRC                  0x0d
124 e6e5ad80 bellard
#define CIRRUS_ROP_1                    0x0e
125 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_AND_DST       0x50
126 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_XOR_DST          0x59
127 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_OR_DST           0x6d
128 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_OR_NOTDST     0x90
129 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_NOTXOR_DST       0x95
130 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_OR_NOTDST        0xad
131 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC               0xd0
132 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_OR_DST        0xd6
133 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_AND_NOTDST    0xda
134 e6e5ad80 bellard
135 a5082316 bellard
#define CIRRUS_ROP_NOP_INDEX 2
136 a5082316 bellard
#define CIRRUS_ROP_SRC_INDEX 5
137 a5082316 bellard
138 a21ae81d bellard
// control 0x33
139 a5082316 bellard
#define CIRRUS_BLTMODEEXT_SOLIDFILL        0x04
140 4c8732d7 bellard
#define CIRRUS_BLTMODEEXT_COLOREXPINV      0x02
141 a5082316 bellard
#define CIRRUS_BLTMODEEXT_DWORDGRANULARITY 0x01
142 a21ae81d bellard
143 e6e5ad80 bellard
// memory-mapped IO
144 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTBGCOLOR        0x00        // dword
145 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTFGCOLOR        0x04        // dword
146 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTWIDTH          0x08        // word
147 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTHEIGHT         0x0a        // word
148 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTDESTPITCH      0x0c        // word
149 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTSRCPITCH       0x0e        // word
150 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTDESTADDR       0x10        // dword
151 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTSRCADDR        0x14        // dword
152 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTWRITEMASK      0x17        // byte
153 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTMODE           0x18        // byte
154 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTROP            0x1a        // byte
155 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTMODEEXT        0x1b        // byte
156 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTTRANSPARENTCOLOR 0x1c        // word?
157 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK 0x20        // word?
158 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_START_X 0x24        // word
159 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_START_Y 0x26        // word
160 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_END_X  0x28        // word
161 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_END_Y  0x2a        // word
162 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_INC 0x2c        // byte
163 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ROLLOVER 0x2d        // byte
164 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_MASK 0x2e        // byte
165 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ACCUM 0x2f        // byte
166 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_K1      0x30        // word
167 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_K3      0x32        // word
168 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_ERROR   0x34        // word
169 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_DELTA_MAJOR 0x36        // word
170 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_DIRECTION 0x38        // byte
171 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEDRAW_MODE     0x39        // byte
172 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTSTATUS         0x40        // byte
173 e6e5ad80 bellard
174 a21ae81d bellard
#define CIRRUS_PNPMMIO_SIZE         0x1000
175 e6e5ad80 bellard
176 b2b183c2 aliguori
#define ABS(a) ((signed)(a) > 0 ? a : -a)
177 b2b183c2 aliguori
178 b2eb849d aurel32
#define BLTUNSAFE(s) \
179 b2eb849d aurel32
    ( \
180 b2eb849d aurel32
        ( /* check dst is within bounds */ \
181 b2b183c2 aliguori
            (s)->cirrus_blt_height * ABS((s)->cirrus_blt_dstpitch) \
182 b2eb849d aurel32
                + ((s)->cirrus_blt_dstaddr & (s)->cirrus_addr_mask) > \
183 4e12cd94 Avi Kivity
                    (s)->vga.vram_size \
184 b2eb849d aurel32
        ) || \
185 b2eb849d aurel32
        ( /* check src is within bounds */ \
186 b2b183c2 aliguori
            (s)->cirrus_blt_height * ABS((s)->cirrus_blt_srcpitch) \
187 b2eb849d aurel32
                + ((s)->cirrus_blt_srcaddr & (s)->cirrus_addr_mask) > \
188 4e12cd94 Avi Kivity
                    (s)->vga.vram_size \
189 b2eb849d aurel32
        ) \
190 b2eb849d aurel32
    )
191 b2eb849d aurel32
192 a5082316 bellard
struct CirrusVGAState;
193 a5082316 bellard
typedef void (*cirrus_bitblt_rop_t) (struct CirrusVGAState *s,
194 a5082316 bellard
                                     uint8_t * dst, const uint8_t * src,
195 e6e5ad80 bellard
                                     int dstpitch, int srcpitch,
196 e6e5ad80 bellard
                                     int bltwidth, int bltheight);
197 a5082316 bellard
typedef void (*cirrus_fill_t)(struct CirrusVGAState *s,
198 a5082316 bellard
                              uint8_t *dst, int dst_pitch, int width, int height);
199 e6e5ad80 bellard
200 e6e5ad80 bellard
typedef struct CirrusVGAState {
201 4e12cd94 Avi Kivity
    VGACommonState vga;
202 e6e5ad80 bellard
203 e6e5ad80 bellard
    int cirrus_linear_io_addr;
204 a5082316 bellard
    int cirrus_linear_bitblt_io_addr;
205 e6e5ad80 bellard
    int cirrus_mmio_io_addr;
206 e6e5ad80 bellard
    uint32_t cirrus_addr_mask;
207 78e127ef bellard
    uint32_t linear_mmio_mask;
208 e6e5ad80 bellard
    uint8_t cirrus_shadow_gr0;
209 e6e5ad80 bellard
    uint8_t cirrus_shadow_gr1;
210 e6e5ad80 bellard
    uint8_t cirrus_hidden_dac_lockindex;
211 e6e5ad80 bellard
    uint8_t cirrus_hidden_dac_data;
212 e6e5ad80 bellard
    uint32_t cirrus_bank_base[2];
213 e6e5ad80 bellard
    uint32_t cirrus_bank_limit[2];
214 e6e5ad80 bellard
    uint8_t cirrus_hidden_palette[48];
215 a5082316 bellard
    uint32_t hw_cursor_x;
216 a5082316 bellard
    uint32_t hw_cursor_y;
217 e6e5ad80 bellard
    int cirrus_blt_pixelwidth;
218 e6e5ad80 bellard
    int cirrus_blt_width;
219 e6e5ad80 bellard
    int cirrus_blt_height;
220 e6e5ad80 bellard
    int cirrus_blt_dstpitch;
221 e6e5ad80 bellard
    int cirrus_blt_srcpitch;
222 a5082316 bellard
    uint32_t cirrus_blt_fgcol;
223 a5082316 bellard
    uint32_t cirrus_blt_bgcol;
224 e6e5ad80 bellard
    uint32_t cirrus_blt_dstaddr;
225 e6e5ad80 bellard
    uint32_t cirrus_blt_srcaddr;
226 e6e5ad80 bellard
    uint8_t cirrus_blt_mode;
227 a5082316 bellard
    uint8_t cirrus_blt_modeext;
228 e6e5ad80 bellard
    cirrus_bitblt_rop_t cirrus_rop;
229 a5082316 bellard
#define CIRRUS_BLTBUFSIZE (2048 * 4) /* one line width */
230 e6e5ad80 bellard
    uint8_t cirrus_bltbuf[CIRRUS_BLTBUFSIZE];
231 e6e5ad80 bellard
    uint8_t *cirrus_srcptr;
232 e6e5ad80 bellard
    uint8_t *cirrus_srcptr_end;
233 e6e5ad80 bellard
    uint32_t cirrus_srccounter;
234 a5082316 bellard
    /* hwcursor display state */
235 a5082316 bellard
    int last_hw_cursor_size;
236 a5082316 bellard
    int last_hw_cursor_x;
237 a5082316 bellard
    int last_hw_cursor_y;
238 a5082316 bellard
    int last_hw_cursor_y_start;
239 a5082316 bellard
    int last_hw_cursor_y_end;
240 78e127ef bellard
    int real_vram_size; /* XXX: suppress that */
241 4abc796d blueswir1
    int device_id;
242 4abc796d blueswir1
    int bustype;
243 e6e5ad80 bellard
} CirrusVGAState;
244 e6e5ad80 bellard
245 e6e5ad80 bellard
typedef struct PCICirrusVGAState {
246 e6e5ad80 bellard
    PCIDevice dev;
247 e6e5ad80 bellard
    CirrusVGAState cirrus_vga;
248 e6e5ad80 bellard
} PCICirrusVGAState;
249 e6e5ad80 bellard
250 a5082316 bellard
static uint8_t rop_to_index[256];
251 3b46e624 ths
252 e6e5ad80 bellard
/***************************************
253 e6e5ad80 bellard
 *
254 e6e5ad80 bellard
 *  prototypes.
255 e6e5ad80 bellard
 *
256 e6e5ad80 bellard
 ***************************************/
257 e6e5ad80 bellard
258 e6e5ad80 bellard
259 8926b517 bellard
static void cirrus_bitblt_reset(CirrusVGAState *s);
260 8926b517 bellard
static void cirrus_update_memory_access(CirrusVGAState *s);
261 e6e5ad80 bellard
262 e6e5ad80 bellard
/***************************************
263 e6e5ad80 bellard
 *
264 e6e5ad80 bellard
 *  raster operations
265 e6e5ad80 bellard
 *
266 e6e5ad80 bellard
 ***************************************/
267 e6e5ad80 bellard
268 a5082316 bellard
static void cirrus_bitblt_rop_nop(CirrusVGAState *s,
269 a5082316 bellard
                                  uint8_t *dst,const uint8_t *src,
270 a5082316 bellard
                                  int dstpitch,int srcpitch,
271 a5082316 bellard
                                  int bltwidth,int bltheight)
272 a5082316 bellard
{
273 e6e5ad80 bellard
}
274 e6e5ad80 bellard
275 a5082316 bellard
static void cirrus_bitblt_fill_nop(CirrusVGAState *s,
276 a5082316 bellard
                                   uint8_t *dst,
277 a5082316 bellard
                                   int dstpitch, int bltwidth,int bltheight)
278 e6e5ad80 bellard
{
279 a5082316 bellard
}
280 e6e5ad80 bellard
281 a5082316 bellard
#define ROP_NAME 0
282 8c78881f Blue Swirl
#define ROP_FN(d, s) 0
283 a5082316 bellard
#include "cirrus_vga_rop.h"
284 e6e5ad80 bellard
285 a5082316 bellard
#define ROP_NAME src_and_dst
286 8c78881f Blue Swirl
#define ROP_FN(d, s) (s) & (d)
287 a5082316 bellard
#include "cirrus_vga_rop.h"
288 e6e5ad80 bellard
289 a5082316 bellard
#define ROP_NAME src_and_notdst
290 8c78881f Blue Swirl
#define ROP_FN(d, s) (s) & (~(d))
291 a5082316 bellard
#include "cirrus_vga_rop.h"
292 e6e5ad80 bellard
293 a5082316 bellard
#define ROP_NAME notdst
294 8c78881f Blue Swirl
#define ROP_FN(d, s) ~(d)
295 a5082316 bellard
#include "cirrus_vga_rop.h"
296 e6e5ad80 bellard
297 a5082316 bellard
#define ROP_NAME src
298 8c78881f Blue Swirl
#define ROP_FN(d, s) s
299 a5082316 bellard
#include "cirrus_vga_rop.h"
300 e6e5ad80 bellard
301 a5082316 bellard
#define ROP_NAME 1
302 8c78881f Blue Swirl
#define ROP_FN(d, s) ~0
303 a5082316 bellard
#include "cirrus_vga_rop.h"
304 a5082316 bellard
305 a5082316 bellard
#define ROP_NAME notsrc_and_dst
306 8c78881f Blue Swirl
#define ROP_FN(d, s) (~(s)) & (d)
307 a5082316 bellard
#include "cirrus_vga_rop.h"
308 a5082316 bellard
309 a5082316 bellard
#define ROP_NAME src_xor_dst
310 8c78881f Blue Swirl
#define ROP_FN(d, s) (s) ^ (d)
311 a5082316 bellard
#include "cirrus_vga_rop.h"
312 a5082316 bellard
313 a5082316 bellard
#define ROP_NAME src_or_dst
314 8c78881f Blue Swirl
#define ROP_FN(d, s) (s) | (d)
315 a5082316 bellard
#include "cirrus_vga_rop.h"
316 a5082316 bellard
317 a5082316 bellard
#define ROP_NAME notsrc_or_notdst
318 8c78881f Blue Swirl
#define ROP_FN(d, s) (~(s)) | (~(d))
319 a5082316 bellard
#include "cirrus_vga_rop.h"
320 a5082316 bellard
321 a5082316 bellard
#define ROP_NAME src_notxor_dst
322 8c78881f Blue Swirl
#define ROP_FN(d, s) ~((s) ^ (d))
323 a5082316 bellard
#include "cirrus_vga_rop.h"
324 e6e5ad80 bellard
325 a5082316 bellard
#define ROP_NAME src_or_notdst
326 8c78881f Blue Swirl
#define ROP_FN(d, s) (s) | (~(d))
327 a5082316 bellard
#include "cirrus_vga_rop.h"
328 a5082316 bellard
329 a5082316 bellard
#define ROP_NAME notsrc
330 8c78881f Blue Swirl
#define ROP_FN(d, s) (~(s))
331 a5082316 bellard
#include "cirrus_vga_rop.h"
332 a5082316 bellard
333 a5082316 bellard
#define ROP_NAME notsrc_or_dst
334 8c78881f Blue Swirl
#define ROP_FN(d, s) (~(s)) | (d)
335 a5082316 bellard
#include "cirrus_vga_rop.h"
336 a5082316 bellard
337 a5082316 bellard
#define ROP_NAME notsrc_and_notdst
338 8c78881f Blue Swirl
#define ROP_FN(d, s) (~(s)) & (~(d))
339 a5082316 bellard
#include "cirrus_vga_rop.h"
340 a5082316 bellard
341 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_fwd_rop[16] = {
342 a5082316 bellard
    cirrus_bitblt_rop_fwd_0,
343 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_and_dst,
344 a5082316 bellard
    cirrus_bitblt_rop_nop,
345 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_and_notdst,
346 a5082316 bellard
    cirrus_bitblt_rop_fwd_notdst,
347 a5082316 bellard
    cirrus_bitblt_rop_fwd_src,
348 a5082316 bellard
    cirrus_bitblt_rop_fwd_1,
349 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_and_dst,
350 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_xor_dst,
351 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_or_dst,
352 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_or_notdst,
353 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_notxor_dst,
354 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_or_notdst,
355 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc,
356 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_or_dst,
357 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_and_notdst,
358 a5082316 bellard
};
359 a5082316 bellard
360 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_bkwd_rop[16] = {
361 a5082316 bellard
    cirrus_bitblt_rop_bkwd_0,
362 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_and_dst,
363 a5082316 bellard
    cirrus_bitblt_rop_nop,
364 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_and_notdst,
365 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notdst,
366 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src,
367 a5082316 bellard
    cirrus_bitblt_rop_bkwd_1,
368 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_and_dst,
369 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_xor_dst,
370 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_or_dst,
371 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_or_notdst,
372 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_notxor_dst,
373 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_or_notdst,
374 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc,
375 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_or_dst,
376 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_and_notdst,
377 a5082316 bellard
};
378 96cf2df8 ths
379 96cf2df8 ths
#define TRANSP_ROP(name) {\
380 96cf2df8 ths
    name ## _8,\
381 96cf2df8 ths
    name ## _16,\
382 96cf2df8 ths
        }
383 96cf2df8 ths
#define TRANSP_NOP(func) {\
384 96cf2df8 ths
    func,\
385 96cf2df8 ths
    func,\
386 96cf2df8 ths
        }
387 96cf2df8 ths
388 96cf2df8 ths
static const cirrus_bitblt_rop_t cirrus_fwd_transp_rop[16][2] = {
389 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_0),
390 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_dst),
391 96cf2df8 ths
    TRANSP_NOP(cirrus_bitblt_rop_nop),
392 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_notdst),
393 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notdst),
394 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src),
395 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_1),
396 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_dst),
397 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_xor_dst),
398 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_dst),
399 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_notdst),
400 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_notxor_dst),
401 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_notdst),
402 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc),
403 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_dst),
404 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_notdst),
405 96cf2df8 ths
};
406 96cf2df8 ths
407 96cf2df8 ths
static const cirrus_bitblt_rop_t cirrus_bkwd_transp_rop[16][2] = {
408 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_0),
409 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_dst),
410 96cf2df8 ths
    TRANSP_NOP(cirrus_bitblt_rop_nop),
411 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_notdst),
412 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notdst),
413 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src),
414 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_1),
415 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_dst),
416 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_xor_dst),
417 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_dst),
418 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_notdst),
419 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_notxor_dst),
420 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_notdst),
421 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc),
422 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_dst),
423 96cf2df8 ths
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_notdst),
424 96cf2df8 ths
};
425 96cf2df8 ths
426 a5082316 bellard
#define ROP2(name) {\
427 a5082316 bellard
    name ## _8,\
428 a5082316 bellard
    name ## _16,\
429 a5082316 bellard
    name ## _24,\
430 a5082316 bellard
    name ## _32,\
431 a5082316 bellard
        }
432 a5082316 bellard
433 a5082316 bellard
#define ROP_NOP2(func) {\
434 a5082316 bellard
    func,\
435 a5082316 bellard
    func,\
436 a5082316 bellard
    func,\
437 a5082316 bellard
    func,\
438 a5082316 bellard
        }
439 a5082316 bellard
440 e69390ce bellard
static const cirrus_bitblt_rop_t cirrus_patternfill[16][4] = {
441 e69390ce bellard
    ROP2(cirrus_patternfill_0),
442 e69390ce bellard
    ROP2(cirrus_patternfill_src_and_dst),
443 e69390ce bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
444 e69390ce bellard
    ROP2(cirrus_patternfill_src_and_notdst),
445 e69390ce bellard
    ROP2(cirrus_patternfill_notdst),
446 e69390ce bellard
    ROP2(cirrus_patternfill_src),
447 e69390ce bellard
    ROP2(cirrus_patternfill_1),
448 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_and_dst),
449 e69390ce bellard
    ROP2(cirrus_patternfill_src_xor_dst),
450 e69390ce bellard
    ROP2(cirrus_patternfill_src_or_dst),
451 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_or_notdst),
452 e69390ce bellard
    ROP2(cirrus_patternfill_src_notxor_dst),
453 e69390ce bellard
    ROP2(cirrus_patternfill_src_or_notdst),
454 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc),
455 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_or_dst),
456 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_and_notdst),
457 e69390ce bellard
};
458 e69390ce bellard
459 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand_transp[16][4] = {
460 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_0),
461 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_and_dst),
462 a5082316 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
463 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_and_notdst),
464 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notdst),
465 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src),
466 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_1),
467 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_and_dst),
468 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_xor_dst),
469 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_or_dst),
470 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_or_notdst),
471 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_notxor_dst),
472 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_or_notdst),
473 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc),
474 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_or_dst),
475 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_and_notdst),
476 a5082316 bellard
};
477 a5082316 bellard
478 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand[16][4] = {
479 a5082316 bellard
    ROP2(cirrus_colorexpand_0),
480 a5082316 bellard
    ROP2(cirrus_colorexpand_src_and_dst),
481 a5082316 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
482 a5082316 bellard
    ROP2(cirrus_colorexpand_src_and_notdst),
483 a5082316 bellard
    ROP2(cirrus_colorexpand_notdst),
484 a5082316 bellard
    ROP2(cirrus_colorexpand_src),
485 a5082316 bellard
    ROP2(cirrus_colorexpand_1),
486 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_and_dst),
487 a5082316 bellard
    ROP2(cirrus_colorexpand_src_xor_dst),
488 a5082316 bellard
    ROP2(cirrus_colorexpand_src_or_dst),
489 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_or_notdst),
490 a5082316 bellard
    ROP2(cirrus_colorexpand_src_notxor_dst),
491 a5082316 bellard
    ROP2(cirrus_colorexpand_src_or_notdst),
492 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc),
493 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_or_dst),
494 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_and_notdst),
495 a5082316 bellard
};
496 a5082316 bellard
497 b30d4608 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern_transp[16][4] = {
498 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_0),
499 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_and_dst),
500 b30d4608 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
501 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_and_notdst),
502 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notdst),
503 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src),
504 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_1),
505 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_dst),
506 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_xor_dst),
507 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_or_dst),
508 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_notdst),
509 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_notxor_dst),
510 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_or_notdst),
511 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc),
512 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_dst),
513 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_notdst),
514 b30d4608 bellard
};
515 b30d4608 bellard
516 b30d4608 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern[16][4] = {
517 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_0),
518 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_and_dst),
519 b30d4608 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
520 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_and_notdst),
521 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notdst),
522 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src),
523 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_1),
524 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc_and_dst),
525 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_xor_dst),
526 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_or_dst),
527 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc_or_notdst),
528 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_notxor_dst),
529 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_or_notdst),
530 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc),
531 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc_or_dst),
532 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc_and_notdst),
533 b30d4608 bellard
};
534 b30d4608 bellard
535 a5082316 bellard
static const cirrus_fill_t cirrus_fill[16][4] = {
536 a5082316 bellard
    ROP2(cirrus_fill_0),
537 a5082316 bellard
    ROP2(cirrus_fill_src_and_dst),
538 a5082316 bellard
    ROP_NOP2(cirrus_bitblt_fill_nop),
539 a5082316 bellard
    ROP2(cirrus_fill_src_and_notdst),
540 a5082316 bellard
    ROP2(cirrus_fill_notdst),
541 a5082316 bellard
    ROP2(cirrus_fill_src),
542 a5082316 bellard
    ROP2(cirrus_fill_1),
543 a5082316 bellard
    ROP2(cirrus_fill_notsrc_and_dst),
544 a5082316 bellard
    ROP2(cirrus_fill_src_xor_dst),
545 a5082316 bellard
    ROP2(cirrus_fill_src_or_dst),
546 a5082316 bellard
    ROP2(cirrus_fill_notsrc_or_notdst),
547 a5082316 bellard
    ROP2(cirrus_fill_src_notxor_dst),
548 a5082316 bellard
    ROP2(cirrus_fill_src_or_notdst),
549 a5082316 bellard
    ROP2(cirrus_fill_notsrc),
550 a5082316 bellard
    ROP2(cirrus_fill_notsrc_or_dst),
551 a5082316 bellard
    ROP2(cirrus_fill_notsrc_and_notdst),
552 a5082316 bellard
};
553 a5082316 bellard
554 a5082316 bellard
static inline void cirrus_bitblt_fgcol(CirrusVGAState *s)
555 e6e5ad80 bellard
{
556 a5082316 bellard
    unsigned int color;
557 a5082316 bellard
    switch (s->cirrus_blt_pixelwidth) {
558 a5082316 bellard
    case 1:
559 a5082316 bellard
        s->cirrus_blt_fgcol = s->cirrus_shadow_gr1;
560 a5082316 bellard
        break;
561 a5082316 bellard
    case 2:
562 4e12cd94 Avi Kivity
        color = s->cirrus_shadow_gr1 | (s->vga.gr[0x11] << 8);
563 a5082316 bellard
        s->cirrus_blt_fgcol = le16_to_cpu(color);
564 a5082316 bellard
        break;
565 a5082316 bellard
    case 3:
566 5fafdf24 ths
        s->cirrus_blt_fgcol = s->cirrus_shadow_gr1 |
567 4e12cd94 Avi Kivity
            (s->vga.gr[0x11] << 8) | (s->vga.gr[0x13] << 16);
568 a5082316 bellard
        break;
569 a5082316 bellard
    default:
570 a5082316 bellard
    case 4:
571 4e12cd94 Avi Kivity
        color = s->cirrus_shadow_gr1 | (s->vga.gr[0x11] << 8) |
572 4e12cd94 Avi Kivity
            (s->vga.gr[0x13] << 16) | (s->vga.gr[0x15] << 24);
573 a5082316 bellard
        s->cirrus_blt_fgcol = le32_to_cpu(color);
574 a5082316 bellard
        break;
575 e6e5ad80 bellard
    }
576 e6e5ad80 bellard
}
577 e6e5ad80 bellard
578 a5082316 bellard
static inline void cirrus_bitblt_bgcol(CirrusVGAState *s)
579 e6e5ad80 bellard
{
580 a5082316 bellard
    unsigned int color;
581 e6e5ad80 bellard
    switch (s->cirrus_blt_pixelwidth) {
582 e6e5ad80 bellard
    case 1:
583 a5082316 bellard
        s->cirrus_blt_bgcol = s->cirrus_shadow_gr0;
584 a5082316 bellard
        break;
585 e6e5ad80 bellard
    case 2:
586 4e12cd94 Avi Kivity
        color = s->cirrus_shadow_gr0 | (s->vga.gr[0x10] << 8);
587 a5082316 bellard
        s->cirrus_blt_bgcol = le16_to_cpu(color);
588 a5082316 bellard
        break;
589 e6e5ad80 bellard
    case 3:
590 5fafdf24 ths
        s->cirrus_blt_bgcol = s->cirrus_shadow_gr0 |
591 4e12cd94 Avi Kivity
            (s->vga.gr[0x10] << 8) | (s->vga.gr[0x12] << 16);
592 a5082316 bellard
        break;
593 e6e5ad80 bellard
    default:
594 a5082316 bellard
    case 4:
595 4e12cd94 Avi Kivity
        color = s->cirrus_shadow_gr0 | (s->vga.gr[0x10] << 8) |
596 4e12cd94 Avi Kivity
            (s->vga.gr[0x12] << 16) | (s->vga.gr[0x14] << 24);
597 a5082316 bellard
        s->cirrus_blt_bgcol = le32_to_cpu(color);
598 a5082316 bellard
        break;
599 e6e5ad80 bellard
    }
600 e6e5ad80 bellard
}
601 e6e5ad80 bellard
602 e6e5ad80 bellard
static void cirrus_invalidate_region(CirrusVGAState * s, int off_begin,
603 e6e5ad80 bellard
                                     int off_pitch, int bytesperline,
604 e6e5ad80 bellard
                                     int lines)
605 e6e5ad80 bellard
{
606 e6e5ad80 bellard
    int y;
607 e6e5ad80 bellard
    int off_cur;
608 e6e5ad80 bellard
    int off_cur_end;
609 e6e5ad80 bellard
610 e6e5ad80 bellard
    for (y = 0; y < lines; y++) {
611 e6e5ad80 bellard
        off_cur = off_begin;
612 b2eb849d aurel32
        off_cur_end = (off_cur + bytesperline) & s->cirrus_addr_mask;
613 e6e5ad80 bellard
        off_cur &= TARGET_PAGE_MASK;
614 e6e5ad80 bellard
        while (off_cur < off_cur_end) {
615 4e12cd94 Avi Kivity
            cpu_physical_memory_set_dirty(s->vga.vram_offset + off_cur);
616 e6e5ad80 bellard
            off_cur += TARGET_PAGE_SIZE;
617 e6e5ad80 bellard
        }
618 e6e5ad80 bellard
        off_begin += off_pitch;
619 e6e5ad80 bellard
    }
620 e6e5ad80 bellard
}
621 e6e5ad80 bellard
622 e6e5ad80 bellard
static int cirrus_bitblt_common_patterncopy(CirrusVGAState * s,
623 e6e5ad80 bellard
                                            const uint8_t * src)
624 e6e5ad80 bellard
{
625 e6e5ad80 bellard
    uint8_t *dst;
626 e6e5ad80 bellard
627 4e12cd94 Avi Kivity
    dst = s->vga.vram_ptr + (s->cirrus_blt_dstaddr & s->cirrus_addr_mask);
628 b2eb849d aurel32
629 b2eb849d aurel32
    if (BLTUNSAFE(s))
630 b2eb849d aurel32
        return 0;
631 b2eb849d aurel32
632 e69390ce bellard
    (*s->cirrus_rop) (s, dst, src,
633 5fafdf24 ths
                      s->cirrus_blt_dstpitch, 0,
634 e69390ce bellard
                      s->cirrus_blt_width, s->cirrus_blt_height);
635 e6e5ad80 bellard
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
636 e69390ce bellard
                             s->cirrus_blt_dstpitch, s->cirrus_blt_width,
637 e69390ce bellard
                             s->cirrus_blt_height);
638 e6e5ad80 bellard
    return 1;
639 e6e5ad80 bellard
}
640 e6e5ad80 bellard
641 a21ae81d bellard
/* fill */
642 a21ae81d bellard
643 a5082316 bellard
static int cirrus_bitblt_solidfill(CirrusVGAState *s, int blt_rop)
644 a21ae81d bellard
{
645 a5082316 bellard
    cirrus_fill_t rop_func;
646 a21ae81d bellard
647 b2eb849d aurel32
    if (BLTUNSAFE(s))
648 b2eb849d aurel32
        return 0;
649 a5082316 bellard
    rop_func = cirrus_fill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
650 4e12cd94 Avi Kivity
    rop_func(s, s->vga.vram_ptr + (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
651 a5082316 bellard
             s->cirrus_blt_dstpitch,
652 a5082316 bellard
             s->cirrus_blt_width, s->cirrus_blt_height);
653 a21ae81d bellard
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
654 a21ae81d bellard
                             s->cirrus_blt_dstpitch, s->cirrus_blt_width,
655 a21ae81d bellard
                             s->cirrus_blt_height);
656 a21ae81d bellard
    cirrus_bitblt_reset(s);
657 a21ae81d bellard
    return 1;
658 a21ae81d bellard
}
659 a21ae81d bellard
660 e6e5ad80 bellard
/***************************************
661 e6e5ad80 bellard
 *
662 e6e5ad80 bellard
 *  bitblt (video-to-video)
663 e6e5ad80 bellard
 *
664 e6e5ad80 bellard
 ***************************************/
665 e6e5ad80 bellard
666 e6e5ad80 bellard
static int cirrus_bitblt_videotovideo_patterncopy(CirrusVGAState * s)
667 e6e5ad80 bellard
{
668 e6e5ad80 bellard
    return cirrus_bitblt_common_patterncopy(s,
669 4e12cd94 Avi Kivity
                                            s->vga.vram_ptr + ((s->cirrus_blt_srcaddr & ~7) &
670 b2eb849d aurel32
                                            s->cirrus_addr_mask));
671 e6e5ad80 bellard
}
672 e6e5ad80 bellard
673 24236869 bellard
static void cirrus_do_copy(CirrusVGAState *s, int dst, int src, int w, int h)
674 e6e5ad80 bellard
{
675 78935c4a Aurelien Jarno
    int sx = 0, sy = 0;
676 78935c4a Aurelien Jarno
    int dx = 0, dy = 0;
677 78935c4a Aurelien Jarno
    int depth = 0;
678 24236869 bellard
    int notify = 0;
679 24236869 bellard
680 92d675d1 Aurelien Jarno
    /* make sure to only copy if it's a plain copy ROP */
681 92d675d1 Aurelien Jarno
    if (*s->cirrus_rop == cirrus_bitblt_rop_fwd_src ||
682 92d675d1 Aurelien Jarno
        *s->cirrus_rop == cirrus_bitblt_rop_bkwd_src) {
683 24236869 bellard
684 92d675d1 Aurelien Jarno
        int width, height;
685 92d675d1 Aurelien Jarno
686 92d675d1 Aurelien Jarno
        depth = s->vga.get_bpp(&s->vga) / 8;
687 92d675d1 Aurelien Jarno
        s->vga.get_resolution(&s->vga, &width, &height);
688 92d675d1 Aurelien Jarno
689 92d675d1 Aurelien Jarno
        /* extra x, y */
690 92d675d1 Aurelien Jarno
        sx = (src % ABS(s->cirrus_blt_srcpitch)) / depth;
691 92d675d1 Aurelien Jarno
        sy = (src / ABS(s->cirrus_blt_srcpitch));
692 92d675d1 Aurelien Jarno
        dx = (dst % ABS(s->cirrus_blt_dstpitch)) / depth;
693 92d675d1 Aurelien Jarno
        dy = (dst / ABS(s->cirrus_blt_dstpitch));
694 24236869 bellard
695 92d675d1 Aurelien Jarno
        /* normalize width */
696 92d675d1 Aurelien Jarno
        w /= depth;
697 24236869 bellard
698 92d675d1 Aurelien Jarno
        /* if we're doing a backward copy, we have to adjust
699 92d675d1 Aurelien Jarno
           our x/y to be the upper left corner (instead of the lower
700 92d675d1 Aurelien Jarno
           right corner) */
701 92d675d1 Aurelien Jarno
        if (s->cirrus_blt_dstpitch < 0) {
702 92d675d1 Aurelien Jarno
            sx -= (s->cirrus_blt_width / depth) - 1;
703 92d675d1 Aurelien Jarno
            dx -= (s->cirrus_blt_width / depth) - 1;
704 92d675d1 Aurelien Jarno
            sy -= s->cirrus_blt_height - 1;
705 92d675d1 Aurelien Jarno
            dy -= s->cirrus_blt_height - 1;
706 92d675d1 Aurelien Jarno
        }
707 92d675d1 Aurelien Jarno
708 92d675d1 Aurelien Jarno
        /* are we in the visible portion of memory? */
709 92d675d1 Aurelien Jarno
        if (sx >= 0 && sy >= 0 && dx >= 0 && dy >= 0 &&
710 92d675d1 Aurelien Jarno
            (sx + w) <= width && (sy + h) <= height &&
711 92d675d1 Aurelien Jarno
            (dx + w) <= width && (dy + h) <= height) {
712 92d675d1 Aurelien Jarno
            notify = 1;
713 92d675d1 Aurelien Jarno
        }
714 92d675d1 Aurelien Jarno
    }
715 24236869 bellard
716 24236869 bellard
    /* we have to flush all pending changes so that the copy
717 24236869 bellard
       is generated at the appropriate moment in time */
718 24236869 bellard
    if (notify)
719 24236869 bellard
        vga_hw_update();
720 24236869 bellard
721 4e12cd94 Avi Kivity
    (*s->cirrus_rop) (s, s->vga.vram_ptr +
722 b2eb849d aurel32
                      (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
723 4e12cd94 Avi Kivity
                      s->vga.vram_ptr +
724 b2eb849d aurel32
                      (s->cirrus_blt_srcaddr & s->cirrus_addr_mask),
725 e6e5ad80 bellard
                      s->cirrus_blt_dstpitch, s->cirrus_blt_srcpitch,
726 e6e5ad80 bellard
                      s->cirrus_blt_width, s->cirrus_blt_height);
727 24236869 bellard
728 24236869 bellard
    if (notify)
729 4e12cd94 Avi Kivity
        qemu_console_copy(s->vga.ds,
730 38334f76 balrog
                          sx, sy, dx, dy,
731 38334f76 balrog
                          s->cirrus_blt_width / depth,
732 38334f76 balrog
                          s->cirrus_blt_height);
733 24236869 bellard
734 24236869 bellard
    /* we don't have to notify the display that this portion has
735 38334f76 balrog
       changed since qemu_console_copy implies this */
736 24236869 bellard
737 31c05501 aliguori
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
738 31c05501 aliguori
                                s->cirrus_blt_dstpitch, s->cirrus_blt_width,
739 31c05501 aliguori
                                s->cirrus_blt_height);
740 24236869 bellard
}
741 24236869 bellard
742 24236869 bellard
static int cirrus_bitblt_videotovideo_copy(CirrusVGAState * s)
743 24236869 bellard
{
744 65d35a09 aurel32
    if (BLTUNSAFE(s))
745 65d35a09 aurel32
        return 0;
746 65d35a09 aurel32
747 4e12cd94 Avi Kivity
    cirrus_do_copy(s, s->cirrus_blt_dstaddr - s->vga.start_addr,
748 4e12cd94 Avi Kivity
            s->cirrus_blt_srcaddr - s->vga.start_addr,
749 7d957bd8 aliguori
            s->cirrus_blt_width, s->cirrus_blt_height);
750 24236869 bellard
751 e6e5ad80 bellard
    return 1;
752 e6e5ad80 bellard
}
753 e6e5ad80 bellard
754 e6e5ad80 bellard
/***************************************
755 e6e5ad80 bellard
 *
756 e6e5ad80 bellard
 *  bitblt (cpu-to-video)
757 e6e5ad80 bellard
 *
758 e6e5ad80 bellard
 ***************************************/
759 e6e5ad80 bellard
760 e6e5ad80 bellard
static void cirrus_bitblt_cputovideo_next(CirrusVGAState * s)
761 e6e5ad80 bellard
{
762 e6e5ad80 bellard
    int copy_count;
763 a5082316 bellard
    uint8_t *end_ptr;
764 3b46e624 ths
765 e6e5ad80 bellard
    if (s->cirrus_srccounter > 0) {
766 a5082316 bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
767 a5082316 bellard
            cirrus_bitblt_common_patterncopy(s, s->cirrus_bltbuf);
768 a5082316 bellard
        the_end:
769 a5082316 bellard
            s->cirrus_srccounter = 0;
770 a5082316 bellard
            cirrus_bitblt_reset(s);
771 a5082316 bellard
        } else {
772 a5082316 bellard
            /* at least one scan line */
773 a5082316 bellard
            do {
774 4e12cd94 Avi Kivity
                (*s->cirrus_rop)(s, s->vga.vram_ptr +
775 b2eb849d aurel32
                                 (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
776 b2eb849d aurel32
                                  s->cirrus_bltbuf, 0, 0, s->cirrus_blt_width, 1);
777 a5082316 bellard
                cirrus_invalidate_region(s, s->cirrus_blt_dstaddr, 0,
778 a5082316 bellard
                                         s->cirrus_blt_width, 1);
779 a5082316 bellard
                s->cirrus_blt_dstaddr += s->cirrus_blt_dstpitch;
780 a5082316 bellard
                s->cirrus_srccounter -= s->cirrus_blt_srcpitch;
781 a5082316 bellard
                if (s->cirrus_srccounter <= 0)
782 a5082316 bellard
                    goto the_end;
783 a5082316 bellard
                /* more bytes than needed can be transfered because of
784 a5082316 bellard
                   word alignment, so we keep them for the next line */
785 a5082316 bellard
                /* XXX: keep alignment to speed up transfer */
786 a5082316 bellard
                end_ptr = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
787 a5082316 bellard
                copy_count = s->cirrus_srcptr_end - end_ptr;
788 a5082316 bellard
                memmove(s->cirrus_bltbuf, end_ptr, copy_count);
789 a5082316 bellard
                s->cirrus_srcptr = s->cirrus_bltbuf + copy_count;
790 a5082316 bellard
                s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
791 a5082316 bellard
            } while (s->cirrus_srcptr >= s->cirrus_srcptr_end);
792 a5082316 bellard
        }
793 e6e5ad80 bellard
    }
794 e6e5ad80 bellard
}
795 e6e5ad80 bellard
796 e6e5ad80 bellard
/***************************************
797 e6e5ad80 bellard
 *
798 e6e5ad80 bellard
 *  bitblt wrapper
799 e6e5ad80 bellard
 *
800 e6e5ad80 bellard
 ***************************************/
801 e6e5ad80 bellard
802 e6e5ad80 bellard
static void cirrus_bitblt_reset(CirrusVGAState * s)
803 e6e5ad80 bellard
{
804 f8b237af aliguori
    int need_update;
805 f8b237af aliguori
806 4e12cd94 Avi Kivity
    s->vga.gr[0x31] &=
807 e6e5ad80 bellard
        ~(CIRRUS_BLT_START | CIRRUS_BLT_BUSY | CIRRUS_BLT_FIFOUSED);
808 f8b237af aliguori
    need_update = s->cirrus_srcptr != &s->cirrus_bltbuf[0]
809 f8b237af aliguori
        || s->cirrus_srcptr_end != &s->cirrus_bltbuf[0];
810 e6e5ad80 bellard
    s->cirrus_srcptr = &s->cirrus_bltbuf[0];
811 e6e5ad80 bellard
    s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];
812 e6e5ad80 bellard
    s->cirrus_srccounter = 0;
813 f8b237af aliguori
    if (!need_update)
814 f8b237af aliguori
        return;
815 8926b517 bellard
    cirrus_update_memory_access(s);
816 e6e5ad80 bellard
}
817 e6e5ad80 bellard
818 e6e5ad80 bellard
static int cirrus_bitblt_cputovideo(CirrusVGAState * s)
819 e6e5ad80 bellard
{
820 a5082316 bellard
    int w;
821 a5082316 bellard
822 e6e5ad80 bellard
    s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_MEMSYSSRC;
823 e6e5ad80 bellard
    s->cirrus_srcptr = &s->cirrus_bltbuf[0];
824 e6e5ad80 bellard
    s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];
825 e6e5ad80 bellard
826 e6e5ad80 bellard
    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
827 e6e5ad80 bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
828 a5082316 bellard
            s->cirrus_blt_srcpitch = 8;
829 e6e5ad80 bellard
        } else {
830 b30d4608 bellard
            /* XXX: check for 24 bpp */
831 a5082316 bellard
            s->cirrus_blt_srcpitch = 8 * 8 * s->cirrus_blt_pixelwidth;
832 e6e5ad80 bellard
        }
833 a5082316 bellard
        s->cirrus_srccounter = s->cirrus_blt_srcpitch;
834 e6e5ad80 bellard
    } else {
835 e6e5ad80 bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
836 a5082316 bellard
            w = s->cirrus_blt_width / s->cirrus_blt_pixelwidth;
837 5fafdf24 ths
            if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_DWORDGRANULARITY)
838 a5082316 bellard
                s->cirrus_blt_srcpitch = ((w + 31) >> 5);
839 a5082316 bellard
            else
840 a5082316 bellard
                s->cirrus_blt_srcpitch = ((w + 7) >> 3);
841 e6e5ad80 bellard
        } else {
842 c9c0eae8 bellard
            /* always align input size to 32 bits */
843 c9c0eae8 bellard
            s->cirrus_blt_srcpitch = (s->cirrus_blt_width + 3) & ~3;
844 e6e5ad80 bellard
        }
845 a5082316 bellard
        s->cirrus_srccounter = s->cirrus_blt_srcpitch * s->cirrus_blt_height;
846 e6e5ad80 bellard
    }
847 a5082316 bellard
    s->cirrus_srcptr = s->cirrus_bltbuf;
848 a5082316 bellard
    s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
849 8926b517 bellard
    cirrus_update_memory_access(s);
850 e6e5ad80 bellard
    return 1;
851 e6e5ad80 bellard
}
852 e6e5ad80 bellard
853 e6e5ad80 bellard
static int cirrus_bitblt_videotocpu(CirrusVGAState * s)
854 e6e5ad80 bellard
{
855 e6e5ad80 bellard
    /* XXX */
856 a5082316 bellard
#ifdef DEBUG_BITBLT
857 e6e5ad80 bellard
    printf("cirrus: bitblt (video to cpu) is not implemented yet\n");
858 e6e5ad80 bellard
#endif
859 e6e5ad80 bellard
    return 0;
860 e6e5ad80 bellard
}
861 e6e5ad80 bellard
862 e6e5ad80 bellard
static int cirrus_bitblt_videotovideo(CirrusVGAState * s)
863 e6e5ad80 bellard
{
864 e6e5ad80 bellard
    int ret;
865 e6e5ad80 bellard
866 e6e5ad80 bellard
    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
867 e6e5ad80 bellard
        ret = cirrus_bitblt_videotovideo_patterncopy(s);
868 e6e5ad80 bellard
    } else {
869 e6e5ad80 bellard
        ret = cirrus_bitblt_videotovideo_copy(s);
870 e6e5ad80 bellard
    }
871 e6e5ad80 bellard
    if (ret)
872 e6e5ad80 bellard
        cirrus_bitblt_reset(s);
873 e6e5ad80 bellard
    return ret;
874 e6e5ad80 bellard
}
875 e6e5ad80 bellard
876 e6e5ad80 bellard
static void cirrus_bitblt_start(CirrusVGAState * s)
877 e6e5ad80 bellard
{
878 e6e5ad80 bellard
    uint8_t blt_rop;
879 e6e5ad80 bellard
880 4e12cd94 Avi Kivity
    s->vga.gr[0x31] |= CIRRUS_BLT_BUSY;
881 a5082316 bellard
882 4e12cd94 Avi Kivity
    s->cirrus_blt_width = (s->vga.gr[0x20] | (s->vga.gr[0x21] << 8)) + 1;
883 4e12cd94 Avi Kivity
    s->cirrus_blt_height = (s->vga.gr[0x22] | (s->vga.gr[0x23] << 8)) + 1;
884 4e12cd94 Avi Kivity
    s->cirrus_blt_dstpitch = (s->vga.gr[0x24] | (s->vga.gr[0x25] << 8));
885 4e12cd94 Avi Kivity
    s->cirrus_blt_srcpitch = (s->vga.gr[0x26] | (s->vga.gr[0x27] << 8));
886 e6e5ad80 bellard
    s->cirrus_blt_dstaddr =
887 4e12cd94 Avi Kivity
        (s->vga.gr[0x28] | (s->vga.gr[0x29] << 8) | (s->vga.gr[0x2a] << 16));
888 e6e5ad80 bellard
    s->cirrus_blt_srcaddr =
889 4e12cd94 Avi Kivity
        (s->vga.gr[0x2c] | (s->vga.gr[0x2d] << 8) | (s->vga.gr[0x2e] << 16));
890 4e12cd94 Avi Kivity
    s->cirrus_blt_mode = s->vga.gr[0x30];
891 4e12cd94 Avi Kivity
    s->cirrus_blt_modeext = s->vga.gr[0x33];
892 4e12cd94 Avi Kivity
    blt_rop = s->vga.gr[0x32];
893 e6e5ad80 bellard
894 a21ae81d bellard
#ifdef DEBUG_BITBLT
895 0b74ed78 bellard
    printf("rop=0x%02x mode=0x%02x modeext=0x%02x w=%d h=%d dpitch=%d spitch=%d daddr=0x%08x saddr=0x%08x writemask=0x%02x\n",
896 5fafdf24 ths
           blt_rop,
897 a21ae81d bellard
           s->cirrus_blt_mode,
898 a5082316 bellard
           s->cirrus_blt_modeext,
899 a21ae81d bellard
           s->cirrus_blt_width,
900 a21ae81d bellard
           s->cirrus_blt_height,
901 a21ae81d bellard
           s->cirrus_blt_dstpitch,
902 a21ae81d bellard
           s->cirrus_blt_srcpitch,
903 a21ae81d bellard
           s->cirrus_blt_dstaddr,
904 a5082316 bellard
           s->cirrus_blt_srcaddr,
905 4e12cd94 Avi Kivity
           s->vga.gr[0x2f]);
906 a21ae81d bellard
#endif
907 a21ae81d bellard
908 e6e5ad80 bellard
    switch (s->cirrus_blt_mode & CIRRUS_BLTMODE_PIXELWIDTHMASK) {
909 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH8:
910 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 1;
911 e6e5ad80 bellard
        break;
912 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH16:
913 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 2;
914 e6e5ad80 bellard
        break;
915 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH24:
916 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 3;
917 e6e5ad80 bellard
        break;
918 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH32:
919 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 4;
920 e6e5ad80 bellard
        break;
921 e6e5ad80 bellard
    default:
922 a5082316 bellard
#ifdef DEBUG_BITBLT
923 e6e5ad80 bellard
        printf("cirrus: bitblt - pixel width is unknown\n");
924 e6e5ad80 bellard
#endif
925 e6e5ad80 bellard
        goto bitblt_ignore;
926 e6e5ad80 bellard
    }
927 e6e5ad80 bellard
    s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_PIXELWIDTHMASK;
928 e6e5ad80 bellard
929 e6e5ad80 bellard
    if ((s->
930 e6e5ad80 bellard
         cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSSRC |
931 e6e5ad80 bellard
                            CIRRUS_BLTMODE_MEMSYSDEST))
932 e6e5ad80 bellard
        == (CIRRUS_BLTMODE_MEMSYSSRC | CIRRUS_BLTMODE_MEMSYSDEST)) {
933 a5082316 bellard
#ifdef DEBUG_BITBLT
934 e6e5ad80 bellard
        printf("cirrus: bitblt - memory-to-memory copy is requested\n");
935 e6e5ad80 bellard
#endif
936 e6e5ad80 bellard
        goto bitblt_ignore;
937 e6e5ad80 bellard
    }
938 e6e5ad80 bellard
939 a5082316 bellard
    if ((s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_SOLIDFILL) &&
940 5fafdf24 ths
        (s->cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSDEST |
941 a21ae81d bellard
                               CIRRUS_BLTMODE_TRANSPARENTCOMP |
942 5fafdf24 ths
                               CIRRUS_BLTMODE_PATTERNCOPY |
943 5fafdf24 ths
                               CIRRUS_BLTMODE_COLOREXPAND)) ==
944 a21ae81d bellard
         (CIRRUS_BLTMODE_PATTERNCOPY | CIRRUS_BLTMODE_COLOREXPAND)) {
945 a5082316 bellard
        cirrus_bitblt_fgcol(s);
946 a5082316 bellard
        cirrus_bitblt_solidfill(s, blt_rop);
947 e6e5ad80 bellard
    } else {
948 5fafdf24 ths
        if ((s->cirrus_blt_mode & (CIRRUS_BLTMODE_COLOREXPAND |
949 5fafdf24 ths
                                   CIRRUS_BLTMODE_PATTERNCOPY)) ==
950 a5082316 bellard
            CIRRUS_BLTMODE_COLOREXPAND) {
951 a5082316 bellard
952 a5082316 bellard
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
953 b30d4608 bellard
                if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
954 4c8732d7 bellard
                    cirrus_bitblt_bgcol(s);
955 b30d4608 bellard
                else
956 4c8732d7 bellard
                    cirrus_bitblt_fgcol(s);
957 b30d4608 bellard
                s->cirrus_rop = cirrus_colorexpand_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
958 a5082316 bellard
            } else {
959 a5082316 bellard
                cirrus_bitblt_fgcol(s);
960 a5082316 bellard
                cirrus_bitblt_bgcol(s);
961 a5082316 bellard
                s->cirrus_rop = cirrus_colorexpand[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
962 a5082316 bellard
            }
963 e69390ce bellard
        } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
964 b30d4608 bellard
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
965 b30d4608 bellard
                if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
966 b30d4608 bellard
                    if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
967 b30d4608 bellard
                        cirrus_bitblt_bgcol(s);
968 b30d4608 bellard
                    else
969 b30d4608 bellard
                        cirrus_bitblt_fgcol(s);
970 b30d4608 bellard
                    s->cirrus_rop = cirrus_colorexpand_pattern_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
971 b30d4608 bellard
                } else {
972 b30d4608 bellard
                    cirrus_bitblt_fgcol(s);
973 b30d4608 bellard
                    cirrus_bitblt_bgcol(s);
974 b30d4608 bellard
                    s->cirrus_rop = cirrus_colorexpand_pattern[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
975 b30d4608 bellard
                }
976 b30d4608 bellard
            } else {
977 b30d4608 bellard
                s->cirrus_rop = cirrus_patternfill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
978 b30d4608 bellard
            }
979 a21ae81d bellard
        } else {
980 96cf2df8 ths
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
981 96cf2df8 ths
                if (s->cirrus_blt_pixelwidth > 2) {
982 96cf2df8 ths
                    printf("src transparent without colorexpand must be 8bpp or 16bpp\n");
983 96cf2df8 ths
                    goto bitblt_ignore;
984 96cf2df8 ths
                }
985 96cf2df8 ths
                if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
986 96cf2df8 ths
                    s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch;
987 96cf2df8 ths
                    s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch;
988 96cf2df8 ths
                    s->cirrus_rop = cirrus_bkwd_transp_rop[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
989 96cf2df8 ths
                } else {
990 96cf2df8 ths
                    s->cirrus_rop = cirrus_fwd_transp_rop[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
991 96cf2df8 ths
                }
992 96cf2df8 ths
            } else {
993 96cf2df8 ths
                if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
994 96cf2df8 ths
                    s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch;
995 96cf2df8 ths
                    s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch;
996 96cf2df8 ths
                    s->cirrus_rop = cirrus_bkwd_rop[rop_to_index[blt_rop]];
997 96cf2df8 ths
                } else {
998 96cf2df8 ths
                    s->cirrus_rop = cirrus_fwd_rop[rop_to_index[blt_rop]];
999 96cf2df8 ths
                }
1000 96cf2df8 ths
            }
1001 96cf2df8 ths
        }
1002 a21ae81d bellard
        // setup bitblt engine.
1003 a21ae81d bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSSRC) {
1004 a21ae81d bellard
            if (!cirrus_bitblt_cputovideo(s))
1005 a21ae81d bellard
                goto bitblt_ignore;
1006 a21ae81d bellard
        } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSDEST) {
1007 a21ae81d bellard
            if (!cirrus_bitblt_videotocpu(s))
1008 a21ae81d bellard
                goto bitblt_ignore;
1009 a21ae81d bellard
        } else {
1010 a21ae81d bellard
            if (!cirrus_bitblt_videotovideo(s))
1011 a21ae81d bellard
                goto bitblt_ignore;
1012 a21ae81d bellard
        }
1013 e6e5ad80 bellard
    }
1014 e6e5ad80 bellard
    return;
1015 e6e5ad80 bellard
  bitblt_ignore:;
1016 e6e5ad80 bellard
    cirrus_bitblt_reset(s);
1017 e6e5ad80 bellard
}
1018 e6e5ad80 bellard
1019 e6e5ad80 bellard
static void cirrus_write_bitblt(CirrusVGAState * s, unsigned reg_value)
1020 e6e5ad80 bellard
{
1021 e6e5ad80 bellard
    unsigned old_value;
1022 e6e5ad80 bellard
1023 4e12cd94 Avi Kivity
    old_value = s->vga.gr[0x31];
1024 4e12cd94 Avi Kivity
    s->vga.gr[0x31] = reg_value;
1025 e6e5ad80 bellard
1026 e6e5ad80 bellard
    if (((old_value & CIRRUS_BLT_RESET) != 0) &&
1027 e6e5ad80 bellard
        ((reg_value & CIRRUS_BLT_RESET) == 0)) {
1028 e6e5ad80 bellard
        cirrus_bitblt_reset(s);
1029 e6e5ad80 bellard
    } else if (((old_value & CIRRUS_BLT_START) == 0) &&
1030 e6e5ad80 bellard
               ((reg_value & CIRRUS_BLT_START) != 0)) {
1031 e6e5ad80 bellard
        cirrus_bitblt_start(s);
1032 e6e5ad80 bellard
    }
1033 e6e5ad80 bellard
}
1034 e6e5ad80 bellard
1035 e6e5ad80 bellard
1036 e6e5ad80 bellard
/***************************************
1037 e6e5ad80 bellard
 *
1038 e6e5ad80 bellard
 *  basic parameters
1039 e6e5ad80 bellard
 *
1040 e6e5ad80 bellard
 ***************************************/
1041 e6e5ad80 bellard
1042 a4a2f59c Juan Quintela
static void cirrus_get_offsets(VGACommonState *s1,
1043 83acc96b bellard
                               uint32_t *pline_offset,
1044 83acc96b bellard
                               uint32_t *pstart_addr,
1045 83acc96b bellard
                               uint32_t *pline_compare)
1046 e6e5ad80 bellard
{
1047 4e12cd94 Avi Kivity
    CirrusVGAState * s = container_of(s1, CirrusVGAState, vga);
1048 83acc96b bellard
    uint32_t start_addr, line_offset, line_compare;
1049 e6e5ad80 bellard
1050 4e12cd94 Avi Kivity
    line_offset = s->vga.cr[0x13]
1051 4e12cd94 Avi Kivity
        | ((s->vga.cr[0x1b] & 0x10) << 4);
1052 e6e5ad80 bellard
    line_offset <<= 3;
1053 e6e5ad80 bellard
    *pline_offset = line_offset;
1054 e6e5ad80 bellard
1055 4e12cd94 Avi Kivity
    start_addr = (s->vga.cr[0x0c] << 8)
1056 4e12cd94 Avi Kivity
        | s->vga.cr[0x0d]
1057 4e12cd94 Avi Kivity
        | ((s->vga.cr[0x1b] & 0x01) << 16)
1058 4e12cd94 Avi Kivity
        | ((s->vga.cr[0x1b] & 0x0c) << 15)
1059 4e12cd94 Avi Kivity
        | ((s->vga.cr[0x1d] & 0x80) << 12);
1060 e6e5ad80 bellard
    *pstart_addr = start_addr;
1061 83acc96b bellard
1062 4e12cd94 Avi Kivity
    line_compare = s->vga.cr[0x18] |
1063 4e12cd94 Avi Kivity
        ((s->vga.cr[0x07] & 0x10) << 4) |
1064 4e12cd94 Avi Kivity
        ((s->vga.cr[0x09] & 0x40) << 3);
1065 83acc96b bellard
    *pline_compare = line_compare;
1066 e6e5ad80 bellard
}
1067 e6e5ad80 bellard
1068 e6e5ad80 bellard
static uint32_t cirrus_get_bpp16_depth(CirrusVGAState * s)
1069 e6e5ad80 bellard
{
1070 e6e5ad80 bellard
    uint32_t ret = 16;
1071 e6e5ad80 bellard
1072 e6e5ad80 bellard
    switch (s->cirrus_hidden_dac_data & 0xf) {
1073 e6e5ad80 bellard
    case 0:
1074 e6e5ad80 bellard
        ret = 15;
1075 e6e5ad80 bellard
        break;                        /* Sierra HiColor */
1076 e6e5ad80 bellard
    case 1:
1077 e6e5ad80 bellard
        ret = 16;
1078 e6e5ad80 bellard
        break;                        /* XGA HiColor */
1079 e6e5ad80 bellard
    default:
1080 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1081 e6e5ad80 bellard
        printf("cirrus: invalid DAC value %x in 16bpp\n",
1082 e6e5ad80 bellard
               (s->cirrus_hidden_dac_data & 0xf));
1083 e6e5ad80 bellard
#endif
1084 e6e5ad80 bellard
        ret = 15;                /* XXX */
1085 e6e5ad80 bellard
        break;
1086 e6e5ad80 bellard
    }
1087 e6e5ad80 bellard
    return ret;
1088 e6e5ad80 bellard
}
1089 e6e5ad80 bellard
1090 a4a2f59c Juan Quintela
static int cirrus_get_bpp(VGACommonState *s1)
1091 e6e5ad80 bellard
{
1092 4e12cd94 Avi Kivity
    CirrusVGAState * s = container_of(s1, CirrusVGAState, vga);
1093 e6e5ad80 bellard
    uint32_t ret = 8;
1094 e6e5ad80 bellard
1095 4e12cd94 Avi Kivity
    if ((s->vga.sr[0x07] & 0x01) != 0) {
1096 e6e5ad80 bellard
        /* Cirrus SVGA */
1097 4e12cd94 Avi Kivity
        switch (s->vga.sr[0x07] & CIRRUS_SR7_BPP_MASK) {
1098 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_8:
1099 e6e5ad80 bellard
            ret = 8;
1100 e6e5ad80 bellard
            break;
1101 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_16_DOUBLEVCLK:
1102 e6e5ad80 bellard
            ret = cirrus_get_bpp16_depth(s);
1103 e6e5ad80 bellard
            break;
1104 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_24:
1105 e6e5ad80 bellard
            ret = 24;
1106 e6e5ad80 bellard
            break;
1107 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_16:
1108 e6e5ad80 bellard
            ret = cirrus_get_bpp16_depth(s);
1109 e6e5ad80 bellard
            break;
1110 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_32:
1111 e6e5ad80 bellard
            ret = 32;
1112 e6e5ad80 bellard
            break;
1113 e6e5ad80 bellard
        default:
1114 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1115 4e12cd94 Avi Kivity
            printf("cirrus: unknown bpp - sr7=%x\n", s->vga.sr[0x7]);
1116 e6e5ad80 bellard
#endif
1117 e6e5ad80 bellard
            ret = 8;
1118 e6e5ad80 bellard
            break;
1119 e6e5ad80 bellard
        }
1120 e6e5ad80 bellard
    } else {
1121 e6e5ad80 bellard
        /* VGA */
1122 aeb3c85f bellard
        ret = 0;
1123 e6e5ad80 bellard
    }
1124 e6e5ad80 bellard
1125 e6e5ad80 bellard
    return ret;
1126 e6e5ad80 bellard
}
1127 e6e5ad80 bellard
1128 a4a2f59c Juan Quintela
static void cirrus_get_resolution(VGACommonState *s, int *pwidth, int *pheight)
1129 78e127ef bellard
{
1130 78e127ef bellard
    int width, height;
1131 3b46e624 ths
1132 78e127ef bellard
    width = (s->cr[0x01] + 1) * 8;
1133 5fafdf24 ths
    height = s->cr[0x12] |
1134 5fafdf24 ths
        ((s->cr[0x07] & 0x02) << 7) |
1135 78e127ef bellard
        ((s->cr[0x07] & 0x40) << 3);
1136 78e127ef bellard
    height = (height + 1);
1137 78e127ef bellard
    /* interlace support */
1138 78e127ef bellard
    if (s->cr[0x1a] & 0x01)
1139 78e127ef bellard
        height = height * 2;
1140 78e127ef bellard
    *pwidth = width;
1141 78e127ef bellard
    *pheight = height;
1142 78e127ef bellard
}
1143 78e127ef bellard
1144 e6e5ad80 bellard
/***************************************
1145 e6e5ad80 bellard
 *
1146 e6e5ad80 bellard
 * bank memory
1147 e6e5ad80 bellard
 *
1148 e6e5ad80 bellard
 ***************************************/
1149 e6e5ad80 bellard
1150 e6e5ad80 bellard
static void cirrus_update_bank_ptr(CirrusVGAState * s, unsigned bank_index)
1151 e6e5ad80 bellard
{
1152 e6e5ad80 bellard
    unsigned offset;
1153 e6e5ad80 bellard
    unsigned limit;
1154 e6e5ad80 bellard
1155 4e12cd94 Avi Kivity
    if ((s->vga.gr[0x0b] & 0x01) != 0)        /* dual bank */
1156 4e12cd94 Avi Kivity
        offset = s->vga.gr[0x09 + bank_index];
1157 e6e5ad80 bellard
    else                        /* single bank */
1158 4e12cd94 Avi Kivity
        offset = s->vga.gr[0x09];
1159 e6e5ad80 bellard
1160 4e12cd94 Avi Kivity
    if ((s->vga.gr[0x0b] & 0x20) != 0)
1161 e6e5ad80 bellard
        offset <<= 14;
1162 e6e5ad80 bellard
    else
1163 e6e5ad80 bellard
        offset <<= 12;
1164 e6e5ad80 bellard
1165 e3a4e4b6 bellard
    if (s->real_vram_size <= offset)
1166 e6e5ad80 bellard
        limit = 0;
1167 e6e5ad80 bellard
    else
1168 e3a4e4b6 bellard
        limit = s->real_vram_size - offset;
1169 e6e5ad80 bellard
1170 4e12cd94 Avi Kivity
    if (((s->vga.gr[0x0b] & 0x01) == 0) && (bank_index != 0)) {
1171 e6e5ad80 bellard
        if (limit > 0x8000) {
1172 e6e5ad80 bellard
            offset += 0x8000;
1173 e6e5ad80 bellard
            limit -= 0x8000;
1174 e6e5ad80 bellard
        } else {
1175 e6e5ad80 bellard
            limit = 0;
1176 e6e5ad80 bellard
        }
1177 e6e5ad80 bellard
    }
1178 e6e5ad80 bellard
1179 e6e5ad80 bellard
    if (limit > 0) {
1180 2bec46dc aliguori
        /* Thinking about changing bank base? First, drop the dirty bitmap information
1181 2bec46dc aliguori
         * on the current location, otherwise we lose this pointer forever */
1182 4e12cd94 Avi Kivity
        if (s->vga.lfb_vram_mapped) {
1183 c227f099 Anthony Liguori
            target_phys_addr_t base_addr = isa_mem_base + 0xa0000 + bank_index * 0x8000;
1184 2bec46dc aliguori
            cpu_physical_sync_dirty_bitmap(base_addr, base_addr + 0x8000);
1185 2bec46dc aliguori
        }
1186 e6e5ad80 bellard
        s->cirrus_bank_base[bank_index] = offset;
1187 e6e5ad80 bellard
        s->cirrus_bank_limit[bank_index] = limit;
1188 e6e5ad80 bellard
    } else {
1189 e6e5ad80 bellard
        s->cirrus_bank_base[bank_index] = 0;
1190 e6e5ad80 bellard
        s->cirrus_bank_limit[bank_index] = 0;
1191 e6e5ad80 bellard
    }
1192 e6e5ad80 bellard
}
1193 e6e5ad80 bellard
1194 e6e5ad80 bellard
/***************************************
1195 e6e5ad80 bellard
 *
1196 e6e5ad80 bellard
 *  I/O access between 0x3c4-0x3c5
1197 e6e5ad80 bellard
 *
1198 e6e5ad80 bellard
 ***************************************/
1199 e6e5ad80 bellard
1200 8a82c322 Juan Quintela
static int cirrus_vga_read_sr(CirrusVGAState * s)
1201 e6e5ad80 bellard
{
1202 8a82c322 Juan Quintela
    switch (s->vga.sr_index) {
1203 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1204 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1205 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1206 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1207 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1208 8a82c322 Juan Quintela
        return s->vga.sr[s->vga.sr_index];
1209 e6e5ad80 bellard
    case 0x06:                        // Unlock Cirrus extensions
1210 8a82c322 Juan Quintela
        return s->vga.sr[s->vga.sr_index];
1211 e6e5ad80 bellard
    case 0x10:
1212 e6e5ad80 bellard
    case 0x30:
1213 e6e5ad80 bellard
    case 0x50:
1214 e6e5ad80 bellard
    case 0x70:                        // Graphics Cursor X
1215 e6e5ad80 bellard
    case 0x90:
1216 e6e5ad80 bellard
    case 0xb0:
1217 e6e5ad80 bellard
    case 0xd0:
1218 e6e5ad80 bellard
    case 0xf0:                        // Graphics Cursor X
1219 8a82c322 Juan Quintela
        return s->vga.sr[0x10];
1220 e6e5ad80 bellard
    case 0x11:
1221 e6e5ad80 bellard
    case 0x31:
1222 e6e5ad80 bellard
    case 0x51:
1223 e6e5ad80 bellard
    case 0x71:                        // Graphics Cursor Y
1224 e6e5ad80 bellard
    case 0x91:
1225 e6e5ad80 bellard
    case 0xb1:
1226 e6e5ad80 bellard
    case 0xd1:
1227 a5082316 bellard
    case 0xf1:                        // Graphics Cursor Y
1228 8a82c322 Juan Quintela
        return s->vga.sr[0x11];
1229 aeb3c85f bellard
    case 0x05:                        // ???
1230 aeb3c85f bellard
    case 0x07:                        // Extended Sequencer Mode
1231 aeb3c85f bellard
    case 0x08:                        // EEPROM Control
1232 aeb3c85f bellard
    case 0x09:                        // Scratch Register 0
1233 aeb3c85f bellard
    case 0x0a:                        // Scratch Register 1
1234 aeb3c85f bellard
    case 0x0b:                        // VCLK 0
1235 aeb3c85f bellard
    case 0x0c:                        // VCLK 1
1236 aeb3c85f bellard
    case 0x0d:                        // VCLK 2
1237 aeb3c85f bellard
    case 0x0e:                        // VCLK 3
1238 aeb3c85f bellard
    case 0x0f:                        // DRAM Control
1239 e6e5ad80 bellard
    case 0x12:                        // Graphics Cursor Attribute
1240 e6e5ad80 bellard
    case 0x13:                        // Graphics Cursor Pattern Address
1241 e6e5ad80 bellard
    case 0x14:                        // Scratch Register 2
1242 e6e5ad80 bellard
    case 0x15:                        // Scratch Register 3
1243 e6e5ad80 bellard
    case 0x16:                        // Performance Tuning Register
1244 e6e5ad80 bellard
    case 0x17:                        // Configuration Readback and Extended Control
1245 e6e5ad80 bellard
    case 0x18:                        // Signature Generator Control
1246 e6e5ad80 bellard
    case 0x19:                        // Signal Generator Result
1247 e6e5ad80 bellard
    case 0x1a:                        // Signal Generator Result
1248 e6e5ad80 bellard
    case 0x1b:                        // VCLK 0 Denominator & Post
1249 e6e5ad80 bellard
    case 0x1c:                        // VCLK 1 Denominator & Post
1250 e6e5ad80 bellard
    case 0x1d:                        // VCLK 2 Denominator & Post
1251 e6e5ad80 bellard
    case 0x1e:                        // VCLK 3 Denominator & Post
1252 e6e5ad80 bellard
    case 0x1f:                        // BIOS Write Enable and MCLK select
1253 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1254 8a82c322 Juan Quintela
        printf("cirrus: handled inport sr_index %02x\n", s->vga.sr_index);
1255 e6e5ad80 bellard
#endif
1256 8a82c322 Juan Quintela
        return s->vga.sr[s->vga.sr_index];
1257 e6e5ad80 bellard
    default:
1258 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1259 8a82c322 Juan Quintela
        printf("cirrus: inport sr_index %02x\n", s->vga.sr_index);
1260 e6e5ad80 bellard
#endif
1261 8a82c322 Juan Quintela
        return 0xff;
1262 e6e5ad80 bellard
        break;
1263 e6e5ad80 bellard
    }
1264 e6e5ad80 bellard
}
1265 e6e5ad80 bellard
1266 31c63201 Juan Quintela
static void cirrus_vga_write_sr(CirrusVGAState * s, uint32_t val)
1267 e6e5ad80 bellard
{
1268 31c63201 Juan Quintela
    switch (s->vga.sr_index) {
1269 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1270 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1271 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1272 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1273 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1274 31c63201 Juan Quintela
        s->vga.sr[s->vga.sr_index] = val & sr_mask[s->vga.sr_index];
1275 31c63201 Juan Quintela
        if (s->vga.sr_index == 1)
1276 31c63201 Juan Quintela
            s->vga.update_retrace_info(&s->vga);
1277 31c63201 Juan Quintela
        break;
1278 e6e5ad80 bellard
    case 0x06:                        // Unlock Cirrus extensions
1279 31c63201 Juan Quintela
        val &= 0x17;
1280 31c63201 Juan Quintela
        if (val == 0x12) {
1281 31c63201 Juan Quintela
            s->vga.sr[s->vga.sr_index] = 0x12;
1282 e6e5ad80 bellard
        } else {
1283 31c63201 Juan Quintela
            s->vga.sr[s->vga.sr_index] = 0x0f;
1284 e6e5ad80 bellard
        }
1285 e6e5ad80 bellard
        break;
1286 e6e5ad80 bellard
    case 0x10:
1287 e6e5ad80 bellard
    case 0x30:
1288 e6e5ad80 bellard
    case 0x50:
1289 e6e5ad80 bellard
    case 0x70:                        // Graphics Cursor X
1290 e6e5ad80 bellard
    case 0x90:
1291 e6e5ad80 bellard
    case 0xb0:
1292 e6e5ad80 bellard
    case 0xd0:
1293 e6e5ad80 bellard
    case 0xf0:                        // Graphics Cursor X
1294 31c63201 Juan Quintela
        s->vga.sr[0x10] = val;
1295 31c63201 Juan Quintela
        s->hw_cursor_x = (val << 3) | (s->vga.sr_index >> 5);
1296 e6e5ad80 bellard
        break;
1297 e6e5ad80 bellard
    case 0x11:
1298 e6e5ad80 bellard
    case 0x31:
1299 e6e5ad80 bellard
    case 0x51:
1300 e6e5ad80 bellard
    case 0x71:                        // Graphics Cursor Y
1301 e6e5ad80 bellard
    case 0x91:
1302 e6e5ad80 bellard
    case 0xb1:
1303 e6e5ad80 bellard
    case 0xd1:
1304 e6e5ad80 bellard
    case 0xf1:                        // Graphics Cursor Y
1305 31c63201 Juan Quintela
        s->vga.sr[0x11] = val;
1306 31c63201 Juan Quintela
        s->hw_cursor_y = (val << 3) | (s->vga.sr_index >> 5);
1307 e6e5ad80 bellard
        break;
1308 e6e5ad80 bellard
    case 0x07:                        // Extended Sequencer Mode
1309 2bec46dc aliguori
    cirrus_update_memory_access(s);
1310 e6e5ad80 bellard
    case 0x08:                        // EEPROM Control
1311 e6e5ad80 bellard
    case 0x09:                        // Scratch Register 0
1312 e6e5ad80 bellard
    case 0x0a:                        // Scratch Register 1
1313 e6e5ad80 bellard
    case 0x0b:                        // VCLK 0
1314 e6e5ad80 bellard
    case 0x0c:                        // VCLK 1
1315 e6e5ad80 bellard
    case 0x0d:                        // VCLK 2
1316 e6e5ad80 bellard
    case 0x0e:                        // VCLK 3
1317 e6e5ad80 bellard
    case 0x0f:                        // DRAM Control
1318 e6e5ad80 bellard
    case 0x12:                        // Graphics Cursor Attribute
1319 e6e5ad80 bellard
    case 0x13:                        // Graphics Cursor Pattern Address
1320 e6e5ad80 bellard
    case 0x14:                        // Scratch Register 2
1321 e6e5ad80 bellard
    case 0x15:                        // Scratch Register 3
1322 e6e5ad80 bellard
    case 0x16:                        // Performance Tuning Register
1323 e6e5ad80 bellard
    case 0x18:                        // Signature Generator Control
1324 e6e5ad80 bellard
    case 0x19:                        // Signature Generator Result
1325 e6e5ad80 bellard
    case 0x1a:                        // Signature Generator Result
1326 e6e5ad80 bellard
    case 0x1b:                        // VCLK 0 Denominator & Post
1327 e6e5ad80 bellard
    case 0x1c:                        // VCLK 1 Denominator & Post
1328 e6e5ad80 bellard
    case 0x1d:                        // VCLK 2 Denominator & Post
1329 e6e5ad80 bellard
    case 0x1e:                        // VCLK 3 Denominator & Post
1330 e6e5ad80 bellard
    case 0x1f:                        // BIOS Write Enable and MCLK select
1331 31c63201 Juan Quintela
        s->vga.sr[s->vga.sr_index] = val;
1332 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1333 e6e5ad80 bellard
        printf("cirrus: handled outport sr_index %02x, sr_value %02x\n",
1334 31c63201 Juan Quintela
               s->vga.sr_index, val);
1335 e6e5ad80 bellard
#endif
1336 e6e5ad80 bellard
        break;
1337 8926b517 bellard
    case 0x17:                        // Configuration Readback and Extended Control
1338 31c63201 Juan Quintela
        s->vga.sr[s->vga.sr_index] = (s->vga.sr[s->vga.sr_index] & 0x38)
1339 31c63201 Juan Quintela
                                   | (val & 0xc7);
1340 8926b517 bellard
        cirrus_update_memory_access(s);
1341 8926b517 bellard
        break;
1342 e6e5ad80 bellard
    default:
1343 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1344 31c63201 Juan Quintela
        printf("cirrus: outport sr_index %02x, sr_value %02x\n",
1345 31c63201 Juan Quintela
               s->vga.sr_index, val);
1346 e6e5ad80 bellard
#endif
1347 e6e5ad80 bellard
        break;
1348 e6e5ad80 bellard
    }
1349 e6e5ad80 bellard
}
1350 e6e5ad80 bellard
1351 e6e5ad80 bellard
/***************************************
1352 e6e5ad80 bellard
 *
1353 e6e5ad80 bellard
 *  I/O access at 0x3c6
1354 e6e5ad80 bellard
 *
1355 e6e5ad80 bellard
 ***************************************/
1356 e6e5ad80 bellard
1357 957c9db5 Juan Quintela
static int cirrus_read_hidden_dac(CirrusVGAState * s)
1358 e6e5ad80 bellard
{
1359 a21ae81d bellard
    if (++s->cirrus_hidden_dac_lockindex == 5) {
1360 957c9db5 Juan Quintela
        s->cirrus_hidden_dac_lockindex = 0;
1361 957c9db5 Juan Quintela
        return s->cirrus_hidden_dac_data;
1362 e6e5ad80 bellard
    }
1363 957c9db5 Juan Quintela
    return 0xff;
1364 e6e5ad80 bellard
}
1365 e6e5ad80 bellard
1366 e6e5ad80 bellard
static void cirrus_write_hidden_dac(CirrusVGAState * s, int reg_value)
1367 e6e5ad80 bellard
{
1368 e6e5ad80 bellard
    if (s->cirrus_hidden_dac_lockindex == 4) {
1369 e6e5ad80 bellard
        s->cirrus_hidden_dac_data = reg_value;
1370 a21ae81d bellard
#if defined(DEBUG_CIRRUS)
1371 e6e5ad80 bellard
        printf("cirrus: outport hidden DAC, value %02x\n", reg_value);
1372 e6e5ad80 bellard
#endif
1373 e6e5ad80 bellard
    }
1374 e6e5ad80 bellard
    s->cirrus_hidden_dac_lockindex = 0;
1375 e6e5ad80 bellard
}
1376 e6e5ad80 bellard
1377 e6e5ad80 bellard
/***************************************
1378 e6e5ad80 bellard
 *
1379 e6e5ad80 bellard
 *  I/O access at 0x3c9
1380 e6e5ad80 bellard
 *
1381 e6e5ad80 bellard
 ***************************************/
1382 e6e5ad80 bellard
1383 5deaeee3 Juan Quintela
static int cirrus_vga_read_palette(CirrusVGAState * s)
1384 e6e5ad80 bellard
{
1385 5deaeee3 Juan Quintela
    int val;
1386 5deaeee3 Juan Quintela
1387 5deaeee3 Juan Quintela
    if ((s->vga.sr[0x12] & CIRRUS_CURSOR_HIDDENPEL)) {
1388 5deaeee3 Juan Quintela
        val = s->cirrus_hidden_palette[(s->vga.dac_read_index & 0x0f) * 3 +
1389 5deaeee3 Juan Quintela
                                       s->vga.dac_sub_index];
1390 5deaeee3 Juan Quintela
    } else {
1391 5deaeee3 Juan Quintela
        val = s->vga.palette[s->vga.dac_read_index * 3 + s->vga.dac_sub_index];
1392 5deaeee3 Juan Quintela
    }
1393 4e12cd94 Avi Kivity
    if (++s->vga.dac_sub_index == 3) {
1394 4e12cd94 Avi Kivity
        s->vga.dac_sub_index = 0;
1395 4e12cd94 Avi Kivity
        s->vga.dac_read_index++;
1396 e6e5ad80 bellard
    }
1397 5deaeee3 Juan Quintela
    return val;
1398 e6e5ad80 bellard
}
1399 e6e5ad80 bellard
1400 86948bb1 Juan Quintela
static void cirrus_vga_write_palette(CirrusVGAState * s, int reg_value)
1401 e6e5ad80 bellard
{
1402 4e12cd94 Avi Kivity
    s->vga.dac_cache[s->vga.dac_sub_index] = reg_value;
1403 4e12cd94 Avi Kivity
    if (++s->vga.dac_sub_index == 3) {
1404 86948bb1 Juan Quintela
        if ((s->vga.sr[0x12] & CIRRUS_CURSOR_HIDDENPEL)) {
1405 86948bb1 Juan Quintela
            memcpy(&s->cirrus_hidden_palette[(s->vga.dac_write_index & 0x0f) * 3],
1406 86948bb1 Juan Quintela
                   s->vga.dac_cache, 3);
1407 86948bb1 Juan Quintela
        } else {
1408 86948bb1 Juan Quintela
            memcpy(&s->vga.palette[s->vga.dac_write_index * 3], s->vga.dac_cache, 3);
1409 86948bb1 Juan Quintela
        }
1410 a5082316 bellard
        /* XXX update cursor */
1411 4e12cd94 Avi Kivity
        s->vga.dac_sub_index = 0;
1412 4e12cd94 Avi Kivity
        s->vga.dac_write_index++;
1413 e6e5ad80 bellard
    }
1414 e6e5ad80 bellard
}
1415 e6e5ad80 bellard
1416 e6e5ad80 bellard
/***************************************
1417 e6e5ad80 bellard
 *
1418 e6e5ad80 bellard
 *  I/O access between 0x3ce-0x3cf
1419 e6e5ad80 bellard
 *
1420 e6e5ad80 bellard
 ***************************************/
1421 e6e5ad80 bellard
1422 f705db9d Juan Quintela
static int cirrus_vga_read_gr(CirrusVGAState * s, unsigned reg_index)
1423 e6e5ad80 bellard
{
1424 e6e5ad80 bellard
    switch (reg_index) {
1425 aeb3c85f bellard
    case 0x00: // Standard VGA, BGCOLOR 0x000000ff
1426 f705db9d Juan Quintela
        return s->cirrus_shadow_gr0;
1427 aeb3c85f bellard
    case 0x01: // Standard VGA, FGCOLOR 0x000000ff
1428 f705db9d Juan Quintela
        return s->cirrus_shadow_gr1;
1429 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1430 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1431 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1432 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1433 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1434 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1435 f705db9d Juan Quintela
        return s->vga.gr[s->vga.gr_index];
1436 e6e5ad80 bellard
    case 0x05:                        // Standard VGA, Cirrus extended mode
1437 e6e5ad80 bellard
    default:
1438 e6e5ad80 bellard
        break;
1439 e6e5ad80 bellard
    }
1440 e6e5ad80 bellard
1441 e6e5ad80 bellard
    if (reg_index < 0x3a) {
1442 f705db9d Juan Quintela
        return s->vga.gr[reg_index];
1443 e6e5ad80 bellard
    } else {
1444 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1445 e6e5ad80 bellard
        printf("cirrus: inport gr_index %02x\n", reg_index);
1446 e6e5ad80 bellard
#endif
1447 f705db9d Juan Quintela
        return 0xff;
1448 e6e5ad80 bellard
    }
1449 e6e5ad80 bellard
}
1450 e6e5ad80 bellard
1451 22286bc6 Juan Quintela
static void
1452 22286bc6 Juan Quintela
cirrus_vga_write_gr(CirrusVGAState * s, unsigned reg_index, int reg_value)
1453 e6e5ad80 bellard
{
1454 a5082316 bellard
#if defined(DEBUG_BITBLT) && 0
1455 a5082316 bellard
    printf("gr%02x: %02x\n", reg_index, reg_value);
1456 a5082316 bellard
#endif
1457 e6e5ad80 bellard
    switch (reg_index) {
1458 e6e5ad80 bellard
    case 0x00:                        // Standard VGA, BGCOLOR 0x000000ff
1459 f22f5b07 Juan Quintela
        s->vga.gr[reg_index] = reg_value & gr_mask[reg_index];
1460 aeb3c85f bellard
        s->cirrus_shadow_gr0 = reg_value;
1461 22286bc6 Juan Quintela
        break;
1462 e6e5ad80 bellard
    case 0x01:                        // Standard VGA, FGCOLOR 0x000000ff
1463 f22f5b07 Juan Quintela
        s->vga.gr[reg_index] = reg_value & gr_mask[reg_index];
1464 aeb3c85f bellard
        s->cirrus_shadow_gr1 = reg_value;
1465 22286bc6 Juan Quintela
        break;
1466 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1467 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1468 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1469 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1470 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1471 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1472 22286bc6 Juan Quintela
        s->vga.gr[reg_index] = reg_value & gr_mask[reg_index];
1473 22286bc6 Juan Quintela
        break;
1474 e6e5ad80 bellard
    case 0x05:                        // Standard VGA, Cirrus extended mode
1475 4e12cd94 Avi Kivity
        s->vga.gr[reg_index] = reg_value & 0x7f;
1476 8926b517 bellard
        cirrus_update_memory_access(s);
1477 e6e5ad80 bellard
        break;
1478 e6e5ad80 bellard
    case 0x09:                        // bank offset #0
1479 e6e5ad80 bellard
    case 0x0A:                        // bank offset #1
1480 4e12cd94 Avi Kivity
        s->vga.gr[reg_index] = reg_value;
1481 8926b517 bellard
        cirrus_update_bank_ptr(s, 0);
1482 8926b517 bellard
        cirrus_update_bank_ptr(s, 1);
1483 2bec46dc aliguori
        cirrus_update_memory_access(s);
1484 8926b517 bellard
        break;
1485 e6e5ad80 bellard
    case 0x0B:
1486 4e12cd94 Avi Kivity
        s->vga.gr[reg_index] = reg_value;
1487 e6e5ad80 bellard
        cirrus_update_bank_ptr(s, 0);
1488 e6e5ad80 bellard
        cirrus_update_bank_ptr(s, 1);
1489 8926b517 bellard
        cirrus_update_memory_access(s);
1490 e6e5ad80 bellard
        break;
1491 e6e5ad80 bellard
    case 0x10:                        // BGCOLOR 0x0000ff00
1492 e6e5ad80 bellard
    case 0x11:                        // FGCOLOR 0x0000ff00
1493 e6e5ad80 bellard
    case 0x12:                        // BGCOLOR 0x00ff0000
1494 e6e5ad80 bellard
    case 0x13:                        // FGCOLOR 0x00ff0000
1495 e6e5ad80 bellard
    case 0x14:                        // BGCOLOR 0xff000000
1496 e6e5ad80 bellard
    case 0x15:                        // FGCOLOR 0xff000000
1497 e6e5ad80 bellard
    case 0x20:                        // BLT WIDTH 0x0000ff
1498 e6e5ad80 bellard
    case 0x22:                        // BLT HEIGHT 0x0000ff
1499 e6e5ad80 bellard
    case 0x24:                        // BLT DEST PITCH 0x0000ff
1500 e6e5ad80 bellard
    case 0x26:                        // BLT SRC PITCH 0x0000ff
1501 e6e5ad80 bellard
    case 0x28:                        // BLT DEST ADDR 0x0000ff
1502 e6e5ad80 bellard
    case 0x29:                        // BLT DEST ADDR 0x00ff00
1503 e6e5ad80 bellard
    case 0x2c:                        // BLT SRC ADDR 0x0000ff
1504 e6e5ad80 bellard
    case 0x2d:                        // BLT SRC ADDR 0x00ff00
1505 a5082316 bellard
    case 0x2f:                  // BLT WRITEMASK
1506 e6e5ad80 bellard
    case 0x30:                        // BLT MODE
1507 e6e5ad80 bellard
    case 0x32:                        // RASTER OP
1508 a21ae81d bellard
    case 0x33:                        // BLT MODEEXT
1509 e6e5ad80 bellard
    case 0x34:                        // BLT TRANSPARENT COLOR 0x00ff
1510 e6e5ad80 bellard
    case 0x35:                        // BLT TRANSPARENT COLOR 0xff00
1511 e6e5ad80 bellard
    case 0x38:                        // BLT TRANSPARENT COLOR MASK 0x00ff
1512 e6e5ad80 bellard
    case 0x39:                        // BLT TRANSPARENT COLOR MASK 0xff00
1513 4e12cd94 Avi Kivity
        s->vga.gr[reg_index] = reg_value;
1514 e6e5ad80 bellard
        break;
1515 e6e5ad80 bellard
    case 0x21:                        // BLT WIDTH 0x001f00
1516 e6e5ad80 bellard
    case 0x23:                        // BLT HEIGHT 0x001f00
1517 e6e5ad80 bellard
    case 0x25:                        // BLT DEST PITCH 0x001f00
1518 e6e5ad80 bellard
    case 0x27:                        // BLT SRC PITCH 0x001f00
1519 4e12cd94 Avi Kivity
        s->vga.gr[reg_index] = reg_value & 0x1f;
1520 e6e5ad80 bellard
        break;
1521 e6e5ad80 bellard
    case 0x2a:                        // BLT DEST ADDR 0x3f0000
1522 4e12cd94 Avi Kivity
        s->vga.gr[reg_index] = reg_value & 0x3f;
1523 a5082316 bellard
        /* if auto start mode, starts bit blt now */
1524 4e12cd94 Avi Kivity
        if (s->vga.gr[0x31] & CIRRUS_BLT_AUTOSTART) {
1525 a5082316 bellard
            cirrus_bitblt_start(s);
1526 a5082316 bellard
        }
1527 a5082316 bellard
        break;
1528 e6e5ad80 bellard
    case 0x2e:                        // BLT SRC ADDR 0x3f0000
1529 4e12cd94 Avi Kivity
        s->vga.gr[reg_index] = reg_value & 0x3f;
1530 e6e5ad80 bellard
        break;
1531 e6e5ad80 bellard
    case 0x31:                        // BLT STATUS/START
1532 e6e5ad80 bellard
        cirrus_write_bitblt(s, reg_value);
1533 e6e5ad80 bellard
        break;
1534 e6e5ad80 bellard
    default:
1535 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1536 e6e5ad80 bellard
        printf("cirrus: outport gr_index %02x, gr_value %02x\n", reg_index,
1537 e6e5ad80 bellard
               reg_value);
1538 e6e5ad80 bellard
#endif
1539 e6e5ad80 bellard
        break;
1540 e6e5ad80 bellard
    }
1541 e6e5ad80 bellard
}
1542 e6e5ad80 bellard
1543 e6e5ad80 bellard
/***************************************
1544 e6e5ad80 bellard
 *
1545 e6e5ad80 bellard
 *  I/O access between 0x3d4-0x3d5
1546 e6e5ad80 bellard
 *
1547 e6e5ad80 bellard
 ***************************************/
1548 e6e5ad80 bellard
1549 b863d514 Juan Quintela
static int cirrus_vga_read_cr(CirrusVGAState * s, unsigned reg_index)
1550 e6e5ad80 bellard
{
1551 e6e5ad80 bellard
    switch (reg_index) {
1552 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1553 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1554 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1555 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1556 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1557 e6e5ad80 bellard
    case 0x05:                        // Standard VGA
1558 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1559 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1560 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1561 e6e5ad80 bellard
    case 0x09:                        // Standard VGA
1562 e6e5ad80 bellard
    case 0x0a:                        // Standard VGA
1563 e6e5ad80 bellard
    case 0x0b:                        // Standard VGA
1564 e6e5ad80 bellard
    case 0x0c:                        // Standard VGA
1565 e6e5ad80 bellard
    case 0x0d:                        // Standard VGA
1566 e6e5ad80 bellard
    case 0x0e:                        // Standard VGA
1567 e6e5ad80 bellard
    case 0x0f:                        // Standard VGA
1568 e6e5ad80 bellard
    case 0x10:                        // Standard VGA
1569 e6e5ad80 bellard
    case 0x11:                        // Standard VGA
1570 e6e5ad80 bellard
    case 0x12:                        // Standard VGA
1571 e6e5ad80 bellard
    case 0x13:                        // Standard VGA
1572 e6e5ad80 bellard
    case 0x14:                        // Standard VGA
1573 e6e5ad80 bellard
    case 0x15:                        // Standard VGA
1574 e6e5ad80 bellard
    case 0x16:                        // Standard VGA
1575 e6e5ad80 bellard
    case 0x17:                        // Standard VGA
1576 e6e5ad80 bellard
    case 0x18:                        // Standard VGA
1577 b863d514 Juan Quintela
        return s->vga.cr[s->vga.cr_index];
1578 ca896ef3 aurel32
    case 0x24:                        // Attribute Controller Toggle Readback (R)
1579 b863d514 Juan Quintela
        return (s->vga.ar_flip_flop << 7);
1580 e6e5ad80 bellard
    case 0x19:                        // Interlace End
1581 e6e5ad80 bellard
    case 0x1a:                        // Miscellaneous Control
1582 e6e5ad80 bellard
    case 0x1b:                        // Extended Display Control
1583 e6e5ad80 bellard
    case 0x1c:                        // Sync Adjust and Genlock
1584 e6e5ad80 bellard
    case 0x1d:                        // Overlay Extended Control
1585 e6e5ad80 bellard
    case 0x22:                        // Graphics Data Latches Readback (R)
1586 e6e5ad80 bellard
    case 0x25:                        // Part Status
1587 e6e5ad80 bellard
    case 0x27:                        // Part ID (R)
1588 b863d514 Juan Quintela
        return s->vga.cr[s->vga.cr_index];
1589 e6e5ad80 bellard
    case 0x26:                        // Attribute Controller Index Readback (R)
1590 b863d514 Juan Quintela
        return s->vga.ar_index & 0x3f;
1591 e6e5ad80 bellard
        break;
1592 e6e5ad80 bellard
    default:
1593 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1594 e6e5ad80 bellard
        printf("cirrus: inport cr_index %02x\n", reg_index);
1595 e6e5ad80 bellard
#endif
1596 b863d514 Juan Quintela
        return 0xff;
1597 e6e5ad80 bellard
    }
1598 e6e5ad80 bellard
}
1599 e6e5ad80 bellard
1600 4ec1ce04 Juan Quintela
static void cirrus_vga_write_cr(CirrusVGAState * s, int reg_value)
1601 e6e5ad80 bellard
{
1602 4ec1ce04 Juan Quintela
    switch (s->vga.cr_index) {
1603 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1604 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1605 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1606 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1607 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1608 e6e5ad80 bellard
    case 0x05:                        // Standard VGA
1609 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1610 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1611 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1612 e6e5ad80 bellard
    case 0x09:                        // Standard VGA
1613 e6e5ad80 bellard
    case 0x0a:                        // Standard VGA
1614 e6e5ad80 bellard
    case 0x0b:                        // Standard VGA
1615 e6e5ad80 bellard
    case 0x0c:                        // Standard VGA
1616 e6e5ad80 bellard
    case 0x0d:                        // Standard VGA
1617 e6e5ad80 bellard
    case 0x0e:                        // Standard VGA
1618 e6e5ad80 bellard
    case 0x0f:                        // Standard VGA
1619 e6e5ad80 bellard
    case 0x10:                        // Standard VGA
1620 e6e5ad80 bellard
    case 0x11:                        // Standard VGA
1621 e6e5ad80 bellard
    case 0x12:                        // Standard VGA
1622 e6e5ad80 bellard
    case 0x13:                        // Standard VGA
1623 e6e5ad80 bellard
    case 0x14:                        // Standard VGA
1624 e6e5ad80 bellard
    case 0x15:                        // Standard VGA
1625 e6e5ad80 bellard
    case 0x16:                        // Standard VGA
1626 e6e5ad80 bellard
    case 0x17:                        // Standard VGA
1627 e6e5ad80 bellard
    case 0x18:                        // Standard VGA
1628 4ec1ce04 Juan Quintela
        /* handle CR0-7 protection */
1629 4ec1ce04 Juan Quintela
        if ((s->vga.cr[0x11] & 0x80) && s->vga.cr_index <= 7) {
1630 4ec1ce04 Juan Quintela
            /* can always write bit 4 of CR7 */
1631 4ec1ce04 Juan Quintela
            if (s->vga.cr_index == 7)
1632 4ec1ce04 Juan Quintela
                s->vga.cr[7] = (s->vga.cr[7] & ~0x10) | (reg_value & 0x10);
1633 4ec1ce04 Juan Quintela
            return;
1634 4ec1ce04 Juan Quintela
        }
1635 4ec1ce04 Juan Quintela
        s->vga.cr[s->vga.cr_index] = reg_value;
1636 4ec1ce04 Juan Quintela
        switch(s->vga.cr_index) {
1637 4ec1ce04 Juan Quintela
        case 0x00:
1638 4ec1ce04 Juan Quintela
        case 0x04:
1639 4ec1ce04 Juan Quintela
        case 0x05:
1640 4ec1ce04 Juan Quintela
        case 0x06:
1641 4ec1ce04 Juan Quintela
        case 0x07:
1642 4ec1ce04 Juan Quintela
        case 0x11:
1643 4ec1ce04 Juan Quintela
        case 0x17:
1644 4ec1ce04 Juan Quintela
            s->vga.update_retrace_info(&s->vga);
1645 4ec1ce04 Juan Quintela
            break;
1646 4ec1ce04 Juan Quintela
        }
1647 4ec1ce04 Juan Quintela
        break;
1648 e6e5ad80 bellard
    case 0x19:                        // Interlace End
1649 e6e5ad80 bellard
    case 0x1a:                        // Miscellaneous Control
1650 e6e5ad80 bellard
    case 0x1b:                        // Extended Display Control
1651 e6e5ad80 bellard
    case 0x1c:                        // Sync Adjust and Genlock
1652 ae184e4a bellard
    case 0x1d:                        // Overlay Extended Control
1653 4ec1ce04 Juan Quintela
        s->vga.cr[s->vga.cr_index] = reg_value;
1654 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1655 e6e5ad80 bellard
        printf("cirrus: handled outport cr_index %02x, cr_value %02x\n",
1656 4ec1ce04 Juan Quintela
               s->vga.cr_index, reg_value);
1657 e6e5ad80 bellard
#endif
1658 e6e5ad80 bellard
        break;
1659 e6e5ad80 bellard
    case 0x22:                        // Graphics Data Latches Readback (R)
1660 e6e5ad80 bellard
    case 0x24:                        // Attribute Controller Toggle Readback (R)
1661 e6e5ad80 bellard
    case 0x26:                        // Attribute Controller Index Readback (R)
1662 e6e5ad80 bellard
    case 0x27:                        // Part ID (R)
1663 e6e5ad80 bellard
        break;
1664 e6e5ad80 bellard
    case 0x25:                        // Part Status
1665 e6e5ad80 bellard
    default:
1666 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1667 4ec1ce04 Juan Quintela
        printf("cirrus: outport cr_index %02x, cr_value %02x\n",
1668 4ec1ce04 Juan Quintela
               s->vga.cr_index, reg_value);
1669 e6e5ad80 bellard
#endif
1670 e6e5ad80 bellard
        break;
1671 e6e5ad80 bellard
    }
1672 e6e5ad80 bellard
}
1673 e6e5ad80 bellard
1674 e6e5ad80 bellard
/***************************************
1675 e6e5ad80 bellard
 *
1676 e6e5ad80 bellard
 *  memory-mapped I/O (bitblt)
1677 e6e5ad80 bellard
 *
1678 e6e5ad80 bellard
 ***************************************/
1679 e6e5ad80 bellard
1680 e6e5ad80 bellard
static uint8_t cirrus_mmio_blt_read(CirrusVGAState * s, unsigned address)
1681 e6e5ad80 bellard
{
1682 e6e5ad80 bellard
    int value = 0xff;
1683 e6e5ad80 bellard
1684 e6e5ad80 bellard
    switch (address) {
1685 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1686 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x00);
1687 e6e5ad80 bellard
        break;
1688 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1689 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x10);
1690 e6e5ad80 bellard
        break;
1691 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1692 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x12);
1693 e6e5ad80 bellard
        break;
1694 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1695 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x14);
1696 e6e5ad80 bellard
        break;
1697 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1698 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x01);
1699 e6e5ad80 bellard
        break;
1700 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1701 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x11);
1702 e6e5ad80 bellard
        break;
1703 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1704 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x13);
1705 e6e5ad80 bellard
        break;
1706 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1707 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x15);
1708 e6e5ad80 bellard
        break;
1709 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 0):
1710 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x20);
1711 e6e5ad80 bellard
        break;
1712 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 1):
1713 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x21);
1714 e6e5ad80 bellard
        break;
1715 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 0):
1716 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x22);
1717 e6e5ad80 bellard
        break;
1718 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 1):
1719 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x23);
1720 e6e5ad80 bellard
        break;
1721 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1722 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x24);
1723 e6e5ad80 bellard
        break;
1724 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1725 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x25);
1726 e6e5ad80 bellard
        break;
1727 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1728 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x26);
1729 e6e5ad80 bellard
        break;
1730 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1731 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x27);
1732 e6e5ad80 bellard
        break;
1733 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 0):
1734 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x28);
1735 e6e5ad80 bellard
        break;
1736 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 1):
1737 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x29);
1738 e6e5ad80 bellard
        break;
1739 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 2):
1740 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x2a);
1741 e6e5ad80 bellard
        break;
1742 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 0):
1743 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x2c);
1744 e6e5ad80 bellard
        break;
1745 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 1):
1746 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x2d);
1747 e6e5ad80 bellard
        break;
1748 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 2):
1749 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x2e);
1750 e6e5ad80 bellard
        break;
1751 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTWRITEMASK:
1752 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x2f);
1753 e6e5ad80 bellard
        break;
1754 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTMODE:
1755 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x30);
1756 e6e5ad80 bellard
        break;
1757 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTROP:
1758 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x32);
1759 e6e5ad80 bellard
        break;
1760 a21ae81d bellard
    case CIRRUS_MMIO_BLTMODEEXT:
1761 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x33);
1762 a21ae81d bellard
        break;
1763 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1764 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x34);
1765 e6e5ad80 bellard
        break;
1766 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1767 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x35);
1768 e6e5ad80 bellard
        break;
1769 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1770 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x38);
1771 e6e5ad80 bellard
        break;
1772 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1773 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x39);
1774 e6e5ad80 bellard
        break;
1775 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTSTATUS:
1776 f705db9d Juan Quintela
        value = cirrus_vga_read_gr(s, 0x31);
1777 e6e5ad80 bellard
        break;
1778 e6e5ad80 bellard
    default:
1779 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1780 e6e5ad80 bellard
        printf("cirrus: mmio read - address 0x%04x\n", address);
1781 e6e5ad80 bellard
#endif
1782 e6e5ad80 bellard
        break;
1783 e6e5ad80 bellard
    }
1784 e6e5ad80 bellard
1785 e6e5ad80 bellard
    return (uint8_t) value;
1786 e6e5ad80 bellard
}
1787 e6e5ad80 bellard
1788 e6e5ad80 bellard
static void cirrus_mmio_blt_write(CirrusVGAState * s, unsigned address,
1789 e6e5ad80 bellard
                                  uint8_t value)
1790 e6e5ad80 bellard
{
1791 e6e5ad80 bellard
    switch (address) {
1792 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1793 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x00, value);
1794 e6e5ad80 bellard
        break;
1795 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1796 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x10, value);
1797 e6e5ad80 bellard
        break;
1798 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1799 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x12, value);
1800 e6e5ad80 bellard
        break;
1801 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1802 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x14, value);
1803 e6e5ad80 bellard
        break;
1804 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1805 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x01, value);
1806 e6e5ad80 bellard
        break;
1807 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1808 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x11, value);
1809 e6e5ad80 bellard
        break;
1810 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1811 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x13, value);
1812 e6e5ad80 bellard
        break;
1813 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1814 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x15, value);
1815 e6e5ad80 bellard
        break;
1816 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 0):
1817 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x20, value);
1818 e6e5ad80 bellard
        break;
1819 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 1):
1820 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x21, value);
1821 e6e5ad80 bellard
        break;
1822 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 0):
1823 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x22, value);
1824 e6e5ad80 bellard
        break;
1825 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 1):
1826 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x23, value);
1827 e6e5ad80 bellard
        break;
1828 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1829 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x24, value);
1830 e6e5ad80 bellard
        break;
1831 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1832 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x25, value);
1833 e6e5ad80 bellard
        break;
1834 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1835 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x26, value);
1836 e6e5ad80 bellard
        break;
1837 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1838 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x27, value);
1839 e6e5ad80 bellard
        break;
1840 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 0):
1841 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x28, value);
1842 e6e5ad80 bellard
        break;
1843 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 1):
1844 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x29, value);
1845 e6e5ad80 bellard
        break;
1846 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 2):
1847 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x2a, value);
1848 e6e5ad80 bellard
        break;
1849 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 3):
1850 e6e5ad80 bellard
        /* ignored */
1851 e6e5ad80 bellard
        break;
1852 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 0):
1853 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x2c, value);
1854 e6e5ad80 bellard
        break;
1855 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 1):
1856 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x2d, value);
1857 e6e5ad80 bellard
        break;
1858 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 2):
1859 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x2e, value);
1860 e6e5ad80 bellard
        break;
1861 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTWRITEMASK:
1862 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x2f, value);
1863 e6e5ad80 bellard
        break;
1864 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTMODE:
1865 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x30, value);
1866 e6e5ad80 bellard
        break;
1867 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTROP:
1868 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x32, value);
1869 e6e5ad80 bellard
        break;
1870 a21ae81d bellard
    case CIRRUS_MMIO_BLTMODEEXT:
1871 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x33, value);
1872 a21ae81d bellard
        break;
1873 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1874 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x34, value);
1875 e6e5ad80 bellard
        break;
1876 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1877 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x35, value);
1878 e6e5ad80 bellard
        break;
1879 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1880 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x38, value);
1881 e6e5ad80 bellard
        break;
1882 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1883 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x39, value);
1884 e6e5ad80 bellard
        break;
1885 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTSTATUS:
1886 22286bc6 Juan Quintela
        cirrus_vga_write_gr(s, 0x31, value);
1887 e6e5ad80 bellard
        break;
1888 e6e5ad80 bellard
    default:
1889 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1890 e6e5ad80 bellard
        printf("cirrus: mmio write - addr 0x%04x val 0x%02x (ignored)\n",
1891 e6e5ad80 bellard
               address, value);
1892 e6e5ad80 bellard
#endif
1893 e6e5ad80 bellard
        break;
1894 e6e5ad80 bellard
    }
1895 e6e5ad80 bellard
}
1896 e6e5ad80 bellard
1897 e6e5ad80 bellard
/***************************************
1898 e6e5ad80 bellard
 *
1899 e6e5ad80 bellard
 *  write mode 4/5
1900 e6e5ad80 bellard
 *
1901 e6e5ad80 bellard
 * assume TARGET_PAGE_SIZE >= 16
1902 e6e5ad80 bellard
 *
1903 e6e5ad80 bellard
 ***************************************/
1904 e6e5ad80 bellard
1905 e6e5ad80 bellard
static void cirrus_mem_writeb_mode4and5_8bpp(CirrusVGAState * s,
1906 e6e5ad80 bellard
                                             unsigned mode,
1907 e6e5ad80 bellard
                                             unsigned offset,
1908 e6e5ad80 bellard
                                             uint32_t mem_value)
1909 e6e5ad80 bellard
{
1910 e6e5ad80 bellard
    int x;
1911 e6e5ad80 bellard
    unsigned val = mem_value;
1912 e6e5ad80 bellard
    uint8_t *dst;
1913 e6e5ad80 bellard
1914 4e12cd94 Avi Kivity
    dst = s->vga.vram_ptr + (offset &= s->cirrus_addr_mask);
1915 e6e5ad80 bellard
    for (x = 0; x < 8; x++) {
1916 e6e5ad80 bellard
        if (val & 0x80) {
1917 0b74ed78 bellard
            *dst = s->cirrus_shadow_gr1;
1918 e6e5ad80 bellard
        } else if (mode == 5) {
1919 0b74ed78 bellard
            *dst = s->cirrus_shadow_gr0;
1920 e6e5ad80 bellard
        }
1921 e6e5ad80 bellard
        val <<= 1;
1922 0b74ed78 bellard
        dst++;
1923 e6e5ad80 bellard
    }
1924 4e12cd94 Avi Kivity
    cpu_physical_memory_set_dirty(s->vga.vram_offset + offset);
1925 4e12cd94 Avi Kivity
    cpu_physical_memory_set_dirty(s->vga.vram_offset + offset + 7);
1926 e6e5ad80 bellard
}
1927 e6e5ad80 bellard
1928 e6e5ad80 bellard
static void cirrus_mem_writeb_mode4and5_16bpp(CirrusVGAState * s,
1929 e6e5ad80 bellard
                                              unsigned mode,
1930 e6e5ad80 bellard
                                              unsigned offset,
1931 e6e5ad80 bellard
                                              uint32_t mem_value)
1932 e6e5ad80 bellard
{
1933 e6e5ad80 bellard
    int x;
1934 e6e5ad80 bellard
    unsigned val = mem_value;
1935 e6e5ad80 bellard
    uint8_t *dst;
1936 e6e5ad80 bellard
1937 4e12cd94 Avi Kivity
    dst = s->vga.vram_ptr + (offset &= s->cirrus_addr_mask);
1938 e6e5ad80 bellard
    for (x = 0; x < 8; x++) {
1939 e6e5ad80 bellard
        if (val & 0x80) {
1940 0b74ed78 bellard
            *dst = s->cirrus_shadow_gr1;
1941 4e12cd94 Avi Kivity
            *(dst + 1) = s->vga.gr[0x11];
1942 e6e5ad80 bellard
        } else if (mode == 5) {
1943 0b74ed78 bellard
            *dst = s->cirrus_shadow_gr0;
1944 4e12cd94 Avi Kivity
            *(dst + 1) = s->vga.gr[0x10];
1945 e6e5ad80 bellard
        }
1946 e6e5ad80 bellard
        val <<= 1;
1947 0b74ed78 bellard
        dst += 2;
1948 e6e5ad80 bellard
    }
1949 4e12cd94 Avi Kivity
    cpu_physical_memory_set_dirty(s->vga.vram_offset + offset);
1950 4e12cd94 Avi Kivity
    cpu_physical_memory_set_dirty(s->vga.vram_offset + offset + 15);
1951 e6e5ad80 bellard
}
1952 e6e5ad80 bellard
1953 e6e5ad80 bellard
/***************************************
1954 e6e5ad80 bellard
 *
1955 e6e5ad80 bellard
 *  memory access between 0xa0000-0xbffff
1956 e6e5ad80 bellard
 *
1957 e6e5ad80 bellard
 ***************************************/
1958 e6e5ad80 bellard
1959 c227f099 Anthony Liguori
static uint32_t cirrus_vga_mem_readb(void *opaque, target_phys_addr_t addr)
1960 e6e5ad80 bellard
{
1961 e6e5ad80 bellard
    CirrusVGAState *s = opaque;
1962 e6e5ad80 bellard
    unsigned bank_index;
1963 e6e5ad80 bellard
    unsigned bank_offset;
1964 e6e5ad80 bellard
    uint32_t val;
1965 e6e5ad80 bellard
1966 4e12cd94 Avi Kivity
    if ((s->vga.sr[0x07] & 0x01) == 0) {
1967 e6e5ad80 bellard
        return vga_mem_readb(s, addr);
1968 e6e5ad80 bellard
    }
1969 e6e5ad80 bellard
1970 aeb3c85f bellard
    addr &= 0x1ffff;
1971 aeb3c85f bellard
1972 e6e5ad80 bellard
    if (addr < 0x10000) {
1973 e6e5ad80 bellard
        /* XXX handle bitblt */
1974 e6e5ad80 bellard
        /* video memory */
1975 e6e5ad80 bellard
        bank_index = addr >> 15;
1976 e6e5ad80 bellard
        bank_offset = addr & 0x7fff;
1977 e6e5ad80 bellard
        if (bank_offset < s->cirrus_bank_limit[bank_index]) {
1978 e6e5ad80 bellard
            bank_offset += s->cirrus_bank_base[bank_index];
1979 4e12cd94 Avi Kivity
            if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
1980 e6e5ad80 bellard
                bank_offset <<= 4;
1981 4e12cd94 Avi Kivity
            } else if (s->vga.gr[0x0B] & 0x02) {
1982 e6e5ad80 bellard
                bank_offset <<= 3;
1983 e6e5ad80 bellard
            }
1984 e6e5ad80 bellard
            bank_offset &= s->cirrus_addr_mask;
1985 4e12cd94 Avi Kivity
            val = *(s->vga.vram_ptr + bank_offset);
1986 e6e5ad80 bellard
        } else
1987 e6e5ad80 bellard
            val = 0xff;
1988 e6e5ad80 bellard
    } else if (addr >= 0x18000 && addr < 0x18100) {
1989 e6e5ad80 bellard
        /* memory-mapped I/O */
1990 e6e5ad80 bellard
        val = 0xff;
1991 4e12cd94 Avi Kivity
        if ((s->vga.sr[0x17] & 0x44) == 0x04) {
1992 e6e5ad80 bellard
            val = cirrus_mmio_blt_read(s, addr & 0xff);
1993 e6e5ad80 bellard
        }
1994 e6e5ad80 bellard
    } else {
1995 e6e5ad80 bellard
        val = 0xff;
1996 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1997 0bf9e31a Blue Swirl
        printf("cirrus: mem_readb " TARGET_FMT_plx "\n", addr);
1998 e6e5ad80 bellard
#endif
1999 e6e5ad80 bellard
    }
2000 e6e5ad80 bellard
    return val;
2001 e6e5ad80 bellard
}
2002 e6e5ad80 bellard
2003 c227f099 Anthony Liguori
static uint32_t cirrus_vga_mem_readw(void *opaque, target_phys_addr_t addr)
2004 e6e5ad80 bellard
{
2005 e6e5ad80 bellard
    uint32_t v;
2006 3fbb33d0 Blue Swirl
2007 e6e5ad80 bellard
    v = cirrus_vga_mem_readb(opaque, addr);
2008 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 1) << 8;
2009 e6e5ad80 bellard
    return v;
2010 e6e5ad80 bellard
}
2011 e6e5ad80 bellard
2012 c227f099 Anthony Liguori
static uint32_t cirrus_vga_mem_readl(void *opaque, target_phys_addr_t addr)
2013 e6e5ad80 bellard
{
2014 e6e5ad80 bellard
    uint32_t v;
2015 3fbb33d0 Blue Swirl
2016 e6e5ad80 bellard
    v = cirrus_vga_mem_readb(opaque, addr);
2017 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 1) << 8;
2018 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 2) << 16;
2019 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 3) << 24;
2020 e6e5ad80 bellard
    return v;
2021 e6e5ad80 bellard
}
2022 e6e5ad80 bellard
2023 c227f099 Anthony Liguori
static void cirrus_vga_mem_writeb(void *opaque, target_phys_addr_t addr,
2024 e6e5ad80 bellard
                                  uint32_t mem_value)
2025 e6e5ad80 bellard
{
2026 e6e5ad80 bellard
    CirrusVGAState *s = opaque;
2027 e6e5ad80 bellard
    unsigned bank_index;
2028 e6e5ad80 bellard
    unsigned bank_offset;
2029 e6e5ad80 bellard
    unsigned mode;
2030 e6e5ad80 bellard
2031 4e12cd94 Avi Kivity
    if ((s->vga.sr[0x07] & 0x01) == 0) {
2032 e6e5ad80 bellard
        vga_mem_writeb(s, addr, mem_value);
2033 e6e5ad80 bellard
        return;
2034 e6e5ad80 bellard
    }
2035 e6e5ad80 bellard
2036 aeb3c85f bellard
    addr &= 0x1ffff;
2037 aeb3c85f bellard
2038 e6e5ad80 bellard
    if (addr < 0x10000) {
2039 e6e5ad80 bellard
        if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2040 e6e5ad80 bellard
            /* bitblt */
2041 e6e5ad80 bellard
            *s->cirrus_srcptr++ = (uint8_t) mem_value;
2042 a5082316 bellard
            if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2043 e6e5ad80 bellard
                cirrus_bitblt_cputovideo_next(s);
2044 e6e5ad80 bellard
            }
2045 e6e5ad80 bellard
        } else {
2046 e6e5ad80 bellard
            /* video memory */
2047 e6e5ad80 bellard
            bank_index = addr >> 15;
2048 e6e5ad80 bellard
            bank_offset = addr & 0x7fff;
2049 e6e5ad80 bellard
            if (bank_offset < s->cirrus_bank_limit[bank_index]) {
2050 e6e5ad80 bellard
                bank_offset += s->cirrus_bank_base[bank_index];
2051 4e12cd94 Avi Kivity
                if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2052 e6e5ad80 bellard
                    bank_offset <<= 4;
2053 4e12cd94 Avi Kivity
                } else if (s->vga.gr[0x0B] & 0x02) {
2054 e6e5ad80 bellard
                    bank_offset <<= 3;
2055 e6e5ad80 bellard
                }
2056 e6e5ad80 bellard
                bank_offset &= s->cirrus_addr_mask;
2057 4e12cd94 Avi Kivity
                mode = s->vga.gr[0x05] & 0x7;
2058 4e12cd94 Avi Kivity
                if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) {
2059 4e12cd94 Avi Kivity
                    *(s->vga.vram_ptr + bank_offset) = mem_value;
2060 4e12cd94 Avi Kivity
                    cpu_physical_memory_set_dirty(s->vga.vram_offset +
2061 e6e5ad80 bellard
                                                  bank_offset);
2062 e6e5ad80 bellard
                } else {
2063 4e12cd94 Avi Kivity
                    if ((s->vga.gr[0x0B] & 0x14) != 0x14) {
2064 e6e5ad80 bellard
                        cirrus_mem_writeb_mode4and5_8bpp(s, mode,
2065 e6e5ad80 bellard
                                                         bank_offset,
2066 e6e5ad80 bellard
                                                         mem_value);
2067 e6e5ad80 bellard
                    } else {
2068 e6e5ad80 bellard
                        cirrus_mem_writeb_mode4and5_16bpp(s, mode,
2069 e6e5ad80 bellard
                                                          bank_offset,
2070 e6e5ad80 bellard
                                                          mem_value);
2071 e6e5ad80 bellard
                    }
2072 e6e5ad80 bellard
                }
2073 e6e5ad80 bellard
            }
2074 e6e5ad80 bellard
        }
2075 e6e5ad80 bellard
    } else if (addr >= 0x18000 && addr < 0x18100) {
2076 e6e5ad80 bellard
        /* memory-mapped I/O */
2077 4e12cd94 Avi Kivity
        if ((s->vga.sr[0x17] & 0x44) == 0x04) {
2078 e6e5ad80 bellard
            cirrus_mmio_blt_write(s, addr & 0xff, mem_value);
2079 e6e5ad80 bellard
        }
2080 e6e5ad80 bellard
    } else {
2081 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
2082 0bf9e31a Blue Swirl
        printf("cirrus: mem_writeb " TARGET_FMT_plx " value %02x\n", addr,
2083 0bf9e31a Blue Swirl
               mem_value);
2084 e6e5ad80 bellard
#endif
2085 e6e5ad80 bellard
    }
2086 e6e5ad80 bellard
}
2087 e6e5ad80 bellard
2088 c227f099 Anthony Liguori
static void cirrus_vga_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
2089 e6e5ad80 bellard
{
2090 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr, val & 0xff);
2091 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2092 e6e5ad80 bellard
}
2093 e6e5ad80 bellard
2094 c227f099 Anthony Liguori
static void cirrus_vga_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
2095 e6e5ad80 bellard
{
2096 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr, val & 0xff);
2097 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2098 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2099 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2100 e6e5ad80 bellard
}
2101 e6e5ad80 bellard
2102 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const cirrus_vga_mem_read[3] = {
2103 e6e5ad80 bellard
    cirrus_vga_mem_readb,
2104 e6e5ad80 bellard
    cirrus_vga_mem_readw,
2105 e6e5ad80 bellard
    cirrus_vga_mem_readl,
2106 e6e5ad80 bellard
};
2107 e6e5ad80 bellard
2108 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const cirrus_vga_mem_write[3] = {
2109 e6e5ad80 bellard
    cirrus_vga_mem_writeb,
2110 e6e5ad80 bellard
    cirrus_vga_mem_writew,
2111 e6e5ad80 bellard
    cirrus_vga_mem_writel,
2112 e6e5ad80 bellard
};
2113 e6e5ad80 bellard
2114 e6e5ad80 bellard
/***************************************
2115 e6e5ad80 bellard
 *
2116 a5082316 bellard
 *  hardware cursor
2117 a5082316 bellard
 *
2118 a5082316 bellard
 ***************************************/
2119 a5082316 bellard
2120 a5082316 bellard
static inline void invalidate_cursor1(CirrusVGAState *s)
2121 a5082316 bellard
{
2122 a5082316 bellard
    if (s->last_hw_cursor_size) {
2123 4e12cd94 Avi Kivity
        vga_invalidate_scanlines(&s->vga,
2124 a5082316 bellard
                                 s->last_hw_cursor_y + s->last_hw_cursor_y_start,
2125 a5082316 bellard
                                 s->last_hw_cursor_y + s->last_hw_cursor_y_end);
2126 a5082316 bellard
    }
2127 a5082316 bellard
}
2128 a5082316 bellard
2129 a5082316 bellard
static inline void cirrus_cursor_compute_yrange(CirrusVGAState *s)
2130 a5082316 bellard
{
2131 a5082316 bellard
    const uint8_t *src;
2132 a5082316 bellard
    uint32_t content;
2133 a5082316 bellard
    int y, y_min, y_max;
2134 a5082316 bellard
2135 4e12cd94 Avi Kivity
    src = s->vga.vram_ptr + s->real_vram_size - 16 * 1024;
2136 4e12cd94 Avi Kivity
    if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) {
2137 4e12cd94 Avi Kivity
        src += (s->vga.sr[0x13] & 0x3c) * 256;
2138 a5082316 bellard
        y_min = 64;
2139 a5082316 bellard
        y_max = -1;
2140 a5082316 bellard
        for(y = 0; y < 64; y++) {
2141 a5082316 bellard
            content = ((uint32_t *)src)[0] |
2142 a5082316 bellard
                ((uint32_t *)src)[1] |
2143 a5082316 bellard
                ((uint32_t *)src)[2] |
2144 a5082316 bellard
                ((uint32_t *)src)[3];
2145 a5082316 bellard
            if (content) {
2146 a5082316 bellard
                if (y < y_min)
2147 a5082316 bellard
                    y_min = y;
2148 a5082316 bellard
                if (y > y_max)
2149 a5082316 bellard
                    y_max = y;
2150 a5082316 bellard
            }
2151 a5082316 bellard
            src += 16;
2152 a5082316 bellard
        }
2153 a5082316 bellard
    } else {
2154 4e12cd94 Avi Kivity
        src += (s->vga.sr[0x13] & 0x3f) * 256;
2155 a5082316 bellard
        y_min = 32;
2156 a5082316 bellard
        y_max = -1;
2157 a5082316 bellard
        for(y = 0; y < 32; y++) {
2158 a5082316 bellard
            content = ((uint32_t *)src)[0] |
2159 a5082316 bellard
                ((uint32_t *)(src + 128))[0];
2160 a5082316 bellard
            if (content) {
2161 a5082316 bellard
                if (y < y_min)
2162 a5082316 bellard
                    y_min = y;
2163 a5082316 bellard
                if (y > y_max)
2164 a5082316 bellard
                    y_max = y;
2165 a5082316 bellard
            }
2166 a5082316 bellard
            src += 4;
2167 a5082316 bellard
        }
2168 a5082316 bellard
    }
2169 a5082316 bellard
    if (y_min > y_max) {
2170 a5082316 bellard
        s->last_hw_cursor_y_start = 0;
2171 a5082316 bellard
        s->last_hw_cursor_y_end = 0;
2172 a5082316 bellard
    } else {
2173 a5082316 bellard
        s->last_hw_cursor_y_start = y_min;
2174 a5082316 bellard
        s->last_hw_cursor_y_end = y_max + 1;
2175 a5082316 bellard
    }
2176 a5082316 bellard
}
2177 a5082316 bellard
2178 a5082316 bellard
/* NOTE: we do not currently handle the cursor bitmap change, so we
2179 a5082316 bellard
   update the cursor only if it moves. */
2180 a4a2f59c Juan Quintela
static void cirrus_cursor_invalidate(VGACommonState *s1)
2181 a5082316 bellard
{
2182 4e12cd94 Avi Kivity
    CirrusVGAState *s = container_of(s1, CirrusVGAState, vga);
2183 a5082316 bellard
    int size;
2184 a5082316 bellard
2185 4e12cd94 Avi Kivity
    if (!(s->vga.sr[0x12] & CIRRUS_CURSOR_SHOW)) {
2186 a5082316 bellard
        size = 0;
2187 a5082316 bellard
    } else {
2188 4e12cd94 Avi Kivity
        if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE)
2189 a5082316 bellard
            size = 64;
2190 a5082316 bellard
        else
2191 a5082316 bellard
            size = 32;
2192 a5082316 bellard
    }
2193 a5082316 bellard
    /* invalidate last cursor and new cursor if any change */
2194 a5082316 bellard
    if (s->last_hw_cursor_size != size ||
2195 a5082316 bellard
        s->last_hw_cursor_x != s->hw_cursor_x ||
2196 a5082316 bellard
        s->last_hw_cursor_y != s->hw_cursor_y) {
2197 a5082316 bellard
2198 a5082316 bellard
        invalidate_cursor1(s);
2199 3b46e624 ths
2200 a5082316 bellard
        s->last_hw_cursor_size = size;
2201 a5082316 bellard
        s->last_hw_cursor_x = s->hw_cursor_x;
2202 a5082316 bellard
        s->last_hw_cursor_y = s->hw_cursor_y;
2203 a5082316 bellard
        /* compute the real cursor min and max y */
2204 a5082316 bellard
        cirrus_cursor_compute_yrange(s);
2205 a5082316 bellard
        invalidate_cursor1(s);
2206 a5082316 bellard
    }
2207 a5082316 bellard
}
2208 a5082316 bellard
2209 a4a2f59c Juan Quintela
static void cirrus_cursor_draw_line(VGACommonState *s1, uint8_t *d1, int scr_y)
2210 a5082316 bellard
{
2211 4e12cd94 Avi Kivity
    CirrusVGAState *s = container_of(s1, CirrusVGAState, vga);
2212 a5082316 bellard
    int w, h, bpp, x1, x2, poffset;
2213 a5082316 bellard
    unsigned int color0, color1;
2214 a5082316 bellard
    const uint8_t *palette, *src;
2215 a5082316 bellard
    uint32_t content;
2216 3b46e624 ths
2217 4e12cd94 Avi Kivity
    if (!(s->vga.sr[0x12] & CIRRUS_CURSOR_SHOW))
2218 a5082316 bellard
        return;
2219 a5082316 bellard
    /* fast test to see if the cursor intersects with the scan line */
2220 4e12cd94 Avi Kivity
    if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) {
2221 a5082316 bellard
        h = 64;
2222 a5082316 bellard
    } else {
2223 a5082316 bellard
        h = 32;
2224 a5082316 bellard
    }
2225 a5082316 bellard
    if (scr_y < s->hw_cursor_y ||
2226 a5082316 bellard
        scr_y >= (s->hw_cursor_y + h))
2227 a5082316 bellard
        return;
2228 3b46e624 ths
2229 4e12cd94 Avi Kivity
    src = s->vga.vram_ptr + s->real_vram_size - 16 * 1024;
2230 4e12cd94 Avi Kivity
    if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) {
2231 4e12cd94 Avi Kivity
        src += (s->vga.sr[0x13] & 0x3c) * 256;
2232 a5082316 bellard
        src += (scr_y - s->hw_cursor_y) * 16;
2233 a5082316 bellard
        poffset = 8;
2234 a5082316 bellard
        content = ((uint32_t *)src)[0] |
2235 a5082316 bellard
            ((uint32_t *)src)[1] |
2236 a5082316 bellard
            ((uint32_t *)src)[2] |
2237 a5082316 bellard
            ((uint32_t *)src)[3];
2238 a5082316 bellard
    } else {
2239 4e12cd94 Avi Kivity
        src += (s->vga.sr[0x13] & 0x3f) * 256;
2240 a5082316 bellard
        src += (scr_y - s->hw_cursor_y) * 4;
2241 a5082316 bellard
        poffset = 128;
2242 a5082316 bellard
        content = ((uint32_t *)src)[0] |
2243 a5082316 bellard
            ((uint32_t *)(src + 128))[0];
2244 a5082316 bellard
    }
2245 a5082316 bellard
    /* if nothing to draw, no need to continue */
2246 a5082316 bellard
    if (!content)
2247 a5082316 bellard
        return;
2248 a5082316 bellard
    w = h;
2249 a5082316 bellard
2250 a5082316 bellard
    x1 = s->hw_cursor_x;
2251 4e12cd94 Avi Kivity
    if (x1 >= s->vga.last_scr_width)
2252 a5082316 bellard
        return;
2253 a5082316 bellard
    x2 = s->hw_cursor_x + w;
2254 4e12cd94 Avi Kivity
    if (x2 > s->vga.last_scr_width)
2255 4e12cd94 Avi Kivity
        x2 = s->vga.last_scr_width;
2256 a5082316 bellard
    w = x2 - x1;
2257 a5082316 bellard
    palette = s->cirrus_hidden_palette;
2258 4e12cd94 Avi Kivity
    color0 = s->vga.rgb_to_pixel(c6_to_8(palette[0x0 * 3]),
2259 4e12cd94 Avi Kivity
                                 c6_to_8(palette[0x0 * 3 + 1]),
2260 4e12cd94 Avi Kivity
                                 c6_to_8(palette[0x0 * 3 + 2]));
2261 4e12cd94 Avi Kivity
    color1 = s->vga.rgb_to_pixel(c6_to_8(palette[0xf * 3]),
2262 4e12cd94 Avi Kivity
                                 c6_to_8(palette[0xf * 3 + 1]),
2263 4e12cd94 Avi Kivity
                                 c6_to_8(palette[0xf * 3 + 2]));
2264 4e12cd94 Avi Kivity
    bpp = ((ds_get_bits_per_pixel(s->vga.ds) + 7) >> 3);
2265 a5082316 bellard
    d1 += x1 * bpp;
2266 4e12cd94 Avi Kivity
    switch(ds_get_bits_per_pixel(s->vga.ds)) {
2267 a5082316 bellard
    default:
2268 a5082316 bellard
        break;
2269 a5082316 bellard
    case 8:
2270 a5082316 bellard
        vga_draw_cursor_line_8(d1, src, poffset, w, color0, color1, 0xff);
2271 a5082316 bellard
        break;
2272 a5082316 bellard
    case 15:
2273 a5082316 bellard
        vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0x7fff);
2274 a5082316 bellard
        break;
2275 a5082316 bellard
    case 16:
2276 a5082316 bellard
        vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0xffff);
2277 a5082316 bellard
        break;
2278 a5082316 bellard
    case 32:
2279 a5082316 bellard
        vga_draw_cursor_line_32(d1, src, poffset, w, color0, color1, 0xffffff);
2280 a5082316 bellard
        break;
2281 a5082316 bellard
    }
2282 a5082316 bellard
}
2283 a5082316 bellard
2284 a5082316 bellard
/***************************************
2285 a5082316 bellard
 *
2286 e6e5ad80 bellard
 *  LFB memory access
2287 e6e5ad80 bellard
 *
2288 e6e5ad80 bellard
 ***************************************/
2289 e6e5ad80 bellard
2290 c227f099 Anthony Liguori
static uint32_t cirrus_linear_readb(void *opaque, target_phys_addr_t addr)
2291 e6e5ad80 bellard
{
2292 e05587e8 Juan Quintela
    CirrusVGAState *s = opaque;
2293 e6e5ad80 bellard
    uint32_t ret;
2294 e6e5ad80 bellard
2295 e6e5ad80 bellard
    addr &= s->cirrus_addr_mask;
2296 e6e5ad80 bellard
2297 4e12cd94 Avi Kivity
    if (((s->vga.sr[0x17] & 0x44) == 0x44) &&
2298 78e127ef bellard
        ((addr & s->linear_mmio_mask) == s->linear_mmio_mask)) {
2299 e6e5ad80 bellard
        /* memory-mapped I/O */
2300 e6e5ad80 bellard
        ret = cirrus_mmio_blt_read(s, addr & 0xff);
2301 e6e5ad80 bellard
    } else if (0) {
2302 e6e5ad80 bellard
        /* XXX handle bitblt */
2303 e6e5ad80 bellard
        ret = 0xff;
2304 e6e5ad80 bellard
    } else {
2305 e6e5ad80 bellard
        /* video memory */
2306 4e12cd94 Avi Kivity
        if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2307 e6e5ad80 bellard
            addr <<= 4;
2308 4e12cd94 Avi Kivity
        } else if (s->vga.gr[0x0B] & 0x02) {
2309 e6e5ad80 bellard
            addr <<= 3;
2310 e6e5ad80 bellard
        }
2311 e6e5ad80 bellard
        addr &= s->cirrus_addr_mask;
2312 4e12cd94 Avi Kivity
        ret = *(s->vga.vram_ptr + addr);
2313 e6e5ad80 bellard
    }
2314 e6e5ad80 bellard
2315 e6e5ad80 bellard
    return ret;
2316 e6e5ad80 bellard
}
2317 e6e5ad80 bellard
2318 c227f099 Anthony Liguori
static uint32_t cirrus_linear_readw(void *opaque, target_phys_addr_t addr)
2319 e6e5ad80 bellard
{
2320 e6e5ad80 bellard
    uint32_t v;
2321 3fbb33d0 Blue Swirl
2322 e6e5ad80 bellard
    v = cirrus_linear_readb(opaque, addr);
2323 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 1) << 8;
2324 e6e5ad80 bellard
    return v;
2325 e6e5ad80 bellard
}
2326 e6e5ad80 bellard
2327 c227f099 Anthony Liguori
static uint32_t cirrus_linear_readl(void *opaque, target_phys_addr_t addr)
2328 e6e5ad80 bellard
{
2329 e6e5ad80 bellard
    uint32_t v;
2330 3fbb33d0 Blue Swirl
2331 e6e5ad80 bellard
    v = cirrus_linear_readb(opaque, addr);
2332 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 1) << 8;
2333 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 2) << 16;
2334 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 3) << 24;
2335 e6e5ad80 bellard
    return v;
2336 e6e5ad80 bellard
}
2337 e6e5ad80 bellard
2338 c227f099 Anthony Liguori
static void cirrus_linear_writeb(void *opaque, target_phys_addr_t addr,
2339 e6e5ad80 bellard
                                 uint32_t val)
2340 e6e5ad80 bellard
{
2341 e05587e8 Juan Quintela
    CirrusVGAState *s = opaque;
2342 e6e5ad80 bellard
    unsigned mode;
2343 e6e5ad80 bellard
2344 e6e5ad80 bellard
    addr &= s->cirrus_addr_mask;
2345 3b46e624 ths
2346 4e12cd94 Avi Kivity
    if (((s->vga.sr[0x17] & 0x44) == 0x44) &&
2347 78e127ef bellard
        ((addr & s->linear_mmio_mask) ==  s->linear_mmio_mask)) {
2348 e6e5ad80 bellard
        /* memory-mapped I/O */
2349 e6e5ad80 bellard
        cirrus_mmio_blt_write(s, addr & 0xff, val);
2350 e6e5ad80 bellard
    } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2351 e6e5ad80 bellard
        /* bitblt */
2352 e6e5ad80 bellard
        *s->cirrus_srcptr++ = (uint8_t) val;
2353 a5082316 bellard
        if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2354 e6e5ad80 bellard
            cirrus_bitblt_cputovideo_next(s);
2355 e6e5ad80 bellard
        }
2356 e6e5ad80 bellard
    } else {
2357 e6e5ad80 bellard
        /* video memory */
2358 4e12cd94 Avi Kivity
        if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2359 e6e5ad80 bellard
            addr <<= 4;
2360 4e12cd94 Avi Kivity
        } else if (s->vga.gr[0x0B] & 0x02) {
2361 e6e5ad80 bellard
            addr <<= 3;
2362 e6e5ad80 bellard
        }
2363 e6e5ad80 bellard
        addr &= s->cirrus_addr_mask;
2364 e6e5ad80 bellard
2365 4e12cd94 Avi Kivity
        mode = s->vga.gr[0x05] & 0x7;
2366 4e12cd94 Avi Kivity
        if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) {
2367 4e12cd94 Avi Kivity
            *(s->vga.vram_ptr + addr) = (uint8_t) val;
2368 4e12cd94 Avi Kivity
            cpu_physical_memory_set_dirty(s->vga.vram_offset + addr);
2369 e6e5ad80 bellard
        } else {
2370 4e12cd94 Avi Kivity
            if ((s->vga.gr[0x0B] & 0x14) != 0x14) {
2371 e6e5ad80 bellard
                cirrus_mem_writeb_mode4and5_8bpp(s, mode, addr, val);
2372 e6e5ad80 bellard
            } else {
2373 e6e5ad80 bellard
                cirrus_mem_writeb_mode4and5_16bpp(s, mode, addr, val);
2374 e6e5ad80 bellard
            }
2375 e6e5ad80 bellard
        }
2376 e6e5ad80 bellard
    }
2377 e6e5ad80 bellard
}
2378 e6e5ad80 bellard
2379 c227f099 Anthony Liguori
static void cirrus_linear_writew(void *opaque, target_phys_addr_t addr,
2380 e6e5ad80 bellard
                                 uint32_t val)
2381 e6e5ad80 bellard
{
2382 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr, val & 0xff);
2383 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2384 e6e5ad80 bellard
}
2385 e6e5ad80 bellard
2386 c227f099 Anthony Liguori
static void cirrus_linear_writel(void *opaque, target_phys_addr_t addr,
2387 e6e5ad80 bellard
                                 uint32_t val)
2388 e6e5ad80 bellard
{
2389 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr, val & 0xff);
2390 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2391 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2392 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2393 e6e5ad80 bellard
}
2394 e6e5ad80 bellard
2395 e6e5ad80 bellard
2396 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const cirrus_linear_read[3] = {
2397 e6e5ad80 bellard
    cirrus_linear_readb,
2398 e6e5ad80 bellard
    cirrus_linear_readw,
2399 e6e5ad80 bellard
    cirrus_linear_readl,
2400 e6e5ad80 bellard
};
2401 e6e5ad80 bellard
2402 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const cirrus_linear_write[3] = {
2403 e6e5ad80 bellard
    cirrus_linear_writeb,
2404 e6e5ad80 bellard
    cirrus_linear_writew,
2405 e6e5ad80 bellard
    cirrus_linear_writel,
2406 e6e5ad80 bellard
};
2407 e6e5ad80 bellard
2408 a5082316 bellard
/***************************************
2409 a5082316 bellard
 *
2410 a5082316 bellard
 *  system to screen memory access
2411 a5082316 bellard
 *
2412 a5082316 bellard
 ***************************************/
2413 a5082316 bellard
2414 a5082316 bellard
2415 c227f099 Anthony Liguori
static uint32_t cirrus_linear_bitblt_readb(void *opaque, target_phys_addr_t addr)
2416 a5082316 bellard
{
2417 a5082316 bellard
    uint32_t ret;
2418 a5082316 bellard
2419 a5082316 bellard
    /* XXX handle bitblt */
2420 a5082316 bellard
    ret = 0xff;
2421 a5082316 bellard
    return ret;
2422 a5082316 bellard
}
2423 a5082316 bellard
2424 c227f099 Anthony Liguori
static uint32_t cirrus_linear_bitblt_readw(void *opaque, target_phys_addr_t addr)
2425 a5082316 bellard
{
2426 a5082316 bellard
    uint32_t v;
2427 3fbb33d0 Blue Swirl
2428 a5082316 bellard
    v = cirrus_linear_bitblt_readb(opaque, addr);
2429 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1) << 8;
2430 a5082316 bellard
    return v;
2431 a5082316 bellard
}
2432 a5082316 bellard
2433 c227f099 Anthony Liguori
static uint32_t cirrus_linear_bitblt_readl(void *opaque, target_phys_addr_t addr)
2434 a5082316 bellard
{
2435 a5082316 bellard
    uint32_t v;
2436 3fbb33d0 Blue Swirl
2437 a5082316 bellard
    v = cirrus_linear_bitblt_readb(opaque, addr);
2438 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1) << 8;
2439 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 2) << 16;
2440 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 3) << 24;
2441 a5082316 bellard
    return v;
2442 a5082316 bellard
}
2443 a5082316 bellard
2444 c227f099 Anthony Liguori
static void cirrus_linear_bitblt_writeb(void *opaque, target_phys_addr_t addr,
2445 a5082316 bellard
                                 uint32_t val)
2446 a5082316 bellard
{
2447 e05587e8 Juan Quintela
    CirrusVGAState *s = opaque;
2448 a5082316 bellard
2449 a5082316 bellard
    if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2450 a5082316 bellard
        /* bitblt */
2451 a5082316 bellard
        *s->cirrus_srcptr++ = (uint8_t) val;
2452 a5082316 bellard
        if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2453 a5082316 bellard
            cirrus_bitblt_cputovideo_next(s);
2454 a5082316 bellard
        }
2455 a5082316 bellard
    }
2456 a5082316 bellard
}
2457 a5082316 bellard
2458 c227f099 Anthony Liguori
static void cirrus_linear_bitblt_writew(void *opaque, target_phys_addr_t addr,
2459 a5082316 bellard
                                 uint32_t val)
2460 a5082316 bellard
{
2461 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr, val & 0xff);
2462 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2463 a5082316 bellard
}
2464 a5082316 bellard
2465 c227f099 Anthony Liguori
static void cirrus_linear_bitblt_writel(void *opaque, target_phys_addr_t addr,
2466 a5082316 bellard
                                 uint32_t val)
2467 a5082316 bellard
{
2468 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr, val & 0xff);
2469 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2470 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2471 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2472 a5082316 bellard
}
2473 a5082316 bellard
2474 a5082316 bellard
2475 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const cirrus_linear_bitblt_read[3] = {
2476 a5082316 bellard
    cirrus_linear_bitblt_readb,
2477 a5082316 bellard
    cirrus_linear_bitblt_readw,
2478 a5082316 bellard
    cirrus_linear_bitblt_readl,
2479 a5082316 bellard
};
2480 a5082316 bellard
2481 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const cirrus_linear_bitblt_write[3] = {
2482 a5082316 bellard
    cirrus_linear_bitblt_writeb,
2483 a5082316 bellard
    cirrus_linear_bitblt_writew,
2484 a5082316 bellard
    cirrus_linear_bitblt_writel,
2485 a5082316 bellard
};
2486 a5082316 bellard
2487 2bec46dc aliguori
static void map_linear_vram(CirrusVGAState *s)
2488 2bec46dc aliguori
{
2489 4e12cd94 Avi Kivity
    if (!s->vga.map_addr && s->vga.lfb_addr && s->vga.lfb_end) {
2490 4e12cd94 Avi Kivity
        s->vga.map_addr = s->vga.lfb_addr;
2491 4e12cd94 Avi Kivity
        s->vga.map_end = s->vga.lfb_end;
2492 af94482b Michael S. Tsirkin
        cpu_register_physical_memory_log(s->vga.map_addr,
2493 af94482b Michael S. Tsirkin
                                         s->vga.map_end - s->vga.map_addr,
2494 af94482b Michael S. Tsirkin
                                         s->vga.vram_offset, 0, true);
2495 2bec46dc aliguori
    }
2496 2bec46dc aliguori
2497 4e12cd94 Avi Kivity
    if (!s->vga.map_addr)
2498 2bec46dc aliguori
        return;
2499 2bec46dc aliguori
2500 4e12cd94 Avi Kivity
    s->vga.lfb_vram_mapped = 0;
2501 2bec46dc aliguori
2502 2bec46dc aliguori
    if (!(s->cirrus_srcptr != s->cirrus_srcptr_end)
2503 4e12cd94 Avi Kivity
        && !((s->vga.sr[0x07] & 0x01) == 0)
2504 4e12cd94 Avi Kivity
        && !((s->vga.gr[0x0B] & 0x14) == 0x14)
2505 4e12cd94 Avi Kivity
        && !(s->vga.gr[0x0B] & 0x02)) {
2506 2bec46dc aliguori
2507 af94482b Michael S. Tsirkin
        cpu_register_physical_memory_log(isa_mem_base + 0xa0000, 0x8000,
2508 af94482b Michael S. Tsirkin
                                         (s->vga.vram_offset +
2509 af94482b Michael S. Tsirkin
                                          s->cirrus_bank_base[0]) |
2510 af94482b Michael S. Tsirkin
                                         IO_MEM_RAM, 0, true);
2511 af94482b Michael S. Tsirkin
        cpu_register_physical_memory_log(isa_mem_base + 0xa8000, 0x8000,
2512 af94482b Michael S. Tsirkin
                                         (s->vga.vram_offset +
2513 af94482b Michael S. Tsirkin
                                          s->cirrus_bank_base[1]) |
2514 af94482b Michael S. Tsirkin
                                         IO_MEM_RAM, 0, true);
2515 2bec46dc aliguori
2516 4e12cd94 Avi Kivity
        s->vga.lfb_vram_mapped = 1;
2517 2bec46dc aliguori
    }
2518 2bec46dc aliguori
    else {
2519 7cff316e aliguori
        cpu_register_physical_memory(isa_mem_base + 0xa0000, 0x20000,
2520 4e12cd94 Avi Kivity
                                     s->vga.vga_io_memory);
2521 2bec46dc aliguori
    }
2522 2bec46dc aliguori
2523 4e12cd94 Avi Kivity
    vga_dirty_log_start(&s->vga);
2524 2bec46dc aliguori
}
2525 2bec46dc aliguori
2526 2bec46dc aliguori
static void unmap_linear_vram(CirrusVGAState *s)
2527 2bec46dc aliguori
{
2528 4516e45f Jan Kiszka
    if (s->vga.map_addr && s->vga.lfb_addr && s->vga.lfb_end) {
2529 4e12cd94 Avi Kivity
        s->vga.map_addr = s->vga.map_end = 0;
2530 4516e45f Jan Kiszka
         cpu_register_physical_memory(s->vga.lfb_addr, s->vga.vram_size,
2531 4516e45f Jan Kiszka
                                      s->cirrus_linear_io_addr);
2532 4516e45f Jan Kiszka
    }
2533 2bec46dc aliguori
    cpu_register_physical_memory(isa_mem_base + 0xa0000, 0x20000,
2534 4e12cd94 Avi Kivity
                                 s->vga.vga_io_memory);
2535 2bec46dc aliguori
}
2536 2bec46dc aliguori
2537 8926b517 bellard
/* Compute the memory access functions */
2538 8926b517 bellard
static void cirrus_update_memory_access(CirrusVGAState *s)
2539 8926b517 bellard
{
2540 8926b517 bellard
    unsigned mode;
2541 8926b517 bellard
2542 4e12cd94 Avi Kivity
    if ((s->vga.sr[0x17] & 0x44) == 0x44) {
2543 8926b517 bellard
        goto generic_io;
2544 8926b517 bellard
    } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2545 8926b517 bellard
        goto generic_io;
2546 8926b517 bellard
    } else {
2547 4e12cd94 Avi Kivity
        if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2548 8926b517 bellard
            goto generic_io;
2549 4e12cd94 Avi Kivity
        } else if (s->vga.gr[0x0B] & 0x02) {
2550 8926b517 bellard
            goto generic_io;
2551 8926b517 bellard
        }
2552 3b46e624 ths
2553 4e12cd94 Avi Kivity
        mode = s->vga.gr[0x05] & 0x7;
2554 4e12cd94 Avi Kivity
        if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) {
2555 2bec46dc aliguori
            map_linear_vram(s);
2556 8926b517 bellard
        } else {
2557 8926b517 bellard
        generic_io:
2558 2bec46dc aliguori
            unmap_linear_vram(s);
2559 8926b517 bellard
        }
2560 8926b517 bellard
    }
2561 8926b517 bellard
}
2562 8926b517 bellard
2563 8926b517 bellard
2564 e6e5ad80 bellard
/* I/O ports */
2565 e6e5ad80 bellard
2566 0ceac75b Juan Quintela
static uint32_t cirrus_vga_ioport_read(void *opaque, uint32_t addr)
2567 e6e5ad80 bellard
{
2568 b6343073 Juan Quintela
    CirrusVGAState *c = opaque;
2569 b6343073 Juan Quintela
    VGACommonState *s = &c->vga;
2570 e6e5ad80 bellard
    int val, index;
2571 e6e5ad80 bellard
2572 b6343073 Juan Quintela
    if (vga_ioport_invalid(s, addr)) {
2573 e6e5ad80 bellard
        val = 0xff;
2574 e6e5ad80 bellard
    } else {
2575 e6e5ad80 bellard
        switch (addr) {
2576 e6e5ad80 bellard
        case 0x3c0:
2577 b6343073 Juan Quintela
            if (s->ar_flip_flop == 0) {
2578 b6343073 Juan Quintela
                val = s->ar_index;
2579 e6e5ad80 bellard
            } else {
2580 e6e5ad80 bellard
                val = 0;
2581 e6e5ad80 bellard
            }
2582 e6e5ad80 bellard
            break;
2583 e6e5ad80 bellard
        case 0x3c1:
2584 b6343073 Juan Quintela
            index = s->ar_index & 0x1f;
2585 e6e5ad80 bellard
            if (index < 21)
2586 b6343073 Juan Quintela
                val = s->ar[index];
2587 e6e5ad80 bellard
            else
2588 e6e5ad80 bellard
                val = 0;
2589 e6e5ad80 bellard
            break;
2590 e6e5ad80 bellard
        case 0x3c2:
2591 b6343073 Juan Quintela
            val = s->st00;
2592 e6e5ad80 bellard
            break;
2593 e6e5ad80 bellard
        case 0x3c4:
2594 b6343073 Juan Quintela
            val = s->sr_index;
2595 e6e5ad80 bellard
            break;
2596 e6e5ad80 bellard
        case 0x3c5:
2597 8a82c322 Juan Quintela
            val = cirrus_vga_read_sr(c);
2598 8a82c322 Juan Quintela
            break;
2599 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2600 b6343073 Juan Quintela
            printf("vga: read SR%x = 0x%02x\n", s->sr_index, val);
2601 e6e5ad80 bellard
#endif
2602 e6e5ad80 bellard
            break;
2603 e6e5ad80 bellard
        case 0x3c6:
2604 957c9db5 Juan Quintela
            val = cirrus_read_hidden_dac(c);
2605 e6e5ad80 bellard
            break;
2606 e6e5ad80 bellard
        case 0x3c7:
2607 b6343073 Juan Quintela
            val = s->dac_state;
2608 e6e5ad80 bellard
            break;
2609 ae184e4a bellard
        case 0x3c8:
2610 b6343073 Juan Quintela
            val = s->dac_write_index;
2611 b6343073 Juan Quintela
            c->cirrus_hidden_dac_lockindex = 0;
2612 ae184e4a bellard
            break;
2613 ae184e4a bellard
        case 0x3c9:
2614 5deaeee3 Juan Quintela
            val = cirrus_vga_read_palette(c);
2615 5deaeee3 Juan Quintela
            break;
2616 e6e5ad80 bellard
        case 0x3ca:
2617 b6343073 Juan Quintela
            val = s->fcr;
2618 e6e5ad80 bellard
            break;
2619 e6e5ad80 bellard
        case 0x3cc:
2620 b6343073 Juan Quintela
            val = s->msr;
2621 e6e5ad80 bellard
            break;
2622 e6e5ad80 bellard
        case 0x3ce:
2623 b6343073 Juan Quintela
            val = s->gr_index;
2624 e6e5ad80 bellard
            break;
2625 e6e5ad80 bellard
        case 0x3cf:
2626 f705db9d Juan Quintela
            val = cirrus_vga_read_gr(c, s->gr_index);
2627 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2628 b6343073 Juan Quintela
            printf("vga: read GR%x = 0x%02x\n", s->gr_index, val);
2629 e6e5ad80 bellard
#endif
2630 e6e5ad80 bellard
            break;
2631 e6e5ad80 bellard
        case 0x3b4:
2632 e6e5ad80 bellard
        case 0x3d4:
2633 b6343073 Juan Quintela
            val = s->cr_index;
2634 e6e5ad80 bellard
            break;
2635 e6e5ad80 bellard
        case 0x3b5:
2636 e6e5ad80 bellard
        case 0x3d5:
2637 b863d514 Juan Quintela
            val = cirrus_vga_read_cr(c, s->cr_index);
2638 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2639 b6343073 Juan Quintela
            printf("vga: read CR%x = 0x%02x\n", s->cr_index, val);
2640 e6e5ad80 bellard
#endif
2641 e6e5ad80 bellard
            break;
2642 e6e5ad80 bellard
        case 0x3ba:
2643 e6e5ad80 bellard
        case 0x3da:
2644 e6e5ad80 bellard
            /* just toggle to fool polling */
2645 b6343073 Juan Quintela
            val = s->st01 = s->retrace(s);
2646 b6343073 Juan Quintela
            s->ar_flip_flop = 0;
2647 e6e5ad80 bellard
            break;
2648 e6e5ad80 bellard
        default:
2649 e6e5ad80 bellard
            val = 0x00;
2650 e6e5ad80 bellard
            break;
2651 e6e5ad80 bellard
        }
2652 e6e5ad80 bellard
    }
2653 e6e5ad80 bellard
#if defined(DEBUG_VGA)
2654 e6e5ad80 bellard
    printf("VGA: read addr=0x%04x data=0x%02x\n", addr, val);
2655 e6e5ad80 bellard
#endif
2656 e6e5ad80 bellard
    return val;
2657 e6e5ad80 bellard
}
2658 e6e5ad80 bellard
2659 0ceac75b Juan Quintela
static void cirrus_vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
2660 e6e5ad80 bellard
{
2661 b6343073 Juan Quintela
    CirrusVGAState *c = opaque;
2662 b6343073 Juan Quintela
    VGACommonState *s = &c->vga;
2663 e6e5ad80 bellard
    int index;
2664 e6e5ad80 bellard
2665 e6e5ad80 bellard
    /* check port range access depending on color/monochrome mode */
2666 b6343073 Juan Quintela
    if (vga_ioport_invalid(s, addr)) {
2667 e6e5ad80 bellard
        return;
2668 25a18cbd Juan Quintela
    }
2669 e6e5ad80 bellard
#ifdef DEBUG_VGA
2670 e6e5ad80 bellard
    printf("VGA: write addr=0x%04x data=0x%02x\n", addr, val);
2671 e6e5ad80 bellard
#endif
2672 e6e5ad80 bellard
2673 e6e5ad80 bellard
    switch (addr) {
2674 e6e5ad80 bellard
    case 0x3c0:
2675 b6343073 Juan Quintela
        if (s->ar_flip_flop == 0) {
2676 e6e5ad80 bellard
            val &= 0x3f;
2677 b6343073 Juan Quintela
            s->ar_index = val;
2678 e6e5ad80 bellard
        } else {
2679 b6343073 Juan Quintela
            index = s->ar_index & 0x1f;
2680 e6e5ad80 bellard
            switch (index) {
2681 e6e5ad80 bellard
            case 0x00 ... 0x0f:
2682 b6343073 Juan Quintela
                s->ar[index] = val & 0x3f;
2683 e6e5ad80 bellard
                break;
2684 e6e5ad80 bellard
            case 0x10:
2685 b6343073 Juan Quintela
                s->ar[index] = val & ~0x10;
2686 e6e5ad80 bellard
                break;
2687 e6e5ad80 bellard
            case 0x11:
2688 b6343073 Juan Quintela
                s->ar[index] = val;
2689 e6e5ad80 bellard
                break;
2690 e6e5ad80 bellard
            case 0x12:
2691 b6343073 Juan Quintela
                s->ar[index] = val & ~0xc0;
2692 e6e5ad80 bellard
                break;
2693 e6e5ad80 bellard
            case 0x13:
2694 b6343073 Juan Quintela
                s->ar[index] = val & ~0xf0;
2695 e6e5ad80 bellard
                break;
2696 e6e5ad80 bellard
            case 0x14:
2697 b6343073 Juan Quintela
                s->ar[index] = val & ~0xf0;
2698 e6e5ad80 bellard
                break;
2699 e6e5ad80 bellard
            default:
2700 e6e5ad80 bellard
                break;
2701 e6e5ad80 bellard
            }
2702 e6e5ad80 bellard
        }
2703 b6343073 Juan Quintela
        s->ar_flip_flop ^= 1;
2704 e6e5ad80 bellard
        break;
2705 e6e5ad80 bellard
    case 0x3c2:
2706 b6343073 Juan Quintela
        s->msr = val & ~0x10;
2707 b6343073 Juan Quintela
        s->update_retrace_info(s);
2708 e6e5ad80 bellard
        break;
2709 e6e5ad80 bellard
    case 0x3c4:
2710 b6343073 Juan Quintela
        s->sr_index = val;
2711 e6e5ad80 bellard
        break;
2712 e6e5ad80 bellard
    case 0x3c5:
2713 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2714 b6343073 Juan Quintela
        printf("vga: write SR%x = 0x%02x\n", s->sr_index, val);
2715 e6e5ad80 bellard
#endif
2716 31c63201 Juan Quintela
        cirrus_vga_write_sr(c, val);
2717 31c63201 Juan Quintela
        break;
2718 e6e5ad80 bellard
        break;
2719 e6e5ad80 bellard
    case 0x3c6:
2720 b6343073 Juan Quintela
        cirrus_write_hidden_dac(c, val);
2721 e6e5ad80 bellard
        break;
2722 e6e5ad80 bellard
    case 0x3c7:
2723 b6343073 Juan Quintela
        s->dac_read_index = val;
2724 b6343073 Juan Quintela
        s->dac_sub_index = 0;
2725 b6343073 Juan Quintela
        s->dac_state = 3;
2726 e6e5ad80 bellard
        break;
2727 e6e5ad80 bellard
    case 0x3c8:
2728 b6343073 Juan Quintela
        s->dac_write_index = val;
2729 b6343073 Juan Quintela
        s->dac_sub_index = 0;
2730 b6343073 Juan Quintela
        s->dac_state = 0;
2731 e6e5ad80 bellard
        break;
2732 e6e5ad80 bellard
    case 0x3c9:
2733 86948bb1 Juan Quintela
        cirrus_vga_write_palette(c, val);
2734 86948bb1 Juan Quintela
        break;
2735 e6e5ad80 bellard
    case 0x3ce:
2736 b6343073 Juan Quintela
        s->gr_index = val;
2737 e6e5ad80 bellard
        break;
2738 e6e5ad80 bellard
    case 0x3cf:
2739 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2740 b6343073 Juan Quintela
        printf("vga: write GR%x = 0x%02x\n", s->gr_index, val);
2741 e6e5ad80 bellard
#endif
2742 22286bc6 Juan Quintela
        cirrus_vga_write_gr(c, s->gr_index, val);
2743 e6e5ad80 bellard
        break;
2744 e6e5ad80 bellard
    case 0x3b4:
2745 e6e5ad80 bellard
    case 0x3d4:
2746 b6343073 Juan Quintela
        s->cr_index = val;
2747 e6e5ad80 bellard
        break;
2748 e6e5ad80 bellard
    case 0x3b5:
2749 e6e5ad80 bellard
    case 0x3d5:
2750 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2751 b6343073 Juan Quintela
        printf("vga: write CR%x = 0x%02x\n", s->cr_index, val);
2752 e6e5ad80 bellard
#endif
2753 4ec1ce04 Juan Quintela
        cirrus_vga_write_cr(c, val);
2754 e6e5ad80 bellard
        break;
2755 e6e5ad80 bellard
    case 0x3ba:
2756 e6e5ad80 bellard
    case 0x3da:
2757 b6343073 Juan Quintela
        s->fcr = val & 0x10;
2758 e6e5ad80 bellard
        break;
2759 e6e5ad80 bellard
    }
2760 e6e5ad80 bellard
}
2761 e6e5ad80 bellard
2762 e6e5ad80 bellard
/***************************************
2763 e6e5ad80 bellard
 *
2764 e36f36e1 bellard
 *  memory-mapped I/O access
2765 e36f36e1 bellard
 *
2766 e36f36e1 bellard
 ***************************************/
2767 e36f36e1 bellard
2768 c227f099 Anthony Liguori
static uint32_t cirrus_mmio_readb(void *opaque, target_phys_addr_t addr)
2769 e36f36e1 bellard
{
2770 e05587e8 Juan Quintela
    CirrusVGAState *s = opaque;
2771 e36f36e1 bellard
2772 e36f36e1 bellard
    addr &= CIRRUS_PNPMMIO_SIZE - 1;
2773 e36f36e1 bellard
2774 e36f36e1 bellard
    if (addr >= 0x100) {
2775 e36f36e1 bellard
        return cirrus_mmio_blt_read(s, addr - 0x100);
2776 e36f36e1 bellard
    } else {
2777 0ceac75b Juan Quintela
        return cirrus_vga_ioport_read(s, addr + 0x3c0);
2778 e36f36e1 bellard
    }
2779 e36f36e1 bellard
}
2780 e36f36e1 bellard
2781 c227f099 Anthony Liguori
static uint32_t cirrus_mmio_readw(void *opaque, target_phys_addr_t addr)
2782 e36f36e1 bellard
{
2783 e36f36e1 bellard
    uint32_t v;
2784 3fbb33d0 Blue Swirl
2785 e36f36e1 bellard
    v = cirrus_mmio_readb(opaque, addr);
2786 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 1) << 8;
2787 e36f36e1 bellard
    return v;
2788 e36f36e1 bellard
}
2789 e36f36e1 bellard
2790 c227f099 Anthony Liguori
static uint32_t cirrus_mmio_readl(void *opaque, target_phys_addr_t addr)
2791 e36f36e1 bellard
{
2792 e36f36e1 bellard
    uint32_t v;
2793 3fbb33d0 Blue Swirl
2794 e36f36e1 bellard
    v = cirrus_mmio_readb(opaque, addr);
2795 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 1) << 8;
2796 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 2) << 16;
2797 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 3) << 24;
2798 e36f36e1 bellard
    return v;
2799 e36f36e1 bellard
}
2800 e36f36e1 bellard
2801 c227f099 Anthony Liguori
static void cirrus_mmio_writeb(void *opaque, target_phys_addr_t addr,
2802 e36f36e1 bellard
                               uint32_t val)
2803 e36f36e1 bellard
{
2804 e05587e8 Juan Quintela
    CirrusVGAState *s = opaque;
2805 e36f36e1 bellard
2806 e36f36e1 bellard
    addr &= CIRRUS_PNPMMIO_SIZE - 1;
2807 e36f36e1 bellard
2808 e36f36e1 bellard
    if (addr >= 0x100) {
2809 e36f36e1 bellard
        cirrus_mmio_blt_write(s, addr - 0x100, val);
2810 e36f36e1 bellard
    } else {
2811 0ceac75b Juan Quintela
        cirrus_vga_ioport_write(s, addr + 0x3c0, val);
2812 e36f36e1 bellard
    }
2813 e36f36e1 bellard
}
2814 e36f36e1 bellard
2815 c227f099 Anthony Liguori
static void cirrus_mmio_writew(void *opaque, target_phys_addr_t addr,
2816 e36f36e1 bellard
                               uint32_t val)
2817 e36f36e1 bellard
{
2818 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr, val & 0xff);
2819 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2820 e36f36e1 bellard
}
2821 e36f36e1 bellard
2822 c227f099 Anthony Liguori
static void cirrus_mmio_writel(void *opaque, target_phys_addr_t addr,
2823 e36f36e1 bellard
                               uint32_t val)
2824 e36f36e1 bellard
{
2825 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr, val & 0xff);
2826 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2827 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2828 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2829 e36f36e1 bellard
}
2830 e36f36e1 bellard
2831 e36f36e1 bellard
2832 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const cirrus_mmio_read[3] = {
2833 e36f36e1 bellard
    cirrus_mmio_readb,
2834 e36f36e1 bellard
    cirrus_mmio_readw,
2835 e36f36e1 bellard
    cirrus_mmio_readl,
2836 e36f36e1 bellard
};
2837 e36f36e1 bellard
2838 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const cirrus_mmio_write[3] = {
2839 e36f36e1 bellard
    cirrus_mmio_writeb,
2840 e36f36e1 bellard
    cirrus_mmio_writew,
2841 e36f36e1 bellard
    cirrus_mmio_writel,
2842 e36f36e1 bellard
};
2843 e36f36e1 bellard
2844 2c6ab832 bellard
/* load/save state */
2845 2c6ab832 bellard
2846 e59fb374 Juan Quintela
static int cirrus_post_load(void *opaque, int version_id)
2847 2c6ab832 bellard
{
2848 2c6ab832 bellard
    CirrusVGAState *s = opaque;
2849 2c6ab832 bellard
2850 4e12cd94 Avi Kivity
    s->vga.gr[0x00] = s->cirrus_shadow_gr0 & 0x0f;
2851 4e12cd94 Avi Kivity
    s->vga.gr[0x01] = s->cirrus_shadow_gr1 & 0x0f;
2852 2c6ab832 bellard
2853 2bec46dc aliguori
    cirrus_update_memory_access(s);
2854 2c6ab832 bellard
    /* force refresh */
2855 4e12cd94 Avi Kivity
    s->vga.graphic_mode = -1;
2856 2c6ab832 bellard
    cirrus_update_bank_ptr(s, 0);
2857 2c6ab832 bellard
    cirrus_update_bank_ptr(s, 1);
2858 2c6ab832 bellard
    return 0;
2859 2c6ab832 bellard
}
2860 2c6ab832 bellard
2861 7e72abc3 Juan Quintela
static const VMStateDescription vmstate_cirrus_vga = {
2862 7e72abc3 Juan Quintela
    .name = "cirrus_vga",
2863 7e72abc3 Juan Quintela
    .version_id = 2,
2864 7e72abc3 Juan Quintela
    .minimum_version_id = 1,
2865 7e72abc3 Juan Quintela
    .minimum_version_id_old = 1,
2866 7e72abc3 Juan Quintela
    .post_load = cirrus_post_load,
2867 7e72abc3 Juan Quintela
    .fields      = (VMStateField []) {
2868 7e72abc3 Juan Quintela
        VMSTATE_UINT32(vga.latch, CirrusVGAState),
2869 7e72abc3 Juan Quintela
        VMSTATE_UINT8(vga.sr_index, CirrusVGAState),
2870 7e72abc3 Juan Quintela
        VMSTATE_BUFFER(vga.sr, CirrusVGAState),
2871 7e72abc3 Juan Quintela
        VMSTATE_UINT8(vga.gr_index, CirrusVGAState),
2872 7e72abc3 Juan Quintela
        VMSTATE_UINT8(cirrus_shadow_gr0, CirrusVGAState),
2873 7e72abc3 Juan Quintela
        VMSTATE_UINT8(cirrus_shadow_gr1, CirrusVGAState),
2874 7e72abc3 Juan Quintela
        VMSTATE_BUFFER_START_MIDDLE(vga.gr, CirrusVGAState, 2),
2875 7e72abc3 Juan Quintela
        VMSTATE_UINT8(vga.ar_index, CirrusVGAState),
2876 7e72abc3 Juan Quintela
        VMSTATE_BUFFER(vga.ar, CirrusVGAState),
2877 7e72abc3 Juan Quintela
        VMSTATE_INT32(vga.ar_flip_flop, CirrusVGAState),
2878 7e72abc3 Juan Quintela
        VMSTATE_UINT8(vga.cr_index, CirrusVGAState),
2879 7e72abc3 Juan Quintela
        VMSTATE_BUFFER(vga.cr, CirrusVGAState),
2880 7e72abc3 Juan Quintela
        VMSTATE_UINT8(vga.msr, CirrusVGAState),
2881 7e72abc3 Juan Quintela
        VMSTATE_UINT8(vga.fcr, CirrusVGAState),
2882 7e72abc3 Juan Quintela
        VMSTATE_UINT8(vga.st00, CirrusVGAState),
2883 7e72abc3 Juan Quintela
        VMSTATE_UINT8(vga.st01, CirrusVGAState),
2884 7e72abc3 Juan Quintela
        VMSTATE_UINT8(vga.dac_state, CirrusVGAState),
2885 7e72abc3 Juan Quintela
        VMSTATE_UINT8(vga.dac_sub_index, CirrusVGAState),
2886 7e72abc3 Juan Quintela
        VMSTATE_UINT8(vga.dac_read_index, CirrusVGAState),
2887 7e72abc3 Juan Quintela
        VMSTATE_UINT8(vga.dac_write_index, CirrusVGAState),
2888 7e72abc3 Juan Quintela
        VMSTATE_BUFFER(vga.dac_cache, CirrusVGAState),
2889 7e72abc3 Juan Quintela
        VMSTATE_BUFFER(vga.palette, CirrusVGAState),
2890 7e72abc3 Juan Quintela
        VMSTATE_INT32(vga.bank_offset, CirrusVGAState),
2891 7e72abc3 Juan Quintela
        VMSTATE_UINT8(cirrus_hidden_dac_lockindex, CirrusVGAState),
2892 7e72abc3 Juan Quintela
        VMSTATE_UINT8(cirrus_hidden_dac_data, CirrusVGAState),
2893 7e72abc3 Juan Quintela
        VMSTATE_UINT32(hw_cursor_x, CirrusVGAState),
2894 7e72abc3 Juan Quintela
        VMSTATE_UINT32(hw_cursor_y, CirrusVGAState),
2895 7e72abc3 Juan Quintela
        /* XXX: we do not save the bitblt state - we assume we do not save
2896 7e72abc3 Juan Quintela
           the state when the blitter is active */
2897 7e72abc3 Juan Quintela
        VMSTATE_END_OF_LIST()
2898 4f335feb Juan Quintela
    }
2899 7e72abc3 Juan Quintela
};
2900 4f335feb Juan Quintela
2901 7e72abc3 Juan Quintela
static const VMStateDescription vmstate_pci_cirrus_vga = {
2902 7e72abc3 Juan Quintela
    .name = "cirrus_vga",
2903 7e72abc3 Juan Quintela
    .version_id = 2,
2904 7e72abc3 Juan Quintela
    .minimum_version_id = 2,
2905 7e72abc3 Juan Quintela
    .minimum_version_id_old = 2,
2906 7e72abc3 Juan Quintela
    .fields      = (VMStateField []) {
2907 7e72abc3 Juan Quintela
        VMSTATE_PCI_DEVICE(dev, PCICirrusVGAState),
2908 7e72abc3 Juan Quintela
        VMSTATE_STRUCT(cirrus_vga, PCICirrusVGAState, 0,
2909 7e72abc3 Juan Quintela
                       vmstate_cirrus_vga, CirrusVGAState),
2910 7e72abc3 Juan Quintela
        VMSTATE_END_OF_LIST()
2911 7e72abc3 Juan Quintela
    }
2912 7e72abc3 Juan Quintela
};
2913 4f335feb Juan Quintela
2914 e36f36e1 bellard
/***************************************
2915 e36f36e1 bellard
 *
2916 e6e5ad80 bellard
 *  initialize
2917 e6e5ad80 bellard
 *
2918 e6e5ad80 bellard
 ***************************************/
2919 e6e5ad80 bellard
2920 4abc796d blueswir1
static void cirrus_reset(void *opaque)
2921 e6e5ad80 bellard
{
2922 4abc796d blueswir1
    CirrusVGAState *s = opaque;
2923 e6e5ad80 bellard
2924 03a3e7ba Juan Quintela
    vga_common_reset(&s->vga);
2925 ee50c6bc aliguori
    unmap_linear_vram(s);
2926 4e12cd94 Avi Kivity
    s->vga.sr[0x06] = 0x0f;
2927 4abc796d blueswir1
    if (s->device_id == CIRRUS_ID_CLGD5446) {
2928 78e127ef bellard
        /* 4MB 64 bit memory config, always PCI */
2929 4e12cd94 Avi Kivity
        s->vga.sr[0x1F] = 0x2d;                // MemClock
2930 4e12cd94 Avi Kivity
        s->vga.gr[0x18] = 0x0f;             // fastest memory configuration
2931 4e12cd94 Avi Kivity
        s->vga.sr[0x0f] = 0x98;
2932 4e12cd94 Avi Kivity
        s->vga.sr[0x17] = 0x20;
2933 4e12cd94 Avi Kivity
        s->vga.sr[0x15] = 0x04; /* memory size, 3=2MB, 4=4MB */
2934 78e127ef bellard
    } else {
2935 4e12cd94 Avi Kivity
        s->vga.sr[0x1F] = 0x22;                // MemClock
2936 4e12cd94 Avi Kivity
        s->vga.sr[0x0F] = CIRRUS_MEMSIZE_2M;
2937 4e12cd94 Avi Kivity
        s->vga.sr[0x17] = s->bustype;
2938 4e12cd94 Avi Kivity
        s->vga.sr[0x15] = 0x03; /* memory size, 3=2MB, 4=4MB */
2939 78e127ef bellard
    }
2940 4e12cd94 Avi Kivity
    s->vga.cr[0x27] = s->device_id;
2941 e6e5ad80 bellard
2942 78e127ef bellard
    /* Win2K seems to assume that the pattern buffer is at 0xff
2943 78e127ef bellard
       initially ! */
2944 4e12cd94 Avi Kivity
    memset(s->vga.vram_ptr, 0xff, s->real_vram_size);
2945 78e127ef bellard
2946 e6e5ad80 bellard
    s->cirrus_hidden_dac_lockindex = 5;
2947 e6e5ad80 bellard
    s->cirrus_hidden_dac_data = 0;
2948 4abc796d blueswir1
}
2949 4abc796d blueswir1
2950 4abc796d blueswir1
static void cirrus_init_common(CirrusVGAState * s, int device_id, int is_pci)
2951 4abc796d blueswir1
{
2952 4abc796d blueswir1
    int i;
2953 4abc796d blueswir1
    static int inited;
2954 4abc796d blueswir1
2955 4abc796d blueswir1
    if (!inited) {
2956 4abc796d blueswir1
        inited = 1;
2957 4abc796d blueswir1
        for(i = 0;i < 256; i++)
2958 4abc796d blueswir1
            rop_to_index[i] = CIRRUS_ROP_NOP_INDEX; /* nop rop */
2959 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_0] = 0;
2960 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_SRC_AND_DST] = 1;
2961 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_NOP] = 2;
2962 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_SRC_AND_NOTDST] = 3;
2963 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_NOTDST] = 4;
2964 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_SRC] = 5;
2965 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_1] = 6;
2966 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_NOTSRC_AND_DST] = 7;
2967 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_SRC_XOR_DST] = 8;
2968 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_SRC_OR_DST] = 9;
2969 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_NOTSRC_OR_NOTDST] = 10;
2970 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_SRC_NOTXOR_DST] = 11;
2971 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_SRC_OR_NOTDST] = 12;
2972 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_NOTSRC] = 13;
2973 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_NOTSRC_OR_DST] = 14;
2974 4abc796d blueswir1
        rop_to_index[CIRRUS_ROP_NOTSRC_AND_NOTDST] = 15;
2975 4abc796d blueswir1
        s->device_id = device_id;
2976 4abc796d blueswir1
        if (is_pci)
2977 4abc796d blueswir1
            s->bustype = CIRRUS_BUSTYPE_PCI;
2978 4abc796d blueswir1
        else
2979 4abc796d blueswir1
            s->bustype = CIRRUS_BUSTYPE_ISA;
2980 4abc796d blueswir1
    }
2981 4abc796d blueswir1
2982 0ceac75b Juan Quintela
    register_ioport_write(0x3c0, 16, 1, cirrus_vga_ioport_write, s);
2983 4abc796d blueswir1
2984 0ceac75b Juan Quintela
    register_ioport_write(0x3b4, 2, 1, cirrus_vga_ioport_write, s);
2985 0ceac75b Juan Quintela
    register_ioport_write(0x3d4, 2, 1, cirrus_vga_ioport_write, s);
2986 0ceac75b Juan Quintela
    register_ioport_write(0x3ba, 1, 1, cirrus_vga_ioport_write, s);
2987 0ceac75b Juan Quintela
    register_ioport_write(0x3da, 1, 1, cirrus_vga_ioport_write, s);
2988 4abc796d blueswir1
2989 0ceac75b Juan Quintela
    register_ioport_read(0x3c0, 16, 1, cirrus_vga_ioport_read, s);
2990 4abc796d blueswir1
2991 0ceac75b Juan Quintela
    register_ioport_read(0x3b4, 2, 1, cirrus_vga_ioport_read, s);
2992 0ceac75b Juan Quintela
    register_ioport_read(0x3d4, 2, 1, cirrus_vga_ioport_read, s);
2993 0ceac75b Juan Quintela
    register_ioport_read(0x3ba, 1, 1, cirrus_vga_ioport_read, s);
2994 0ceac75b Juan Quintela
    register_ioport_read(0x3da, 1, 1, cirrus_vga_ioport_read, s);
2995 4abc796d blueswir1
2996 1eed09cb Avi Kivity
    s->vga.vga_io_memory = cpu_register_io_memory(cirrus_vga_mem_read,
2997 2507c12a Alexander Graf
                                                  cirrus_vga_mem_write, s,
2998 3fbb33d0 Blue Swirl
                                                  DEVICE_LITTLE_ENDIAN);
2999 4abc796d blueswir1
    cpu_register_physical_memory(isa_mem_base + 0x000a0000, 0x20000,
3000 4e12cd94 Avi Kivity
                                 s->vga.vga_io_memory);
3001 4abc796d blueswir1
    qemu_register_coalesced_mmio(isa_mem_base + 0x000a0000, 0x20000);
3002 2c6ab832 bellard
3003 fefe54e3 aliguori
    /* I/O handler for LFB */
3004 fefe54e3 aliguori
    s->cirrus_linear_io_addr =
3005 2507c12a Alexander Graf
        cpu_register_io_memory(cirrus_linear_read, cirrus_linear_write, s,
3006 3fbb33d0 Blue Swirl
                               DEVICE_LITTLE_ENDIAN);
3007 fefe54e3 aliguori
3008 fefe54e3 aliguori
    /* I/O handler for LFB */
3009 fefe54e3 aliguori
    s->cirrus_linear_bitblt_io_addr =
3010 1eed09cb Avi Kivity
        cpu_register_io_memory(cirrus_linear_bitblt_read,
3011 2507c12a Alexander Graf
                               cirrus_linear_bitblt_write, s,
3012 3fbb33d0 Blue Swirl
                               DEVICE_LITTLE_ENDIAN);
3013 fefe54e3 aliguori
3014 fefe54e3 aliguori
    /* I/O handler for memory-mapped I/O */
3015 fefe54e3 aliguori
    s->cirrus_mmio_io_addr =
3016 2507c12a Alexander Graf
        cpu_register_io_memory(cirrus_mmio_read, cirrus_mmio_write, s,
3017 3fbb33d0 Blue Swirl
                               DEVICE_LITTLE_ENDIAN);
3018 fefe54e3 aliguori
3019 fefe54e3 aliguori
    s->real_vram_size =
3020 fefe54e3 aliguori
        (s->device_id == CIRRUS_ID_CLGD5446) ? 4096 * 1024 : 2048 * 1024;
3021 fefe54e3 aliguori
3022 4e12cd94 Avi Kivity
    /* XXX: s->vga.vram_size must be a power of two */
3023 fefe54e3 aliguori
    s->cirrus_addr_mask = s->real_vram_size - 1;
3024 fefe54e3 aliguori
    s->linear_mmio_mask = s->real_vram_size - 256;
3025 fefe54e3 aliguori
3026 4e12cd94 Avi Kivity
    s->vga.get_bpp = cirrus_get_bpp;
3027 4e12cd94 Avi Kivity
    s->vga.get_offsets = cirrus_get_offsets;
3028 4e12cd94 Avi Kivity
    s->vga.get_resolution = cirrus_get_resolution;
3029 4e12cd94 Avi Kivity
    s->vga.cursor_invalidate = cirrus_cursor_invalidate;
3030 4e12cd94 Avi Kivity
    s->vga.cursor_draw_line = cirrus_cursor_draw_line;
3031 fefe54e3 aliguori
3032 a08d4367 Jan Kiszka
    qemu_register_reset(cirrus_reset, s);
3033 e6e5ad80 bellard
}
3034 e6e5ad80 bellard
3035 e6e5ad80 bellard
/***************************************
3036 e6e5ad80 bellard
 *
3037 e6e5ad80 bellard
 *  ISA bus support
3038 e6e5ad80 bellard
 *
3039 e6e5ad80 bellard
 ***************************************/
3040 e6e5ad80 bellard
3041 fbe1b595 Paul Brook
void isa_cirrus_vga_init(void)
3042 e6e5ad80 bellard
{
3043 e6e5ad80 bellard
    CirrusVGAState *s;
3044 e6e5ad80 bellard
3045 e6e5ad80 bellard
    s = qemu_mallocz(sizeof(CirrusVGAState));
3046 3b46e624 ths
3047 fbe1b595 Paul Brook
    vga_common_init(&s->vga, VGA_RAM_SIZE);
3048 78e127ef bellard
    cirrus_init_common(s, CIRRUS_ID_CLGD5430, 0);
3049 4e12cd94 Avi Kivity
    s->vga.ds = graphic_console_init(s->vga.update, s->vga.invalidate,
3050 4e12cd94 Avi Kivity
                                     s->vga.screen_dump, s->vga.text_update,
3051 4e12cd94 Avi Kivity
                                     &s->vga);
3052 0be71e32 Alex Williamson
    vmstate_register(NULL, 0, &vmstate_cirrus_vga, s);
3053 5245d57a Gerd Hoffmann
    rom_add_vga(VGABIOS_CIRRUS_FILENAME);
3054 e6e5ad80 bellard
    /* XXX ISA-LFB support */
3055 e6e5ad80 bellard
}
3056 e6e5ad80 bellard
3057 e6e5ad80 bellard
/***************************************
3058 e6e5ad80 bellard
 *
3059 e6e5ad80 bellard
 *  PCI bus support
3060 e6e5ad80 bellard
 *
3061 e6e5ad80 bellard
 ***************************************/
3062 e6e5ad80 bellard
3063 e6e5ad80 bellard
static void cirrus_pci_lfb_map(PCIDevice *d, int region_num,
3064 6e355d90 Isaku Yamahata
                               pcibus_t addr, pcibus_t size, int type)
3065 e6e5ad80 bellard
{
3066 f3566bf9 Juan Quintela
    CirrusVGAState *s = &DO_UPCAST(PCICirrusVGAState, dev, d)->cirrus_vga;
3067 e6e5ad80 bellard
3068 a5082316 bellard
    /* XXX: add byte swapping apertures */
3069 4e12cd94 Avi Kivity
    cpu_register_physical_memory(addr, s->vga.vram_size,
3070 e6e5ad80 bellard
                                 s->cirrus_linear_io_addr);
3071 a5082316 bellard
    cpu_register_physical_memory(addr + 0x1000000, 0x400000,
3072 a5082316 bellard
                                 s->cirrus_linear_bitblt_io_addr);
3073 2bec46dc aliguori
3074 4e12cd94 Avi Kivity
    s->vga.map_addr = s->vga.map_end = 0;
3075 4e12cd94 Avi Kivity
    s->vga.lfb_addr = addr & TARGET_PAGE_MASK;
3076 4e12cd94 Avi Kivity
    s->vga.lfb_end = ((addr + VGA_RAM_SIZE) + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
3077 2bec46dc aliguori
    /* account for overflow */
3078 4e12cd94 Avi Kivity
    if (s->vga.lfb_end < addr + VGA_RAM_SIZE)
3079 4e12cd94 Avi Kivity
        s->vga.lfb_end = addr + VGA_RAM_SIZE;
3080 ba7349cd aliguori
3081 4e12cd94 Avi Kivity
    vga_dirty_log_start(&s->vga);
3082 e6e5ad80 bellard
}
3083 e6e5ad80 bellard
3084 ba7349cd aliguori
static void pci_cirrus_write_config(PCIDevice *d,
3085 ba7349cd aliguori
                                    uint32_t address, uint32_t val, int len)
3086 ba7349cd aliguori
{
3087 f3566bf9 Juan Quintela
    PCICirrusVGAState *pvs = DO_UPCAST(PCICirrusVGAState, dev, d);
3088 ba7349cd aliguori
    CirrusVGAState *s = &pvs->cirrus_vga;
3089 ba7349cd aliguori
3090 ba7349cd aliguori
    pci_default_write_config(d, address, val, len);
3091 182f9c8a Isaku Yamahata
    if (s->vga.map_addr && d->io_regions[0].addr == PCI_BAR_UNMAPPED)
3092 4e12cd94 Avi Kivity
        s->vga.map_addr = 0;
3093 ba7349cd aliguori
    cirrus_update_memory_access(s);
3094 ba7349cd aliguori
}
3095 ba7349cd aliguori
3096 81a322d4 Gerd Hoffmann
static int pci_cirrus_vga_initfn(PCIDevice *dev)
3097 a414c306 Gerd Hoffmann
{
3098 a414c306 Gerd Hoffmann
     PCICirrusVGAState *d = DO_UPCAST(PCICirrusVGAState, dev, dev);
3099 a414c306 Gerd Hoffmann
     CirrusVGAState *s = &d->cirrus_vga;
3100 a414c306 Gerd Hoffmann
     uint8_t *pci_conf = d->dev.config;
3101 a414c306 Gerd Hoffmann
     int device_id = CIRRUS_ID_CLGD5446;
3102 a414c306 Gerd Hoffmann
3103 a414c306 Gerd Hoffmann
     /* setup VGA */
3104 a414c306 Gerd Hoffmann
     vga_common_init(&s->vga, VGA_RAM_SIZE);
3105 a414c306 Gerd Hoffmann
     cirrus_init_common(s, device_id, 1);
3106 a414c306 Gerd Hoffmann
     s->vga.ds = graphic_console_init(s->vga.update, s->vga.invalidate,
3107 a414c306 Gerd Hoffmann
                                      s->vga.screen_dump, s->vga.text_update,
3108 a414c306 Gerd Hoffmann
                                      &s->vga);
3109 a414c306 Gerd Hoffmann
3110 a414c306 Gerd Hoffmann
     /* setup PCI */
3111 a414c306 Gerd Hoffmann
     pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_CIRRUS);
3112 a414c306 Gerd Hoffmann
     pci_config_set_device_id(pci_conf, device_id);
3113 a414c306 Gerd Hoffmann
     pci_config_set_class(pci_conf, PCI_CLASS_DISPLAY_VGA);
3114 a414c306 Gerd Hoffmann
3115 a414c306 Gerd Hoffmann
     /* setup memory space */
3116 a414c306 Gerd Hoffmann
     /* memory #0 LFB */
3117 a414c306 Gerd Hoffmann
     /* memory #1 memory-mapped I/O */
3118 a414c306 Gerd Hoffmann
     /* XXX: s->vga.vram_size must be a power of two */
3119 b90c73cf Stefan Weil
     pci_register_bar(&d->dev, 0, 0x2000000,
3120 0392a017 Isaku Yamahata
                      PCI_BASE_ADDRESS_MEM_PREFETCH, cirrus_pci_lfb_map);
3121 a414c306 Gerd Hoffmann
     if (device_id == CIRRUS_ID_CLGD5446) {
3122 e30376da Avi Kivity
         pci_register_bar_simple(&d->dev, 1, CIRRUS_PNPMMIO_SIZE, 0,
3123 e30376da Avi Kivity
                                 s->cirrus_mmio_io_addr);
3124 a414c306 Gerd Hoffmann
     }
3125 81a322d4 Gerd Hoffmann
     return 0;
3126 a414c306 Gerd Hoffmann
}
3127 a414c306 Gerd Hoffmann
3128 fbe1b595 Paul Brook
void pci_cirrus_vga_init(PCIBus *bus)
3129 e6e5ad80 bellard
{
3130 556cd098 Markus Armbruster
    pci_create_simple(bus, -1, "cirrus-vga");
3131 a414c306 Gerd Hoffmann
}
3132 d34cab9f ths
3133 a414c306 Gerd Hoffmann
static PCIDeviceInfo cirrus_vga_info = {
3134 556cd098 Markus Armbruster
    .qdev.name    = "cirrus-vga",
3135 556cd098 Markus Armbruster
    .qdev.desc    = "Cirrus CLGD 54xx VGA",
3136 a414c306 Gerd Hoffmann
    .qdev.size    = sizeof(PCICirrusVGAState),
3137 be73cfe2 Juan Quintela
    .qdev.vmsd    = &vmstate_pci_cirrus_vga,
3138 be92bbf7 Gerd Hoffmann
    .no_hotplug   = 1,
3139 a414c306 Gerd Hoffmann
    .init         = pci_cirrus_vga_initfn,
3140 8c52c8f3 Gerd Hoffmann
    .romfile      = VGABIOS_CIRRUS_FILENAME,
3141 a414c306 Gerd Hoffmann
    .config_write = pci_cirrus_write_config,
3142 a414c306 Gerd Hoffmann
};
3143 e6e5ad80 bellard
3144 a414c306 Gerd Hoffmann
static void cirrus_vga_register(void)
3145 a414c306 Gerd Hoffmann
{
3146 a414c306 Gerd Hoffmann
    pci_qdev_register(&cirrus_vga_info);
3147 e6e5ad80 bellard
}
3148 a414c306 Gerd Hoffmann
device_init(cirrus_vga_register);