root / hw / ppc_newworld.c @ a8a358bf
History | View | Annotate | Download (13.1 kB)
1 |
/*
|
---|---|
2 |
* QEMU PowerPC CHRP (currently NewWorld PowerMac) hardware System Emulator
|
3 |
*
|
4 |
* Copyright (c) 2004-2007 Fabrice Bellard
|
5 |
* Copyright (c) 2007 Jocelyn Mayer
|
6 |
*
|
7 |
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
8 |
* of this software and associated documentation files (the "Software"), to deal
|
9 |
* in the Software without restriction, including without limitation the rights
|
10 |
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
11 |
* copies of the Software, and to permit persons to whom the Software is
|
12 |
* furnished to do so, subject to the following conditions:
|
13 |
*
|
14 |
* The above copyright notice and this permission notice shall be included in
|
15 |
* all copies or substantial portions of the Software.
|
16 |
*
|
17 |
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
18 |
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
19 |
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
20 |
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
21 |
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
22 |
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
23 |
* THE SOFTWARE.
|
24 |
*/
|
25 |
#include "hw.h" |
26 |
#include "ppc.h" |
27 |
#include "ppc_mac.h" |
28 |
#include "mac_dbdma.h" |
29 |
#include "nvram.h" |
30 |
#include "pc.h" |
31 |
#include "pci.h" |
32 |
#include "net.h" |
33 |
#include "sysemu.h" |
34 |
#include "boards.h" |
35 |
#include "fw_cfg.h" |
36 |
#include "escc.h" |
37 |
#include "openpic.h" |
38 |
|
39 |
#define MAX_IDE_BUS 2 |
40 |
#define VGA_BIOS_SIZE 65536 |
41 |
#define CFG_ADDR 0xf0000510 |
42 |
|
43 |
/* debug UniNorth */
|
44 |
//#define DEBUG_UNIN
|
45 |
|
46 |
#ifdef DEBUG_UNIN
|
47 |
#define UNIN_DPRINTF(fmt, ...) \
|
48 |
do { printf("UNIN: " fmt , ## __VA_ARGS__); } while (0) |
49 |
#else
|
50 |
#define UNIN_DPRINTF(fmt, ...)
|
51 |
#endif
|
52 |
|
53 |
/* UniN device */
|
54 |
static void unin_writel (void *opaque, target_phys_addr_t addr, uint32_t value) |
55 |
{ |
56 |
UNIN_DPRINTF("writel addr " TARGET_FMT_plx " val %x\n", addr, value); |
57 |
} |
58 |
|
59 |
static uint32_t unin_readl (void *opaque, target_phys_addr_t addr) |
60 |
{ |
61 |
uint32_t value; |
62 |
|
63 |
value = 0;
|
64 |
UNIN_DPRINTF("readl addr " TARGET_FMT_plx " val %x\n", addr, value); |
65 |
|
66 |
return value;
|
67 |
} |
68 |
|
69 |
static CPUWriteMemoryFunc * const unin_write[] = { |
70 |
&unin_writel, |
71 |
&unin_writel, |
72 |
&unin_writel, |
73 |
}; |
74 |
|
75 |
static CPUReadMemoryFunc * const unin_read[] = { |
76 |
&unin_readl, |
77 |
&unin_readl, |
78 |
&unin_readl, |
79 |
}; |
80 |
|
81 |
static int fw_cfg_boot_set(void *opaque, const char *boot_device) |
82 |
{ |
83 |
fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
|
84 |
return 0; |
85 |
} |
86 |
|
87 |
/* PowerPC Mac99 hardware initialisation */
|
88 |
static void ppc_core99_init (ram_addr_t ram_size, |
89 |
const char *boot_device, |
90 |
const char *kernel_filename, |
91 |
const char *kernel_cmdline, |
92 |
const char *initrd_filename, |
93 |
const char *cpu_model) |
94 |
{ |
95 |
CPUState *env = NULL, *envs[MAX_CPUS];
|
96 |
char *filename;
|
97 |
qemu_irq *pic, **openpic_irqs; |
98 |
int unin_memory;
|
99 |
int linux_boot, i;
|
100 |
ram_addr_t ram_offset, bios_offset, vga_bios_offset; |
101 |
uint32_t kernel_base, kernel_size, initrd_base, initrd_size; |
102 |
PCIBus *pci_bus; |
103 |
MacIONVRAMState *nvr; |
104 |
int nvram_mem_index;
|
105 |
int vga_bios_size, bios_size;
|
106 |
qemu_irq *dummy_irq; |
107 |
int pic_mem_index, dbdma_mem_index, cuda_mem_index, escc_mem_index;
|
108 |
int ppc_boot_device;
|
109 |
DriveInfo *dinfo; |
110 |
BlockDriverState *hd[MAX_IDE_BUS * MAX_IDE_DEVS]; |
111 |
void *fw_cfg;
|
112 |
void *dbdma;
|
113 |
uint8_t *vga_bios_ptr; |
114 |
|
115 |
linux_boot = (kernel_filename != NULL);
|
116 |
|
117 |
/* init CPUs */
|
118 |
if (cpu_model == NULL) |
119 |
cpu_model = "G4";
|
120 |
for (i = 0; i < smp_cpus; i++) { |
121 |
env = cpu_init(cpu_model); |
122 |
if (!env) {
|
123 |
fprintf(stderr, "Unable to find PowerPC CPU definition\n");
|
124 |
exit(1);
|
125 |
} |
126 |
/* Set time-base frequency to 100 Mhz */
|
127 |
cpu_ppc_tb_init(env, 100UL * 1000UL * 1000UL); |
128 |
#if 0
|
129 |
env->osi_call = vga_osi_call;
|
130 |
#endif
|
131 |
qemu_register_reset(&cpu_ppc_reset, env); |
132 |
envs[i] = env; |
133 |
} |
134 |
|
135 |
/* allocate RAM */
|
136 |
ram_offset = qemu_ram_alloc(ram_size); |
137 |
cpu_register_physical_memory(0, ram_size, ram_offset);
|
138 |
|
139 |
/* allocate and load BIOS */
|
140 |
bios_offset = qemu_ram_alloc(BIOS_SIZE); |
141 |
if (bios_name == NULL) |
142 |
bios_name = PROM_FILENAME; |
143 |
filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); |
144 |
cpu_register_physical_memory(PROM_ADDR, BIOS_SIZE, bios_offset | IO_MEM_ROM); |
145 |
|
146 |
/* Load OpenBIOS (ELF) */
|
147 |
if (filename) {
|
148 |
bios_size = load_elf(filename, 0, NULL, NULL, NULL); |
149 |
qemu_free(filename); |
150 |
} else {
|
151 |
bios_size = -1;
|
152 |
} |
153 |
if (bios_size < 0 || bios_size > BIOS_SIZE) { |
154 |
hw_error("qemu: could not load PowerPC bios '%s'\n", bios_name);
|
155 |
exit(1);
|
156 |
} |
157 |
|
158 |
/* allocate and load VGA BIOS */
|
159 |
vga_bios_offset = qemu_ram_alloc(VGA_BIOS_SIZE); |
160 |
vga_bios_ptr = qemu_get_ram_ptr(vga_bios_offset); |
161 |
filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, VGABIOS_FILENAME); |
162 |
if (filename) {
|
163 |
vga_bios_size = load_image(filename, vga_bios_ptr + 8);
|
164 |
qemu_free(filename); |
165 |
} else {
|
166 |
vga_bios_size = -1;
|
167 |
} |
168 |
if (vga_bios_size < 0) { |
169 |
/* if no bios is present, we can still work */
|
170 |
fprintf(stderr, "qemu: warning: could not load VGA bios '%s'\n",
|
171 |
VGABIOS_FILENAME); |
172 |
vga_bios_size = 0;
|
173 |
} else {
|
174 |
/* set a specific header (XXX: find real Apple format for NDRV
|
175 |
drivers) */
|
176 |
vga_bios_ptr[0] = 'N'; |
177 |
vga_bios_ptr[1] = 'D'; |
178 |
vga_bios_ptr[2] = 'R'; |
179 |
vga_bios_ptr[3] = 'V'; |
180 |
cpu_to_be32w((uint32_t *)(vga_bios_ptr + 4), vga_bios_size);
|
181 |
vga_bios_size += 8;
|
182 |
|
183 |
/* Round to page boundary */
|
184 |
vga_bios_size = (vga_bios_size + TARGET_PAGE_SIZE - 1) &
|
185 |
TARGET_PAGE_MASK; |
186 |
} |
187 |
|
188 |
if (linux_boot) {
|
189 |
uint64_t lowaddr = 0;
|
190 |
kernel_base = KERNEL_LOAD_ADDR; |
191 |
|
192 |
/* Now we can load the kernel. The first step tries to load the kernel
|
193 |
supposing PhysAddr = 0x00000000. If that was wrong the kernel is
|
194 |
loaded again, the new PhysAddr being computed from lowaddr. */
|
195 |
kernel_size = load_elf(kernel_filename, kernel_base, NULL, &lowaddr, NULL); |
196 |
if (kernel_size > 0 && lowaddr != KERNEL_LOAD_ADDR) { |
197 |
kernel_size = load_elf(kernel_filename, (2 * kernel_base) - lowaddr,
|
198 |
NULL, NULL, NULL); |
199 |
} |
200 |
if (kernel_size < 0) |
201 |
kernel_size = load_aout(kernel_filename, kernel_base, |
202 |
ram_size - kernel_base); |
203 |
if (kernel_size < 0) |
204 |
kernel_size = load_image_targphys(kernel_filename, |
205 |
kernel_base, |
206 |
ram_size - kernel_base); |
207 |
if (kernel_size < 0) { |
208 |
hw_error("qemu: could not load kernel '%s'\n", kernel_filename);
|
209 |
exit(1);
|
210 |
} |
211 |
/* load initrd */
|
212 |
if (initrd_filename) {
|
213 |
initrd_base = INITRD_LOAD_ADDR; |
214 |
initrd_size = load_image_targphys(initrd_filename, initrd_base, |
215 |
ram_size - initrd_base); |
216 |
if (initrd_size < 0) { |
217 |
hw_error("qemu: could not load initial ram disk '%s'\n",
|
218 |
initrd_filename); |
219 |
exit(1);
|
220 |
} |
221 |
} else {
|
222 |
initrd_base = 0;
|
223 |
initrd_size = 0;
|
224 |
} |
225 |
ppc_boot_device = 'm';
|
226 |
} else {
|
227 |
kernel_base = 0;
|
228 |
kernel_size = 0;
|
229 |
initrd_base = 0;
|
230 |
initrd_size = 0;
|
231 |
ppc_boot_device = '\0';
|
232 |
/* We consider that NewWorld PowerMac never have any floppy drive
|
233 |
* For now, OHW cannot boot from the network.
|
234 |
*/
|
235 |
for (i = 0; boot_device[i] != '\0'; i++) { |
236 |
if (boot_device[i] >= 'c' && boot_device[i] <= 'f') { |
237 |
ppc_boot_device = boot_device[i]; |
238 |
break;
|
239 |
} |
240 |
} |
241 |
if (ppc_boot_device == '\0') { |
242 |
fprintf(stderr, "No valid boot device for Mac99 machine\n");
|
243 |
exit(1);
|
244 |
} |
245 |
} |
246 |
|
247 |
isa_mem_base = 0x80000000;
|
248 |
|
249 |
/* Register 8 MB of ISA IO space */
|
250 |
isa_mmio_init(0xf2000000, 0x00800000); |
251 |
|
252 |
/* UniN init */
|
253 |
unin_memory = cpu_register_io_memory(unin_read, unin_write, NULL);
|
254 |
cpu_register_physical_memory(0xf8000000, 0x00001000, unin_memory); |
255 |
|
256 |
openpic_irqs = qemu_mallocz(smp_cpus * sizeof(qemu_irq *));
|
257 |
openpic_irqs[0] =
|
258 |
qemu_mallocz(smp_cpus * sizeof(qemu_irq) * OPENPIC_OUTPUT_NB);
|
259 |
for (i = 0; i < smp_cpus; i++) { |
260 |
/* Mac99 IRQ connection between OpenPIC outputs pins
|
261 |
* and PowerPC input pins
|
262 |
*/
|
263 |
switch (PPC_INPUT(env)) {
|
264 |
case PPC_FLAGS_INPUT_6xx:
|
265 |
openpic_irqs[i] = openpic_irqs[0] + (i * OPENPIC_OUTPUT_NB);
|
266 |
openpic_irqs[i][OPENPIC_OUTPUT_INT] = |
267 |
((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_INT]; |
268 |
openpic_irqs[i][OPENPIC_OUTPUT_CINT] = |
269 |
((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_INT]; |
270 |
openpic_irqs[i][OPENPIC_OUTPUT_MCK] = |
271 |
((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_MCP]; |
272 |
/* Not connected ? */
|
273 |
openpic_irqs[i][OPENPIC_OUTPUT_DEBUG] = NULL;
|
274 |
/* Check this */
|
275 |
openpic_irqs[i][OPENPIC_OUTPUT_RESET] = |
276 |
((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_HRESET]; |
277 |
break;
|
278 |
#if defined(TARGET_PPC64)
|
279 |
case PPC_FLAGS_INPUT_970:
|
280 |
openpic_irqs[i] = openpic_irqs[0] + (i * OPENPIC_OUTPUT_NB);
|
281 |
openpic_irqs[i][OPENPIC_OUTPUT_INT] = |
282 |
((qemu_irq *)env->irq_inputs)[PPC970_INPUT_INT]; |
283 |
openpic_irqs[i][OPENPIC_OUTPUT_CINT] = |
284 |
((qemu_irq *)env->irq_inputs)[PPC970_INPUT_INT]; |
285 |
openpic_irqs[i][OPENPIC_OUTPUT_MCK] = |
286 |
((qemu_irq *)env->irq_inputs)[PPC970_INPUT_MCP]; |
287 |
/* Not connected ? */
|
288 |
openpic_irqs[i][OPENPIC_OUTPUT_DEBUG] = NULL;
|
289 |
/* Check this */
|
290 |
openpic_irqs[i][OPENPIC_OUTPUT_RESET] = |
291 |
((qemu_irq *)env->irq_inputs)[PPC970_INPUT_HRESET]; |
292 |
break;
|
293 |
#endif /* defined(TARGET_PPC64) */ |
294 |
default:
|
295 |
hw_error("Bus model not supported on mac99 machine\n");
|
296 |
exit(1);
|
297 |
} |
298 |
} |
299 |
pic = openpic_init(NULL, &pic_mem_index, smp_cpus, openpic_irqs, NULL); |
300 |
pci_bus = pci_pmac_init(pic); |
301 |
/* init basic PC hardware */
|
302 |
pci_vga_init(pci_bus, vga_bios_offset, vga_bios_size); |
303 |
|
304 |
/* XXX: suppress that */
|
305 |
dummy_irq = i8259_init(NULL);
|
306 |
|
307 |
escc_mem_index = escc_init(0x80013000, dummy_irq[4], dummy_irq[5], |
308 |
serial_hds[0], serial_hds[1], ESCC_CLOCK, 4); |
309 |
|
310 |
for(i = 0; i < nb_nics; i++) |
311 |
pci_nic_init(&nd_table[i], "ne2k_pci", NULL); |
312 |
|
313 |
if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
|
314 |
fprintf(stderr, "qemu: too many IDE bus\n");
|
315 |
exit(1);
|
316 |
} |
317 |
for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) { |
318 |
dinfo = drive_get(IF_IDE, i / MAX_IDE_DEVS, i % MAX_IDE_DEVS); |
319 |
hd[i] = dinfo ? dinfo->bdrv : NULL;
|
320 |
} |
321 |
dbdma = DBDMA_init(&dbdma_mem_index); |
322 |
pci_cmd646_ide_init(pci_bus, hd, 0);
|
323 |
|
324 |
/* cuda also initialize ADB */
|
325 |
cuda_init(&cuda_mem_index, pic[0x19]);
|
326 |
|
327 |
adb_kbd_init(&adb_bus); |
328 |
adb_mouse_init(&adb_bus); |
329 |
|
330 |
|
331 |
macio_init(pci_bus, PCI_DEVICE_ID_APPLE_UNI_N_KEYL, 0, pic_mem_index,
|
332 |
dbdma_mem_index, cuda_mem_index, NULL, 0, NULL, |
333 |
escc_mem_index); |
334 |
|
335 |
if (usb_enabled) {
|
336 |
usb_ohci_init_pci(pci_bus, 3, -1); |
337 |
} |
338 |
|
339 |
if (graphic_depth != 15 && graphic_depth != 32 && graphic_depth != 8) |
340 |
graphic_depth = 15;
|
341 |
|
342 |
/* The NewWorld NVRAM is not located in the MacIO device */
|
343 |
nvr = macio_nvram_init(&nvram_mem_index, 0x2000, 1); |
344 |
pmac_format_nvram_partition(nvr, 0x2000);
|
345 |
macio_nvram_map(nvr, 0xFFF04000);
|
346 |
/* No PCI init: the BIOS will do it */
|
347 |
|
348 |
fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2); |
349 |
fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
|
350 |
fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); |
351 |
fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, ARCH_MAC99); |
352 |
fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_base); |
353 |
fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); |
354 |
if (kernel_cmdline) {
|
355 |
fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR); |
356 |
pstrcpy_targphys(CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline); |
357 |
} else {
|
358 |
fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
|
359 |
} |
360 |
fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_base); |
361 |
fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size); |
362 |
fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, ppc_boot_device); |
363 |
|
364 |
fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_WIDTH, graphic_width); |
365 |
fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_HEIGHT, graphic_height); |
366 |
fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_DEPTH, graphic_depth); |
367 |
|
368 |
qemu_register_boot_set(fw_cfg_boot_set, fw_cfg); |
369 |
} |
370 |
|
371 |
static QEMUMachine core99_machine = {
|
372 |
.name = "mac99",
|
373 |
.desc = "Mac99 based PowerMAC",
|
374 |
.init = ppc_core99_init, |
375 |
.max_cpus = MAX_CPUS, |
376 |
}; |
377 |
|
378 |
static void core99_machine_init(void) |
379 |
{ |
380 |
qemu_register_machine(&core99_machine); |
381 |
} |
382 |
|
383 |
machine_init(core99_machine_init); |