Statistics
| Branch: | Revision:

root / target-i386 / cpu.h @ ac72472b

History | View | Annotate | Download (26.5 kB)

1 2c0262af bellard
/*
2 2c0262af bellard
 * i386 virtual CPU header
3 5fafdf24 ths
 *
4 2c0262af bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 2c0262af bellard
 *
6 2c0262af bellard
 * This library is free software; you can redistribute it and/or
7 2c0262af bellard
 * modify it under the terms of the GNU Lesser General Public
8 2c0262af bellard
 * License as published by the Free Software Foundation; either
9 2c0262af bellard
 * version 2 of the License, or (at your option) any later version.
10 2c0262af bellard
 *
11 2c0262af bellard
 * This library is distributed in the hope that it will be useful,
12 2c0262af bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 2c0262af bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 2c0262af bellard
 * Lesser General Public License for more details.
15 2c0262af bellard
 *
16 2c0262af bellard
 * You should have received a copy of the GNU Lesser General Public
17 8167ee88 Blue Swirl
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 2c0262af bellard
 */
19 2c0262af bellard
#ifndef CPU_I386_H
20 2c0262af bellard
#define CPU_I386_H
21 2c0262af bellard
22 14ce26e7 bellard
#include "config.h"
23 14ce26e7 bellard
24 14ce26e7 bellard
#ifdef TARGET_X86_64
25 14ce26e7 bellard
#define TARGET_LONG_BITS 64
26 14ce26e7 bellard
#else
27 3cf1e035 bellard
#define TARGET_LONG_BITS 32
28 14ce26e7 bellard
#endif
29 3cf1e035 bellard
30 d720b93d bellard
/* target supports implicit self modifying code */
31 d720b93d bellard
#define TARGET_HAS_SMC
32 d720b93d bellard
/* support for self modifying code even if the modified instruction is
33 d720b93d bellard
   close to the modifying instruction */
34 d720b93d bellard
#define TARGET_HAS_PRECISE_SMC
35 d720b93d bellard
36 1fddef4b bellard
#define TARGET_HAS_ICE 1
37 1fddef4b bellard
38 9042c0e2 ths
#ifdef TARGET_X86_64
39 9042c0e2 ths
#define ELF_MACHINE        EM_X86_64
40 9042c0e2 ths
#else
41 9042c0e2 ths
#define ELF_MACHINE        EM_386
42 9042c0e2 ths
#endif
43 9042c0e2 ths
44 c2764719 pbrook
#define CPUState struct CPUX86State
45 c2764719 pbrook
46 2c0262af bellard
#include "cpu-defs.h"
47 2c0262af bellard
48 7a0e1f41 bellard
#include "softfloat.h"
49 7a0e1f41 bellard
50 2c0262af bellard
#define R_EAX 0
51 2c0262af bellard
#define R_ECX 1
52 2c0262af bellard
#define R_EDX 2
53 2c0262af bellard
#define R_EBX 3
54 2c0262af bellard
#define R_ESP 4
55 2c0262af bellard
#define R_EBP 5
56 2c0262af bellard
#define R_ESI 6
57 2c0262af bellard
#define R_EDI 7
58 2c0262af bellard
59 2c0262af bellard
#define R_AL 0
60 2c0262af bellard
#define R_CL 1
61 2c0262af bellard
#define R_DL 2
62 2c0262af bellard
#define R_BL 3
63 2c0262af bellard
#define R_AH 4
64 2c0262af bellard
#define R_CH 5
65 2c0262af bellard
#define R_DH 6
66 2c0262af bellard
#define R_BH 7
67 2c0262af bellard
68 2c0262af bellard
#define R_ES 0
69 2c0262af bellard
#define R_CS 1
70 2c0262af bellard
#define R_SS 2
71 2c0262af bellard
#define R_DS 3
72 2c0262af bellard
#define R_FS 4
73 2c0262af bellard
#define R_GS 5
74 2c0262af bellard
75 2c0262af bellard
/* segment descriptor fields */
76 2c0262af bellard
#define DESC_G_MASK     (1 << 23)
77 2c0262af bellard
#define DESC_B_SHIFT    22
78 2c0262af bellard
#define DESC_B_MASK     (1 << DESC_B_SHIFT)
79 14ce26e7 bellard
#define DESC_L_SHIFT    21 /* x86_64 only : 64 bit code segment */
80 14ce26e7 bellard
#define DESC_L_MASK     (1 << DESC_L_SHIFT)
81 2c0262af bellard
#define DESC_AVL_MASK   (1 << 20)
82 2c0262af bellard
#define DESC_P_MASK     (1 << 15)
83 2c0262af bellard
#define DESC_DPL_SHIFT  13
84 a3867ed2 aliguori
#define DESC_DPL_MASK   (3 << DESC_DPL_SHIFT)
85 2c0262af bellard
#define DESC_S_MASK     (1 << 12)
86 2c0262af bellard
#define DESC_TYPE_SHIFT 8
87 a3867ed2 aliguori
#define DESC_TYPE_MASK  (15 << DESC_TYPE_SHIFT)
88 2c0262af bellard
#define DESC_A_MASK     (1 << 8)
89 2c0262af bellard
90 e670b89e bellard
#define DESC_CS_MASK    (1 << 11) /* 1=code segment 0=data segment */
91 e670b89e bellard
#define DESC_C_MASK     (1 << 10) /* code: conforming */
92 e670b89e bellard
#define DESC_R_MASK     (1 << 9)  /* code: readable */
93 2c0262af bellard
94 e670b89e bellard
#define DESC_E_MASK     (1 << 10) /* data: expansion direction */
95 e670b89e bellard
#define DESC_W_MASK     (1 << 9)  /* data: writable */
96 e670b89e bellard
97 e670b89e bellard
#define DESC_TSS_BUSY_MASK (1 << 9)
98 2c0262af bellard
99 2c0262af bellard
/* eflags masks */
100 2c0262af bellard
#define CC_C           0x0001
101 2c0262af bellard
#define CC_P         0x0004
102 2c0262af bellard
#define CC_A        0x0010
103 2c0262af bellard
#define CC_Z        0x0040
104 2c0262af bellard
#define CC_S    0x0080
105 2c0262af bellard
#define CC_O    0x0800
106 2c0262af bellard
107 2c0262af bellard
#define TF_SHIFT   8
108 2c0262af bellard
#define IOPL_SHIFT 12
109 2c0262af bellard
#define VM_SHIFT   17
110 2c0262af bellard
111 2c0262af bellard
#define TF_MASK                 0x00000100
112 2c0262af bellard
#define IF_MASK                 0x00000200
113 2c0262af bellard
#define DF_MASK                 0x00000400
114 2c0262af bellard
#define IOPL_MASK                0x00003000
115 2c0262af bellard
#define NT_MASK                         0x00004000
116 2c0262af bellard
#define RF_MASK                        0x00010000
117 2c0262af bellard
#define VM_MASK                        0x00020000
118 5fafdf24 ths
#define AC_MASK                        0x00040000
119 2c0262af bellard
#define VIF_MASK                0x00080000
120 2c0262af bellard
#define VIP_MASK                0x00100000
121 2c0262af bellard
#define ID_MASK                 0x00200000
122 2c0262af bellard
123 aa1f17c1 ths
/* hidden flags - used internally by qemu to represent additional cpu
124 33c263df bellard
   states. Only the CPL, INHIBIT_IRQ, SMM and SVMI are not
125 33c263df bellard
   redundant. We avoid using the IOPL_MASK, TF_MASK and VM_MASK bit
126 33c263df bellard
   position to ease oring with eflags. */
127 2c0262af bellard
/* current cpl */
128 2c0262af bellard
#define HF_CPL_SHIFT         0
129 2c0262af bellard
/* true if soft mmu is being used */
130 2c0262af bellard
#define HF_SOFTMMU_SHIFT     2
131 2c0262af bellard
/* true if hardware interrupts must be disabled for next instruction */
132 2c0262af bellard
#define HF_INHIBIT_IRQ_SHIFT 3
133 2c0262af bellard
/* 16 or 32 segments */
134 2c0262af bellard
#define HF_CS32_SHIFT        4
135 2c0262af bellard
#define HF_SS32_SHIFT        5
136 dc196a57 bellard
/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
137 2c0262af bellard
#define HF_ADDSEG_SHIFT      6
138 65262d57 bellard
/* copy of CR0.PE (protected mode) */
139 65262d57 bellard
#define HF_PE_SHIFT          7
140 65262d57 bellard
#define HF_TF_SHIFT          8 /* must be same as eflags */
141 7eee2a50 bellard
#define HF_MP_SHIFT          9 /* the order must be MP, EM, TS */
142 7eee2a50 bellard
#define HF_EM_SHIFT         10
143 7eee2a50 bellard
#define HF_TS_SHIFT         11
144 65262d57 bellard
#define HF_IOPL_SHIFT       12 /* must be same as eflags */
145 14ce26e7 bellard
#define HF_LMA_SHIFT        14 /* only used on x86_64: long mode active */
146 14ce26e7 bellard
#define HF_CS64_SHIFT       15 /* only used on x86_64: 64 bit code segment  */
147 a2397807 Jan Kiszka
#define HF_RF_SHIFT         16 /* must be same as eflags */
148 65262d57 bellard
#define HF_VM_SHIFT         17 /* must be same as eflags */
149 3b21e03e bellard
#define HF_SMM_SHIFT        19 /* CPU in SMM mode */
150 db620f46 bellard
#define HF_SVME_SHIFT       20 /* SVME enabled (copy of EFER.SVME) */
151 db620f46 bellard
#define HF_SVMI_SHIFT       21 /* SVM intercepts are active */
152 a2397807 Jan Kiszka
#define HF_OSFXSR_SHIFT     22 /* CR4.OSFXSR */
153 2c0262af bellard
154 2c0262af bellard
#define HF_CPL_MASK          (3 << HF_CPL_SHIFT)
155 2c0262af bellard
#define HF_SOFTMMU_MASK      (1 << HF_SOFTMMU_SHIFT)
156 2c0262af bellard
#define HF_INHIBIT_IRQ_MASK  (1 << HF_INHIBIT_IRQ_SHIFT)
157 2c0262af bellard
#define HF_CS32_MASK         (1 << HF_CS32_SHIFT)
158 2c0262af bellard
#define HF_SS32_MASK         (1 << HF_SS32_SHIFT)
159 2c0262af bellard
#define HF_ADDSEG_MASK       (1 << HF_ADDSEG_SHIFT)
160 65262d57 bellard
#define HF_PE_MASK           (1 << HF_PE_SHIFT)
161 58fe2f10 bellard
#define HF_TF_MASK           (1 << HF_TF_SHIFT)
162 7eee2a50 bellard
#define HF_MP_MASK           (1 << HF_MP_SHIFT)
163 7eee2a50 bellard
#define HF_EM_MASK           (1 << HF_EM_SHIFT)
164 7eee2a50 bellard
#define HF_TS_MASK           (1 << HF_TS_SHIFT)
165 0650f1ab aliguori
#define HF_IOPL_MASK         (3 << HF_IOPL_SHIFT)
166 14ce26e7 bellard
#define HF_LMA_MASK          (1 << HF_LMA_SHIFT)
167 14ce26e7 bellard
#define HF_CS64_MASK         (1 << HF_CS64_SHIFT)
168 a2397807 Jan Kiszka
#define HF_RF_MASK           (1 << HF_RF_SHIFT)
169 0650f1ab aliguori
#define HF_VM_MASK           (1 << HF_VM_SHIFT)
170 3b21e03e bellard
#define HF_SMM_MASK          (1 << HF_SMM_SHIFT)
171 872929aa bellard
#define HF_SVME_MASK         (1 << HF_SVME_SHIFT)
172 872929aa bellard
#define HF_SVMI_MASK         (1 << HF_SVMI_SHIFT)
173 a2397807 Jan Kiszka
#define HF_OSFXSR_MASK       (1 << HF_OSFXSR_SHIFT)
174 2c0262af bellard
175 db620f46 bellard
/* hflags2 */
176 db620f46 bellard
177 db620f46 bellard
#define HF2_GIF_SHIFT        0 /* if set CPU takes interrupts */
178 db620f46 bellard
#define HF2_HIF_SHIFT        1 /* value of IF_MASK when entering SVM */
179 db620f46 bellard
#define HF2_NMI_SHIFT        2 /* CPU serving NMI */
180 db620f46 bellard
#define HF2_VINTR_SHIFT      3 /* value of V_INTR_MASKING bit */
181 db620f46 bellard
182 db620f46 bellard
#define HF2_GIF_MASK          (1 << HF2_GIF_SHIFT)
183 db620f46 bellard
#define HF2_HIF_MASK          (1 << HF2_HIF_SHIFT) 
184 db620f46 bellard
#define HF2_NMI_MASK          (1 << HF2_NMI_SHIFT)
185 db620f46 bellard
#define HF2_VINTR_MASK        (1 << HF2_VINTR_SHIFT)
186 db620f46 bellard
187 0650f1ab aliguori
#define CR0_PE_SHIFT 0
188 0650f1ab aliguori
#define CR0_MP_SHIFT 1
189 0650f1ab aliguori
190 2c0262af bellard
#define CR0_PE_MASK  (1 << 0)
191 7eee2a50 bellard
#define CR0_MP_MASK  (1 << 1)
192 7eee2a50 bellard
#define CR0_EM_MASK  (1 << 2)
193 2c0262af bellard
#define CR0_TS_MASK  (1 << 3)
194 2ee73ac3 bellard
#define CR0_ET_MASK  (1 << 4)
195 7eee2a50 bellard
#define CR0_NE_MASK  (1 << 5)
196 2c0262af bellard
#define CR0_WP_MASK  (1 << 16)
197 2c0262af bellard
#define CR0_AM_MASK  (1 << 18)
198 2c0262af bellard
#define CR0_PG_MASK  (1 << 31)
199 2c0262af bellard
200 2c0262af bellard
#define CR4_VME_MASK  (1 << 0)
201 2c0262af bellard
#define CR4_PVI_MASK  (1 << 1)
202 2c0262af bellard
#define CR4_TSD_MASK  (1 << 2)
203 2c0262af bellard
#define CR4_DE_MASK   (1 << 3)
204 2c0262af bellard
#define CR4_PSE_MASK  (1 << 4)
205 64a595f2 bellard
#define CR4_PAE_MASK  (1 << 5)
206 79c4f6b0 Huang Ying
#define CR4_MCE_MASK  (1 << 6)
207 64a595f2 bellard
#define CR4_PGE_MASK  (1 << 7)
208 14ce26e7 bellard
#define CR4_PCE_MASK  (1 << 8)
209 0650f1ab aliguori
#define CR4_OSFXSR_SHIFT 9
210 0650f1ab aliguori
#define CR4_OSFXSR_MASK (1 << CR4_OSFXSR_SHIFT)
211 14ce26e7 bellard
#define CR4_OSXMMEXCPT_MASK  (1 << 10)
212 2c0262af bellard
213 01df040b aliguori
#define DR6_BD          (1 << 13)
214 01df040b aliguori
#define DR6_BS          (1 << 14)
215 01df040b aliguori
#define DR6_BT          (1 << 15)
216 01df040b aliguori
#define DR6_FIXED_1     0xffff0ff0
217 01df040b aliguori
218 01df040b aliguori
#define DR7_GD          (1 << 13)
219 01df040b aliguori
#define DR7_TYPE_SHIFT  16
220 01df040b aliguori
#define DR7_LEN_SHIFT   18
221 01df040b aliguori
#define DR7_FIXED_1     0x00000400
222 01df040b aliguori
223 2c0262af bellard
#define PG_PRESENT_BIT        0
224 2c0262af bellard
#define PG_RW_BIT        1
225 2c0262af bellard
#define PG_USER_BIT        2
226 2c0262af bellard
#define PG_PWT_BIT        3
227 2c0262af bellard
#define PG_PCD_BIT        4
228 2c0262af bellard
#define PG_ACCESSED_BIT        5
229 2c0262af bellard
#define PG_DIRTY_BIT        6
230 2c0262af bellard
#define PG_PSE_BIT        7
231 2c0262af bellard
#define PG_GLOBAL_BIT        8
232 5cf38396 bellard
#define PG_NX_BIT        63
233 2c0262af bellard
234 2c0262af bellard
#define PG_PRESENT_MASK  (1 << PG_PRESENT_BIT)
235 2c0262af bellard
#define PG_RW_MASK         (1 << PG_RW_BIT)
236 2c0262af bellard
#define PG_USER_MASK         (1 << PG_USER_BIT)
237 2c0262af bellard
#define PG_PWT_MASK         (1 << PG_PWT_BIT)
238 2c0262af bellard
#define PG_PCD_MASK         (1 << PG_PCD_BIT)
239 2c0262af bellard
#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
240 2c0262af bellard
#define PG_DIRTY_MASK         (1 << PG_DIRTY_BIT)
241 2c0262af bellard
#define PG_PSE_MASK         (1 << PG_PSE_BIT)
242 2c0262af bellard
#define PG_GLOBAL_MASK         (1 << PG_GLOBAL_BIT)
243 5cf38396 bellard
#define PG_NX_MASK         (1LL << PG_NX_BIT)
244 2c0262af bellard
245 2c0262af bellard
#define PG_ERROR_W_BIT     1
246 2c0262af bellard
247 2c0262af bellard
#define PG_ERROR_P_MASK    0x01
248 2c0262af bellard
#define PG_ERROR_W_MASK    (1 << PG_ERROR_W_BIT)
249 2c0262af bellard
#define PG_ERROR_U_MASK    0x04
250 2c0262af bellard
#define PG_ERROR_RSVD_MASK 0x08
251 5cf38396 bellard
#define PG_ERROR_I_D_MASK  0x10
252 2c0262af bellard
253 79c4f6b0 Huang Ying
#define MCG_CTL_P        (1UL<<8)   /* MCG_CAP register available */
254 79c4f6b0 Huang Ying
255 79c4f6b0 Huang Ying
#define MCE_CAP_DEF        MCG_CTL_P
256 79c4f6b0 Huang Ying
#define MCE_BANKS_DEF        10
257 79c4f6b0 Huang Ying
258 e6a0575e Anthony Liguori
#define MCG_STATUS_MCIP        (1ULL<<2)   /* machine check in progress */
259 79c4f6b0 Huang Ying
260 e6a0575e Anthony Liguori
#define MCI_STATUS_VAL        (1ULL<<63)  /* valid error */
261 e6a0575e Anthony Liguori
#define MCI_STATUS_OVER        (1ULL<<62)  /* previous errors lost */
262 e6a0575e Anthony Liguori
#define MCI_STATUS_UC        (1ULL<<61)  /* uncorrected error */
263 79c4f6b0 Huang Ying
264 0650f1ab aliguori
#define MSR_IA32_TSC                    0x10
265 2c0262af bellard
#define MSR_IA32_APICBASE               0x1b
266 2c0262af bellard
#define MSR_IA32_APICBASE_BSP           (1<<8)
267 2c0262af bellard
#define MSR_IA32_APICBASE_ENABLE        (1<<11)
268 2c0262af bellard
#define MSR_IA32_APICBASE_BASE          (0xfffff<<12)
269 2c0262af bellard
270 dd5e3b17 aliguori
#define MSR_MTRRcap                        0xfe
271 dd5e3b17 aliguori
#define MSR_MTRRcap_VCNT                8
272 dd5e3b17 aliguori
#define MSR_MTRRcap_FIXRANGE_SUPPORT        (1 << 8)
273 dd5e3b17 aliguori
#define MSR_MTRRcap_WC_SUPPORTED        (1 << 10)
274 dd5e3b17 aliguori
275 2c0262af bellard
#define MSR_IA32_SYSENTER_CS            0x174
276 2c0262af bellard
#define MSR_IA32_SYSENTER_ESP           0x175
277 2c0262af bellard
#define MSR_IA32_SYSENTER_EIP           0x176
278 2c0262af bellard
279 8f091a59 bellard
#define MSR_MCG_CAP                     0x179
280 8f091a59 bellard
#define MSR_MCG_STATUS                  0x17a
281 8f091a59 bellard
#define MSR_MCG_CTL                     0x17b
282 8f091a59 bellard
283 e737b32a balrog
#define MSR_IA32_PERF_STATUS            0x198
284 e737b32a balrog
285 165d9b82 aliguori
#define MSR_MTRRphysBase(reg)                (0x200 + 2 * (reg))
286 165d9b82 aliguori
#define MSR_MTRRphysMask(reg)                (0x200 + 2 * (reg) + 1)
287 165d9b82 aliguori
288 165d9b82 aliguori
#define MSR_MTRRfix64K_00000                0x250
289 165d9b82 aliguori
#define MSR_MTRRfix16K_80000                0x258
290 165d9b82 aliguori
#define MSR_MTRRfix16K_A0000                0x259
291 165d9b82 aliguori
#define MSR_MTRRfix4K_C0000                0x268
292 165d9b82 aliguori
#define MSR_MTRRfix4K_C8000                0x269
293 165d9b82 aliguori
#define MSR_MTRRfix4K_D0000                0x26a
294 165d9b82 aliguori
#define MSR_MTRRfix4K_D8000                0x26b
295 165d9b82 aliguori
#define MSR_MTRRfix4K_E0000                0x26c
296 165d9b82 aliguori
#define MSR_MTRRfix4K_E8000                0x26d
297 165d9b82 aliguori
#define MSR_MTRRfix4K_F0000                0x26e
298 165d9b82 aliguori
#define MSR_MTRRfix4K_F8000                0x26f
299 165d9b82 aliguori
300 8f091a59 bellard
#define MSR_PAT                         0x277
301 8f091a59 bellard
302 165d9b82 aliguori
#define MSR_MTRRdefType                        0x2ff
303 165d9b82 aliguori
304 79c4f6b0 Huang Ying
#define MSR_MC0_CTL                        0x400
305 79c4f6b0 Huang Ying
#define MSR_MC0_STATUS                        0x401
306 79c4f6b0 Huang Ying
#define MSR_MC0_ADDR                        0x402
307 79c4f6b0 Huang Ying
#define MSR_MC0_MISC                        0x403
308 79c4f6b0 Huang Ying
309 14ce26e7 bellard
#define MSR_EFER                        0xc0000080
310 14ce26e7 bellard
311 14ce26e7 bellard
#define MSR_EFER_SCE   (1 << 0)
312 14ce26e7 bellard
#define MSR_EFER_LME   (1 << 8)
313 14ce26e7 bellard
#define MSR_EFER_LMA   (1 << 10)
314 14ce26e7 bellard
#define MSR_EFER_NXE   (1 << 11)
315 872929aa bellard
#define MSR_EFER_SVME  (1 << 12)
316 14ce26e7 bellard
#define MSR_EFER_FFXSR (1 << 14)
317 14ce26e7 bellard
318 14ce26e7 bellard
#define MSR_STAR                        0xc0000081
319 14ce26e7 bellard
#define MSR_LSTAR                       0xc0000082
320 14ce26e7 bellard
#define MSR_CSTAR                       0xc0000083
321 14ce26e7 bellard
#define MSR_FMASK                       0xc0000084
322 14ce26e7 bellard
#define MSR_FSBASE                      0xc0000100
323 14ce26e7 bellard
#define MSR_GSBASE                      0xc0000101
324 14ce26e7 bellard
#define MSR_KERNELGSBASE                0xc0000102
325 14ce26e7 bellard
326 0573fbfc ths
#define MSR_VM_HSAVE_PA                 0xc0010117
327 0573fbfc ths
328 14ce26e7 bellard
/* cpuid_features bits */
329 14ce26e7 bellard
#define CPUID_FP87 (1 << 0)
330 14ce26e7 bellard
#define CPUID_VME  (1 << 1)
331 14ce26e7 bellard
#define CPUID_DE   (1 << 2)
332 14ce26e7 bellard
#define CPUID_PSE  (1 << 3)
333 14ce26e7 bellard
#define CPUID_TSC  (1 << 4)
334 14ce26e7 bellard
#define CPUID_MSR  (1 << 5)
335 14ce26e7 bellard
#define CPUID_PAE  (1 << 6)
336 14ce26e7 bellard
#define CPUID_MCE  (1 << 7)
337 14ce26e7 bellard
#define CPUID_CX8  (1 << 8)
338 14ce26e7 bellard
#define CPUID_APIC (1 << 9)
339 14ce26e7 bellard
#define CPUID_SEP  (1 << 11) /* sysenter/sysexit */
340 14ce26e7 bellard
#define CPUID_MTRR (1 << 12)
341 14ce26e7 bellard
#define CPUID_PGE  (1 << 13)
342 14ce26e7 bellard
#define CPUID_MCA  (1 << 14)
343 14ce26e7 bellard
#define CPUID_CMOV (1 << 15)
344 8f091a59 bellard
#define CPUID_PAT  (1 << 16)
345 8988ae89 bellard
#define CPUID_PSE36   (1 << 17)
346 a049de61 bellard
#define CPUID_PN   (1 << 18)
347 8f091a59 bellard
#define CPUID_CLFLUSH (1 << 19)
348 a049de61 bellard
#define CPUID_DTS (1 << 21)
349 a049de61 bellard
#define CPUID_ACPI (1 << 22)
350 14ce26e7 bellard
#define CPUID_MMX  (1 << 23)
351 14ce26e7 bellard
#define CPUID_FXSR (1 << 24)
352 14ce26e7 bellard
#define CPUID_SSE  (1 << 25)
353 14ce26e7 bellard
#define CPUID_SSE2 (1 << 26)
354 a049de61 bellard
#define CPUID_SS (1 << 27)
355 a049de61 bellard
#define CPUID_HT (1 << 28)
356 a049de61 bellard
#define CPUID_TM (1 << 29)
357 a049de61 bellard
#define CPUID_IA64 (1 << 30)
358 a049de61 bellard
#define CPUID_PBE (1 << 31)
359 14ce26e7 bellard
360 465e9838 bellard
#define CPUID_EXT_SSE3     (1 << 0)
361 558fa836 pbrook
#define CPUID_EXT_DTES64   (1 << 2)
362 9df217a3 bellard
#define CPUID_EXT_MONITOR  (1 << 3)
363 a049de61 bellard
#define CPUID_EXT_DSCPL    (1 << 4)
364 a049de61 bellard
#define CPUID_EXT_VMX      (1 << 5)
365 a049de61 bellard
#define CPUID_EXT_SMX      (1 << 6)
366 a049de61 bellard
#define CPUID_EXT_EST      (1 << 7)
367 a049de61 bellard
#define CPUID_EXT_TM2      (1 << 8)
368 a049de61 bellard
#define CPUID_EXT_SSSE3    (1 << 9)
369 a049de61 bellard
#define CPUID_EXT_CID      (1 << 10)
370 9df217a3 bellard
#define CPUID_EXT_CX16     (1 << 13)
371 a049de61 bellard
#define CPUID_EXT_XTPR     (1 << 14)
372 558fa836 pbrook
#define CPUID_EXT_PDCM     (1 << 15)
373 558fa836 pbrook
#define CPUID_EXT_DCA      (1 << 18)
374 558fa836 pbrook
#define CPUID_EXT_SSE41    (1 << 19)
375 558fa836 pbrook
#define CPUID_EXT_SSE42    (1 << 20)
376 558fa836 pbrook
#define CPUID_EXT_X2APIC   (1 << 21)
377 558fa836 pbrook
#define CPUID_EXT_MOVBE    (1 << 22)
378 558fa836 pbrook
#define CPUID_EXT_POPCNT   (1 << 23)
379 558fa836 pbrook
#define CPUID_EXT_XSAVE    (1 << 26)
380 558fa836 pbrook
#define CPUID_EXT_OSXSAVE  (1 << 27)
381 6c0d7ee8 Andre Przywara
#define CPUID_EXT_HYPERVISOR  (1 << 31)
382 9df217a3 bellard
383 9df217a3 bellard
#define CPUID_EXT2_SYSCALL (1 << 11)
384 a049de61 bellard
#define CPUID_EXT2_MP      (1 << 19)
385 9df217a3 bellard
#define CPUID_EXT2_NX      (1 << 20)
386 a049de61 bellard
#define CPUID_EXT2_MMXEXT  (1 << 22)
387 8d9bfc2b bellard
#define CPUID_EXT2_FFXSR   (1 << 25)
388 a049de61 bellard
#define CPUID_EXT2_PDPE1GB (1 << 26)
389 a049de61 bellard
#define CPUID_EXT2_RDTSCP  (1 << 27)
390 9df217a3 bellard
#define CPUID_EXT2_LM      (1 << 29)
391 a049de61 bellard
#define CPUID_EXT2_3DNOWEXT (1 << 30)
392 a049de61 bellard
#define CPUID_EXT2_3DNOW   (1 << 31)
393 9df217a3 bellard
394 a049de61 bellard
#define CPUID_EXT3_LAHF_LM (1 << 0)
395 a049de61 bellard
#define CPUID_EXT3_CMP_LEG (1 << 1)
396 0573fbfc ths
#define CPUID_EXT3_SVM     (1 << 2)
397 a049de61 bellard
#define CPUID_EXT3_EXTAPIC (1 << 3)
398 a049de61 bellard
#define CPUID_EXT3_CR8LEG  (1 << 4)
399 a049de61 bellard
#define CPUID_EXT3_ABM     (1 << 5)
400 a049de61 bellard
#define CPUID_EXT3_SSE4A   (1 << 6)
401 a049de61 bellard
#define CPUID_EXT3_MISALIGNSSE (1 << 7)
402 a049de61 bellard
#define CPUID_EXT3_3DNOWPREFETCH (1 << 8)
403 a049de61 bellard
#define CPUID_EXT3_OSVW    (1 << 9)
404 a049de61 bellard
#define CPUID_EXT3_IBS     (1 << 10)
405 872929aa bellard
#define CPUID_EXT3_SKINIT  (1 << 12)
406 0573fbfc ths
407 c5096daf balrog
#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
408 c5096daf balrog
#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
409 c5096daf balrog
#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
410 c5096daf balrog
411 c5096daf balrog
#define CPUID_VENDOR_AMD_1   0x68747541 /* "Auth" */
412 c5096daf balrog
#define CPUID_VENDOR_AMD_2   0x69746e65 /* "enti" */ 
413 c5096daf balrog
#define CPUID_VENDOR_AMD_3   0x444d4163 /* "cAMD" */
414 c5096daf balrog
415 e737b32a balrog
#define CPUID_MWAIT_IBE     (1 << 1) /* Interrupts can exit capability */
416 a876e289 balrog
#define CPUID_MWAIT_EMX     (1 << 0) /* enumeration supported */
417 e737b32a balrog
418 2c0262af bellard
#define EXCP00_DIVZ        0
419 01df040b aliguori
#define EXCP01_DB        1
420 2c0262af bellard
#define EXCP02_NMI        2
421 2c0262af bellard
#define EXCP03_INT3        3
422 2c0262af bellard
#define EXCP04_INTO        4
423 2c0262af bellard
#define EXCP05_BOUND        5
424 2c0262af bellard
#define EXCP06_ILLOP        6
425 2c0262af bellard
#define EXCP07_PREX        7
426 2c0262af bellard
#define EXCP08_DBLE        8
427 2c0262af bellard
#define EXCP09_XERR        9
428 2c0262af bellard
#define EXCP0A_TSS        10
429 2c0262af bellard
#define EXCP0B_NOSEG        11
430 2c0262af bellard
#define EXCP0C_STACK        12
431 2c0262af bellard
#define EXCP0D_GPF        13
432 2c0262af bellard
#define EXCP0E_PAGE        14
433 2c0262af bellard
#define EXCP10_COPR        16
434 2c0262af bellard
#define EXCP11_ALGN        17
435 2c0262af bellard
#define EXCP12_MCHK        18
436 2c0262af bellard
437 d2fd1af7 bellard
#define EXCP_SYSCALL    0x100 /* only happens in user only emulation
438 d2fd1af7 bellard
                                 for syscall instruction */
439 d2fd1af7 bellard
440 2c0262af bellard
enum {
441 2c0262af bellard
    CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
442 1235fc06 ths
    CC_OP_EFLAGS,  /* all cc are explicitly computed, CC_SRC = flags */
443 d36cd60e bellard
444 d36cd60e bellard
    CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
445 d36cd60e bellard
    CC_OP_MULW,
446 d36cd60e bellard
    CC_OP_MULL,
447 14ce26e7 bellard
    CC_OP_MULQ,
448 2c0262af bellard
449 2c0262af bellard
    CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
450 2c0262af bellard
    CC_OP_ADDW,
451 2c0262af bellard
    CC_OP_ADDL,
452 14ce26e7 bellard
    CC_OP_ADDQ,
453 2c0262af bellard
454 2c0262af bellard
    CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
455 2c0262af bellard
    CC_OP_ADCW,
456 2c0262af bellard
    CC_OP_ADCL,
457 14ce26e7 bellard
    CC_OP_ADCQ,
458 2c0262af bellard
459 2c0262af bellard
    CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
460 2c0262af bellard
    CC_OP_SUBW,
461 2c0262af bellard
    CC_OP_SUBL,
462 14ce26e7 bellard
    CC_OP_SUBQ,
463 2c0262af bellard
464 2c0262af bellard
    CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
465 2c0262af bellard
    CC_OP_SBBW,
466 2c0262af bellard
    CC_OP_SBBL,
467 14ce26e7 bellard
    CC_OP_SBBQ,
468 2c0262af bellard
469 2c0262af bellard
    CC_OP_LOGICB, /* modify all flags, CC_DST = res */
470 2c0262af bellard
    CC_OP_LOGICW,
471 2c0262af bellard
    CC_OP_LOGICL,
472 14ce26e7 bellard
    CC_OP_LOGICQ,
473 2c0262af bellard
474 2c0262af bellard
    CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
475 2c0262af bellard
    CC_OP_INCW,
476 2c0262af bellard
    CC_OP_INCL,
477 14ce26e7 bellard
    CC_OP_INCQ,
478 2c0262af bellard
479 2c0262af bellard
    CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C  */
480 2c0262af bellard
    CC_OP_DECW,
481 2c0262af bellard
    CC_OP_DECL,
482 14ce26e7 bellard
    CC_OP_DECQ,
483 2c0262af bellard
484 6b652794 bellard
    CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
485 2c0262af bellard
    CC_OP_SHLW,
486 2c0262af bellard
    CC_OP_SHLL,
487 14ce26e7 bellard
    CC_OP_SHLQ,
488 2c0262af bellard
489 2c0262af bellard
    CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
490 2c0262af bellard
    CC_OP_SARW,
491 2c0262af bellard
    CC_OP_SARL,
492 14ce26e7 bellard
    CC_OP_SARQ,
493 2c0262af bellard
494 2c0262af bellard
    CC_OP_NB,
495 2c0262af bellard
};
496 2c0262af bellard
497 7a0e1f41 bellard
#ifdef FLOATX80
498 2c0262af bellard
#define USE_X86LDOUBLE
499 2c0262af bellard
#endif
500 2c0262af bellard
501 2c0262af bellard
#ifdef USE_X86LDOUBLE
502 7a0e1f41 bellard
typedef floatx80 CPU86_LDouble;
503 2c0262af bellard
#else
504 7a0e1f41 bellard
typedef float64 CPU86_LDouble;
505 2c0262af bellard
#endif
506 2c0262af bellard
507 2c0262af bellard
typedef struct SegmentCache {
508 2c0262af bellard
    uint32_t selector;
509 14ce26e7 bellard
    target_ulong base;
510 2c0262af bellard
    uint32_t limit;
511 2c0262af bellard
    uint32_t flags;
512 2c0262af bellard
} SegmentCache;
513 2c0262af bellard
514 826461bb bellard
typedef union {
515 664e0f19 bellard
    uint8_t _b[16];
516 664e0f19 bellard
    uint16_t _w[8];
517 664e0f19 bellard
    uint32_t _l[4];
518 664e0f19 bellard
    uint64_t _q[2];
519 7a0e1f41 bellard
    float32 _s[4];
520 7a0e1f41 bellard
    float64 _d[2];
521 14ce26e7 bellard
} XMMReg;
522 14ce26e7 bellard
523 826461bb bellard
typedef union {
524 826461bb bellard
    uint8_t _b[8];
525 a35f3ec7 aurel32
    uint16_t _w[4];
526 a35f3ec7 aurel32
    uint32_t _l[2];
527 a35f3ec7 aurel32
    float32 _s[2];
528 826461bb bellard
    uint64_t q;
529 826461bb bellard
} MMXReg;
530 826461bb bellard
531 e2542fe2 Juan Quintela
#ifdef HOST_WORDS_BIGENDIAN
532 826461bb bellard
#define XMM_B(n) _b[15 - (n)]
533 826461bb bellard
#define XMM_W(n) _w[7 - (n)]
534 826461bb bellard
#define XMM_L(n) _l[3 - (n)]
535 664e0f19 bellard
#define XMM_S(n) _s[3 - (n)]
536 826461bb bellard
#define XMM_Q(n) _q[1 - (n)]
537 664e0f19 bellard
#define XMM_D(n) _d[1 - (n)]
538 826461bb bellard
539 826461bb bellard
#define MMX_B(n) _b[7 - (n)]
540 826461bb bellard
#define MMX_W(n) _w[3 - (n)]
541 826461bb bellard
#define MMX_L(n) _l[1 - (n)]
542 a35f3ec7 aurel32
#define MMX_S(n) _s[1 - (n)]
543 826461bb bellard
#else
544 826461bb bellard
#define XMM_B(n) _b[n]
545 826461bb bellard
#define XMM_W(n) _w[n]
546 826461bb bellard
#define XMM_L(n) _l[n]
547 664e0f19 bellard
#define XMM_S(n) _s[n]
548 826461bb bellard
#define XMM_Q(n) _q[n]
549 664e0f19 bellard
#define XMM_D(n) _d[n]
550 826461bb bellard
551 826461bb bellard
#define MMX_B(n) _b[n]
552 826461bb bellard
#define MMX_W(n) _w[n]
553 826461bb bellard
#define MMX_L(n) _l[n]
554 a35f3ec7 aurel32
#define MMX_S(n) _s[n]
555 826461bb bellard
#endif
556 664e0f19 bellard
#define MMX_Q(n) q
557 826461bb bellard
558 14ce26e7 bellard
#ifdef TARGET_X86_64
559 14ce26e7 bellard
#define CPU_NB_REGS 16
560 14ce26e7 bellard
#else
561 14ce26e7 bellard
#define CPU_NB_REGS 8
562 14ce26e7 bellard
#endif
563 14ce26e7 bellard
564 6ebbf390 j_mayer
#define NB_MMU_MODES 2
565 6ebbf390 j_mayer
566 2c0262af bellard
typedef struct CPUX86State {
567 2c0262af bellard
    /* standard registers */
568 14ce26e7 bellard
    target_ulong regs[CPU_NB_REGS];
569 14ce26e7 bellard
    target_ulong eip;
570 14ce26e7 bellard
    target_ulong eflags; /* eflags register. During CPU emulation, CC
571 2c0262af bellard
                        flags and DF are set to zero because they are
572 2c0262af bellard
                        stored elsewhere */
573 2c0262af bellard
574 2c0262af bellard
    /* emulator internal eflags handling */
575 14ce26e7 bellard
    target_ulong cc_src;
576 14ce26e7 bellard
    target_ulong cc_dst;
577 2c0262af bellard
    uint32_t cc_op;
578 2c0262af bellard
    int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
579 db620f46 bellard
    uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
580 db620f46 bellard
                        are known at translation time. */
581 db620f46 bellard
    uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
582 2c0262af bellard
583 9df217a3 bellard
    /* segments */
584 9df217a3 bellard
    SegmentCache segs[6]; /* selector values */
585 9df217a3 bellard
    SegmentCache ldt;
586 9df217a3 bellard
    SegmentCache tr;
587 9df217a3 bellard
    SegmentCache gdt; /* only base and limit are used */
588 9df217a3 bellard
    SegmentCache idt; /* only base and limit are used */
589 9df217a3 bellard
590 db620f46 bellard
    target_ulong cr[5]; /* NOTE: cr1 is unused */
591 0ba5f006 aurel32
    uint64_t a20_mask;
592 9df217a3 bellard
593 2c0262af bellard
    /* FPU state */
594 2c0262af bellard
    unsigned int fpstt; /* top of stack index */
595 2c0262af bellard
    unsigned int fpus;
596 2c0262af bellard
    unsigned int fpuc;
597 2c0262af bellard
    uint8_t fptags[8];   /* 0 = valid, 1 = empty */
598 664e0f19 bellard
    union {
599 664e0f19 bellard
#ifdef USE_X86LDOUBLE
600 664e0f19 bellard
        CPU86_LDouble d __attribute__((aligned(16)));
601 664e0f19 bellard
#else
602 664e0f19 bellard
        CPU86_LDouble d;
603 664e0f19 bellard
#endif
604 664e0f19 bellard
        MMXReg mmx;
605 664e0f19 bellard
    } fpregs[8];
606 2c0262af bellard
607 2c0262af bellard
    /* emulator internal variables */
608 7a0e1f41 bellard
    float_status fp_status;
609 2c0262af bellard
    CPU86_LDouble ft0;
610 3b46e624 ths
611 a35f3ec7 aurel32
    float_status mmx_status; /* for 3DNow! float ops */
612 7a0e1f41 bellard
    float_status sse_status;
613 664e0f19 bellard
    uint32_t mxcsr;
614 14ce26e7 bellard
    XMMReg xmm_regs[CPU_NB_REGS];
615 14ce26e7 bellard
    XMMReg xmm_t0;
616 664e0f19 bellard
    MMXReg mmx_t0;
617 1e4840bf bellard
    target_ulong cc_tmp; /* temporary for rcr/rcl */
618 14ce26e7 bellard
619 2c0262af bellard
    /* sysenter registers */
620 2c0262af bellard
    uint32_t sysenter_cs;
621 2436b61a balrog
    target_ulong sysenter_esp;
622 2436b61a balrog
    target_ulong sysenter_eip;
623 8d9bfc2b bellard
    uint64_t efer;
624 8d9bfc2b bellard
    uint64_t star;
625 0573fbfc ths
626 5cc1d1e6 bellard
    uint64_t vm_hsave;
627 5cc1d1e6 bellard
    uint64_t vm_vmcb;
628 33c263df bellard
    uint64_t tsc_offset;
629 0573fbfc ths
    uint64_t intercept;
630 0573fbfc ths
    uint16_t intercept_cr_read;
631 0573fbfc ths
    uint16_t intercept_cr_write;
632 0573fbfc ths
    uint16_t intercept_dr_read;
633 0573fbfc ths
    uint16_t intercept_dr_write;
634 0573fbfc ths
    uint32_t intercept_exceptions;
635 db620f46 bellard
    uint8_t v_tpr;
636 0573fbfc ths
637 14ce26e7 bellard
#ifdef TARGET_X86_64
638 14ce26e7 bellard
    target_ulong lstar;
639 14ce26e7 bellard
    target_ulong cstar;
640 14ce26e7 bellard
    target_ulong fmask;
641 14ce26e7 bellard
    target_ulong kernelgsbase;
642 14ce26e7 bellard
#endif
643 58fe2f10 bellard
644 7ba1e619 aliguori
    uint64_t tsc;
645 7ba1e619 aliguori
646 8f091a59 bellard
    uint64_t pat;
647 8f091a59 bellard
648 2c0262af bellard
    /* exception/interrupt handling */
649 2c0262af bellard
    int error_code;
650 2c0262af bellard
    int exception_is_int;
651 826461bb bellard
    target_ulong exception_next_eip;
652 14ce26e7 bellard
    target_ulong dr[8]; /* debug registers */
653 01df040b aliguori
    union {
654 01df040b aliguori
        CPUBreakpoint *cpu_breakpoint[4];
655 01df040b aliguori
        CPUWatchpoint *cpu_watchpoint[4];
656 01df040b aliguori
    }; /* break/watchpoints for dr[0..3] */
657 3b21e03e bellard
    uint32_t smbase;
658 678dde13 ths
    int old_exception;  /* exception in flight */
659 2c0262af bellard
660 a316d335 bellard
    CPU_COMMON
661 2c0262af bellard
662 14ce26e7 bellard
    /* processor features (e.g. for CPUID insn) */
663 8d9bfc2b bellard
    uint32_t cpuid_level;
664 14ce26e7 bellard
    uint32_t cpuid_vendor1;
665 14ce26e7 bellard
    uint32_t cpuid_vendor2;
666 14ce26e7 bellard
    uint32_t cpuid_vendor3;
667 14ce26e7 bellard
    uint32_t cpuid_version;
668 14ce26e7 bellard
    uint32_t cpuid_features;
669 9df217a3 bellard
    uint32_t cpuid_ext_features;
670 8d9bfc2b bellard
    uint32_t cpuid_xlevel;
671 8d9bfc2b bellard
    uint32_t cpuid_model[12];
672 8d9bfc2b bellard
    uint32_t cpuid_ext2_features;
673 0573fbfc ths
    uint32_t cpuid_ext3_features;
674 eae7629b ths
    uint32_t cpuid_apic_id;
675 ef768138 Andre Przywara
    int cpuid_vendor_override;
676 3b46e624 ths
677 165d9b82 aliguori
    /* MTRRs */
678 165d9b82 aliguori
    uint64_t mtrr_fixed[11];
679 165d9b82 aliguori
    uint64_t mtrr_deftype;
680 165d9b82 aliguori
    struct {
681 165d9b82 aliguori
        uint64_t base;
682 165d9b82 aliguori
        uint64_t mask;
683 165d9b82 aliguori
    } mtrr_var[8];
684 165d9b82 aliguori
685 7ba1e619 aliguori
    /* For KVM */
686 7ba1e619 aliguori
    uint64_t interrupt_bitmap[256 / 64];
687 f8d926e9 Jan Kiszka
    uint32_t mp_state;
688 7ba1e619 aliguori
689 14ce26e7 bellard
    /* in order to simplify APIC support, we leave this pointer to the
690 14ce26e7 bellard
       user */
691 14ce26e7 bellard
    struct APICState *apic_state;
692 79c4f6b0 Huang Ying
693 79c4f6b0 Huang Ying
    uint64 mcg_cap;
694 79c4f6b0 Huang Ying
    uint64 mcg_status;
695 79c4f6b0 Huang Ying
    uint64 mcg_ctl;
696 79c4f6b0 Huang Ying
    uint64 *mce_banks;
697 2c0262af bellard
} CPUX86State;
698 2c0262af bellard
699 aaed909a bellard
CPUX86State *cpu_x86_init(const char *cpu_model);
700 2c0262af bellard
int cpu_x86_exec(CPUX86State *s);
701 2c0262af bellard
void cpu_x86_close(CPUX86State *s);
702 a049de61 bellard
void x86_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt,
703 a049de61 bellard
                                                 ...));
704 d720b93d bellard
int cpu_get_pic_interrupt(CPUX86State *s);
705 2ee73ac3 bellard
/* MSDOS compatibility mode FPU exception support */
706 2ee73ac3 bellard
void cpu_set_ferr(CPUX86State *s);
707 2c0262af bellard
708 2c0262af bellard
/* this function must always be used to load data in the segment
709 2c0262af bellard
   cache: it synchronizes the hflags with the segment cache values */
710 5fafdf24 ths
static inline void cpu_x86_load_seg_cache(CPUX86State *env,
711 2c0262af bellard
                                          int seg_reg, unsigned int selector,
712 8988ae89 bellard
                                          target_ulong base,
713 5fafdf24 ths
                                          unsigned int limit,
714 2c0262af bellard
                                          unsigned int flags)
715 2c0262af bellard
{
716 2c0262af bellard
    SegmentCache *sc;
717 2c0262af bellard
    unsigned int new_hflags;
718 3b46e624 ths
719 2c0262af bellard
    sc = &env->segs[seg_reg];
720 2c0262af bellard
    sc->selector = selector;
721 2c0262af bellard
    sc->base = base;
722 2c0262af bellard
    sc->limit = limit;
723 2c0262af bellard
    sc->flags = flags;
724 2c0262af bellard
725 2c0262af bellard
    /* update the hidden flags */
726 14ce26e7 bellard
    {
727 14ce26e7 bellard
        if (seg_reg == R_CS) {
728 14ce26e7 bellard
#ifdef TARGET_X86_64
729 14ce26e7 bellard
            if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
730 14ce26e7 bellard
                /* long mode */
731 14ce26e7 bellard
                env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
732 14ce26e7 bellard
                env->hflags &= ~(HF_ADDSEG_MASK);
733 5fafdf24 ths
            } else
734 14ce26e7 bellard
#endif
735 14ce26e7 bellard
            {
736 14ce26e7 bellard
                /* legacy / compatibility case */
737 14ce26e7 bellard
                new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
738 14ce26e7 bellard
                    >> (DESC_B_SHIFT - HF_CS32_SHIFT);
739 14ce26e7 bellard
                env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
740 14ce26e7 bellard
                    new_hflags;
741 14ce26e7 bellard
            }
742 14ce26e7 bellard
        }
743 14ce26e7 bellard
        new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
744 14ce26e7 bellard
            >> (DESC_B_SHIFT - HF_SS32_SHIFT);
745 14ce26e7 bellard
        if (env->hflags & HF_CS64_MASK) {
746 14ce26e7 bellard
            /* zero base assumed for DS, ES and SS in long mode */
747 5fafdf24 ths
        } else if (!(env->cr[0] & CR0_PE_MASK) ||
748 735a8fd3 bellard
                   (env->eflags & VM_MASK) ||
749 735a8fd3 bellard
                   !(env->hflags & HF_CS32_MASK)) {
750 14ce26e7 bellard
            /* XXX: try to avoid this test. The problem comes from the
751 14ce26e7 bellard
               fact that is real mode or vm86 mode we only modify the
752 14ce26e7 bellard
               'base' and 'selector' fields of the segment cache to go
753 14ce26e7 bellard
               faster. A solution may be to force addseg to one in
754 14ce26e7 bellard
               translate-i386.c. */
755 14ce26e7 bellard
            new_hflags |= HF_ADDSEG_MASK;
756 14ce26e7 bellard
        } else {
757 5fafdf24 ths
            new_hflags |= ((env->segs[R_DS].base |
758 735a8fd3 bellard
                            env->segs[R_ES].base |
759 5fafdf24 ths
                            env->segs[R_SS].base) != 0) <<
760 14ce26e7 bellard
                HF_ADDSEG_SHIFT;
761 14ce26e7 bellard
        }
762 5fafdf24 ths
        env->hflags = (env->hflags &
763 14ce26e7 bellard
                       ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
764 2c0262af bellard
    }
765 2c0262af bellard
}
766 2c0262af bellard
767 84273177 Jan Kiszka
int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
768 84273177 Jan Kiszka
                            target_ulong *base, unsigned int *limit,
769 84273177 Jan Kiszka
                            unsigned int *flags);
770 84273177 Jan Kiszka
771 2c0262af bellard
/* wrapper, just in case memory mappings must be changed */
772 2c0262af bellard
static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
773 2c0262af bellard
{
774 2c0262af bellard
#if HF_CPL_MASK == 3
775 2c0262af bellard
    s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
776 2c0262af bellard
#else
777 2c0262af bellard
#error HF_CPL_MASK is hardcoded
778 2c0262af bellard
#endif
779 2c0262af bellard
}
780 2c0262af bellard
781 d9957a8b blueswir1
/* op_helper.c */
782 1f1af9fd bellard
/* used for debug or cpu save/restore */
783 1f1af9fd bellard
void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f);
784 1f1af9fd bellard
CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper);
785 1f1af9fd bellard
786 d9957a8b blueswir1
/* cpu-exec.c */
787 2c0262af bellard
/* the following helpers are only usable in user mode simulation as
788 2c0262af bellard
   they can trigger unexpected exceptions */
789 2c0262af bellard
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
790 6f12a2a6 bellard
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
791 6f12a2a6 bellard
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
792 2c0262af bellard
793 2c0262af bellard
/* you can call this signal handler from your SIGBUS and SIGSEGV
794 2c0262af bellard
   signal handlers to inform the virtual CPU of exceptions. non zero
795 2c0262af bellard
   is returned if the signal was handled by the virtual CPU.  */
796 5fafdf24 ths
int cpu_x86_signal_handler(int host_signum, void *pinfo,
797 2c0262af bellard
                           void *puc);
798 d9957a8b blueswir1
799 d9957a8b blueswir1
/* helper.c */
800 d9957a8b blueswir1
int cpu_x86_handle_mmu_fault(CPUX86State *env, target_ulong addr,
801 d9957a8b blueswir1
                             int is_write, int mmu_idx, int is_softmmu);
802 0b5c1ce8 Nathan Froyd
#define cpu_handle_mmu_fault cpu_x86_handle_mmu_fault
803 461c0471 bellard
void cpu_x86_set_a20(CPUX86State *env, int a20_state);
804 e00b6f80 aliguori
void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
805 d9957a8b blueswir1
                   uint32_t *eax, uint32_t *ebx,
806 d9957a8b blueswir1
                   uint32_t *ecx, uint32_t *edx);
807 2c0262af bellard
808 d9957a8b blueswir1
static inline int hw_breakpoint_enabled(unsigned long dr7, int index)
809 d9957a8b blueswir1
{
810 d9957a8b blueswir1
    return (dr7 >> (index * 2)) & 3;
811 d9957a8b blueswir1
}
812 28ab0e2e bellard
813 d9957a8b blueswir1
static inline int hw_breakpoint_type(unsigned long dr7, int index)
814 d9957a8b blueswir1
{
815 d9957a8b blueswir1
    return (dr7 >> (DR7_TYPE_SHIFT + (index * 2))) & 3;
816 d9957a8b blueswir1
}
817 d9957a8b blueswir1
818 d9957a8b blueswir1
static inline int hw_breakpoint_len(unsigned long dr7, int index)
819 d9957a8b blueswir1
{
820 d9957a8b blueswir1
    int len = ((dr7 >> (DR7_LEN_SHIFT + (index * 2))) & 3);
821 d9957a8b blueswir1
    return (len == 2) ? 8 : len + 1;
822 d9957a8b blueswir1
}
823 d9957a8b blueswir1
824 d9957a8b blueswir1
void hw_breakpoint_insert(CPUX86State *env, int index);
825 d9957a8b blueswir1
void hw_breakpoint_remove(CPUX86State *env, int index);
826 d9957a8b blueswir1
int check_hw_breakpoints(CPUX86State *env, int force_dr6_update);
827 d9957a8b blueswir1
828 d9957a8b blueswir1
/* will be suppressed */
829 d9957a8b blueswir1
void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
830 d9957a8b blueswir1
void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
831 d9957a8b blueswir1
void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
832 d9957a8b blueswir1
833 d9957a8b blueswir1
/* hw/apic.c */
834 14ce26e7 bellard
void cpu_set_apic_base(CPUX86State *env, uint64_t val);
835 14ce26e7 bellard
uint64_t cpu_get_apic_base(CPUX86State *env);
836 9230e66e bellard
void cpu_set_apic_tpr(CPUX86State *env, uint8_t val);
837 9230e66e bellard
#ifndef NO_CPU_IO_DEFS
838 9230e66e bellard
uint8_t cpu_get_apic_tpr(CPUX86State *env);
839 9230e66e bellard
#endif
840 14ce26e7 bellard
841 d9957a8b blueswir1
/* hw/pc.c */
842 d9957a8b blueswir1
void cpu_smm_update(CPUX86State *env);
843 d9957a8b blueswir1
uint64_t cpu_get_tsc(CPUX86State *env);
844 6fd805e1 aliguori
845 2c0262af bellard
/* used to debug */
846 2c0262af bellard
#define X86_DUMP_FPU  0x0001 /* dump FPU state too */
847 2c0262af bellard
#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */
848 2c0262af bellard
849 2c0262af bellard
#define TARGET_PAGE_BITS 12
850 9467d44c ths
851 9467d44c ths
#define cpu_init cpu_x86_init
852 9467d44c ths
#define cpu_exec cpu_x86_exec
853 9467d44c ths
#define cpu_gen_code cpu_x86_gen_code
854 9467d44c ths
#define cpu_signal_handler cpu_x86_signal_handler
855 a049de61 bellard
#define cpu_list x86_cpu_list
856 9467d44c ths
857 79c4f6b0 Huang Ying
#define CPU_SAVE_VERSION 10
858 b3c7724c pbrook
859 6ebbf390 j_mayer
/* MMU modes definitions */
860 6ebbf390 j_mayer
#define MMU_MODE0_SUFFIX _kernel
861 6ebbf390 j_mayer
#define MMU_MODE1_SUFFIX _user
862 6ebbf390 j_mayer
#define MMU_USER_IDX 1
863 6ebbf390 j_mayer
static inline int cpu_mmu_index (CPUState *env)
864 6ebbf390 j_mayer
{
865 6ebbf390 j_mayer
    return (env->hflags & HF_CPL_MASK) == 3 ? 1 : 0;
866 6ebbf390 j_mayer
}
867 6ebbf390 j_mayer
868 d9957a8b blueswir1
/* translate.c */
869 26a5f13b bellard
void optimize_flags_init(void);
870 26a5f13b bellard
871 b6abf97d bellard
typedef struct CCTable {
872 b6abf97d bellard
    int (*compute_all)(void); /* return all the flags */
873 b6abf97d bellard
    int (*compute_c)(void);  /* return the C flag */
874 b6abf97d bellard
} CCTable;
875 b6abf97d bellard
876 6e68e076 pbrook
#if defined(CONFIG_USER_ONLY)
877 6e68e076 pbrook
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
878 6e68e076 pbrook
{
879 f8ed7070 pbrook
    if (newsp)
880 6e68e076 pbrook
        env->regs[R_ESP] = newsp;
881 6e68e076 pbrook
    env->regs[R_EAX] = 0;
882 6e68e076 pbrook
}
883 6e68e076 pbrook
#endif
884 6e68e076 pbrook
885 2c0262af bellard
#include "cpu-all.h"
886 622ed360 aliguori
#include "exec-all.h"
887 2c0262af bellard
888 0573fbfc ths
#include "svm.h"
889 0573fbfc ths
890 622ed360 aliguori
static inline void cpu_pc_from_tb(CPUState *env, TranslationBlock *tb)
891 622ed360 aliguori
{
892 622ed360 aliguori
    env->eip = tb->pc - tb->cs_base;
893 622ed360 aliguori
}
894 622ed360 aliguori
895 6b917547 aliguori
static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
896 6b917547 aliguori
                                        target_ulong *cs_base, int *flags)
897 6b917547 aliguori
{
898 6b917547 aliguori
    *cs_base = env->segs[R_CS].base;
899 6b917547 aliguori
    *pc = *cs_base + env->eip;
900 a2397807 Jan Kiszka
    *flags = env->hflags |
901 a2397807 Jan Kiszka
        (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK));
902 6b917547 aliguori
}
903 6b917547 aliguori
904 b09ea7d5 Gleb Natapov
void apic_init_reset(CPUState *env);
905 b09ea7d5 Gleb Natapov
void apic_sipi(CPUState *env);
906 b09ea7d5 Gleb Natapov
void do_cpu_init(CPUState *env);
907 b09ea7d5 Gleb Natapov
void do_cpu_sipi(CPUState *env);
908 2c0262af bellard
#endif /* CPU_I386_H */