Statistics
| Branch: | Revision:

root / hw / openpic.c @ ad03502b

History | View | Annotate | Download (46.5 kB)

1 dbda808a bellard
/*
2 dbda808a bellard
 * OpenPIC emulation
3 5fafdf24 ths
 *
4 dbda808a bellard
 * Copyright (c) 2004 Jocelyn Mayer
5 5fafdf24 ths
 *
6 dbda808a bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 dbda808a bellard
 * of this software and associated documentation files (the "Software"), to deal
8 dbda808a bellard
 * in the Software without restriction, including without limitation the rights
9 dbda808a bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 dbda808a bellard
 * copies of the Software, and to permit persons to whom the Software is
11 dbda808a bellard
 * furnished to do so, subject to the following conditions:
12 dbda808a bellard
 *
13 dbda808a bellard
 * The above copyright notice and this permission notice shall be included in
14 dbda808a bellard
 * all copies or substantial portions of the Software.
15 dbda808a bellard
 *
16 dbda808a bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 dbda808a bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 dbda808a bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 dbda808a bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 dbda808a bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 dbda808a bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 dbda808a bellard
 * THE SOFTWARE.
23 dbda808a bellard
 */
24 dbda808a bellard
/*
25 dbda808a bellard
 *
26 dbda808a bellard
 * Based on OpenPic implementations:
27 67b55785 blueswir1
 * - Intel GW80314 I/O companion chip developer's manual
28 dbda808a bellard
 * - Motorola MPC8245 & MPC8540 user manuals.
29 dbda808a bellard
 * - Motorola MCP750 (aka Raven) programmer manual.
30 dbda808a bellard
 * - Motorola Harrier programmer manuel
31 dbda808a bellard
 *
32 dbda808a bellard
 * Serial interrupts, as implemented in Raven chipset are not supported yet.
33 5fafdf24 ths
 *
34 dbda808a bellard
 */
35 87ecb68b pbrook
#include "hw.h"
36 87ecb68b pbrook
#include "ppc_mac.h"
37 87ecb68b pbrook
#include "pci.h"
38 b7169916 aurel32
#include "openpic.h"
39 dbda808a bellard
40 611493d9 bellard
//#define DEBUG_OPENPIC
41 dbda808a bellard
42 dbda808a bellard
#ifdef DEBUG_OPENPIC
43 001faf32 Blue Swirl
#define DPRINTF(fmt, ...) do { printf(fmt , ## __VA_ARGS__); } while (0)
44 dbda808a bellard
#else
45 001faf32 Blue Swirl
#define DPRINTF(fmt, ...) do { } while (0)
46 dbda808a bellard
#endif
47 dbda808a bellard
48 dbda808a bellard
#define USE_MPCxxx /* Intel model is broken, for now */
49 dbda808a bellard
50 dbda808a bellard
#if defined (USE_INTEL_GW80314)
51 dbda808a bellard
/* Intel GW80314 I/O Companion chip */
52 dbda808a bellard
53 dbda808a bellard
#define MAX_CPU     4
54 dbda808a bellard
#define MAX_IRQ    32
55 dbda808a bellard
#define MAX_DBL     4
56 dbda808a bellard
#define MAX_MBX     4
57 dbda808a bellard
#define MAX_TMR     4
58 dbda808a bellard
#define VECTOR_BITS 8
59 dbda808a bellard
#define MAX_IPI     0
60 dbda808a bellard
61 dbda808a bellard
#define VID (0x00000000)
62 dbda808a bellard
63 dbda808a bellard
#elif defined(USE_MPCxxx)
64 dbda808a bellard
65 dbda808a bellard
#define MAX_CPU     2
66 b7169916 aurel32
#define MAX_IRQ   128
67 dbda808a bellard
#define MAX_DBL     0
68 dbda808a bellard
#define MAX_MBX     0
69 dbda808a bellard
#define MAX_TMR     4
70 dbda808a bellard
#define VECTOR_BITS 8
71 dbda808a bellard
#define MAX_IPI     4
72 dbda808a bellard
#define VID         0x03 /* MPIC version ID */
73 dbda808a bellard
#define VENI        0x00000000 /* Vendor ID */
74 dbda808a bellard
75 dbda808a bellard
enum {
76 dbda808a bellard
    IRQ_IPVP = 0,
77 dbda808a bellard
    IRQ_IDE,
78 dbda808a bellard
};
79 dbda808a bellard
80 b7169916 aurel32
/* OpenPIC */
81 b7169916 aurel32
#define OPENPIC_MAX_CPU      2
82 b7169916 aurel32
#define OPENPIC_MAX_IRQ     64
83 b7169916 aurel32
#define OPENPIC_EXT_IRQ     48
84 b7169916 aurel32
#define OPENPIC_MAX_TMR      MAX_TMR
85 b7169916 aurel32
#define OPENPIC_MAX_IPI      MAX_IPI
86 dbda808a bellard
87 b7169916 aurel32
/* Interrupt definitions */
88 b7169916 aurel32
#define OPENPIC_IRQ_FE     (OPENPIC_EXT_IRQ)     /* Internal functional IRQ */
89 b7169916 aurel32
#define OPENPIC_IRQ_ERR    (OPENPIC_EXT_IRQ + 1) /* Error IRQ */
90 b7169916 aurel32
#define OPENPIC_IRQ_TIM0   (OPENPIC_EXT_IRQ + 2) /* First timer IRQ */
91 b7169916 aurel32
#if OPENPIC_MAX_IPI > 0
92 b7169916 aurel32
#define OPENPIC_IRQ_IPI0   (OPENPIC_IRQ_TIM0 + OPENPIC_MAX_TMR) /* First IPI IRQ */
93 b7169916 aurel32
#define OPENPIC_IRQ_DBL0   (OPENPIC_IRQ_IPI0 + (OPENPIC_MAX_CPU * OPENPIC_MAX_IPI)) /* First doorbell IRQ */
94 dbda808a bellard
#else
95 b7169916 aurel32
#define OPENPIC_IRQ_DBL0   (OPENPIC_IRQ_TIM0 + OPENPIC_MAX_TMR) /* First doorbell IRQ */
96 b7169916 aurel32
#define OPENPIC_IRQ_MBX0   (OPENPIC_IRQ_DBL0 + OPENPIC_MAX_DBL) /* First mailbox IRQ */
97 dbda808a bellard
#endif
98 dbda808a bellard
99 b7169916 aurel32
/* MPIC */
100 b7169916 aurel32
#define MPIC_MAX_CPU      1
101 b7169916 aurel32
#define MPIC_MAX_EXT     12
102 b7169916 aurel32
#define MPIC_MAX_INT     64
103 b7169916 aurel32
#define MPIC_MAX_MSG      4
104 b7169916 aurel32
#define MPIC_MAX_MSI      8
105 b7169916 aurel32
#define MPIC_MAX_TMR      MAX_TMR
106 b7169916 aurel32
#define MPIC_MAX_IPI      MAX_IPI
107 b7169916 aurel32
#define MPIC_MAX_IRQ     (MPIC_MAX_EXT + MPIC_MAX_INT + MPIC_MAX_TMR + MPIC_MAX_MSG + MPIC_MAX_MSI + (MPIC_MAX_IPI * MPIC_MAX_CPU))
108 dbda808a bellard
109 dbda808a bellard
/* Interrupt definitions */
110 b7169916 aurel32
#define MPIC_EXT_IRQ      0
111 b7169916 aurel32
#define MPIC_INT_IRQ      (MPIC_EXT_IRQ + MPIC_MAX_EXT)
112 b7169916 aurel32
#define MPIC_TMR_IRQ      (MPIC_INT_IRQ + MPIC_MAX_INT)
113 b7169916 aurel32
#define MPIC_MSG_IRQ      (MPIC_TMR_IRQ + MPIC_MAX_TMR)
114 b7169916 aurel32
#define MPIC_MSI_IRQ      (MPIC_MSG_IRQ + MPIC_MAX_MSG)
115 b7169916 aurel32
#define MPIC_IPI_IRQ      (MPIC_MSI_IRQ + MPIC_MAX_MSI)
116 b7169916 aurel32
117 b7169916 aurel32
#define MPIC_GLB_REG_START        0x0
118 b7169916 aurel32
#define MPIC_GLB_REG_SIZE         0x10F0
119 b7169916 aurel32
#define MPIC_TMR_REG_START        0x10F0
120 b7169916 aurel32
#define MPIC_TMR_REG_SIZE         0x220
121 b7169916 aurel32
#define MPIC_EXT_REG_START        0x10000
122 b7169916 aurel32
#define MPIC_EXT_REG_SIZE         0x180
123 b7169916 aurel32
#define MPIC_INT_REG_START        0x10200
124 b7169916 aurel32
#define MPIC_INT_REG_SIZE         0x800
125 b7169916 aurel32
#define MPIC_MSG_REG_START        0x11600
126 b7169916 aurel32
#define MPIC_MSG_REG_SIZE         0x100
127 b7169916 aurel32
#define MPIC_MSI_REG_START        0x11C00
128 b7169916 aurel32
#define MPIC_MSI_REG_SIZE         0x100
129 b7169916 aurel32
#define MPIC_CPU_REG_START        0x20000
130 b7169916 aurel32
#define MPIC_CPU_REG_SIZE         0x100
131 b7169916 aurel32
132 b7169916 aurel32
enum mpic_ide_bits {
133 b7169916 aurel32
    IDR_EP     = 0,
134 b7169916 aurel32
    IDR_CI0     = 1,
135 b7169916 aurel32
    IDR_CI1     = 2,
136 b7169916 aurel32
    IDR_P1     = 30,
137 b7169916 aurel32
    IDR_P0     = 31,
138 b7169916 aurel32
};
139 b7169916 aurel32
140 dbda808a bellard
#else
141 b7169916 aurel32
#error "Please select which OpenPic implementation is to be emulated"
142 dbda808a bellard
#endif
143 dbda808a bellard
144 5c4532ee Blue Swirl
#define OPENPIC_PAGE_SIZE 4096
145 5c4532ee Blue Swirl
146 dbda808a bellard
#define BF_WIDTH(_bits_) \
147 dbda808a bellard
(((_bits_) + (sizeof(uint32_t) * 8) - 1) / (sizeof(uint32_t) * 8))
148 dbda808a bellard
149 dbda808a bellard
static inline void set_bit (uint32_t *field, int bit)
150 dbda808a bellard
{
151 dbda808a bellard
    field[bit >> 5] |= 1 << (bit & 0x1F);
152 dbda808a bellard
}
153 dbda808a bellard
154 dbda808a bellard
static inline void reset_bit (uint32_t *field, int bit)
155 dbda808a bellard
{
156 dbda808a bellard
    field[bit >> 5] &= ~(1 << (bit & 0x1F));
157 dbda808a bellard
}
158 dbda808a bellard
159 dbda808a bellard
static inline int test_bit (uint32_t *field, int bit)
160 dbda808a bellard
{
161 dbda808a bellard
    return (field[bit >> 5] & 1 << (bit & 0x1F)) != 0;
162 dbda808a bellard
}
163 dbda808a bellard
164 dbda808a bellard
enum {
165 dbda808a bellard
    IRQ_EXTERNAL = 0x01,
166 dbda808a bellard
    IRQ_INTERNAL = 0x02,
167 dbda808a bellard
    IRQ_TIMER    = 0x04,
168 dbda808a bellard
    IRQ_SPECIAL  = 0x08,
169 b1d8e52e blueswir1
};
170 dbda808a bellard
171 c227f099 Anthony Liguori
typedef struct IRQ_queue_t {
172 dbda808a bellard
    uint32_t queue[BF_WIDTH(MAX_IRQ)];
173 dbda808a bellard
    int next;
174 dbda808a bellard
    int priority;
175 c227f099 Anthony Liguori
} IRQ_queue_t;
176 dbda808a bellard
177 c227f099 Anthony Liguori
typedef struct IRQ_src_t {
178 dbda808a bellard
    uint32_t ipvp;  /* IRQ vector/priority register */
179 dbda808a bellard
    uint32_t ide;   /* IRQ destination register */
180 dbda808a bellard
    int type;
181 dbda808a bellard
    int last_cpu;
182 611493d9 bellard
    int pending;    /* TRUE if IRQ is pending */
183 c227f099 Anthony Liguori
} IRQ_src_t;
184 dbda808a bellard
185 dbda808a bellard
enum IPVP_bits {
186 dbda808a bellard
    IPVP_MASK     = 31,
187 dbda808a bellard
    IPVP_ACTIVITY = 30,
188 dbda808a bellard
    IPVP_MODE     = 29,
189 dbda808a bellard
    IPVP_POLARITY = 23,
190 dbda808a bellard
    IPVP_SENSE    = 22,
191 dbda808a bellard
};
192 dbda808a bellard
#define IPVP_PRIORITY_MASK     (0x1F << 16)
193 611493d9 bellard
#define IPVP_PRIORITY(_ipvpr_) ((int)(((_ipvpr_) & IPVP_PRIORITY_MASK) >> 16))
194 dbda808a bellard
#define IPVP_VECTOR_MASK       ((1 << VECTOR_BITS) - 1)
195 dbda808a bellard
#define IPVP_VECTOR(_ipvpr_)   ((_ipvpr_) & IPVP_VECTOR_MASK)
196 dbda808a bellard
197 c227f099 Anthony Liguori
typedef struct IRQ_dst_t {
198 b7169916 aurel32
    uint32_t tfrr;
199 dbda808a bellard
    uint32_t pctp; /* CPU current task priority */
200 dbda808a bellard
    uint32_t pcsr; /* CPU sensitivity register */
201 c227f099 Anthony Liguori
    IRQ_queue_t raised;
202 c227f099 Anthony Liguori
    IRQ_queue_t servicing;
203 e9df014c j_mayer
    qemu_irq *irqs;
204 c227f099 Anthony Liguori
} IRQ_dst_t;
205 dbda808a bellard
206 c227f099 Anthony Liguori
typedef struct openpic_t {
207 dbda808a bellard
    PCIDevice pci_dev;
208 91d848eb bellard
    int mem_index;
209 dbda808a bellard
    /* Global registers */
210 dbda808a bellard
    uint32_t frep; /* Feature reporting register */
211 dbda808a bellard
    uint32_t glbc; /* Global configuration register  */
212 dbda808a bellard
    uint32_t micr; /* MPIC interrupt configuration register */
213 dbda808a bellard
    uint32_t veni; /* Vendor identification register */
214 e9df014c j_mayer
    uint32_t pint; /* Processor initialization register */
215 dbda808a bellard
    uint32_t spve; /* Spurious vector register */
216 dbda808a bellard
    uint32_t tifr; /* Timer frequency reporting register */
217 dbda808a bellard
    /* Source registers */
218 c227f099 Anthony Liguori
    IRQ_src_t src[MAX_IRQ];
219 dbda808a bellard
    /* Local registers per output pin */
220 c227f099 Anthony Liguori
    IRQ_dst_t dst[MAX_CPU];
221 dbda808a bellard
    int nb_cpus;
222 dbda808a bellard
    /* Timer registers */
223 dbda808a bellard
    struct {
224 060fbfe1 Aurelien Jarno
        uint32_t ticc;  /* Global timer current count register */
225 060fbfe1 Aurelien Jarno
        uint32_t tibc;  /* Global timer base count register */
226 dbda808a bellard
    } timers[MAX_TMR];
227 dbda808a bellard
#if MAX_DBL > 0
228 dbda808a bellard
    /* Doorbell registers */
229 dbda808a bellard
    uint32_t dar;        /* Doorbell activate register */
230 dbda808a bellard
    struct {
231 060fbfe1 Aurelien Jarno
        uint32_t dmr;    /* Doorbell messaging register */
232 dbda808a bellard
    } doorbells[MAX_DBL];
233 dbda808a bellard
#endif
234 dbda808a bellard
#if MAX_MBX > 0
235 dbda808a bellard
    /* Mailbox registers */
236 dbda808a bellard
    struct {
237 060fbfe1 Aurelien Jarno
        uint32_t mbr;    /* Mailbox register */
238 dbda808a bellard
    } mailboxes[MAX_MAILBOXES];
239 dbda808a bellard
#endif
240 e9df014c j_mayer
    /* IRQ out is used when in bypass mode (not implemented) */
241 e9df014c j_mayer
    qemu_irq irq_out;
242 b7169916 aurel32
    int max_irq;
243 b7169916 aurel32
    int irq_ipi0;
244 b7169916 aurel32
    int irq_tim0;
245 b7169916 aurel32
    void (*reset) (void *);
246 c227f099 Anthony Liguori
    void (*irq_raise) (struct openpic_t *, int, IRQ_src_t *);
247 c227f099 Anthony Liguori
} openpic_t;
248 dbda808a bellard
249 c227f099 Anthony Liguori
static inline void IRQ_setbit (IRQ_queue_t *q, int n_IRQ)
250 dbda808a bellard
{
251 dbda808a bellard
    set_bit(q->queue, n_IRQ);
252 dbda808a bellard
}
253 dbda808a bellard
254 c227f099 Anthony Liguori
static inline void IRQ_resetbit (IRQ_queue_t *q, int n_IRQ)
255 dbda808a bellard
{
256 dbda808a bellard
    reset_bit(q->queue, n_IRQ);
257 dbda808a bellard
}
258 dbda808a bellard
259 c227f099 Anthony Liguori
static inline int IRQ_testbit (IRQ_queue_t *q, int n_IRQ)
260 dbda808a bellard
{
261 dbda808a bellard
    return test_bit(q->queue, n_IRQ);
262 dbda808a bellard
}
263 dbda808a bellard
264 c227f099 Anthony Liguori
static void IRQ_check (openpic_t *opp, IRQ_queue_t *q)
265 dbda808a bellard
{
266 dbda808a bellard
    int next, i;
267 dbda808a bellard
    int priority;
268 dbda808a bellard
269 dbda808a bellard
    next = -1;
270 dbda808a bellard
    priority = -1;
271 b7169916 aurel32
    for (i = 0; i < opp->max_irq; i++) {
272 060fbfe1 Aurelien Jarno
        if (IRQ_testbit(q, i)) {
273 5fafdf24 ths
            DPRINTF("IRQ_check: irq %d set ipvp_pr=%d pr=%d\n",
274 611493d9 bellard
                    i, IPVP_PRIORITY(opp->src[i].ipvp), priority);
275 060fbfe1 Aurelien Jarno
            if (IPVP_PRIORITY(opp->src[i].ipvp) > priority) {
276 060fbfe1 Aurelien Jarno
                next = i;
277 060fbfe1 Aurelien Jarno
                priority = IPVP_PRIORITY(opp->src[i].ipvp);
278 060fbfe1 Aurelien Jarno
            }
279 060fbfe1 Aurelien Jarno
        }
280 dbda808a bellard
    }
281 dbda808a bellard
    q->next = next;
282 dbda808a bellard
    q->priority = priority;
283 dbda808a bellard
}
284 dbda808a bellard
285 c227f099 Anthony Liguori
static int IRQ_get_next (openpic_t *opp, IRQ_queue_t *q)
286 dbda808a bellard
{
287 dbda808a bellard
    if (q->next == -1) {
288 611493d9 bellard
        /* XXX: optimize */
289 060fbfe1 Aurelien Jarno
        IRQ_check(opp, q);
290 dbda808a bellard
    }
291 dbda808a bellard
292 dbda808a bellard
    return q->next;
293 dbda808a bellard
}
294 dbda808a bellard
295 c227f099 Anthony Liguori
static void IRQ_local_pipe (openpic_t *opp, int n_CPU, int n_IRQ)
296 dbda808a bellard
{
297 c227f099 Anthony Liguori
    IRQ_dst_t *dst;
298 c227f099 Anthony Liguori
    IRQ_src_t *src;
299 dbda808a bellard
    int priority;
300 dbda808a bellard
301 dbda808a bellard
    dst = &opp->dst[n_CPU];
302 dbda808a bellard
    src = &opp->src[n_IRQ];
303 dbda808a bellard
    priority = IPVP_PRIORITY(src->ipvp);
304 dbda808a bellard
    if (priority <= dst->pctp) {
305 060fbfe1 Aurelien Jarno
        /* Too low priority */
306 e9df014c j_mayer
        DPRINTF("%s: IRQ %d has too low priority on CPU %d\n",
307 e9df014c j_mayer
                __func__, n_IRQ, n_CPU);
308 060fbfe1 Aurelien Jarno
        return;
309 dbda808a bellard
    }
310 dbda808a bellard
    if (IRQ_testbit(&dst->raised, n_IRQ)) {
311 060fbfe1 Aurelien Jarno
        /* Interrupt miss */
312 e9df014c j_mayer
        DPRINTF("%s: IRQ %d was missed on CPU %d\n",
313 e9df014c j_mayer
                __func__, n_IRQ, n_CPU);
314 060fbfe1 Aurelien Jarno
        return;
315 dbda808a bellard
    }
316 dbda808a bellard
    set_bit(&src->ipvp, IPVP_ACTIVITY);
317 dbda808a bellard
    IRQ_setbit(&dst->raised, n_IRQ);
318 e9df014c j_mayer
    if (priority < dst->raised.priority) {
319 e9df014c j_mayer
        /* An higher priority IRQ is already raised */
320 e9df014c j_mayer
        DPRINTF("%s: IRQ %d is hidden by raised IRQ %d on CPU %d\n",
321 e9df014c j_mayer
                __func__, n_IRQ, dst->raised.next, n_CPU);
322 e9df014c j_mayer
        return;
323 e9df014c j_mayer
    }
324 e9df014c j_mayer
    IRQ_get_next(opp, &dst->raised);
325 e9df014c j_mayer
    if (IRQ_get_next(opp, &dst->servicing) != -1 &&
326 24865167 aliguori
        priority <= dst->servicing.priority) {
327 e9df014c j_mayer
        DPRINTF("%s: IRQ %d is hidden by servicing IRQ %d on CPU %d\n",
328 e9df014c j_mayer
                __func__, n_IRQ, dst->servicing.next, n_CPU);
329 e9df014c j_mayer
        /* Already servicing a higher priority IRQ */
330 e9df014c j_mayer
        return;
331 dbda808a bellard
    }
332 e9df014c j_mayer
    DPRINTF("Raise OpenPIC INT output cpu %d irq %d\n", n_CPU, n_IRQ);
333 b7169916 aurel32
    opp->irq_raise(opp, n_CPU, src);
334 dbda808a bellard
}
335 dbda808a bellard
336 611493d9 bellard
/* update pic state because registers for n_IRQ have changed value */
337 c227f099 Anthony Liguori
static void openpic_update_irq(openpic_t *opp, int n_IRQ)
338 dbda808a bellard
{
339 c227f099 Anthony Liguori
    IRQ_src_t *src;
340 dbda808a bellard
    int i;
341 dbda808a bellard
342 dbda808a bellard
    src = &opp->src[n_IRQ];
343 611493d9 bellard
344 611493d9 bellard
    if (!src->pending) {
345 611493d9 bellard
        /* no irq pending */
346 e9df014c j_mayer
        DPRINTF("%s: IRQ %d is not pending\n", __func__, n_IRQ);
347 611493d9 bellard
        return;
348 611493d9 bellard
    }
349 611493d9 bellard
    if (test_bit(&src->ipvp, IPVP_MASK)) {
350 060fbfe1 Aurelien Jarno
        /* Interrupt source is disabled */
351 e9df014c j_mayer
        DPRINTF("%s: IRQ %d is disabled\n", __func__, n_IRQ);
352 060fbfe1 Aurelien Jarno
        return;
353 dbda808a bellard
    }
354 dbda808a bellard
    if (IPVP_PRIORITY(src->ipvp) == 0) {
355 060fbfe1 Aurelien Jarno
        /* Priority set to zero */
356 e9df014c j_mayer
        DPRINTF("%s: IRQ %d has 0 priority\n", __func__, n_IRQ);
357 060fbfe1 Aurelien Jarno
        return;
358 dbda808a bellard
    }
359 611493d9 bellard
    if (test_bit(&src->ipvp, IPVP_ACTIVITY)) {
360 611493d9 bellard
        /* IRQ already active */
361 e9df014c j_mayer
        DPRINTF("%s: IRQ %d is already active\n", __func__, n_IRQ);
362 611493d9 bellard
        return;
363 611493d9 bellard
    }
364 dbda808a bellard
    if (src->ide == 0x00000000) {
365 060fbfe1 Aurelien Jarno
        /* No target */
366 e9df014c j_mayer
        DPRINTF("%s: IRQ %d has no target\n", __func__, n_IRQ);
367 060fbfe1 Aurelien Jarno
        return;
368 dbda808a bellard
    }
369 611493d9 bellard
370 e9df014c j_mayer
    if (src->ide == (1 << src->last_cpu)) {
371 e9df014c j_mayer
        /* Only one CPU is allowed to receive this IRQ */
372 e9df014c j_mayer
        IRQ_local_pipe(opp, src->last_cpu, n_IRQ);
373 e9df014c j_mayer
    } else if (!test_bit(&src->ipvp, IPVP_MODE)) {
374 611493d9 bellard
        /* Directed delivery mode */
375 611493d9 bellard
        for (i = 0; i < opp->nb_cpus; i++) {
376 611493d9 bellard
            if (test_bit(&src->ide, i))
377 611493d9 bellard
                IRQ_local_pipe(opp, i, n_IRQ);
378 611493d9 bellard
        }
379 dbda808a bellard
    } else {
380 611493d9 bellard
        /* Distributed delivery mode */
381 e9df014c j_mayer
        for (i = src->last_cpu + 1; i != src->last_cpu; i++) {
382 e9df014c j_mayer
            if (i == opp->nb_cpus)
383 611493d9 bellard
                i = 0;
384 611493d9 bellard
            if (test_bit(&src->ide, i)) {
385 611493d9 bellard
                IRQ_local_pipe(opp, i, n_IRQ);
386 611493d9 bellard
                src->last_cpu = i;
387 611493d9 bellard
                break;
388 611493d9 bellard
            }
389 611493d9 bellard
        }
390 611493d9 bellard
    }
391 611493d9 bellard
}
392 611493d9 bellard
393 d537cf6c pbrook
static void openpic_set_irq(void *opaque, int n_IRQ, int level)
394 611493d9 bellard
{
395 c227f099 Anthony Liguori
    openpic_t *opp = opaque;
396 c227f099 Anthony Liguori
    IRQ_src_t *src;
397 611493d9 bellard
398 611493d9 bellard
    src = &opp->src[n_IRQ];
399 5fafdf24 ths
    DPRINTF("openpic: set irq %d = %d ipvp=%08x\n",
400 611493d9 bellard
            n_IRQ, level, src->ipvp);
401 611493d9 bellard
    if (test_bit(&src->ipvp, IPVP_SENSE)) {
402 611493d9 bellard
        /* level-sensitive irq */
403 611493d9 bellard
        src->pending = level;
404 611493d9 bellard
        if (!level)
405 611493d9 bellard
            reset_bit(&src->ipvp, IPVP_ACTIVITY);
406 611493d9 bellard
    } else {
407 611493d9 bellard
        /* edge-sensitive irq */
408 611493d9 bellard
        if (level)
409 611493d9 bellard
            src->pending = 1;
410 dbda808a bellard
    }
411 611493d9 bellard
    openpic_update_irq(opp, n_IRQ);
412 dbda808a bellard
}
413 dbda808a bellard
414 67b55785 blueswir1
static void openpic_reset (void *opaque)
415 dbda808a bellard
{
416 c227f099 Anthony Liguori
    openpic_t *opp = (openpic_t *)opaque;
417 dbda808a bellard
    int i;
418 dbda808a bellard
419 dbda808a bellard
    opp->glbc = 0x80000000;
420 f8407028 bellard
    /* Initialise controller registers */
421 b7169916 aurel32
    opp->frep = ((OPENPIC_EXT_IRQ - 1) << 16) | ((MAX_CPU - 1) << 8) | VID;
422 dbda808a bellard
    opp->veni = VENI;
423 e9df014c j_mayer
    opp->pint = 0x00000000;
424 dbda808a bellard
    opp->spve = 0x000000FF;
425 dbda808a bellard
    opp->tifr = 0x003F7A00;
426 dbda808a bellard
    /* ? */
427 dbda808a bellard
    opp->micr = 0x00000000;
428 dbda808a bellard
    /* Initialise IRQ sources */
429 b7169916 aurel32
    for (i = 0; i < opp->max_irq; i++) {
430 060fbfe1 Aurelien Jarno
        opp->src[i].ipvp = 0xA0000000;
431 060fbfe1 Aurelien Jarno
        opp->src[i].ide  = 0x00000000;
432 dbda808a bellard
    }
433 dbda808a bellard
    /* Initialise IRQ destinations */
434 e9df014c j_mayer
    for (i = 0; i < MAX_CPU; i++) {
435 060fbfe1 Aurelien Jarno
        opp->dst[i].pctp      = 0x0000000F;
436 060fbfe1 Aurelien Jarno
        opp->dst[i].pcsr      = 0x00000000;
437 060fbfe1 Aurelien Jarno
        memset(&opp->dst[i].raised, 0, sizeof(IRQ_queue_t));
438 d14ed254 Alexander Graf
        opp->dst[i].raised.next = -1;
439 060fbfe1 Aurelien Jarno
        memset(&opp->dst[i].servicing, 0, sizeof(IRQ_queue_t));
440 d14ed254 Alexander Graf
        opp->dst[i].servicing.next = -1;
441 dbda808a bellard
    }
442 dbda808a bellard
    /* Initialise timers */
443 dbda808a bellard
    for (i = 0; i < MAX_TMR; i++) {
444 060fbfe1 Aurelien Jarno
        opp->timers[i].ticc = 0x00000000;
445 060fbfe1 Aurelien Jarno
        opp->timers[i].tibc = 0x80000000;
446 dbda808a bellard
    }
447 dbda808a bellard
    /* Initialise doorbells */
448 dbda808a bellard
#if MAX_DBL > 0
449 dbda808a bellard
    opp->dar = 0x00000000;
450 dbda808a bellard
    for (i = 0; i < MAX_DBL; i++) {
451 060fbfe1 Aurelien Jarno
        opp->doorbells[i].dmr  = 0x00000000;
452 dbda808a bellard
    }
453 dbda808a bellard
#endif
454 dbda808a bellard
    /* Initialise mailboxes */
455 dbda808a bellard
#if MAX_MBX > 0
456 dbda808a bellard
    for (i = 0; i < MAX_MBX; i++) { /* ? */
457 060fbfe1 Aurelien Jarno
        opp->mailboxes[i].mbr   = 0x00000000;
458 dbda808a bellard
    }
459 dbda808a bellard
#endif
460 dbda808a bellard
    /* Go out of RESET state */
461 dbda808a bellard
    opp->glbc = 0x00000000;
462 dbda808a bellard
}
463 dbda808a bellard
464 c227f099 Anthony Liguori
static inline uint32_t read_IRQreg (openpic_t *opp, int n_IRQ, uint32_t reg)
465 dbda808a bellard
{
466 dbda808a bellard
    uint32_t retval;
467 dbda808a bellard
468 dbda808a bellard
    switch (reg) {
469 dbda808a bellard
    case IRQ_IPVP:
470 060fbfe1 Aurelien Jarno
        retval = opp->src[n_IRQ].ipvp;
471 060fbfe1 Aurelien Jarno
        break;
472 dbda808a bellard
    case IRQ_IDE:
473 060fbfe1 Aurelien Jarno
        retval = opp->src[n_IRQ].ide;
474 060fbfe1 Aurelien Jarno
        break;
475 dbda808a bellard
    }
476 dbda808a bellard
477 dbda808a bellard
    return retval;
478 dbda808a bellard
}
479 dbda808a bellard
480 c227f099 Anthony Liguori
static inline void write_IRQreg (openpic_t *opp, int n_IRQ,
481 dbda808a bellard
                                 uint32_t reg, uint32_t val)
482 dbda808a bellard
{
483 dbda808a bellard
    uint32_t tmp;
484 dbda808a bellard
485 dbda808a bellard
    switch (reg) {
486 dbda808a bellard
    case IRQ_IPVP:
487 611493d9 bellard
        /* NOTE: not fully accurate for special IRQs, but simple and
488 611493d9 bellard
           sufficient */
489 611493d9 bellard
        /* ACTIVITY bit is read-only */
490 060fbfe1 Aurelien Jarno
        opp->src[n_IRQ].ipvp =
491 611493d9 bellard
            (opp->src[n_IRQ].ipvp & 0x40000000) |
492 611493d9 bellard
            (val & 0x800F00FF);
493 611493d9 bellard
        openpic_update_irq(opp, n_IRQ);
494 5fafdf24 ths
        DPRINTF("Set IPVP %d to 0x%08x -> 0x%08x\n",
495 611493d9 bellard
                n_IRQ, val, opp->src[n_IRQ].ipvp);
496 060fbfe1 Aurelien Jarno
        break;
497 dbda808a bellard
    case IRQ_IDE:
498 060fbfe1 Aurelien Jarno
        tmp = val & 0xC0000000;
499 dbda808a bellard
        tmp |= val & ((1 << MAX_CPU) - 1);
500 060fbfe1 Aurelien Jarno
        opp->src[n_IRQ].ide = tmp;
501 dbda808a bellard
        DPRINTF("Set IDE %d to 0x%08x\n", n_IRQ, opp->src[n_IRQ].ide);
502 060fbfe1 Aurelien Jarno
        break;
503 dbda808a bellard
    }
504 dbda808a bellard
}
505 dbda808a bellard
506 dbda808a bellard
#if 0 // Code provision for Intel model
507 dbda808a bellard
#if MAX_DBL > 0
508 c227f099 Anthony Liguori
static uint32_t read_doorbell_register (openpic_t *opp,
509 060fbfe1 Aurelien Jarno
                                        int n_dbl, uint32_t offset)
510 dbda808a bellard
{
511 dbda808a bellard
    uint32_t retval;
512 dbda808a bellard

513 dbda808a bellard
    switch (offset) {
514 dbda808a bellard
    case DBL_IPVP_OFFSET:
515 060fbfe1 Aurelien Jarno
        retval = read_IRQreg(opp, IRQ_DBL0 + n_dbl, IRQ_IPVP);
516 060fbfe1 Aurelien Jarno
        break;
517 dbda808a bellard
    case DBL_IDE_OFFSET:
518 060fbfe1 Aurelien Jarno
        retval = read_IRQreg(opp, IRQ_DBL0 + n_dbl, IRQ_IDE);
519 060fbfe1 Aurelien Jarno
        break;
520 dbda808a bellard
    case DBL_DMR_OFFSET:
521 060fbfe1 Aurelien Jarno
        retval = opp->doorbells[n_dbl].dmr;
522 060fbfe1 Aurelien Jarno
        break;
523 dbda808a bellard
    }
524 dbda808a bellard

525 dbda808a bellard
    return retval;
526 dbda808a bellard
}
527 3b46e624 ths

528 dbda808a bellard
static void write_doorbell_register (penpic_t *opp, int n_dbl,
529 060fbfe1 Aurelien Jarno
                                     uint32_t offset, uint32_t value)
530 dbda808a bellard
{
531 dbda808a bellard
    switch (offset) {
532 dbda808a bellard
    case DBL_IVPR_OFFSET:
533 060fbfe1 Aurelien Jarno
        write_IRQreg(opp, IRQ_DBL0 + n_dbl, IRQ_IPVP, value);
534 060fbfe1 Aurelien Jarno
        break;
535 dbda808a bellard
    case DBL_IDE_OFFSET:
536 060fbfe1 Aurelien Jarno
        write_IRQreg(opp, IRQ_DBL0 + n_dbl, IRQ_IDE, value);
537 060fbfe1 Aurelien Jarno
        break;
538 dbda808a bellard
    case DBL_DMR_OFFSET:
539 060fbfe1 Aurelien Jarno
        opp->doorbells[n_dbl].dmr = value;
540 060fbfe1 Aurelien Jarno
        break;
541 dbda808a bellard
    }
542 dbda808a bellard
}
543 dbda808a bellard
#endif
544 dbda808a bellard
545 dbda808a bellard
#if MAX_MBX > 0
546 c227f099 Anthony Liguori
static uint32_t read_mailbox_register (openpic_t *opp,
547 060fbfe1 Aurelien Jarno
                                       int n_mbx, uint32_t offset)
548 dbda808a bellard
{
549 dbda808a bellard
    uint32_t retval;
550 dbda808a bellard
551 dbda808a bellard
    switch (offset) {
552 dbda808a bellard
    case MBX_MBR_OFFSET:
553 060fbfe1 Aurelien Jarno
        retval = opp->mailboxes[n_mbx].mbr;
554 060fbfe1 Aurelien Jarno
        break;
555 dbda808a bellard
    case MBX_IVPR_OFFSET:
556 060fbfe1 Aurelien Jarno
        retval = read_IRQreg(opp, IRQ_MBX0 + n_mbx, IRQ_IPVP);
557 060fbfe1 Aurelien Jarno
        break;
558 dbda808a bellard
    case MBX_DMR_OFFSET:
559 060fbfe1 Aurelien Jarno
        retval = read_IRQreg(opp, IRQ_MBX0 + n_mbx, IRQ_IDE);
560 060fbfe1 Aurelien Jarno
        break;
561 dbda808a bellard
    }
562 dbda808a bellard
563 dbda808a bellard
    return retval;
564 dbda808a bellard
}
565 dbda808a bellard
566 c227f099 Anthony Liguori
static void write_mailbox_register (openpic_t *opp, int n_mbx,
567 060fbfe1 Aurelien Jarno
                                    uint32_t address, uint32_t value)
568 dbda808a bellard
{
569 dbda808a bellard
    switch (offset) {
570 dbda808a bellard
    case MBX_MBR_OFFSET:
571 060fbfe1 Aurelien Jarno
        opp->mailboxes[n_mbx].mbr = value;
572 060fbfe1 Aurelien Jarno
        break;
573 dbda808a bellard
    case MBX_IVPR_OFFSET:
574 060fbfe1 Aurelien Jarno
        write_IRQreg(opp, IRQ_MBX0 + n_mbx, IRQ_IPVP, value);
575 060fbfe1 Aurelien Jarno
        break;
576 dbda808a bellard
    case MBX_DMR_OFFSET:
577 060fbfe1 Aurelien Jarno
        write_IRQreg(opp, IRQ_MBX0 + n_mbx, IRQ_IDE, value);
578 060fbfe1 Aurelien Jarno
        break;
579 dbda808a bellard
    }
580 dbda808a bellard
}
581 dbda808a bellard
#endif
582 dbda808a bellard
#endif /* 0 : Code provision for Intel model */
583 dbda808a bellard
584 c227f099 Anthony Liguori
static void openpic_gbl_write (void *opaque, target_phys_addr_t addr, uint32_t val)
585 dbda808a bellard
{
586 c227f099 Anthony Liguori
    openpic_t *opp = opaque;
587 c227f099 Anthony Liguori
    IRQ_dst_t *dst;
588 e9df014c j_mayer
    int idx;
589 dbda808a bellard
590 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx " <= %08x\n", __func__, addr, val);
591 dbda808a bellard
    if (addr & 0xF)
592 dbda808a bellard
        return;
593 dbda808a bellard
    addr &= 0xFF;
594 dbda808a bellard
    switch (addr) {
595 dbda808a bellard
    case 0x00: /* FREP */
596 dbda808a bellard
        break;
597 dbda808a bellard
    case 0x20: /* GLBC */
598 b7169916 aurel32
        if (val & 0x80000000 && opp->reset)
599 b7169916 aurel32
            opp->reset(opp);
600 dbda808a bellard
        opp->glbc = val & ~0x80000000;
601 060fbfe1 Aurelien Jarno
        break;
602 dbda808a bellard
    case 0x80: /* VENI */
603 060fbfe1 Aurelien Jarno
        break;
604 dbda808a bellard
    case 0x90: /* PINT */
605 e9df014c j_mayer
        for (idx = 0; idx < opp->nb_cpus; idx++) {
606 e9df014c j_mayer
            if ((val & (1 << idx)) && !(opp->pint & (1 << idx))) {
607 e9df014c j_mayer
                DPRINTF("Raise OpenPIC RESET output for CPU %d\n", idx);
608 e9df014c j_mayer
                dst = &opp->dst[idx];
609 e9df014c j_mayer
                qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_RESET]);
610 e9df014c j_mayer
            } else if (!(val & (1 << idx)) && (opp->pint & (1 << idx))) {
611 e9df014c j_mayer
                DPRINTF("Lower OpenPIC RESET output for CPU %d\n", idx);
612 e9df014c j_mayer
                dst = &opp->dst[idx];
613 e9df014c j_mayer
                qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_RESET]);
614 e9df014c j_mayer
            }
615 dbda808a bellard
        }
616 e9df014c j_mayer
        opp->pint = val;
617 060fbfe1 Aurelien Jarno
        break;
618 dbda808a bellard
#if MAX_IPI > 0
619 dbda808a bellard
    case 0xA0: /* IPI_IPVP */
620 dbda808a bellard
    case 0xB0:
621 dbda808a bellard
    case 0xC0:
622 dbda808a bellard
    case 0xD0:
623 dbda808a bellard
        {
624 dbda808a bellard
            int idx;
625 dbda808a bellard
            idx = (addr - 0xA0) >> 4;
626 b7169916 aurel32
            write_IRQreg(opp, opp->irq_ipi0 + idx, IRQ_IPVP, val);
627 dbda808a bellard
        }
628 dbda808a bellard
        break;
629 dbda808a bellard
#endif
630 dbda808a bellard
    case 0xE0: /* SPVE */
631 dbda808a bellard
        opp->spve = val & 0x000000FF;
632 dbda808a bellard
        break;
633 dbda808a bellard
    case 0xF0: /* TIFR */
634 dbda808a bellard
        opp->tifr = val;
635 060fbfe1 Aurelien Jarno
        break;
636 dbda808a bellard
    default:
637 dbda808a bellard
        break;
638 dbda808a bellard
    }
639 dbda808a bellard
}
640 dbda808a bellard
641 c227f099 Anthony Liguori
static uint32_t openpic_gbl_read (void *opaque, target_phys_addr_t addr)
642 dbda808a bellard
{
643 c227f099 Anthony Liguori
    openpic_t *opp = opaque;
644 dbda808a bellard
    uint32_t retval;
645 dbda808a bellard
646 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
647 dbda808a bellard
    retval = 0xFFFFFFFF;
648 dbda808a bellard
    if (addr & 0xF)
649 dbda808a bellard
        return retval;
650 dbda808a bellard
    addr &= 0xFF;
651 dbda808a bellard
    switch (addr) {
652 dbda808a bellard
    case 0x00: /* FREP */
653 dbda808a bellard
        retval = opp->frep;
654 dbda808a bellard
        break;
655 dbda808a bellard
    case 0x20: /* GLBC */
656 dbda808a bellard
        retval = opp->glbc;
657 060fbfe1 Aurelien Jarno
        break;
658 dbda808a bellard
    case 0x80: /* VENI */
659 dbda808a bellard
        retval = opp->veni;
660 060fbfe1 Aurelien Jarno
        break;
661 dbda808a bellard
    case 0x90: /* PINT */
662 dbda808a bellard
        retval = 0x00000000;
663 060fbfe1 Aurelien Jarno
        break;
664 dbda808a bellard
#if MAX_IPI > 0
665 dbda808a bellard
    case 0xA0: /* IPI_IPVP */
666 dbda808a bellard
    case 0xB0:
667 dbda808a bellard
    case 0xC0:
668 dbda808a bellard
    case 0xD0:
669 dbda808a bellard
        {
670 dbda808a bellard
            int idx;
671 dbda808a bellard
            idx = (addr - 0xA0) >> 4;
672 b7169916 aurel32
            retval = read_IRQreg(opp, opp->irq_ipi0 + idx, IRQ_IPVP);
673 dbda808a bellard
        }
674 060fbfe1 Aurelien Jarno
        break;
675 dbda808a bellard
#endif
676 dbda808a bellard
    case 0xE0: /* SPVE */
677 dbda808a bellard
        retval = opp->spve;
678 dbda808a bellard
        break;
679 dbda808a bellard
    case 0xF0: /* TIFR */
680 dbda808a bellard
        retval = opp->tifr;
681 060fbfe1 Aurelien Jarno
        break;
682 dbda808a bellard
    default:
683 dbda808a bellard
        break;
684 dbda808a bellard
    }
685 dbda808a bellard
    DPRINTF("%s: => %08x\n", __func__, retval);
686 dbda808a bellard
687 dbda808a bellard
    return retval;
688 dbda808a bellard
}
689 dbda808a bellard
690 dbda808a bellard
static void openpic_timer_write (void *opaque, uint32_t addr, uint32_t val)
691 dbda808a bellard
{
692 c227f099 Anthony Liguori
    openpic_t *opp = opaque;
693 dbda808a bellard
    int idx;
694 dbda808a bellard
695 dbda808a bellard
    DPRINTF("%s: addr %08x <= %08x\n", __func__, addr, val);
696 dbda808a bellard
    if (addr & 0xF)
697 dbda808a bellard
        return;
698 dbda808a bellard
    addr -= 0x1100;
699 dbda808a bellard
    addr &= 0xFFFF;
700 dbda808a bellard
    idx = (addr & 0xFFF0) >> 6;
701 dbda808a bellard
    addr = addr & 0x30;
702 dbda808a bellard
    switch (addr) {
703 dbda808a bellard
    case 0x00: /* TICC */
704 dbda808a bellard
        break;
705 dbda808a bellard
    case 0x10: /* TIBC */
706 060fbfe1 Aurelien Jarno
        if ((opp->timers[idx].ticc & 0x80000000) != 0 &&
707 060fbfe1 Aurelien Jarno
            (val & 0x80000000) == 0 &&
708 dbda808a bellard
            (opp->timers[idx].tibc & 0x80000000) != 0)
709 060fbfe1 Aurelien Jarno
            opp->timers[idx].ticc &= ~0x80000000;
710 060fbfe1 Aurelien Jarno
        opp->timers[idx].tibc = val;
711 060fbfe1 Aurelien Jarno
        break;
712 dbda808a bellard
    case 0x20: /* TIVP */
713 b7169916 aurel32
        write_IRQreg(opp, opp->irq_tim0 + idx, IRQ_IPVP, val);
714 060fbfe1 Aurelien Jarno
        break;
715 dbda808a bellard
    case 0x30: /* TIDE */
716 b7169916 aurel32
        write_IRQreg(opp, opp->irq_tim0 + idx, IRQ_IDE, val);
717 060fbfe1 Aurelien Jarno
        break;
718 dbda808a bellard
    }
719 dbda808a bellard
}
720 dbda808a bellard
721 dbda808a bellard
static uint32_t openpic_timer_read (void *opaque, uint32_t addr)
722 dbda808a bellard
{
723 c227f099 Anthony Liguori
    openpic_t *opp = opaque;
724 dbda808a bellard
    uint32_t retval;
725 dbda808a bellard
    int idx;
726 dbda808a bellard
727 dbda808a bellard
    DPRINTF("%s: addr %08x\n", __func__, addr);
728 dbda808a bellard
    retval = 0xFFFFFFFF;
729 dbda808a bellard
    if (addr & 0xF)
730 dbda808a bellard
        return retval;
731 dbda808a bellard
    addr -= 0x1100;
732 dbda808a bellard
    addr &= 0xFFFF;
733 dbda808a bellard
    idx = (addr & 0xFFF0) >> 6;
734 dbda808a bellard
    addr = addr & 0x30;
735 dbda808a bellard
    switch (addr) {
736 dbda808a bellard
    case 0x00: /* TICC */
737 060fbfe1 Aurelien Jarno
        retval = opp->timers[idx].ticc;
738 dbda808a bellard
        break;
739 dbda808a bellard
    case 0x10: /* TIBC */
740 060fbfe1 Aurelien Jarno
        retval = opp->timers[idx].tibc;
741 060fbfe1 Aurelien Jarno
        break;
742 dbda808a bellard
    case 0x20: /* TIPV */
743 b7169916 aurel32
        retval = read_IRQreg(opp, opp->irq_tim0 + idx, IRQ_IPVP);
744 060fbfe1 Aurelien Jarno
        break;
745 dbda808a bellard
    case 0x30: /* TIDE */
746 b7169916 aurel32
        retval = read_IRQreg(opp, opp->irq_tim0 + idx, IRQ_IDE);
747 060fbfe1 Aurelien Jarno
        break;
748 dbda808a bellard
    }
749 dbda808a bellard
    DPRINTF("%s: => %08x\n", __func__, retval);
750 dbda808a bellard
751 dbda808a bellard
    return retval;
752 dbda808a bellard
}
753 dbda808a bellard
754 dbda808a bellard
static void openpic_src_write (void *opaque, uint32_t addr, uint32_t val)
755 dbda808a bellard
{
756 c227f099 Anthony Liguori
    openpic_t *opp = opaque;
757 dbda808a bellard
    int idx;
758 dbda808a bellard
759 dbda808a bellard
    DPRINTF("%s: addr %08x <= %08x\n", __func__, addr, val);
760 dbda808a bellard
    if (addr & 0xF)
761 dbda808a bellard
        return;
762 dbda808a bellard
    addr = addr & 0xFFF0;
763 dbda808a bellard
    idx = addr >> 5;
764 dbda808a bellard
    if (addr & 0x10) {
765 dbda808a bellard
        /* EXDE / IFEDE / IEEDE */
766 dbda808a bellard
        write_IRQreg(opp, idx, IRQ_IDE, val);
767 dbda808a bellard
    } else {
768 dbda808a bellard
        /* EXVP / IFEVP / IEEVP */
769 dbda808a bellard
        write_IRQreg(opp, idx, IRQ_IPVP, val);
770 dbda808a bellard
    }
771 dbda808a bellard
}
772 dbda808a bellard
773 dbda808a bellard
static uint32_t openpic_src_read (void *opaque, uint32_t addr)
774 dbda808a bellard
{
775 c227f099 Anthony Liguori
    openpic_t *opp = opaque;
776 dbda808a bellard
    uint32_t retval;
777 dbda808a bellard
    int idx;
778 dbda808a bellard
779 dbda808a bellard
    DPRINTF("%s: addr %08x\n", __func__, addr);
780 dbda808a bellard
    retval = 0xFFFFFFFF;
781 dbda808a bellard
    if (addr & 0xF)
782 dbda808a bellard
        return retval;
783 dbda808a bellard
    addr = addr & 0xFFF0;
784 dbda808a bellard
    idx = addr >> 5;
785 dbda808a bellard
    if (addr & 0x10) {
786 dbda808a bellard
        /* EXDE / IFEDE / IEEDE */
787 dbda808a bellard
        retval = read_IRQreg(opp, idx, IRQ_IDE);
788 dbda808a bellard
    } else {
789 dbda808a bellard
        /* EXVP / IFEVP / IEEVP */
790 dbda808a bellard
        retval = read_IRQreg(opp, idx, IRQ_IPVP);
791 dbda808a bellard
    }
792 dbda808a bellard
    DPRINTF("%s: => %08x\n", __func__, retval);
793 dbda808a bellard
794 dbda808a bellard
    return retval;
795 dbda808a bellard
}
796 dbda808a bellard
797 c227f099 Anthony Liguori
static void openpic_cpu_write (void *opaque, target_phys_addr_t addr, uint32_t val)
798 dbda808a bellard
{
799 c227f099 Anthony Liguori
    openpic_t *opp = opaque;
800 c227f099 Anthony Liguori
    IRQ_src_t *src;
801 c227f099 Anthony Liguori
    IRQ_dst_t *dst;
802 e9df014c j_mayer
    int idx, s_IRQ, n_IRQ;
803 dbda808a bellard
804 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx " <= %08x\n", __func__, addr, val);
805 dbda808a bellard
    if (addr & 0xF)
806 dbda808a bellard
        return;
807 dbda808a bellard
    addr &= 0x1FFF0;
808 dbda808a bellard
    idx = addr / 0x1000;
809 dbda808a bellard
    dst = &opp->dst[idx];
810 dbda808a bellard
    addr &= 0xFF0;
811 dbda808a bellard
    switch (addr) {
812 dbda808a bellard
#if MAX_IPI > 0
813 dbda808a bellard
    case 0x40: /* PIPD */
814 dbda808a bellard
    case 0x50:
815 dbda808a bellard
    case 0x60:
816 dbda808a bellard
    case 0x70:
817 dbda808a bellard
        idx = (addr - 0x40) >> 4;
818 b7169916 aurel32
        write_IRQreg(opp, opp->irq_ipi0 + idx, IRQ_IDE, val);
819 b7169916 aurel32
        openpic_set_irq(opp, opp->irq_ipi0 + idx, 1);
820 b7169916 aurel32
        openpic_set_irq(opp, opp->irq_ipi0 + idx, 0);
821 dbda808a bellard
        break;
822 dbda808a bellard
#endif
823 dbda808a bellard
    case 0x80: /* PCTP */
824 060fbfe1 Aurelien Jarno
        dst->pctp = val & 0x0000000F;
825 060fbfe1 Aurelien Jarno
        break;
826 dbda808a bellard
    case 0x90: /* WHOAMI */
827 060fbfe1 Aurelien Jarno
        /* Read-only register */
828 060fbfe1 Aurelien Jarno
        break;
829 dbda808a bellard
    case 0xA0: /* PIAC */
830 060fbfe1 Aurelien Jarno
        /* Read-only register */
831 060fbfe1 Aurelien Jarno
        break;
832 dbda808a bellard
    case 0xB0: /* PEOI */
833 dbda808a bellard
        DPRINTF("PEOI\n");
834 060fbfe1 Aurelien Jarno
        s_IRQ = IRQ_get_next(opp, &dst->servicing);
835 060fbfe1 Aurelien Jarno
        IRQ_resetbit(&dst->servicing, s_IRQ);
836 060fbfe1 Aurelien Jarno
        dst->servicing.next = -1;
837 060fbfe1 Aurelien Jarno
        /* Set up next servicing IRQ */
838 060fbfe1 Aurelien Jarno
        s_IRQ = IRQ_get_next(opp, &dst->servicing);
839 e9df014c j_mayer
        /* Check queued interrupts. */
840 e9df014c j_mayer
        n_IRQ = IRQ_get_next(opp, &dst->raised);
841 e9df014c j_mayer
        src = &opp->src[n_IRQ];
842 e9df014c j_mayer
        if (n_IRQ != -1 &&
843 e9df014c j_mayer
            (s_IRQ == -1 ||
844 e9df014c j_mayer
             IPVP_PRIORITY(src->ipvp) > dst->servicing.priority)) {
845 e9df014c j_mayer
            DPRINTF("Raise OpenPIC INT output cpu %d irq %d\n",
846 e9df014c j_mayer
                    idx, n_IRQ);
847 b7169916 aurel32
            opp->irq_raise(opp, idx, src);
848 e9df014c j_mayer
        }
849 060fbfe1 Aurelien Jarno
        break;
850 dbda808a bellard
    default:
851 dbda808a bellard
        break;
852 dbda808a bellard
    }
853 dbda808a bellard
}
854 dbda808a bellard
855 c227f099 Anthony Liguori
static uint32_t openpic_cpu_read (void *opaque, target_phys_addr_t addr)
856 dbda808a bellard
{
857 c227f099 Anthony Liguori
    openpic_t *opp = opaque;
858 c227f099 Anthony Liguori
    IRQ_src_t *src;
859 c227f099 Anthony Liguori
    IRQ_dst_t *dst;
860 dbda808a bellard
    uint32_t retval;
861 dbda808a bellard
    int idx, n_IRQ;
862 3b46e624 ths
863 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
864 dbda808a bellard
    retval = 0xFFFFFFFF;
865 dbda808a bellard
    if (addr & 0xF)
866 dbda808a bellard
        return retval;
867 dbda808a bellard
    addr &= 0x1FFF0;
868 dbda808a bellard
    idx = addr / 0x1000;
869 dbda808a bellard
    dst = &opp->dst[idx];
870 dbda808a bellard
    addr &= 0xFF0;
871 dbda808a bellard
    switch (addr) {
872 dbda808a bellard
    case 0x80: /* PCTP */
873 060fbfe1 Aurelien Jarno
        retval = dst->pctp;
874 060fbfe1 Aurelien Jarno
        break;
875 dbda808a bellard
    case 0x90: /* WHOAMI */
876 060fbfe1 Aurelien Jarno
        retval = idx;
877 060fbfe1 Aurelien Jarno
        break;
878 dbda808a bellard
    case 0xA0: /* PIAC */
879 e9df014c j_mayer
        DPRINTF("Lower OpenPIC INT output\n");
880 e9df014c j_mayer
        qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]);
881 060fbfe1 Aurelien Jarno
        n_IRQ = IRQ_get_next(opp, &dst->raised);
882 dbda808a bellard
        DPRINTF("PIAC: irq=%d\n", n_IRQ);
883 060fbfe1 Aurelien Jarno
        if (n_IRQ == -1) {
884 060fbfe1 Aurelien Jarno
            /* No more interrupt pending */
885 e9df014c j_mayer
            retval = IPVP_VECTOR(opp->spve);
886 060fbfe1 Aurelien Jarno
        } else {
887 060fbfe1 Aurelien Jarno
            src = &opp->src[n_IRQ];
888 060fbfe1 Aurelien Jarno
            if (!test_bit(&src->ipvp, IPVP_ACTIVITY) ||
889 060fbfe1 Aurelien Jarno
                !(IPVP_PRIORITY(src->ipvp) > dst->pctp)) {
890 060fbfe1 Aurelien Jarno
                /* - Spurious level-sensitive IRQ
891 060fbfe1 Aurelien Jarno
                 * - Priorities has been changed
892 060fbfe1 Aurelien Jarno
                 *   and the pending IRQ isn't allowed anymore
893 060fbfe1 Aurelien Jarno
                 */
894 060fbfe1 Aurelien Jarno
                reset_bit(&src->ipvp, IPVP_ACTIVITY);
895 060fbfe1 Aurelien Jarno
                retval = IPVP_VECTOR(opp->spve);
896 060fbfe1 Aurelien Jarno
            } else {
897 060fbfe1 Aurelien Jarno
                /* IRQ enter servicing state */
898 060fbfe1 Aurelien Jarno
                IRQ_setbit(&dst->servicing, n_IRQ);
899 060fbfe1 Aurelien Jarno
                retval = IPVP_VECTOR(src->ipvp);
900 060fbfe1 Aurelien Jarno
            }
901 060fbfe1 Aurelien Jarno
            IRQ_resetbit(&dst->raised, n_IRQ);
902 060fbfe1 Aurelien Jarno
            dst->raised.next = -1;
903 060fbfe1 Aurelien Jarno
            if (!test_bit(&src->ipvp, IPVP_SENSE)) {
904 611493d9 bellard
                /* edge-sensitive IRQ */
905 060fbfe1 Aurelien Jarno
                reset_bit(&src->ipvp, IPVP_ACTIVITY);
906 611493d9 bellard
                src->pending = 0;
907 611493d9 bellard
            }
908 060fbfe1 Aurelien Jarno
        }
909 060fbfe1 Aurelien Jarno
        break;
910 dbda808a bellard
    case 0xB0: /* PEOI */
911 060fbfe1 Aurelien Jarno
        retval = 0;
912 060fbfe1 Aurelien Jarno
        break;
913 dbda808a bellard
#if MAX_IPI > 0
914 dbda808a bellard
    case 0x40: /* IDE */
915 dbda808a bellard
    case 0x50:
916 dbda808a bellard
        idx = (addr - 0x40) >> 4;
917 b7169916 aurel32
        retval = read_IRQreg(opp, opp->irq_ipi0 + idx, IRQ_IDE);
918 dbda808a bellard
        break;
919 dbda808a bellard
#endif
920 dbda808a bellard
    default:
921 dbda808a bellard
        break;
922 dbda808a bellard
    }
923 dbda808a bellard
    DPRINTF("%s: => %08x\n", __func__, retval);
924 dbda808a bellard
925 dbda808a bellard
    return retval;
926 dbda808a bellard
}
927 dbda808a bellard
928 dbda808a bellard
static void openpic_buggy_write (void *opaque,
929 c227f099 Anthony Liguori
                                 target_phys_addr_t addr, uint32_t val)
930 dbda808a bellard
{
931 dbda808a bellard
    printf("Invalid OPENPIC write access !\n");
932 dbda808a bellard
}
933 dbda808a bellard
934 c227f099 Anthony Liguori
static uint32_t openpic_buggy_read (void *opaque, target_phys_addr_t addr)
935 dbda808a bellard
{
936 dbda808a bellard
    printf("Invalid OPENPIC read access !\n");
937 dbda808a bellard
938 dbda808a bellard
    return -1;
939 dbda808a bellard
}
940 dbda808a bellard
941 dbda808a bellard
static void openpic_writel (void *opaque,
942 c227f099 Anthony Liguori
                            target_phys_addr_t addr, uint32_t val)
943 dbda808a bellard
{
944 c227f099 Anthony Liguori
    openpic_t *opp = opaque;
945 dbda808a bellard
946 dbda808a bellard
    addr &= 0x3FFFF;
947 611493d9 bellard
    DPRINTF("%s: offset %08x val: %08x\n", __func__, (int)addr, val);
948 dbda808a bellard
    if (addr < 0x1100) {
949 dbda808a bellard
        /* Global registers */
950 dbda808a bellard
        openpic_gbl_write(opp, addr, val);
951 dbda808a bellard
    } else if (addr < 0x10000) {
952 dbda808a bellard
        /* Timers registers */
953 dbda808a bellard
        openpic_timer_write(opp, addr, val);
954 dbda808a bellard
    } else if (addr < 0x20000) {
955 dbda808a bellard
        /* Source registers */
956 dbda808a bellard
        openpic_src_write(opp, addr, val);
957 dbda808a bellard
    } else {
958 dbda808a bellard
        /* CPU registers */
959 dbda808a bellard
        openpic_cpu_write(opp, addr, val);
960 dbda808a bellard
    }
961 dbda808a bellard
}
962 dbda808a bellard
963 c227f099 Anthony Liguori
static uint32_t openpic_readl (void *opaque,target_phys_addr_t addr)
964 dbda808a bellard
{
965 c227f099 Anthony Liguori
    openpic_t *opp = opaque;
966 dbda808a bellard
    uint32_t retval;
967 dbda808a bellard
968 dbda808a bellard
    addr &= 0x3FFFF;
969 611493d9 bellard
    DPRINTF("%s: offset %08x\n", __func__, (int)addr);
970 dbda808a bellard
    if (addr < 0x1100) {
971 dbda808a bellard
        /* Global registers */
972 dbda808a bellard
        retval = openpic_gbl_read(opp, addr);
973 dbda808a bellard
    } else if (addr < 0x10000) {
974 dbda808a bellard
        /* Timers registers */
975 dbda808a bellard
        retval = openpic_timer_read(opp, addr);
976 dbda808a bellard
    } else if (addr < 0x20000) {
977 dbda808a bellard
        /* Source registers */
978 dbda808a bellard
        retval = openpic_src_read(opp, addr);
979 dbda808a bellard
    } else {
980 dbda808a bellard
        /* CPU registers */
981 dbda808a bellard
        retval = openpic_cpu_read(opp, addr);
982 dbda808a bellard
    }
983 dbda808a bellard
984 dbda808a bellard
    return retval;
985 dbda808a bellard
}
986 dbda808a bellard
987 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const openpic_write[] = {
988 dbda808a bellard
    &openpic_buggy_write,
989 dbda808a bellard
    &openpic_buggy_write,
990 dbda808a bellard
    &openpic_writel,
991 dbda808a bellard
};
992 dbda808a bellard
993 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const openpic_read[] = {
994 dbda808a bellard
    &openpic_buggy_read,
995 dbda808a bellard
    &openpic_buggy_read,
996 dbda808a bellard
    &openpic_readl,
997 dbda808a bellard
};
998 dbda808a bellard
999 5fafdf24 ths
static void openpic_map(PCIDevice *pci_dev, int region_num,
1000 6e355d90 Isaku Yamahata
                        pcibus_t addr, pcibus_t size, int type)
1001 dbda808a bellard
{
1002 c227f099 Anthony Liguori
    openpic_t *opp;
1003 dbda808a bellard
1004 dbda808a bellard
    DPRINTF("Map OpenPIC\n");
1005 c227f099 Anthony Liguori
    opp = (openpic_t *)pci_dev;
1006 dbda808a bellard
    /* Global registers */
1007 dbda808a bellard
    DPRINTF("Register OPENPIC gbl   %08x => %08x\n",
1008 dbda808a bellard
            addr + 0x1000, addr + 0x1000 + 0x100);
1009 dbda808a bellard
    /* Timer registers */
1010 dbda808a bellard
    DPRINTF("Register OPENPIC timer %08x => %08x\n",
1011 dbda808a bellard
            addr + 0x1100, addr + 0x1100 + 0x40 * MAX_TMR);
1012 dbda808a bellard
    /* Interrupt source registers */
1013 dbda808a bellard
    DPRINTF("Register OPENPIC src   %08x => %08x\n",
1014 b7169916 aurel32
            addr + 0x10000, addr + 0x10000 + 0x20 * (OPENPIC_EXT_IRQ + 2));
1015 dbda808a bellard
    /* Per CPU registers */
1016 dbda808a bellard
    DPRINTF("Register OPENPIC dst   %08x => %08x\n",
1017 dbda808a bellard
            addr + 0x20000, addr + 0x20000 + 0x1000 * MAX_CPU);
1018 91d848eb bellard
    cpu_register_physical_memory(addr, 0x40000, opp->mem_index);
1019 dbda808a bellard
#if 0 // Don't implement ISU for now
1020 1eed09cb Avi Kivity
    opp_io_memory = cpu_register_io_memory(openpic_src_read,
1021 2507c12a Alexander Graf
                                           openpic_src_write, NULL
1022 2507c12a Alexander Graf
                                           DEVICE_NATIVE_ENDIAN);
1023 dbda808a bellard
    cpu_register_physical_memory(isu_base, 0x20 * (EXT_IRQ + 2),
1024 dbda808a bellard
                                 opp_io_memory);
1025 dbda808a bellard
#endif
1026 dbda808a bellard
}
1027 dbda808a bellard
1028 c227f099 Anthony Liguori
static void openpic_save_IRQ_queue(QEMUFile* f, IRQ_queue_t *q)
1029 67b55785 blueswir1
{
1030 67b55785 blueswir1
    unsigned int i;
1031 67b55785 blueswir1
1032 67b55785 blueswir1
    for (i = 0; i < BF_WIDTH(MAX_IRQ); i++)
1033 67b55785 blueswir1
        qemu_put_be32s(f, &q->queue[i]);
1034 67b55785 blueswir1
1035 67b55785 blueswir1
    qemu_put_sbe32s(f, &q->next);
1036 67b55785 blueswir1
    qemu_put_sbe32s(f, &q->priority);
1037 67b55785 blueswir1
}
1038 67b55785 blueswir1
1039 67b55785 blueswir1
static void openpic_save(QEMUFile* f, void *opaque)
1040 67b55785 blueswir1
{
1041 c227f099 Anthony Liguori
    openpic_t *opp = (openpic_t *)opaque;
1042 67b55785 blueswir1
    unsigned int i;
1043 67b55785 blueswir1
1044 67b55785 blueswir1
    qemu_put_be32s(f, &opp->frep);
1045 67b55785 blueswir1
    qemu_put_be32s(f, &opp->glbc);
1046 67b55785 blueswir1
    qemu_put_be32s(f, &opp->micr);
1047 67b55785 blueswir1
    qemu_put_be32s(f, &opp->veni);
1048 67b55785 blueswir1
    qemu_put_be32s(f, &opp->pint);
1049 67b55785 blueswir1
    qemu_put_be32s(f, &opp->spve);
1050 67b55785 blueswir1
    qemu_put_be32s(f, &opp->tifr);
1051 67b55785 blueswir1
1052 b7169916 aurel32
    for (i = 0; i < opp->max_irq; i++) {
1053 67b55785 blueswir1
        qemu_put_be32s(f, &opp->src[i].ipvp);
1054 67b55785 blueswir1
        qemu_put_be32s(f, &opp->src[i].ide);
1055 67b55785 blueswir1
        qemu_put_sbe32s(f, &opp->src[i].type);
1056 67b55785 blueswir1
        qemu_put_sbe32s(f, &opp->src[i].last_cpu);
1057 67b55785 blueswir1
        qemu_put_sbe32s(f, &opp->src[i].pending);
1058 67b55785 blueswir1
    }
1059 67b55785 blueswir1
1060 b7169916 aurel32
    qemu_put_sbe32s(f, &opp->nb_cpus);
1061 b7169916 aurel32
1062 b7169916 aurel32
    for (i = 0; i < opp->nb_cpus; i++) {
1063 b7169916 aurel32
        qemu_put_be32s(f, &opp->dst[i].tfrr);
1064 67b55785 blueswir1
        qemu_put_be32s(f, &opp->dst[i].pctp);
1065 67b55785 blueswir1
        qemu_put_be32s(f, &opp->dst[i].pcsr);
1066 67b55785 blueswir1
        openpic_save_IRQ_queue(f, &opp->dst[i].raised);
1067 67b55785 blueswir1
        openpic_save_IRQ_queue(f, &opp->dst[i].servicing);
1068 67b55785 blueswir1
    }
1069 67b55785 blueswir1
1070 67b55785 blueswir1
    for (i = 0; i < MAX_TMR; i++) {
1071 67b55785 blueswir1
        qemu_put_be32s(f, &opp->timers[i].ticc);
1072 67b55785 blueswir1
        qemu_put_be32s(f, &opp->timers[i].tibc);
1073 67b55785 blueswir1
    }
1074 67b55785 blueswir1
1075 67b55785 blueswir1
#if MAX_DBL > 0
1076 67b55785 blueswir1
    qemu_put_be32s(f, &opp->dar);
1077 67b55785 blueswir1
1078 67b55785 blueswir1
    for (i = 0; i < MAX_DBL; i++) {
1079 67b55785 blueswir1
        qemu_put_be32s(f, &opp->doorbells[i].dmr);
1080 67b55785 blueswir1
    }
1081 67b55785 blueswir1
#endif
1082 67b55785 blueswir1
1083 67b55785 blueswir1
#if MAX_MBX > 0
1084 67b55785 blueswir1
    for (i = 0; i < MAX_MAILBOXES; i++) {
1085 67b55785 blueswir1
        qemu_put_be32s(f, &opp->mailboxes[i].mbr);
1086 67b55785 blueswir1
    }
1087 67b55785 blueswir1
#endif
1088 67b55785 blueswir1
1089 67b55785 blueswir1
    pci_device_save(&opp->pci_dev, f);
1090 67b55785 blueswir1
}
1091 67b55785 blueswir1
1092 c227f099 Anthony Liguori
static void openpic_load_IRQ_queue(QEMUFile* f, IRQ_queue_t *q)
1093 67b55785 blueswir1
{
1094 67b55785 blueswir1
    unsigned int i;
1095 67b55785 blueswir1
1096 67b55785 blueswir1
    for (i = 0; i < BF_WIDTH(MAX_IRQ); i++)
1097 67b55785 blueswir1
        qemu_get_be32s(f, &q->queue[i]);
1098 67b55785 blueswir1
1099 67b55785 blueswir1
    qemu_get_sbe32s(f, &q->next);
1100 67b55785 blueswir1
    qemu_get_sbe32s(f, &q->priority);
1101 67b55785 blueswir1
}
1102 67b55785 blueswir1
1103 67b55785 blueswir1
static int openpic_load(QEMUFile* f, void *opaque, int version_id)
1104 67b55785 blueswir1
{
1105 c227f099 Anthony Liguori
    openpic_t *opp = (openpic_t *)opaque;
1106 67b55785 blueswir1
    unsigned int i;
1107 67b55785 blueswir1
1108 67b55785 blueswir1
    if (version_id != 1)
1109 67b55785 blueswir1
        return -EINVAL;
1110 67b55785 blueswir1
1111 67b55785 blueswir1
    qemu_get_be32s(f, &opp->frep);
1112 67b55785 blueswir1
    qemu_get_be32s(f, &opp->glbc);
1113 67b55785 blueswir1
    qemu_get_be32s(f, &opp->micr);
1114 67b55785 blueswir1
    qemu_get_be32s(f, &opp->veni);
1115 67b55785 blueswir1
    qemu_get_be32s(f, &opp->pint);
1116 67b55785 blueswir1
    qemu_get_be32s(f, &opp->spve);
1117 67b55785 blueswir1
    qemu_get_be32s(f, &opp->tifr);
1118 67b55785 blueswir1
1119 b7169916 aurel32
    for (i = 0; i < opp->max_irq; i++) {
1120 67b55785 blueswir1
        qemu_get_be32s(f, &opp->src[i].ipvp);
1121 67b55785 blueswir1
        qemu_get_be32s(f, &opp->src[i].ide);
1122 67b55785 blueswir1
        qemu_get_sbe32s(f, &opp->src[i].type);
1123 67b55785 blueswir1
        qemu_get_sbe32s(f, &opp->src[i].last_cpu);
1124 67b55785 blueswir1
        qemu_get_sbe32s(f, &opp->src[i].pending);
1125 67b55785 blueswir1
    }
1126 67b55785 blueswir1
1127 b7169916 aurel32
    qemu_get_sbe32s(f, &opp->nb_cpus);
1128 b7169916 aurel32
1129 b7169916 aurel32
    for (i = 0; i < opp->nb_cpus; i++) {
1130 b7169916 aurel32
        qemu_get_be32s(f, &opp->dst[i].tfrr);
1131 67b55785 blueswir1
        qemu_get_be32s(f, &opp->dst[i].pctp);
1132 67b55785 blueswir1
        qemu_get_be32s(f, &opp->dst[i].pcsr);
1133 67b55785 blueswir1
        openpic_load_IRQ_queue(f, &opp->dst[i].raised);
1134 67b55785 blueswir1
        openpic_load_IRQ_queue(f, &opp->dst[i].servicing);
1135 67b55785 blueswir1
    }
1136 67b55785 blueswir1
1137 67b55785 blueswir1
    for (i = 0; i < MAX_TMR; i++) {
1138 67b55785 blueswir1
        qemu_get_be32s(f, &opp->timers[i].ticc);
1139 67b55785 blueswir1
        qemu_get_be32s(f, &opp->timers[i].tibc);
1140 67b55785 blueswir1
    }
1141 67b55785 blueswir1
1142 67b55785 blueswir1
#if MAX_DBL > 0
1143 67b55785 blueswir1
    qemu_get_be32s(f, &opp->dar);
1144 67b55785 blueswir1
1145 67b55785 blueswir1
    for (i = 0; i < MAX_DBL; i++) {
1146 67b55785 blueswir1
        qemu_get_be32s(f, &opp->doorbells[i].dmr);
1147 67b55785 blueswir1
    }
1148 67b55785 blueswir1
#endif
1149 67b55785 blueswir1
1150 67b55785 blueswir1
#if MAX_MBX > 0
1151 67b55785 blueswir1
    for (i = 0; i < MAX_MAILBOXES; i++) {
1152 67b55785 blueswir1
        qemu_get_be32s(f, &opp->mailboxes[i].mbr);
1153 67b55785 blueswir1
    }
1154 67b55785 blueswir1
#endif
1155 67b55785 blueswir1
1156 67b55785 blueswir1
    return pci_device_load(&opp->pci_dev, f);
1157 67b55785 blueswir1
}
1158 67b55785 blueswir1
1159 c227f099 Anthony Liguori
static void openpic_irq_raise(openpic_t *opp, int n_CPU, IRQ_src_t *src)
1160 b7169916 aurel32
{
1161 b7169916 aurel32
    qemu_irq_raise(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]);
1162 b7169916 aurel32
}
1163 b7169916 aurel32
1164 e9df014c j_mayer
qemu_irq *openpic_init (PCIBus *bus, int *pmem_index, int nb_cpus,
1165 e9df014c j_mayer
                        qemu_irq **irqs, qemu_irq irq_out)
1166 dbda808a bellard
{
1167 c227f099 Anthony Liguori
    openpic_t *opp;
1168 dbda808a bellard
    uint8_t *pci_conf;
1169 dbda808a bellard
    int i, m;
1170 3b46e624 ths
1171 dbda808a bellard
    /* XXX: for now, only one CPU is supported */
1172 dbda808a bellard
    if (nb_cpus != 1)
1173 dbda808a bellard
        return NULL;
1174 91d848eb bellard
    if (bus) {
1175 c227f099 Anthony Liguori
        opp = (openpic_t *)pci_register_device(bus, "OpenPIC", sizeof(openpic_t),
1176 91d848eb bellard
                                               -1, NULL, NULL);
1177 91d848eb bellard
        pci_conf = opp->pci_dev.config;
1178 deb54399 aliguori
        pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_IBM);
1179 4ebcf884 blueswir1
        pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_IBM_OPENPIC2);
1180 173a543b blueswir1
        pci_config_set_class(pci_conf, PCI_CLASS_SYSTEM_OTHER); // FIXME?
1181 91d848eb bellard
        pci_conf[0x3d] = 0x00; // no interrupt pin
1182 3b46e624 ths
1183 91d848eb bellard
        /* Register I/O spaces */
1184 b90c73cf Stefan Weil
        pci_register_bar(&opp->pci_dev, 0, 0x40000,
1185 0392a017 Isaku Yamahata
                               PCI_BASE_ADDRESS_SPACE_MEMORY, &openpic_map);
1186 91d848eb bellard
    } else {
1187 c227f099 Anthony Liguori
        opp = qemu_mallocz(sizeof(openpic_t));
1188 91d848eb bellard
    }
1189 2507c12a Alexander Graf
    opp->mem_index = cpu_register_io_memory(openpic_read, openpic_write, opp,
1190 82600641 Alexander Graf
                                            DEVICE_LITTLE_ENDIAN);
1191 3b46e624 ths
1192 91d848eb bellard
    //    isu_base &= 0xFFFC0000;
1193 dbda808a bellard
    opp->nb_cpus = nb_cpus;
1194 b7169916 aurel32
    opp->max_irq = OPENPIC_MAX_IRQ;
1195 b7169916 aurel32
    opp->irq_ipi0 = OPENPIC_IRQ_IPI0;
1196 b7169916 aurel32
    opp->irq_tim0 = OPENPIC_IRQ_TIM0;
1197 dbda808a bellard
    /* Set IRQ types */
1198 b7169916 aurel32
    for (i = 0; i < OPENPIC_EXT_IRQ; i++) {
1199 dbda808a bellard
        opp->src[i].type = IRQ_EXTERNAL;
1200 dbda808a bellard
    }
1201 b7169916 aurel32
    for (; i < OPENPIC_IRQ_TIM0; i++) {
1202 dbda808a bellard
        opp->src[i].type = IRQ_SPECIAL;
1203 dbda808a bellard
    }
1204 dbda808a bellard
#if MAX_IPI > 0
1205 b7169916 aurel32
    m = OPENPIC_IRQ_IPI0;
1206 dbda808a bellard
#else
1207 b7169916 aurel32
    m = OPENPIC_IRQ_DBL0;
1208 dbda808a bellard
#endif
1209 dbda808a bellard
    for (; i < m; i++) {
1210 dbda808a bellard
        opp->src[i].type = IRQ_TIMER;
1211 dbda808a bellard
    }
1212 b7169916 aurel32
    for (; i < OPENPIC_MAX_IRQ; i++) {
1213 dbda808a bellard
        opp->src[i].type = IRQ_INTERNAL;
1214 dbda808a bellard
    }
1215 7668a27f bellard
    for (i = 0; i < nb_cpus; i++)
1216 e9df014c j_mayer
        opp->dst[i].irqs = irqs[i];
1217 e9df014c j_mayer
    opp->irq_out = irq_out;
1218 67b55785 blueswir1
1219 0be71e32 Alex Williamson
    register_savevm(&opp->pci_dev.qdev, "openpic", 0, 2,
1220 0be71e32 Alex Williamson
                    openpic_save, openpic_load, opp);
1221 a08d4367 Jan Kiszka
    qemu_register_reset(openpic_reset, opp);
1222 b7169916 aurel32
1223 b7169916 aurel32
    opp->irq_raise = openpic_irq_raise;
1224 b7169916 aurel32
    opp->reset = openpic_reset;
1225 b7169916 aurel32
1226 91d848eb bellard
    if (pmem_index)
1227 91d848eb bellard
        *pmem_index = opp->mem_index;
1228 e9df014c j_mayer
1229 b7169916 aurel32
    return qemu_allocate_irqs(openpic_set_irq, opp, opp->max_irq);
1230 b7169916 aurel32
}
1231 b7169916 aurel32
1232 c227f099 Anthony Liguori
static void mpic_irq_raise(openpic_t *mpp, int n_CPU, IRQ_src_t *src)
1233 b7169916 aurel32
{
1234 b7169916 aurel32
    int n_ci = IDR_CI0 - n_CPU;
1235 0bf9e31a Blue Swirl
1236 b7169916 aurel32
    if(test_bit(&src->ide, n_ci)) {
1237 b7169916 aurel32
        qemu_irq_raise(mpp->dst[n_CPU].irqs[OPENPIC_OUTPUT_CINT]);
1238 b7169916 aurel32
    }
1239 b7169916 aurel32
    else {
1240 b7169916 aurel32
        qemu_irq_raise(mpp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]);
1241 b7169916 aurel32
    }
1242 b7169916 aurel32
}
1243 b7169916 aurel32
1244 b7169916 aurel32
static void mpic_reset (void *opaque)
1245 b7169916 aurel32
{
1246 c227f099 Anthony Liguori
    openpic_t *mpp = (openpic_t *)opaque;
1247 b7169916 aurel32
    int i;
1248 b7169916 aurel32
1249 b7169916 aurel32
    mpp->glbc = 0x80000000;
1250 b7169916 aurel32
    /* Initialise controller registers */
1251 b7169916 aurel32
    mpp->frep = 0x004f0002;
1252 b7169916 aurel32
    mpp->veni = VENI;
1253 b7169916 aurel32
    mpp->pint = 0x00000000;
1254 b7169916 aurel32
    mpp->spve = 0x0000FFFF;
1255 b7169916 aurel32
    /* Initialise IRQ sources */
1256 b7169916 aurel32
    for (i = 0; i < mpp->max_irq; i++) {
1257 b7169916 aurel32
        mpp->src[i].ipvp = 0x80800000;
1258 b7169916 aurel32
        mpp->src[i].ide  = 0x00000001;
1259 b7169916 aurel32
    }
1260 b7169916 aurel32
    /* Initialise IRQ destinations */
1261 b7169916 aurel32
    for (i = 0; i < MAX_CPU; i++) {
1262 b7169916 aurel32
        mpp->dst[i].pctp      = 0x0000000F;
1263 b7169916 aurel32
        mpp->dst[i].tfrr      = 0x00000000;
1264 c227f099 Anthony Liguori
        memset(&mpp->dst[i].raised, 0, sizeof(IRQ_queue_t));
1265 b7169916 aurel32
        mpp->dst[i].raised.next = -1;
1266 c227f099 Anthony Liguori
        memset(&mpp->dst[i].servicing, 0, sizeof(IRQ_queue_t));
1267 b7169916 aurel32
        mpp->dst[i].servicing.next = -1;
1268 b7169916 aurel32
    }
1269 b7169916 aurel32
    /* Initialise timers */
1270 b7169916 aurel32
    for (i = 0; i < MAX_TMR; i++) {
1271 b7169916 aurel32
        mpp->timers[i].ticc = 0x00000000;
1272 b7169916 aurel32
        mpp->timers[i].tibc = 0x80000000;
1273 b7169916 aurel32
    }
1274 b7169916 aurel32
    /* Go out of RESET state */
1275 b7169916 aurel32
    mpp->glbc = 0x00000000;
1276 b7169916 aurel32
}
1277 b7169916 aurel32
1278 c227f099 Anthony Liguori
static void mpic_timer_write (void *opaque, target_phys_addr_t addr, uint32_t val)
1279 b7169916 aurel32
{
1280 c227f099 Anthony Liguori
    openpic_t *mpp = opaque;
1281 b7169916 aurel32
    int idx, cpu;
1282 b7169916 aurel32
1283 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx " <= %08x\n", __func__, addr, val);
1284 b7169916 aurel32
    if (addr & 0xF)
1285 b7169916 aurel32
        return;
1286 b7169916 aurel32
    addr &= 0xFFFF;
1287 b7169916 aurel32
    cpu = addr >> 12;
1288 b7169916 aurel32
    idx = (addr >> 6) & 0x3;
1289 b7169916 aurel32
    switch (addr & 0x30) {
1290 b7169916 aurel32
    case 0x00: /* gtccr */
1291 b7169916 aurel32
        break;
1292 b7169916 aurel32
    case 0x10: /* gtbcr */
1293 b7169916 aurel32
        if ((mpp->timers[idx].ticc & 0x80000000) != 0 &&
1294 b7169916 aurel32
            (val & 0x80000000) == 0 &&
1295 b7169916 aurel32
            (mpp->timers[idx].tibc & 0x80000000) != 0)
1296 b7169916 aurel32
            mpp->timers[idx].ticc &= ~0x80000000;
1297 b7169916 aurel32
        mpp->timers[idx].tibc = val;
1298 b7169916 aurel32
        break;
1299 b7169916 aurel32
    case 0x20: /* GTIVPR */
1300 b7169916 aurel32
        write_IRQreg(mpp, MPIC_TMR_IRQ + idx, IRQ_IPVP, val);
1301 b7169916 aurel32
        break;
1302 b7169916 aurel32
    case 0x30: /* GTIDR & TFRR */
1303 b7169916 aurel32
        if ((addr & 0xF0) == 0xF0)
1304 b7169916 aurel32
            mpp->dst[cpu].tfrr = val;
1305 b7169916 aurel32
        else
1306 b7169916 aurel32
            write_IRQreg(mpp, MPIC_TMR_IRQ + idx, IRQ_IDE, val);
1307 b7169916 aurel32
        break;
1308 b7169916 aurel32
    }
1309 b7169916 aurel32
}
1310 b7169916 aurel32
1311 c227f099 Anthony Liguori
static uint32_t mpic_timer_read (void *opaque, target_phys_addr_t addr)
1312 b7169916 aurel32
{
1313 c227f099 Anthony Liguori
    openpic_t *mpp = opaque;
1314 b7169916 aurel32
    uint32_t retval;
1315 b7169916 aurel32
    int idx, cpu;
1316 b7169916 aurel32
1317 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
1318 b7169916 aurel32
    retval = 0xFFFFFFFF;
1319 b7169916 aurel32
    if (addr & 0xF)
1320 b7169916 aurel32
        return retval;
1321 b7169916 aurel32
    addr &= 0xFFFF;
1322 b7169916 aurel32
    cpu = addr >> 12;
1323 b7169916 aurel32
    idx = (addr >> 6) & 0x3;
1324 b7169916 aurel32
    switch (addr & 0x30) {
1325 b7169916 aurel32
    case 0x00: /* gtccr */
1326 b7169916 aurel32
        retval = mpp->timers[idx].ticc;
1327 b7169916 aurel32
        break;
1328 b7169916 aurel32
    case 0x10: /* gtbcr */
1329 b7169916 aurel32
        retval = mpp->timers[idx].tibc;
1330 b7169916 aurel32
        break;
1331 b7169916 aurel32
    case 0x20: /* TIPV */
1332 b7169916 aurel32
        retval = read_IRQreg(mpp, MPIC_TMR_IRQ + idx, IRQ_IPVP);
1333 b7169916 aurel32
        break;
1334 b7169916 aurel32
    case 0x30: /* TIDR */
1335 b7169916 aurel32
        if ((addr &0xF0) == 0XF0)
1336 b7169916 aurel32
            retval = mpp->dst[cpu].tfrr;
1337 b7169916 aurel32
        else
1338 b7169916 aurel32
            retval = read_IRQreg(mpp, MPIC_TMR_IRQ + idx, IRQ_IDE);
1339 b7169916 aurel32
        break;
1340 b7169916 aurel32
    }
1341 b7169916 aurel32
    DPRINTF("%s: => %08x\n", __func__, retval);
1342 b7169916 aurel32
1343 b7169916 aurel32
    return retval;
1344 b7169916 aurel32
}
1345 b7169916 aurel32
1346 c227f099 Anthony Liguori
static void mpic_src_ext_write (void *opaque, target_phys_addr_t addr,
1347 b7169916 aurel32
                                uint32_t val)
1348 b7169916 aurel32
{
1349 c227f099 Anthony Liguori
    openpic_t *mpp = opaque;
1350 b7169916 aurel32
    int idx = MPIC_EXT_IRQ;
1351 b7169916 aurel32
1352 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx " <= %08x\n", __func__, addr, val);
1353 b7169916 aurel32
    if (addr & 0xF)
1354 b7169916 aurel32
        return;
1355 b7169916 aurel32
1356 5c4532ee Blue Swirl
    addr -= MPIC_EXT_REG_START & (OPENPIC_PAGE_SIZE - 1);
1357 b7169916 aurel32
    if (addr < MPIC_EXT_REG_SIZE) {
1358 b7169916 aurel32
        idx += (addr & 0xFFF0) >> 5;
1359 b7169916 aurel32
        if (addr & 0x10) {
1360 b7169916 aurel32
            /* EXDE / IFEDE / IEEDE */
1361 b7169916 aurel32
            write_IRQreg(mpp, idx, IRQ_IDE, val);
1362 b7169916 aurel32
        } else {
1363 b7169916 aurel32
            /* EXVP / IFEVP / IEEVP */
1364 b7169916 aurel32
            write_IRQreg(mpp, idx, IRQ_IPVP, val);
1365 b7169916 aurel32
        }
1366 b7169916 aurel32
    }
1367 b7169916 aurel32
}
1368 b7169916 aurel32
1369 c227f099 Anthony Liguori
static uint32_t mpic_src_ext_read (void *opaque, target_phys_addr_t addr)
1370 b7169916 aurel32
{
1371 c227f099 Anthony Liguori
    openpic_t *mpp = opaque;
1372 b7169916 aurel32
    uint32_t retval;
1373 b7169916 aurel32
    int idx = MPIC_EXT_IRQ;
1374 b7169916 aurel32
1375 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
1376 b7169916 aurel32
    retval = 0xFFFFFFFF;
1377 b7169916 aurel32
    if (addr & 0xF)
1378 b7169916 aurel32
        return retval;
1379 b7169916 aurel32
1380 5c4532ee Blue Swirl
    addr -= MPIC_EXT_REG_START & (OPENPIC_PAGE_SIZE - 1);
1381 b7169916 aurel32
    if (addr < MPIC_EXT_REG_SIZE) {
1382 b7169916 aurel32
        idx += (addr & 0xFFF0) >> 5;
1383 b7169916 aurel32
        if (addr & 0x10) {
1384 b7169916 aurel32
            /* EXDE / IFEDE / IEEDE */
1385 b7169916 aurel32
            retval = read_IRQreg(mpp, idx, IRQ_IDE);
1386 b7169916 aurel32
        } else {
1387 b7169916 aurel32
            /* EXVP / IFEVP / IEEVP */
1388 b7169916 aurel32
            retval = read_IRQreg(mpp, idx, IRQ_IPVP);
1389 b7169916 aurel32
        }
1390 b7169916 aurel32
        DPRINTF("%s: => %08x\n", __func__, retval);
1391 b7169916 aurel32
    }
1392 b7169916 aurel32
1393 b7169916 aurel32
    return retval;
1394 b7169916 aurel32
}
1395 b7169916 aurel32
1396 c227f099 Anthony Liguori
static void mpic_src_int_write (void *opaque, target_phys_addr_t addr,
1397 b7169916 aurel32
                                uint32_t val)
1398 b7169916 aurel32
{
1399 c227f099 Anthony Liguori
    openpic_t *mpp = opaque;
1400 b7169916 aurel32
    int idx = MPIC_INT_IRQ;
1401 b7169916 aurel32
1402 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx " <= %08x\n", __func__, addr, val);
1403 b7169916 aurel32
    if (addr & 0xF)
1404 b7169916 aurel32
        return;
1405 b7169916 aurel32
1406 5c4532ee Blue Swirl
    addr -= MPIC_INT_REG_START & (OPENPIC_PAGE_SIZE - 1);
1407 b7169916 aurel32
    if (addr < MPIC_INT_REG_SIZE) {
1408 b7169916 aurel32
        idx += (addr & 0xFFF0) >> 5;
1409 b7169916 aurel32
        if (addr & 0x10) {
1410 b7169916 aurel32
            /* EXDE / IFEDE / IEEDE */
1411 b7169916 aurel32
            write_IRQreg(mpp, idx, IRQ_IDE, val);
1412 b7169916 aurel32
        } else {
1413 b7169916 aurel32
            /* EXVP / IFEVP / IEEVP */
1414 b7169916 aurel32
            write_IRQreg(mpp, idx, IRQ_IPVP, val);
1415 b7169916 aurel32
        }
1416 b7169916 aurel32
    }
1417 b7169916 aurel32
}
1418 b7169916 aurel32
1419 c227f099 Anthony Liguori
static uint32_t mpic_src_int_read (void *opaque, target_phys_addr_t addr)
1420 b7169916 aurel32
{
1421 c227f099 Anthony Liguori
    openpic_t *mpp = opaque;
1422 b7169916 aurel32
    uint32_t retval;
1423 b7169916 aurel32
    int idx = MPIC_INT_IRQ;
1424 b7169916 aurel32
1425 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
1426 b7169916 aurel32
    retval = 0xFFFFFFFF;
1427 b7169916 aurel32
    if (addr & 0xF)
1428 b7169916 aurel32
        return retval;
1429 b7169916 aurel32
1430 5c4532ee Blue Swirl
    addr -= MPIC_INT_REG_START & (OPENPIC_PAGE_SIZE - 1);
1431 b7169916 aurel32
    if (addr < MPIC_INT_REG_SIZE) {
1432 b7169916 aurel32
        idx += (addr & 0xFFF0) >> 5;
1433 b7169916 aurel32
        if (addr & 0x10) {
1434 b7169916 aurel32
            /* EXDE / IFEDE / IEEDE */
1435 b7169916 aurel32
            retval = read_IRQreg(mpp, idx, IRQ_IDE);
1436 b7169916 aurel32
        } else {
1437 b7169916 aurel32
            /* EXVP / IFEVP / IEEVP */
1438 b7169916 aurel32
            retval = read_IRQreg(mpp, idx, IRQ_IPVP);
1439 b7169916 aurel32
        }
1440 b7169916 aurel32
        DPRINTF("%s: => %08x\n", __func__, retval);
1441 b7169916 aurel32
    }
1442 b7169916 aurel32
1443 b7169916 aurel32
    return retval;
1444 b7169916 aurel32
}
1445 b7169916 aurel32
1446 c227f099 Anthony Liguori
static void mpic_src_msg_write (void *opaque, target_phys_addr_t addr,
1447 b7169916 aurel32
                                uint32_t val)
1448 b7169916 aurel32
{
1449 c227f099 Anthony Liguori
    openpic_t *mpp = opaque;
1450 b7169916 aurel32
    int idx = MPIC_MSG_IRQ;
1451 b7169916 aurel32
1452 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx " <= %08x\n", __func__, addr, val);
1453 b7169916 aurel32
    if (addr & 0xF)
1454 b7169916 aurel32
        return;
1455 b7169916 aurel32
1456 5c4532ee Blue Swirl
    addr -= MPIC_MSG_REG_START & (OPENPIC_PAGE_SIZE - 1);
1457 b7169916 aurel32
    if (addr < MPIC_MSG_REG_SIZE) {
1458 b7169916 aurel32
        idx += (addr & 0xFFF0) >> 5;
1459 b7169916 aurel32
        if (addr & 0x10) {
1460 b7169916 aurel32
            /* EXDE / IFEDE / IEEDE */
1461 b7169916 aurel32
            write_IRQreg(mpp, idx, IRQ_IDE, val);
1462 b7169916 aurel32
        } else {
1463 b7169916 aurel32
            /* EXVP / IFEVP / IEEVP */
1464 b7169916 aurel32
            write_IRQreg(mpp, idx, IRQ_IPVP, val);
1465 b7169916 aurel32
        }
1466 b7169916 aurel32
    }
1467 b7169916 aurel32
}
1468 b7169916 aurel32
1469 c227f099 Anthony Liguori
static uint32_t mpic_src_msg_read (void *opaque, target_phys_addr_t addr)
1470 b7169916 aurel32
{
1471 c227f099 Anthony Liguori
    openpic_t *mpp = opaque;
1472 b7169916 aurel32
    uint32_t retval;
1473 b7169916 aurel32
    int idx = MPIC_MSG_IRQ;
1474 b7169916 aurel32
1475 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
1476 b7169916 aurel32
    retval = 0xFFFFFFFF;
1477 b7169916 aurel32
    if (addr & 0xF)
1478 b7169916 aurel32
        return retval;
1479 b7169916 aurel32
1480 5c4532ee Blue Swirl
    addr -= MPIC_MSG_REG_START & (OPENPIC_PAGE_SIZE - 1);
1481 b7169916 aurel32
    if (addr < MPIC_MSG_REG_SIZE) {
1482 b7169916 aurel32
        idx += (addr & 0xFFF0) >> 5;
1483 b7169916 aurel32
        if (addr & 0x10) {
1484 b7169916 aurel32
            /* EXDE / IFEDE / IEEDE */
1485 b7169916 aurel32
            retval = read_IRQreg(mpp, idx, IRQ_IDE);
1486 b7169916 aurel32
        } else {
1487 b7169916 aurel32
            /* EXVP / IFEVP / IEEVP */
1488 b7169916 aurel32
            retval = read_IRQreg(mpp, idx, IRQ_IPVP);
1489 b7169916 aurel32
        }
1490 b7169916 aurel32
        DPRINTF("%s: => %08x\n", __func__, retval);
1491 b7169916 aurel32
    }
1492 b7169916 aurel32
1493 b7169916 aurel32
    return retval;
1494 b7169916 aurel32
}
1495 b7169916 aurel32
1496 c227f099 Anthony Liguori
static void mpic_src_msi_write (void *opaque, target_phys_addr_t addr,
1497 b7169916 aurel32
                                uint32_t val)
1498 b7169916 aurel32
{
1499 c227f099 Anthony Liguori
    openpic_t *mpp = opaque;
1500 b7169916 aurel32
    int idx = MPIC_MSI_IRQ;
1501 b7169916 aurel32
1502 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx " <= %08x\n", __func__, addr, val);
1503 b7169916 aurel32
    if (addr & 0xF)
1504 b7169916 aurel32
        return;
1505 b7169916 aurel32
1506 5c4532ee Blue Swirl
    addr -= MPIC_MSI_REG_START & (OPENPIC_PAGE_SIZE - 1);
1507 b7169916 aurel32
    if (addr < MPIC_MSI_REG_SIZE) {
1508 b7169916 aurel32
        idx += (addr & 0xFFF0) >> 5;
1509 b7169916 aurel32
        if (addr & 0x10) {
1510 b7169916 aurel32
            /* EXDE / IFEDE / IEEDE */
1511 b7169916 aurel32
            write_IRQreg(mpp, idx, IRQ_IDE, val);
1512 b7169916 aurel32
        } else {
1513 b7169916 aurel32
            /* EXVP / IFEVP / IEEVP */
1514 b7169916 aurel32
            write_IRQreg(mpp, idx, IRQ_IPVP, val);
1515 b7169916 aurel32
        }
1516 b7169916 aurel32
    }
1517 b7169916 aurel32
}
1518 c227f099 Anthony Liguori
static uint32_t mpic_src_msi_read (void *opaque, target_phys_addr_t addr)
1519 b7169916 aurel32
{
1520 c227f099 Anthony Liguori
    openpic_t *mpp = opaque;
1521 b7169916 aurel32
    uint32_t retval;
1522 b7169916 aurel32
    int idx = MPIC_MSI_IRQ;
1523 b7169916 aurel32
1524 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
1525 b7169916 aurel32
    retval = 0xFFFFFFFF;
1526 b7169916 aurel32
    if (addr & 0xF)
1527 b7169916 aurel32
        return retval;
1528 b7169916 aurel32
1529 5c4532ee Blue Swirl
    addr -= MPIC_MSI_REG_START & (OPENPIC_PAGE_SIZE - 1);
1530 b7169916 aurel32
    if (addr < MPIC_MSI_REG_SIZE) {
1531 b7169916 aurel32
        idx += (addr & 0xFFF0) >> 5;
1532 b7169916 aurel32
        if (addr & 0x10) {
1533 b7169916 aurel32
            /* EXDE / IFEDE / IEEDE */
1534 b7169916 aurel32
            retval = read_IRQreg(mpp, idx, IRQ_IDE);
1535 b7169916 aurel32
        } else {
1536 b7169916 aurel32
            /* EXVP / IFEVP / IEEVP */
1537 b7169916 aurel32
            retval = read_IRQreg(mpp, idx, IRQ_IPVP);
1538 b7169916 aurel32
        }
1539 b7169916 aurel32
        DPRINTF("%s: => %08x\n", __func__, retval);
1540 b7169916 aurel32
    }
1541 b7169916 aurel32
1542 b7169916 aurel32
    return retval;
1543 b7169916 aurel32
}
1544 b7169916 aurel32
1545 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const mpic_glb_write[] = {
1546 b7169916 aurel32
    &openpic_buggy_write,
1547 b7169916 aurel32
    &openpic_buggy_write,
1548 b7169916 aurel32
    &openpic_gbl_write,
1549 b7169916 aurel32
};
1550 b7169916 aurel32
1551 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const mpic_glb_read[] = {
1552 b7169916 aurel32
    &openpic_buggy_read,
1553 b7169916 aurel32
    &openpic_buggy_read,
1554 b7169916 aurel32
    &openpic_gbl_read,
1555 b7169916 aurel32
};
1556 b7169916 aurel32
1557 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const mpic_tmr_write[] = {
1558 b7169916 aurel32
    &openpic_buggy_write,
1559 b7169916 aurel32
    &openpic_buggy_write,
1560 b7169916 aurel32
    &mpic_timer_write,
1561 b7169916 aurel32
};
1562 b7169916 aurel32
1563 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const mpic_tmr_read[] = {
1564 b7169916 aurel32
    &openpic_buggy_read,
1565 b7169916 aurel32
    &openpic_buggy_read,
1566 b7169916 aurel32
    &mpic_timer_read,
1567 b7169916 aurel32
};
1568 b7169916 aurel32
1569 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const mpic_cpu_write[] = {
1570 b7169916 aurel32
    &openpic_buggy_write,
1571 b7169916 aurel32
    &openpic_buggy_write,
1572 b7169916 aurel32
    &openpic_cpu_write,
1573 b7169916 aurel32
};
1574 b7169916 aurel32
1575 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const mpic_cpu_read[] = {
1576 b7169916 aurel32
    &openpic_buggy_read,
1577 b7169916 aurel32
    &openpic_buggy_read,
1578 b7169916 aurel32
    &openpic_cpu_read,
1579 b7169916 aurel32
};
1580 b7169916 aurel32
1581 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const mpic_ext_write[] = {
1582 b7169916 aurel32
    &openpic_buggy_write,
1583 b7169916 aurel32
    &openpic_buggy_write,
1584 b7169916 aurel32
    &mpic_src_ext_write,
1585 b7169916 aurel32
};
1586 b7169916 aurel32
1587 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const mpic_ext_read[] = {
1588 b7169916 aurel32
    &openpic_buggy_read,
1589 b7169916 aurel32
    &openpic_buggy_read,
1590 b7169916 aurel32
    &mpic_src_ext_read,
1591 b7169916 aurel32
};
1592 b7169916 aurel32
1593 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const mpic_int_write[] = {
1594 b7169916 aurel32
    &openpic_buggy_write,
1595 b7169916 aurel32
    &openpic_buggy_write,
1596 b7169916 aurel32
    &mpic_src_int_write,
1597 b7169916 aurel32
};
1598 b7169916 aurel32
1599 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const mpic_int_read[] = {
1600 b7169916 aurel32
    &openpic_buggy_read,
1601 b7169916 aurel32
    &openpic_buggy_read,
1602 b7169916 aurel32
    &mpic_src_int_read,
1603 b7169916 aurel32
};
1604 b7169916 aurel32
1605 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const mpic_msg_write[] = {
1606 b7169916 aurel32
    &openpic_buggy_write,
1607 b7169916 aurel32
    &openpic_buggy_write,
1608 b7169916 aurel32
    &mpic_src_msg_write,
1609 b7169916 aurel32
};
1610 b7169916 aurel32
1611 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const mpic_msg_read[] = {
1612 b7169916 aurel32
    &openpic_buggy_read,
1613 b7169916 aurel32
    &openpic_buggy_read,
1614 b7169916 aurel32
    &mpic_src_msg_read,
1615 b7169916 aurel32
};
1616 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const mpic_msi_write[] = {
1617 b7169916 aurel32
    &openpic_buggy_write,
1618 b7169916 aurel32
    &openpic_buggy_write,
1619 b7169916 aurel32
    &mpic_src_msi_write,
1620 b7169916 aurel32
};
1621 b7169916 aurel32
1622 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const mpic_msi_read[] = {
1623 b7169916 aurel32
    &openpic_buggy_read,
1624 b7169916 aurel32
    &openpic_buggy_read,
1625 b7169916 aurel32
    &mpic_src_msi_read,
1626 b7169916 aurel32
};
1627 b7169916 aurel32
1628 c227f099 Anthony Liguori
qemu_irq *mpic_init (target_phys_addr_t base, int nb_cpus,
1629 b7169916 aurel32
                        qemu_irq **irqs, qemu_irq irq_out)
1630 b7169916 aurel32
{
1631 c227f099 Anthony Liguori
    openpic_t *mpp;
1632 b7169916 aurel32
    int i;
1633 b7169916 aurel32
    struct {
1634 d60efc6b Blue Swirl
        CPUReadMemoryFunc * const *read;
1635 d60efc6b Blue Swirl
        CPUWriteMemoryFunc * const *write;
1636 c227f099 Anthony Liguori
        target_phys_addr_t start_addr;
1637 c227f099 Anthony Liguori
        ram_addr_t size;
1638 dfebf62b aurel32
    } const list[] = {
1639 b7169916 aurel32
        {mpic_glb_read, mpic_glb_write, MPIC_GLB_REG_START, MPIC_GLB_REG_SIZE},
1640 b7169916 aurel32
        {mpic_tmr_read, mpic_tmr_write, MPIC_TMR_REG_START, MPIC_TMR_REG_SIZE},
1641 b7169916 aurel32
        {mpic_ext_read, mpic_ext_write, MPIC_EXT_REG_START, MPIC_EXT_REG_SIZE},
1642 b7169916 aurel32
        {mpic_int_read, mpic_int_write, MPIC_INT_REG_START, MPIC_INT_REG_SIZE},
1643 b7169916 aurel32
        {mpic_msg_read, mpic_msg_write, MPIC_MSG_REG_START, MPIC_MSG_REG_SIZE},
1644 b7169916 aurel32
        {mpic_msi_read, mpic_msi_write, MPIC_MSI_REG_START, MPIC_MSI_REG_SIZE},
1645 b7169916 aurel32
        {mpic_cpu_read, mpic_cpu_write, MPIC_CPU_REG_START, MPIC_CPU_REG_SIZE},
1646 b7169916 aurel32
    };
1647 b7169916 aurel32
1648 b7169916 aurel32
    /* XXX: for now, only one CPU is supported */
1649 b7169916 aurel32
    if (nb_cpus != 1)
1650 b7169916 aurel32
        return NULL;
1651 b7169916 aurel32
1652 c227f099 Anthony Liguori
    mpp = qemu_mallocz(sizeof(openpic_t));
1653 b7169916 aurel32
1654 b7169916 aurel32
    for (i = 0; i < sizeof(list)/sizeof(list[0]); i++) {
1655 b7169916 aurel32
        int mem_index;
1656 b7169916 aurel32
1657 2507c12a Alexander Graf
        mem_index = cpu_register_io_memory(list[i].read, list[i].write, mpp,
1658 82600641 Alexander Graf
                                           DEVICE_BIG_ENDIAN);
1659 b7169916 aurel32
        if (mem_index < 0) {
1660 b7169916 aurel32
            goto free;
1661 b7169916 aurel32
        }
1662 b7169916 aurel32
        cpu_register_physical_memory(base + list[i].start_addr,
1663 b7169916 aurel32
                                     list[i].size, mem_index);
1664 b7169916 aurel32
    }
1665 b7169916 aurel32
1666 b7169916 aurel32
    mpp->nb_cpus = nb_cpus;
1667 b7169916 aurel32
    mpp->max_irq = MPIC_MAX_IRQ;
1668 b7169916 aurel32
    mpp->irq_ipi0 = MPIC_IPI_IRQ;
1669 b7169916 aurel32
    mpp->irq_tim0 = MPIC_TMR_IRQ;
1670 b7169916 aurel32
1671 b7169916 aurel32
    for (i = 0; i < nb_cpus; i++)
1672 b7169916 aurel32
        mpp->dst[i].irqs = irqs[i];
1673 b7169916 aurel32
    mpp->irq_out = irq_out;
1674 b7169916 aurel32
1675 b7169916 aurel32
    mpp->irq_raise = mpic_irq_raise;
1676 b7169916 aurel32
    mpp->reset = mpic_reset;
1677 b7169916 aurel32
1678 0be71e32 Alex Williamson
    register_savevm(NULL, "mpic", 0, 2, openpic_save, openpic_load, mpp);
1679 a08d4367 Jan Kiszka
    qemu_register_reset(mpic_reset, mpp);
1680 b7169916 aurel32
1681 b7169916 aurel32
    return qemu_allocate_irqs(openpic_set_irq, mpp, mpp->max_irq);
1682 b7169916 aurel32
1683 b7169916 aurel32
free:
1684 b7169916 aurel32
    qemu_free(mpp);
1685 b7169916 aurel32
    return NULL;
1686 dbda808a bellard
}