Statistics
| Branch: | Revision:

root / hw / xilinx_timer.c @ ae2ebad7

History | View | Annotate | Download (6.2 kB)

1 388f60b1 Edgar E. Iglesias
/*
2 388f60b1 Edgar E. Iglesias
 * QEMU model of the Xilinx timer block.
3 388f60b1 Edgar E. Iglesias
 *
4 388f60b1 Edgar E. Iglesias
 * Copyright (c) 2009 Edgar E. Iglesias.
5 388f60b1 Edgar E. Iglesias
 *
6 388f60b1 Edgar E. Iglesias
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 388f60b1 Edgar E. Iglesias
 * of this software and associated documentation files (the "Software"), to deal
8 388f60b1 Edgar E. Iglesias
 * in the Software without restriction, including without limitation the rights
9 388f60b1 Edgar E. Iglesias
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 388f60b1 Edgar E. Iglesias
 * copies of the Software, and to permit persons to whom the Software is
11 388f60b1 Edgar E. Iglesias
 * furnished to do so, subject to the following conditions:
12 388f60b1 Edgar E. Iglesias
 *
13 388f60b1 Edgar E. Iglesias
 * The above copyright notice and this permission notice shall be included in
14 388f60b1 Edgar E. Iglesias
 * all copies or substantial portions of the Software.
15 388f60b1 Edgar E. Iglesias
 *
16 388f60b1 Edgar E. Iglesias
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 388f60b1 Edgar E. Iglesias
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 388f60b1 Edgar E. Iglesias
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 388f60b1 Edgar E. Iglesias
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 388f60b1 Edgar E. Iglesias
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 388f60b1 Edgar E. Iglesias
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 388f60b1 Edgar E. Iglesias
 * THE SOFTWARE.
23 388f60b1 Edgar E. Iglesias
 */
24 388f60b1 Edgar E. Iglesias
25 388f60b1 Edgar E. Iglesias
#include "sysbus.h"
26 388f60b1 Edgar E. Iglesias
#include "qemu-timer.h"
27 388f60b1 Edgar E. Iglesias
28 388f60b1 Edgar E. Iglesias
#define D(x)
29 388f60b1 Edgar E. Iglesias
30 388f60b1 Edgar E. Iglesias
#define R_TCSR     0
31 388f60b1 Edgar E. Iglesias
#define R_TLR      1
32 388f60b1 Edgar E. Iglesias
#define R_TCR      2
33 388f60b1 Edgar E. Iglesias
#define R_MAX      4
34 388f60b1 Edgar E. Iglesias
35 388f60b1 Edgar E. Iglesias
#define TCSR_MDT        (1<<0)
36 388f60b1 Edgar E. Iglesias
#define TCSR_UDT        (1<<1)
37 388f60b1 Edgar E. Iglesias
#define TCSR_GENT       (1<<2)
38 388f60b1 Edgar E. Iglesias
#define TCSR_CAPT       (1<<3)
39 388f60b1 Edgar E. Iglesias
#define TCSR_ARHT       (1<<4)
40 388f60b1 Edgar E. Iglesias
#define TCSR_LOAD       (1<<5)
41 388f60b1 Edgar E. Iglesias
#define TCSR_ENIT       (1<<6)
42 388f60b1 Edgar E. Iglesias
#define TCSR_ENT        (1<<7)
43 388f60b1 Edgar E. Iglesias
#define TCSR_TINT       (1<<8)
44 388f60b1 Edgar E. Iglesias
#define TCSR_PWMA       (1<<9)
45 388f60b1 Edgar E. Iglesias
#define TCSR_ENALL      (1<<10)
46 388f60b1 Edgar E. Iglesias
47 388f60b1 Edgar E. Iglesias
struct xlx_timer
48 388f60b1 Edgar E. Iglesias
{
49 388f60b1 Edgar E. Iglesias
    QEMUBH *bh;
50 388f60b1 Edgar E. Iglesias
    ptimer_state *ptimer;
51 388f60b1 Edgar E. Iglesias
    void *parent;
52 388f60b1 Edgar E. Iglesias
    int nr; /* for debug.  */
53 388f60b1 Edgar E. Iglesias
54 388f60b1 Edgar E. Iglesias
    unsigned long timer_div;
55 388f60b1 Edgar E. Iglesias
56 388f60b1 Edgar E. Iglesias
    uint32_t regs[R_MAX];
57 388f60b1 Edgar E. Iglesias
};
58 388f60b1 Edgar E. Iglesias
59 388f60b1 Edgar E. Iglesias
struct timerblock
60 388f60b1 Edgar E. Iglesias
{
61 388f60b1 Edgar E. Iglesias
    SysBusDevice busdev;
62 388f60b1 Edgar E. Iglesias
    qemu_irq irq;
63 ee6847d1 Gerd Hoffmann
    uint32_t nr_timers;
64 ee6847d1 Gerd Hoffmann
    uint32_t freq_hz;
65 388f60b1 Edgar E. Iglesias
    struct xlx_timer *timers;
66 388f60b1 Edgar E. Iglesias
};
67 388f60b1 Edgar E. Iglesias
68 c227f099 Anthony Liguori
static inline unsigned int timer_from_addr(target_phys_addr_t addr)
69 388f60b1 Edgar E. Iglesias
{
70 388f60b1 Edgar E. Iglesias
    /* Timers get a 4x32bit control reg area each.  */
71 388f60b1 Edgar E. Iglesias
    return addr >> 2;
72 388f60b1 Edgar E. Iglesias
}
73 388f60b1 Edgar E. Iglesias
74 388f60b1 Edgar E. Iglesias
static void timer_update_irq(struct timerblock *t)
75 388f60b1 Edgar E. Iglesias
{
76 388f60b1 Edgar E. Iglesias
    unsigned int i, irq = 0;
77 388f60b1 Edgar E. Iglesias
    uint32_t csr;
78 388f60b1 Edgar E. Iglesias
79 388f60b1 Edgar E. Iglesias
    for (i = 0; i < t->nr_timers; i++) {
80 388f60b1 Edgar E. Iglesias
        csr = t->timers[i].regs[R_TCSR];
81 388f60b1 Edgar E. Iglesias
        irq |= (csr & TCSR_TINT) && (csr & TCSR_ENIT);
82 388f60b1 Edgar E. Iglesias
    }
83 388f60b1 Edgar E. Iglesias
84 388f60b1 Edgar E. Iglesias
    /* All timers within the same slave share a single IRQ line.  */
85 388f60b1 Edgar E. Iglesias
    qemu_set_irq(t->irq, !!irq);
86 388f60b1 Edgar E. Iglesias
}
87 388f60b1 Edgar E. Iglesias
88 c227f099 Anthony Liguori
static uint32_t timer_readl (void *opaque, target_phys_addr_t addr)
89 388f60b1 Edgar E. Iglesias
{
90 388f60b1 Edgar E. Iglesias
    struct timerblock *t = opaque;
91 388f60b1 Edgar E. Iglesias
    struct xlx_timer *xt;
92 388f60b1 Edgar E. Iglesias
    uint32_t r = 0;
93 388f60b1 Edgar E. Iglesias
    unsigned int timer;
94 388f60b1 Edgar E. Iglesias
95 388f60b1 Edgar E. Iglesias
    addr >>= 2;
96 388f60b1 Edgar E. Iglesias
    timer = timer_from_addr(addr);
97 388f60b1 Edgar E. Iglesias
    xt = &t->timers[timer];
98 388f60b1 Edgar E. Iglesias
    /* Further decoding to address a specific timers reg.  */
99 388f60b1 Edgar E. Iglesias
    addr &= 0x3;
100 388f60b1 Edgar E. Iglesias
    switch (addr)
101 388f60b1 Edgar E. Iglesias
    {
102 388f60b1 Edgar E. Iglesias
        case R_TCR:
103 388f60b1 Edgar E. Iglesias
                r = ptimer_get_count(xt->ptimer);
104 388f60b1 Edgar E. Iglesias
                if (!(xt->regs[R_TCSR] & TCSR_UDT))
105 388f60b1 Edgar E. Iglesias
                    r = ~r;
106 388f60b1 Edgar E. Iglesias
                D(qemu_log("xlx_timer t=%d read counter=%x udt=%d\n",
107 388f60b1 Edgar E. Iglesias
                         timer, r, xt->regs[R_TCSR] & TCSR_UDT));
108 388f60b1 Edgar E. Iglesias
            break;
109 388f60b1 Edgar E. Iglesias
        default:
110 388f60b1 Edgar E. Iglesias
            if (addr < ARRAY_SIZE(xt->regs))
111 388f60b1 Edgar E. Iglesias
                r = xt->regs[addr];
112 388f60b1 Edgar E. Iglesias
            break;
113 388f60b1 Edgar E. Iglesias
114 388f60b1 Edgar E. Iglesias
    }
115 388f60b1 Edgar E. Iglesias
    D(printf("%s timer=%d %x=%x\n", __func__, timer, addr * 4, r));
116 388f60b1 Edgar E. Iglesias
    return r;
117 388f60b1 Edgar E. Iglesias
}
118 388f60b1 Edgar E. Iglesias
119 388f60b1 Edgar E. Iglesias
static void timer_enable(struct xlx_timer *xt)
120 388f60b1 Edgar E. Iglesias
{
121 388f60b1 Edgar E. Iglesias
    uint64_t count;
122 388f60b1 Edgar E. Iglesias
123 388f60b1 Edgar E. Iglesias
    D(printf("%s timer=%d down=%d\n", __func__,
124 388f60b1 Edgar E. Iglesias
              xt->nr, xt->regs[R_TCSR] & TCSR_UDT));
125 388f60b1 Edgar E. Iglesias
126 388f60b1 Edgar E. Iglesias
    ptimer_stop(xt->ptimer);
127 388f60b1 Edgar E. Iglesias
128 388f60b1 Edgar E. Iglesias
    if (xt->regs[R_TCSR] & TCSR_UDT)
129 388f60b1 Edgar E. Iglesias
        count = xt->regs[R_TLR];
130 388f60b1 Edgar E. Iglesias
    else
131 388f60b1 Edgar E. Iglesias
        count = ~0 - xt->regs[R_TLR];
132 388f60b1 Edgar E. Iglesias
    ptimer_set_count(xt->ptimer, count);
133 388f60b1 Edgar E. Iglesias
    ptimer_run(xt->ptimer, 1);
134 388f60b1 Edgar E. Iglesias
}
135 388f60b1 Edgar E. Iglesias
136 388f60b1 Edgar E. Iglesias
static void
137 c227f099 Anthony Liguori
timer_writel (void *opaque, target_phys_addr_t addr, uint32_t value)
138 388f60b1 Edgar E. Iglesias
{
139 388f60b1 Edgar E. Iglesias
    struct timerblock *t = opaque;
140 388f60b1 Edgar E. Iglesias
    struct xlx_timer *xt;
141 388f60b1 Edgar E. Iglesias
    unsigned int timer;
142 388f60b1 Edgar E. Iglesias
143 388f60b1 Edgar E. Iglesias
    addr >>= 2;
144 388f60b1 Edgar E. Iglesias
    timer = timer_from_addr(addr);
145 388f60b1 Edgar E. Iglesias
    xt = &t->timers[timer];
146 388f60b1 Edgar E. Iglesias
    D(printf("%s addr=%x val=%x (timer=%d off=%d)\n",
147 388f60b1 Edgar E. Iglesias
             __func__, addr * 4, value, timer, addr & 3));
148 388f60b1 Edgar E. Iglesias
    /* Further decoding to address a specific timers reg.  */
149 388f60b1 Edgar E. Iglesias
    addr &= 3;
150 388f60b1 Edgar E. Iglesias
    switch (addr) 
151 388f60b1 Edgar E. Iglesias
    {
152 388f60b1 Edgar E. Iglesias
        case R_TCSR:
153 388f60b1 Edgar E. Iglesias
            if (value & TCSR_TINT)
154 388f60b1 Edgar E. Iglesias
                value &= ~TCSR_TINT;
155 388f60b1 Edgar E. Iglesias
156 388f60b1 Edgar E. Iglesias
            xt->regs[addr] = value;
157 388f60b1 Edgar E. Iglesias
            if (value & TCSR_ENT)
158 388f60b1 Edgar E. Iglesias
                timer_enable(xt);
159 388f60b1 Edgar E. Iglesias
            break;
160 388f60b1 Edgar E. Iglesias
 
161 388f60b1 Edgar E. Iglesias
        default:
162 388f60b1 Edgar E. Iglesias
            if (addr < ARRAY_SIZE(xt->regs))
163 388f60b1 Edgar E. Iglesias
                xt->regs[addr] = value;
164 388f60b1 Edgar E. Iglesias
            break;
165 388f60b1 Edgar E. Iglesias
    }
166 388f60b1 Edgar E. Iglesias
    timer_update_irq(t);
167 388f60b1 Edgar E. Iglesias
}
168 388f60b1 Edgar E. Iglesias
169 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const timer_read[] = {
170 388f60b1 Edgar E. Iglesias
    NULL, NULL,
171 388f60b1 Edgar E. Iglesias
    &timer_readl,
172 388f60b1 Edgar E. Iglesias
};
173 388f60b1 Edgar E. Iglesias
174 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const timer_write[] = {
175 388f60b1 Edgar E. Iglesias
    NULL, NULL,
176 388f60b1 Edgar E. Iglesias
    &timer_writel,
177 388f60b1 Edgar E. Iglesias
};
178 388f60b1 Edgar E. Iglesias
179 388f60b1 Edgar E. Iglesias
static void timer_hit(void *opaque)
180 388f60b1 Edgar E. Iglesias
{
181 388f60b1 Edgar E. Iglesias
    struct xlx_timer *xt = opaque;
182 388f60b1 Edgar E. Iglesias
    struct timerblock *t = xt->parent;
183 388f60b1 Edgar E. Iglesias
    D(printf("%s %d\n", __func__, timer));
184 388f60b1 Edgar E. Iglesias
    xt->regs[R_TCSR] |= TCSR_TINT;
185 388f60b1 Edgar E. Iglesias
186 388f60b1 Edgar E. Iglesias
    if (xt->regs[R_TCSR] & TCSR_ARHT)
187 388f60b1 Edgar E. Iglesias
        timer_enable(xt);
188 388f60b1 Edgar E. Iglesias
    timer_update_irq(t);
189 388f60b1 Edgar E. Iglesias
}
190 388f60b1 Edgar E. Iglesias
191 81a322d4 Gerd Hoffmann
static int xilinx_timer_init(SysBusDevice *dev)
192 388f60b1 Edgar E. Iglesias
{
193 388f60b1 Edgar E. Iglesias
    struct timerblock *t = FROM_SYSBUS(typeof (*t), dev);
194 388f60b1 Edgar E. Iglesias
    unsigned int i;
195 ee6847d1 Gerd Hoffmann
    int timer_regs;
196 388f60b1 Edgar E. Iglesias
197 388f60b1 Edgar E. Iglesias
    /* All timers share a single irq line.  */
198 388f60b1 Edgar E. Iglesias
    sysbus_init_irq(dev, &t->irq);
199 388f60b1 Edgar E. Iglesias
200 388f60b1 Edgar E. Iglesias
    /* Init all the ptimers.  */
201 388f60b1 Edgar E. Iglesias
    t->timers = qemu_mallocz(sizeof t->timers[0] * t->nr_timers);
202 388f60b1 Edgar E. Iglesias
    for (i = 0; i < t->nr_timers; i++) {
203 388f60b1 Edgar E. Iglesias
        struct xlx_timer *xt = &t->timers[i];
204 388f60b1 Edgar E. Iglesias
205 388f60b1 Edgar E. Iglesias
        xt->parent = t;
206 388f60b1 Edgar E. Iglesias
        xt->nr = i;
207 388f60b1 Edgar E. Iglesias
        xt->bh = qemu_bh_new(timer_hit, xt);
208 388f60b1 Edgar E. Iglesias
        xt->ptimer = ptimer_init(xt->bh);
209 ee6847d1 Gerd Hoffmann
        ptimer_set_freq(xt->ptimer, t->freq_hz);
210 388f60b1 Edgar E. Iglesias
    }
211 388f60b1 Edgar E. Iglesias
212 2507c12a Alexander Graf
    timer_regs = cpu_register_io_memory(timer_read, timer_write, t,
213 2507c12a Alexander Graf
                                        DEVICE_NATIVE_ENDIAN);
214 388f60b1 Edgar E. Iglesias
    sysbus_init_mmio(dev, R_MAX * 4 * t->nr_timers, timer_regs);
215 81a322d4 Gerd Hoffmann
    return 0;
216 388f60b1 Edgar E. Iglesias
}
217 388f60b1 Edgar E. Iglesias
218 ee6847d1 Gerd Hoffmann
static SysBusDeviceInfo xilinx_timer_info = {
219 ee6847d1 Gerd Hoffmann
    .init = xilinx_timer_init,
220 ee6847d1 Gerd Hoffmann
    .qdev.name  = "xilinx,timer",
221 ee6847d1 Gerd Hoffmann
    .qdev.size  = sizeof(struct timerblock),
222 ee6847d1 Gerd Hoffmann
    .qdev.props = (Property[]) {
223 ea2b7271 Gerd Hoffmann
        DEFINE_PROP_UINT32("frequency", struct timerblock, freq_hz,   0),
224 ea2b7271 Gerd Hoffmann
        DEFINE_PROP_UINT32("nr-timers", struct timerblock, nr_timers, 0),
225 ea2b7271 Gerd Hoffmann
        DEFINE_PROP_END_OF_LIST(),
226 ee6847d1 Gerd Hoffmann
    }
227 ee6847d1 Gerd Hoffmann
};
228 ee6847d1 Gerd Hoffmann
229 388f60b1 Edgar E. Iglesias
static void xilinx_timer_register(void)
230 388f60b1 Edgar E. Iglesias
{
231 ee6847d1 Gerd Hoffmann
    sysbus_register_withprop(&xilinx_timer_info);
232 388f60b1 Edgar E. Iglesias
}
233 388f60b1 Edgar E. Iglesias
234 388f60b1 Edgar E. Iglesias
device_init(xilinx_timer_register)